blob: 2de3d9a4fa7c1f8da4d4a0a6536be90383142053 [file] [log] [blame]
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001/******************************************************************************
2 *
Ilan Peerfc8a3502015-05-13 14:34:07 +03003 * Copyright(c) 2003 - 2015 Intel Corporation. All rights reserved.
4 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07005 *
6 * Portions of this file are derived from the ipw3945 project, as well
7 * as portions of the ieee80211 subsystem header files.
8 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of version 2 of the GNU General Public License as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
17 *
18 * You should have received a copy of the GNU General Public License along with
19 * this program; if not, write to the Free Software Foundation, Inc.,
20 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
21 *
22 * The full GNU General Public License is included in this distribution in the
23 * file called LICENSE.
24 *
25 * Contact Information:
26 * Intel Linux Wireless <ilw@linux.intel.com>
27 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
28 *
29 *****************************************************************************/
30#ifndef __iwl_trans_int_pcie_h__
31#define __iwl_trans_int_pcie_h__
32
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070033#include <linux/spinlock.h>
34#include <linux/interrupt.h>
35#include <linux/skbuff.h>
Johannes Berg13df1aa2012-03-06 13:31:00 -080036#include <linux/wait.h>
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070037#include <linux/pci.h>
Johannes Berg7c5ba4a2012-04-09 17:46:54 -070038#include <linux/timer.h>
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070039
Emmanuel Grumbachdda61a42011-08-25 23:11:11 -070040#include "iwl-fh.h"
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070041#include "iwl-csr.h"
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070042#include "iwl-trans.h"
43#include "iwl-debug.h"
44#include "iwl-io.h"
Emmanuel Grumbach02e38352012-02-09 16:08:15 +020045#include "iwl-op-mode.h"
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070046
Johannes Berg206eea72015-04-17 16:38:31 +020047/* We need 2 entries for the TX command and header, and another one might
48 * be needed for potential data in the SKB's head. The remaining ones can
49 * be used for frags.
50 */
51#define IWL_PCIE_MAX_FRAGS (IWL_NUM_OF_TBS - 3)
52
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070053struct iwl_host_cmd;
Emmanuel Grumbachdda61a42011-08-25 23:11:11 -070054
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070055/*This file includes the declaration that are internal to the
56 * trans_pcie layer */
57
Johannes Berg48a2d662012-03-05 11:24:39 -080058struct iwl_rx_mem_buffer {
59 dma_addr_t page_dma;
60 struct page *page;
61 struct list_head list;
62};
63
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070064/**
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -070065 * struct isr_statistics - interrupt statistics
66 *
67 */
68struct isr_statistics {
69 u32 hw;
70 u32 sw;
71 u32 err_code;
72 u32 sch;
73 u32 alive;
74 u32 rfkill;
75 u32 ctkill;
76 u32 wakeup;
77 u32 rx;
78 u32 tx;
79 u32 unhandled;
80};
81
82/**
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +020083 * struct iwl_rxq - Rx queue
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070084 * @bd: driver's pointer to buffer of receive buffer descriptors (rbd)
85 * @bd_dma: bus address of buffer of receive buffer descriptors (rbd)
Emmanuel Grumbach255ba062015-07-11 22:30:49 +030086 * @pool:
87 * @queue:
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070088 * @read: Shared index to newest available Rx buffer
89 * @write: Shared index to oldest written Rx packet
90 * @free_count: Number of pre-allocated buffers in rx_free
91 * @write_actual:
Emmanuel Grumbach255ba062015-07-11 22:30:49 +030092 * @rx_free: list of free SKBs for use
93 * @rx_used: List of Rx buffers with no SKB
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070094 * @need_update: flag to indicate we need to update read/write index
95 * @rb_stts: driver's pointer to receive buffer status
96 * @rb_stts_dma: bus address of receive buffer status
97 * @lock:
98 *
99 * NOTE: rx_free and rx_used are used as a FIFO for iwl_rx_mem_buffers
100 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200101struct iwl_rxq {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700102 __le32 *bd;
103 dma_addr_t bd_dma;
Emmanuel Grumbach255ba062015-07-11 22:30:49 +0300104 struct iwl_rx_mem_buffer pool[RX_QUEUE_SIZE + RX_FREE_BUFFERS];
105 struct iwl_rx_mem_buffer *queue[RX_QUEUE_SIZE];
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700106 u32 read;
107 u32 write;
108 u32 free_count;
109 u32 write_actual;
110 struct list_head rx_free;
111 struct list_head rx_used;
Johannes Berg5d63f922014-02-27 11:20:07 +0100112 bool need_update;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700113 struct iwl_rb_status *rb_stts;
114 dma_addr_t rb_stts_dma;
115 spinlock_t lock;
116};
117
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -0700118struct iwl_dma_ptr {
119 dma_addr_t dma;
120 void *addr;
121 size_t size;
122};
123
Johannes Bergbffc66c2012-03-05 11:24:42 -0800124/**
125 * iwl_queue_inc_wrap - increment queue index, wrap back to beginning
126 * @index -- current index
Johannes Bergbffc66c2012-03-05 11:24:42 -0800127 */
Johannes Berg83f32a42014-04-24 09:57:40 +0200128static inline int iwl_queue_inc_wrap(int index)
Johannes Bergbffc66c2012-03-05 11:24:42 -0800129{
Johannes Berg83f32a42014-04-24 09:57:40 +0200130 return ++index & (TFD_QUEUE_SIZE_MAX - 1);
Johannes Bergbffc66c2012-03-05 11:24:42 -0800131}
132
133/**
134 * iwl_queue_dec_wrap - decrement queue index, wrap back to end
135 * @index -- current index
Johannes Bergbffc66c2012-03-05 11:24:42 -0800136 */
Johannes Berg83f32a42014-04-24 09:57:40 +0200137static inline int iwl_queue_dec_wrap(int index)
Johannes Bergbffc66c2012-03-05 11:24:42 -0800138{
Johannes Berg83f32a42014-04-24 09:57:40 +0200139 return --index & (TFD_QUEUE_SIZE_MAX - 1);
Johannes Bergbffc66c2012-03-05 11:24:42 -0800140}
141
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700142struct iwl_cmd_meta {
143 /* only for SYNC commands, iff the reply skb is wanted */
144 struct iwl_host_cmd *source;
Johannes Bergc14c7372012-04-16 14:48:08 -0700145 u32 flags;
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700146};
147
148/*
149 * Generic queue structure
150 *
151 * Contains common data for Rx and Tx queues.
152 *
Johannes Berg83f32a42014-04-24 09:57:40 +0200153 * Note the difference between TFD_QUEUE_SIZE_MAX and n_window: the hardware
154 * always assumes 256 descriptors, so TFD_QUEUE_SIZE_MAX is always 256 (unless
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700155 * there might be HW changes in the future). For the normal TX
156 * queues, n_window, which is the size of the software queue data
157 * is also 256; however, for the command queue, n_window is only
158 * 32 since we don't need so many commands pending. Since the HW
Johannes Berg83f32a42014-04-24 09:57:40 +0200159 * still uses 256 BDs for DMA though, TFD_QUEUE_SIZE_MAX stays 256. As a result,
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700160 * the software buffers (in the variables @meta, @txb in struct
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200161 * iwl_txq) only have 32 entries, while the HW buffers (@tfds in
162 * the same struct) have 256.
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700163 * This means that we end up with the following:
164 * HW entries: | 0 | ... | N * 32 | ... | N * 32 + 31 | ... | 255 |
165 * SW entries: | 0 | ... | 31 |
166 * where N is a number between 0 and 7. This means that the SW
167 * data is a window overlayed over the HW queue.
168 */
169struct iwl_queue {
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700170 int write_ptr; /* 1-st empty entry (index) host_w*/
171 int read_ptr; /* last used entry (index) host_r*/
172 /* use for monitoring and recovering the stuck queue */
173 dma_addr_t dma_addr; /* physical addr for BD's */
174 int n_window; /* safe queue window */
175 u32 id;
176 int low_mark; /* low watermark, resume queue if free
177 * space more than this */
178 int high_mark; /* high watermark, stop queue if free
179 * space less than this */
180};
181
Johannes Bergbf8440e2012-03-19 17:12:06 +0100182#define TFD_TX_CMD_SLOTS 256
183#define TFD_CMD_SLOTS 32
184
Johannes Berg8a964f42013-02-25 16:01:34 +0100185/*
186 * The FH will write back to the first TB only, so we need
187 * to copy some data into the buffer regardless of whether
Johannes Berg38c0f3342013-02-27 13:18:50 +0100188 * it should be mapped or not. This indicates how big the
189 * first TB must be to include the scratch buffer. Since
190 * the scratch is 4 bytes at offset 12, it's 16 now. If we
191 * make it bigger then allocations will be bigger and copy
192 * slower, so that's probably not useful.
Johannes Berg8a964f42013-02-25 16:01:34 +0100193 */
Johannes Berg38c0f3342013-02-27 13:18:50 +0100194#define IWL_HCMD_SCRATCHBUF_SIZE 16
Johannes Berg8a964f42013-02-25 16:01:34 +0100195
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200196struct iwl_pcie_txq_entry {
Johannes Bergbf8440e2012-03-19 17:12:06 +0100197 struct iwl_device_cmd *cmd;
198 struct sk_buff *skb;
Johannes Bergf4feb8a2012-10-19 14:24:43 +0200199 /* buffer to free after command completes */
200 const void *free_buf;
Johannes Bergbf8440e2012-03-19 17:12:06 +0100201 struct iwl_cmd_meta meta;
202};
203
Johannes Berg38c0f3342013-02-27 13:18:50 +0100204struct iwl_pcie_txq_scratch_buf {
205 struct iwl_cmd_header hdr;
206 u8 buf[8];
207 __le32 scratch;
208};
209
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700210/**
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200211 * struct iwl_txq - Tx Queue for DMA
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700212 * @q: generic Rx/Tx queue descriptor
Johannes Bergbf8440e2012-03-19 17:12:06 +0100213 * @tfds: transmit frame descriptors (DMA memory)
Johannes Berg38c0f3342013-02-27 13:18:50 +0100214 * @scratchbufs: start of command headers, including scratch buffers, for
215 * the writeback -- this is DMA memory and an array holding one buffer
216 * for each command on the queue
217 * @scratchbufs_dma: DMA address for the scratchbufs start
Johannes Bergbf8440e2012-03-19 17:12:06 +0100218 * @entries: transmit entries (driver state)
219 * @lock: queue lock
220 * @stuck_timer: timer that fires if queue gets stuck
221 * @trans_pcie: pointer back to transport (for timer)
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700222 * @need_update: indicates need to update read/write index
Johannes Bergbf8440e2012-03-19 17:12:06 +0100223 * @active: stores if queue is active
Johannes Berg68972c42013-06-11 19:05:27 +0200224 * @ampdu: true if this queue is an ampdu queue for an specific RA/TID
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +0200225 * @wd_timeout: queue watchdog timeout (jiffies) - per queue
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +0200226 * @frozen: tx stuck queue timer is frozen
227 * @frozen_expiry_remainder: remember how long until the timer fires
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700228 *
229 * A Tx queue consists of circular buffer of BDs (a.k.a. TFDs, transmit frame
230 * descriptors) and required locking structures.
231 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200232struct iwl_txq {
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700233 struct iwl_queue q;
234 struct iwl_tfd *tfds;
Johannes Berg38c0f3342013-02-27 13:18:50 +0100235 struct iwl_pcie_txq_scratch_buf *scratchbufs;
236 dma_addr_t scratchbufs_dma;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200237 struct iwl_pcie_txq_entry *entries;
Johannes Berg015c15e2012-03-05 11:24:24 -0800238 spinlock_t lock;
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +0200239 unsigned long frozen_expiry_remainder;
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700240 struct timer_list stuck_timer;
241 struct iwl_trans_pcie *trans_pcie;
Johannes Berg43aa6162014-02-27 14:24:36 +0100242 bool need_update;
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +0200243 bool frozen;
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700244 u8 active;
Johannes Berg68972c42013-06-11 19:05:27 +0200245 bool ampdu;
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +0200246 unsigned long wd_timeout;
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700247};
248
Johannes Berg38c0f3342013-02-27 13:18:50 +0100249static inline dma_addr_t
250iwl_pcie_get_scratchbuf_dma(struct iwl_txq *txq, int idx)
251{
252 return txq->scratchbufs_dma +
253 sizeof(struct iwl_pcie_txq_scratch_buf) * idx;
254}
255
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700256/**
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700257 * struct iwl_trans_pcie - PCIe transport specific data
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700258 * @rxq: all the RX queue data
Emmanuel Grumbach255ba062015-07-11 22:30:49 +0300259 * @rx_replenish: work that will be called when buffers need to be allocated
Emmanuel Grumbach9130bab2012-03-26 08:51:09 -0700260 * @drv - pointer to iwl_drv
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700261 * @trans: pointer to the generic transport area
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700262 * @scd_base_addr: scheduler sram base address in SRAM
263 * @scd_bc_tbls: pointer to the byte count table of the scheduler
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700264 * @kw: keep warm address
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800265 * @pci_dev: basic pci-network driver stuff
266 * @hw_base: pci hardware address support
Johannes Berg13df1aa2012-03-06 13:31:00 -0800267 * @ucode_write_complete: indicates that the ucode has been copied.
268 * @ucode_write_waitq: wait queue for uCode load
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800269 * @cmd_queue - command queue number
Johannes Bergb2cf4102012-04-09 17:46:51 -0700270 * @rx_buf_size_8k: 8 kB RX buffer size
Emmanuel Grumbach046db342012-12-05 15:07:54 +0200271 * @bc_table_dword: true if the BC table expects DWORD (as opposed to bytes)
Emmanuel Grumbach3a736bc2014-09-10 11:16:41 +0300272 * @scd_set_active: should the transport configure the SCD for HCMD queue
Aviya Erenfeldab021652015-06-09 16:45:52 +0300273 * @wide_cmd_header: true when ucode supports wide command header format
Johannes Bergb2cf4102012-04-09 17:46:51 -0700274 * @rx_page_order: page order for receive buffer size
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200275 * @reg_lock: protect hw register access
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +0300276 * @mutex: to protect stop_device / start_fw / start_hw
Emmanuel Grumbachb9439492013-12-22 15:09:40 +0200277 * @cmd_in_flight: true when we have a host command in flight
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300278 * @fw_mon_phys: physical address of the buffer for the firmware monitor
279 * @fw_mon_page: points to the first page of the buffer for the firmware monitor
280 * @fw_mon_size: size of the buffer for the firmware monitor
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700281 */
282struct iwl_trans_pcie {
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200283 struct iwl_rxq rxq;
Emmanuel Grumbach255ba062015-07-11 22:30:49 +0300284 struct work_struct rx_replenish;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700285 struct iwl_trans *trans;
Emmanuel Grumbach9130bab2012-03-26 08:51:09 -0700286 struct iwl_drv *drv;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700287
Johannes Bergf14d6b32014-03-21 13:30:03 +0100288 struct net_device napi_dev;
289 struct napi_struct napi;
290
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700291 /* INT ICT Table */
292 __le32 *ict_tbl;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700293 dma_addr_t ict_tbl_dma;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700294 int ict_index;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700295 bool use_ict;
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +0300296 bool is_down;
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700297 struct isr_statistics isr_stats;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700298
Johannes Berg7b114882012-02-05 13:55:11 -0800299 spinlock_t irq_lock;
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +0300300 struct mutex mutex;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700301 u32 inta_mask;
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700302 u32 scd_base_addr;
303 struct iwl_dma_ptr scd_bc_tbls;
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700304 struct iwl_dma_ptr kw;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700305
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200306 struct iwl_txq *txq;
Johannes Berg9eae88f2012-03-15 13:26:52 -0700307 unsigned long queue_used[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)];
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700308 unsigned long queue_stopped[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)];
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800309
310 /* PCI bus related data */
311 struct pci_dev *pci_dev;
312 void __iomem *hw_base;
Johannes Berg13df1aa2012-03-06 13:31:00 -0800313
314 bool ucode_write_complete;
315 wait_queue_head_t ucode_write_waitq;
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200316 wait_queue_head_t wait_command_queue;
317
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800318 u8 cmd_queue;
Emmanuel Grumbachb04db9a2012-06-21 11:53:44 +0300319 u8 cmd_fifo;
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +0200320 unsigned int cmd_q_wdg_timeout;
Johannes Bergd663ee72012-03-10 13:00:07 -0800321 u8 n_no_reclaim_cmds;
322 u8 no_reclaim_cmds[MAX_NO_RECLAIM_CMDS];
Johannes Bergb2cf4102012-04-09 17:46:51 -0700323
324 bool rx_buf_size_8k;
Emmanuel Grumbach046db342012-12-05 15:07:54 +0200325 bool bc_table_dword;
Emmanuel Grumbach3a736bc2014-09-10 11:16:41 +0300326 bool scd_set_active;
Aviya Erenfeldab021652015-06-09 16:45:52 +0300327 bool wide_cmd_header;
Johannes Bergb2cf4102012-04-09 17:46:51 -0700328 u32 rx_page_order;
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700329
Johannes Berge5209262014-01-20 23:38:59 +0100330 const char *const *command_names;
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700331
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200332 /*protect hw register */
333 spinlock_t reg_lock;
Ilan Peerfc8a3502015-05-13 14:34:07 +0300334 bool cmd_hold_nic_awake;
Eliad Peller7616f332014-11-20 17:33:43 +0200335 bool ref_cmd_in_flight;
336
337 /* protect ref counter */
338 spinlock_t ref_lock;
339 u32 ref_count;
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300340
341 dma_addr_t fw_mon_phys;
342 struct page *fw_mon_page;
343 u32 fw_mon_size;
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700344};
345
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700346#define IWL_TRANS_GET_PCIE_TRANS(_iwl_trans) \
347 ((struct iwl_trans_pcie *) ((_iwl_trans)->trans_specific))
348
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700349static inline struct iwl_trans *
350iwl_trans_pcie_get_trans(struct iwl_trans_pcie *trans_pcie)
351{
352 return container_of((void *)trans_pcie, struct iwl_trans,
353 trans_specific);
354}
355
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200356/*
357 * Convention: trans API functions: iwl_trans_pcie_XXX
358 * Other functions: iwl_pcie_XXX
359 */
Johannes Bergd1ff5252012-04-12 06:24:30 -0700360struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
361 const struct pci_device_id *ent,
362 const struct iwl_cfg *cfg);
363void iwl_trans_pcie_free(struct iwl_trans *trans);
364
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700365/*****************************************************
366* RX
367******************************************************/
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200368int iwl_pcie_rx_init(struct iwl_trans *trans);
Johannes Berg2bfb5092012-12-27 21:43:48 +0100369irqreturn_t iwl_pcie_irq_handler(int irq, void *dev_id);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200370int iwl_pcie_rx_stop(struct iwl_trans *trans);
371void iwl_pcie_rx_free(struct iwl_trans *trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700372
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700373/*****************************************************
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200374* ICT - interrupt handling
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700375******************************************************/
Emmanuel Grumbach85bf9da2013-12-09 11:48:30 +0200376irqreturn_t iwl_pcie_isr(int irq, void *data);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200377int iwl_pcie_alloc_ict(struct iwl_trans *trans);
378void iwl_pcie_free_ict(struct iwl_trans *trans);
379void iwl_pcie_reset_ict(struct iwl_trans *trans);
380void iwl_pcie_disable_ict(struct iwl_trans *trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700381
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700382/*****************************************************
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700383* TX / HCMD
384******************************************************/
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200385int iwl_pcie_tx_init(struct iwl_trans *trans);
386void iwl_pcie_tx_start(struct iwl_trans *trans, u32 scd_base_addr);
387int iwl_pcie_tx_stop(struct iwl_trans *trans);
388void iwl_pcie_tx_free(struct iwl_trans *trans);
Johannes Bergfea77952014-08-01 11:58:47 +0200389void iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int queue, u16 ssn,
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +0200390 const struct iwl_trans_txq_scd_cfg *cfg,
391 unsigned int wdg_timeout);
Johannes Bergd4578ea2014-08-01 12:17:40 +0200392void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int queue,
393 bool configure_scd);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200394int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
395 struct iwl_device_cmd *dev_cmd, int txq_id);
Johannes Bergea68f462014-02-27 14:36:55 +0100396void iwl_pcie_txq_check_wrptrs(struct iwl_trans *trans);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200397int iwl_trans_pcie_send_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200398void iwl_pcie_hcmd_complete(struct iwl_trans *trans,
Johannes Bergf7e64692015-06-23 21:58:17 +0200399 struct iwl_rx_cmd_buffer *rxb);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200400void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
401 struct sk_buff_head *skbs);
Johannes Bergddaf5a52013-01-08 11:25:44 +0100402void iwl_trans_pcie_tx_reset(struct iwl_trans *trans);
403
Eliad Peller7616f332014-11-20 17:33:43 +0200404void iwl_trans_pcie_ref(struct iwl_trans *trans);
405void iwl_trans_pcie_unref(struct iwl_trans *trans);
406
Johannes Berg4d075002014-04-24 10:41:31 +0200407static inline u16 iwl_pcie_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
408{
409 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
410
411 return le16_to_cpu(tb->hi_n_len) >> 4;
412}
413
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700414/*****************************************************
415* Error handling
416******************************************************/
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200417void iwl_pcie_dump_csr(struct iwl_trans *trans);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -0700418
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700419/*****************************************************
420* Helpers
421******************************************************/
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700422static inline void iwl_disable_interrupts(struct iwl_trans *trans)
423{
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200424 clear_bit(STATUS_INT_ENABLED, &trans->status);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700425
426 /* disable interrupts from uCode/NIC to host */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200427 iwl_write32(trans, CSR_INT_MASK, 0x00000000);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700428
429 /* acknowledge/clear/reset any interrupts still pending
430 * from uCode or flow handler (Rx/Tx DMA) */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200431 iwl_write32(trans, CSR_INT, 0xffffffff);
432 iwl_write32(trans, CSR_FH_INT_STATUS, 0xffffffff);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700433 IWL_DEBUG_ISR(trans, "Disabled interrupts\n");
434}
435
436static inline void iwl_enable_interrupts(struct iwl_trans *trans)
437{
Don Fry83626402012-03-07 09:52:37 -0800438 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700439
440 IWL_DEBUG_ISR(trans, "Enabling interrupts\n");
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200441 set_bit(STATUS_INT_ENABLED, &trans->status);
Emmanuel Grumbach2dbc3682013-12-09 11:09:47 +0200442 trans_pcie->inta_mask = CSR_INI_SET_MASK;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200443 iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700444}
445
Stanislaw Gruszka8722c892012-03-07 09:52:28 -0800446static inline void iwl_enable_rfkill_int(struct iwl_trans *trans)
447{
Emmanuel Grumbach2dbc3682013-12-09 11:09:47 +0200448 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
449
Stanislaw Gruszka8722c892012-03-07 09:52:28 -0800450 IWL_DEBUG_ISR(trans, "Enabling rfkill interrupt\n");
Emmanuel Grumbach2dbc3682013-12-09 11:09:47 +0200451 trans_pcie->inta_mask = CSR_INT_BIT_RF_KILL;
452 iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask);
Stanislaw Gruszka8722c892012-03-07 09:52:28 -0800453}
454
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700455static inline void iwl_wake_queue(struct iwl_trans *trans,
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200456 struct iwl_txq *txq)
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700457{
Johannes Berg9eae88f2012-03-15 13:26:52 -0700458 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700459
Johannes Berg9eae88f2012-03-15 13:26:52 -0700460 if (test_and_clear_bit(txq->q.id, trans_pcie->queue_stopped)) {
461 IWL_DEBUG_TX_QUEUES(trans, "Wake hwq %d\n", txq->q.id);
462 iwl_op_mode_queue_not_full(trans->op_mode, txq->q.id);
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -0800463 }
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700464}
465
466static inline void iwl_stop_queue(struct iwl_trans *trans,
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200467 struct iwl_txq *txq)
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700468{
Johannes Berg9eae88f2012-03-15 13:26:52 -0700469 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700470
Johannes Berg9eae88f2012-03-15 13:26:52 -0700471 if (!test_and_set_bit(txq->q.id, trans_pcie->queue_stopped)) {
472 iwl_op_mode_queue_full(trans->op_mode, txq->q.id);
473 IWL_DEBUG_TX_QUEUES(trans, "Stop hwq %d\n", txq->q.id);
474 } else
475 IWL_DEBUG_TX_QUEUES(trans, "hwq %d already stopped\n",
476 txq->q.id);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700477}
478
Emmanuel Grumbach6ca6ebc2012-11-14 23:38:08 +0200479static inline bool iwl_queue_used(const struct iwl_queue *q, int i)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700480{
481 return q->write_ptr >= q->read_ptr ?
482 (i >= q->read_ptr && i < q->write_ptr) :
483 !(i < q->read_ptr && i >= q->write_ptr);
484}
485
486static inline u8 get_cmd_index(struct iwl_queue *q, u32 index)
487{
488 return index & (q->n_window - 1);
489}
490
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200491static inline const char *get_cmd_string(struct iwl_trans_pcie *trans_pcie,
492 u8 cmd)
Johannes Bergd9fb6462012-03-26 08:23:39 -0700493{
494 if (!trans_pcie->command_names || !trans_pcie->command_names[cmd])
495 return "UNKNOWN";
496 return trans_pcie->command_names[cmd];
497}
498
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200499static inline bool iwl_is_rfkill_set(struct iwl_trans *trans)
500{
501 return !(iwl_read32(trans, CSR_GP_CNTRL) &
502 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
503}
504
Emmanuel Grumbachb9439492013-12-22 15:09:40 +0200505static inline void __iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans,
506 u32 reg, u32 mask, u32 value)
507{
508 u32 v;
509
510#ifdef CONFIG_IWLWIFI_DEBUG
511 WARN_ON_ONCE(value & ~mask);
512#endif
513
514 v = iwl_read32(trans, reg);
515 v &= ~mask;
516 v |= value;
517 iwl_write32(trans, reg, v);
518}
519
520static inline void __iwl_trans_pcie_clear_bit(struct iwl_trans *trans,
521 u32 reg, u32 mask)
522{
523 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, 0);
524}
525
526static inline void __iwl_trans_pcie_set_bit(struct iwl_trans *trans,
527 u32 reg, u32 mask)
528{
529 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, mask);
530}
531
Johannes Berg14cfca72014-02-25 20:50:53 +0100532void iwl_trans_pcie_rf_kill(struct iwl_trans *trans, bool state);
533
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700534#endif /* __iwl_trans_int_pcie_h__ */