blob: 3cf54c1b21d4cd6c1a65db44d78eade71802044f [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <ttm/ttm_bo_api.h>
33#include <ttm/ttm_bo_driver.h>
34#include <ttm/ttm_placement.h>
35#include <ttm/ttm_module.h>
36#include <ttm/ttm_page_alloc.h>
Ken Wanga693e052016-07-27 19:18:01 +080037#include <ttm/ttm_memory.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040038#include <drm/drmP.h>
39#include <drm/amdgpu_drm.h>
40#include <linux/seq_file.h>
41#include <linux/slab.h>
42#include <linux/swiotlb.h>
43#include <linux/swap.h>
44#include <linux/pagemap.h>
45#include <linux/debugfs.h>
46#include "amdgpu.h"
47#include "bif/bif_4_1_d.h"
48
49#define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
50
51static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
52static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
53
54static struct amdgpu_device *amdgpu_get_adev(struct ttm_bo_device *bdev)
55{
56 struct amdgpu_mman *mman;
57 struct amdgpu_device *adev;
58
59 mman = container_of(bdev, struct amdgpu_mman, bdev);
60 adev = container_of(mman, struct amdgpu_device, mman);
61 return adev;
62}
63
64
65/*
66 * Global memory.
67 */
68static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
69{
70 return ttm_mem_global_init(ref->object);
71}
72
73static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
74{
75 ttm_mem_global_release(ref->object);
76}
77
Ken Wanga693e052016-07-27 19:18:01 +080078int amdgpu_ttm_global_init(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040079{
80 struct drm_global_reference *global_ref;
Christian König703297c2016-02-10 14:20:50 +010081 struct amdgpu_ring *ring;
82 struct amd_sched_rq *rq;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040083 int r;
84
85 adev->mman.mem_global_referenced = false;
86 global_ref = &adev->mman.mem_global_ref;
87 global_ref->global_type = DRM_GLOBAL_TTM_MEM;
88 global_ref->size = sizeof(struct ttm_mem_global);
89 global_ref->init = &amdgpu_ttm_mem_global_init;
90 global_ref->release = &amdgpu_ttm_mem_global_release;
91 r = drm_global_item_ref(global_ref);
92 if (r != 0) {
93 DRM_ERROR("Failed setting up TTM memory accounting "
94 "subsystem.\n");
95 return r;
96 }
97
98 adev->mman.bo_global_ref.mem_glob =
99 adev->mman.mem_global_ref.object;
100 global_ref = &adev->mman.bo_global_ref.ref;
101 global_ref->global_type = DRM_GLOBAL_TTM_BO;
102 global_ref->size = sizeof(struct ttm_bo_global);
103 global_ref->init = &ttm_bo_global_init;
104 global_ref->release = &ttm_bo_global_release;
105 r = drm_global_item_ref(global_ref);
106 if (r != 0) {
107 DRM_ERROR("Failed setting up TTM BO subsystem.\n");
108 drm_global_item_unref(&adev->mman.mem_global_ref);
109 return r;
110 }
111
Christian König703297c2016-02-10 14:20:50 +0100112 ring = adev->mman.buffer_funcs_ring;
113 rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
114 r = amd_sched_entity_init(&ring->sched, &adev->mman.entity,
115 rq, amdgpu_sched_jobs);
116 if (r != 0) {
117 DRM_ERROR("Failed setting up TTM BO move run queue.\n");
118 drm_global_item_unref(&adev->mman.mem_global_ref);
119 drm_global_item_unref(&adev->mman.bo_global_ref.ref);
120 return r;
121 }
122
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400123 adev->mman.mem_global_referenced = true;
Christian König703297c2016-02-10 14:20:50 +0100124
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400125 return 0;
126}
127
128static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
129{
130 if (adev->mman.mem_global_referenced) {
Christian König703297c2016-02-10 14:20:50 +0100131 amd_sched_entity_fini(adev->mman.entity.sched,
132 &adev->mman.entity);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400133 drm_global_item_unref(&adev->mman.bo_global_ref.ref);
134 drm_global_item_unref(&adev->mman.mem_global_ref);
135 adev->mman.mem_global_referenced = false;
136 }
137}
138
139static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
140{
141 return 0;
142}
143
144static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
145 struct ttm_mem_type_manager *man)
146{
147 struct amdgpu_device *adev;
148
149 adev = amdgpu_get_adev(bdev);
150
151 switch (type) {
152 case TTM_PL_SYSTEM:
153 /* System memory */
154 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
155 man->available_caching = TTM_PL_MASK_CACHING;
156 man->default_caching = TTM_PL_FLAG_CACHED;
157 break;
158 case TTM_PL_TT:
159 man->func = &ttm_bo_manager_func;
160 man->gpu_offset = adev->mc.gtt_start;
161 man->available_caching = TTM_PL_MASK_CACHING;
162 man->default_caching = TTM_PL_FLAG_CACHED;
163 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
164 break;
165 case TTM_PL_VRAM:
166 /* "On-card" video ram */
167 man->func = &ttm_bo_manager_func;
168 man->gpu_offset = adev->mc.vram_start;
169 man->flags = TTM_MEMTYPE_FLAG_FIXED |
170 TTM_MEMTYPE_FLAG_MAPPABLE;
171 man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
172 man->default_caching = TTM_PL_FLAG_WC;
173 break;
174 case AMDGPU_PL_GDS:
175 case AMDGPU_PL_GWS:
176 case AMDGPU_PL_OA:
177 /* On-chip GDS memory*/
178 man->func = &ttm_bo_manager_func;
179 man->gpu_offset = 0;
180 man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
181 man->available_caching = TTM_PL_FLAG_UNCACHED;
182 man->default_caching = TTM_PL_FLAG_UNCACHED;
183 break;
184 default:
185 DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
186 return -EINVAL;
187 }
188 return 0;
189}
190
191static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
192 struct ttm_placement *placement)
193{
194 struct amdgpu_bo *rbo;
195 static struct ttm_place placements = {
196 .fpfn = 0,
197 .lpfn = 0,
198 .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
199 };
200
201 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
202 placement->placement = &placements;
203 placement->busy_placement = &placements;
204 placement->num_placement = 1;
205 placement->num_busy_placement = 1;
206 return;
207 }
208 rbo = container_of(bo, struct amdgpu_bo, tbo);
209 switch (bo->mem.mem_type) {
210 case TTM_PL_VRAM:
211 if (rbo->adev->mman.buffer_funcs_ring->ready == false)
212 amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_CPU);
213 else
214 amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_GTT);
215 break;
216 case TTM_PL_TT:
217 default:
218 amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_CPU);
219 }
220 *placement = rbo->placement;
221}
222
223static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
224{
225 struct amdgpu_bo *rbo = container_of(bo, struct amdgpu_bo, tbo);
226
Jérôme Glisse054892e2016-04-19 09:07:51 -0400227 if (amdgpu_ttm_tt_get_usermm(bo->ttm))
228 return -EPERM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400229 return drm_vma_node_verify_access(&rbo->gem_base.vma_node, filp);
230}
231
232static void amdgpu_move_null(struct ttm_buffer_object *bo,
233 struct ttm_mem_reg *new_mem)
234{
235 struct ttm_mem_reg *old_mem = &bo->mem;
236
237 BUG_ON(old_mem->mm_node != NULL);
238 *old_mem = *new_mem;
239 new_mem->mm_node = NULL;
240}
241
242static int amdgpu_move_blit(struct ttm_buffer_object *bo,
243 bool evict, bool no_wait_gpu,
244 struct ttm_mem_reg *new_mem,
245 struct ttm_mem_reg *old_mem)
246{
247 struct amdgpu_device *adev;
248 struct amdgpu_ring *ring;
249 uint64_t old_start, new_start;
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800250 struct fence *fence;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400251 int r;
252
253 adev = amdgpu_get_adev(bo->bdev);
254 ring = adev->mman.buffer_funcs_ring;
255 old_start = old_mem->start << PAGE_SHIFT;
256 new_start = new_mem->start << PAGE_SHIFT;
257
258 switch (old_mem->mem_type) {
259 case TTM_PL_VRAM:
260 old_start += adev->mc.vram_start;
261 break;
262 case TTM_PL_TT:
263 old_start += adev->mc.gtt_start;
264 break;
265 default:
266 DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
267 return -EINVAL;
268 }
269 switch (new_mem->mem_type) {
270 case TTM_PL_VRAM:
271 new_start += adev->mc.vram_start;
272 break;
273 case TTM_PL_TT:
274 new_start += adev->mc.gtt_start;
275 break;
276 default:
277 DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
278 return -EINVAL;
279 }
280 if (!ring->ready) {
281 DRM_ERROR("Trying to move memory with ring turned off.\n");
282 return -EINVAL;
283 }
284
285 BUILD_BUG_ON((PAGE_SIZE % AMDGPU_GPU_PAGE_SIZE) != 0);
286
287 r = amdgpu_copy_buffer(ring, old_start, new_start,
288 new_mem->num_pages * PAGE_SIZE, /* bytes */
289 bo->resv, &fence);
Christian Königce64bc22016-06-15 13:44:05 +0200290 if (r)
291 return r;
292
293 r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800294 fence_put(fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400295 return r;
296}
297
298static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo,
299 bool evict, bool interruptible,
300 bool no_wait_gpu,
301 struct ttm_mem_reg *new_mem)
302{
303 struct amdgpu_device *adev;
304 struct ttm_mem_reg *old_mem = &bo->mem;
305 struct ttm_mem_reg tmp_mem;
306 struct ttm_place placements;
307 struct ttm_placement placement;
308 int r;
309
310 adev = amdgpu_get_adev(bo->bdev);
311 tmp_mem = *new_mem;
312 tmp_mem.mm_node = NULL;
313 placement.num_placement = 1;
314 placement.placement = &placements;
315 placement.num_busy_placement = 1;
316 placement.busy_placement = &placements;
317 placements.fpfn = 0;
318 placements.lpfn = 0;
319 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
320 r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
321 interruptible, no_wait_gpu);
322 if (unlikely(r)) {
323 return r;
324 }
325
326 r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
327 if (unlikely(r)) {
328 goto out_cleanup;
329 }
330
331 r = ttm_tt_bind(bo->ttm, &tmp_mem);
332 if (unlikely(r)) {
333 goto out_cleanup;
334 }
335 r = amdgpu_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
336 if (unlikely(r)) {
337 goto out_cleanup;
338 }
Michel Dänzer4e2f0ca2016-08-08 12:28:25 +0900339 r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, new_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400340out_cleanup:
341 ttm_bo_mem_put(bo, &tmp_mem);
342 return r;
343}
344
345static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo,
346 bool evict, bool interruptible,
347 bool no_wait_gpu,
348 struct ttm_mem_reg *new_mem)
349{
350 struct amdgpu_device *adev;
351 struct ttm_mem_reg *old_mem = &bo->mem;
352 struct ttm_mem_reg tmp_mem;
353 struct ttm_placement placement;
354 struct ttm_place placements;
355 int r;
356
357 adev = amdgpu_get_adev(bo->bdev);
358 tmp_mem = *new_mem;
359 tmp_mem.mm_node = NULL;
360 placement.num_placement = 1;
361 placement.placement = &placements;
362 placement.num_busy_placement = 1;
363 placement.busy_placement = &placements;
364 placements.fpfn = 0;
365 placements.lpfn = 0;
366 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
367 r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
368 interruptible, no_wait_gpu);
369 if (unlikely(r)) {
370 return r;
371 }
Michel Dänzer4e2f0ca2016-08-08 12:28:25 +0900372 r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, &tmp_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400373 if (unlikely(r)) {
374 goto out_cleanup;
375 }
376 r = amdgpu_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
377 if (unlikely(r)) {
378 goto out_cleanup;
379 }
380out_cleanup:
381 ttm_bo_mem_put(bo, &tmp_mem);
382 return r;
383}
384
385static int amdgpu_bo_move(struct ttm_buffer_object *bo,
386 bool evict, bool interruptible,
387 bool no_wait_gpu,
388 struct ttm_mem_reg *new_mem)
389{
390 struct amdgpu_device *adev;
Michel Dänzer104ece92016-03-28 12:53:02 +0900391 struct amdgpu_bo *abo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400392 struct ttm_mem_reg *old_mem = &bo->mem;
393 int r;
394
Michel Dänzer104ece92016-03-28 12:53:02 +0900395 /* Can't move a pinned BO */
396 abo = container_of(bo, struct amdgpu_bo, tbo);
397 if (WARN_ON_ONCE(abo->pin_count > 0))
398 return -EINVAL;
399
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400400 adev = amdgpu_get_adev(bo->bdev);
Christian Königdbd5ed62016-06-21 16:28:14 +0200401
402 /* remember the eviction */
403 if (evict)
404 atomic64_inc(&adev->num_evictions);
405
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400406 if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
407 amdgpu_move_null(bo, new_mem);
408 return 0;
409 }
410 if ((old_mem->mem_type == TTM_PL_TT &&
411 new_mem->mem_type == TTM_PL_SYSTEM) ||
412 (old_mem->mem_type == TTM_PL_SYSTEM &&
413 new_mem->mem_type == TTM_PL_TT)) {
414 /* bind is enough */
415 amdgpu_move_null(bo, new_mem);
416 return 0;
417 }
418 if (adev->mman.buffer_funcs == NULL ||
419 adev->mman.buffer_funcs_ring == NULL ||
420 !adev->mman.buffer_funcs_ring->ready) {
421 /* use memcpy */
422 goto memcpy;
423 }
424
425 if (old_mem->mem_type == TTM_PL_VRAM &&
426 new_mem->mem_type == TTM_PL_SYSTEM) {
427 r = amdgpu_move_vram_ram(bo, evict, interruptible,
428 no_wait_gpu, new_mem);
429 } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
430 new_mem->mem_type == TTM_PL_VRAM) {
431 r = amdgpu_move_ram_vram(bo, evict, interruptible,
432 no_wait_gpu, new_mem);
433 } else {
434 r = amdgpu_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
435 }
436
437 if (r) {
438memcpy:
Michel Dänzer4499f2a2016-08-08 12:28:26 +0900439 r = ttm_bo_move_memcpy(bo, interruptible, no_wait_gpu, new_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400440 if (r) {
441 return r;
442 }
443 }
444
445 /* update statistics */
446 atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
447 return 0;
448}
449
450static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
451{
452 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
453 struct amdgpu_device *adev = amdgpu_get_adev(bdev);
454
455 mem->bus.addr = NULL;
456 mem->bus.offset = 0;
457 mem->bus.size = mem->num_pages << PAGE_SHIFT;
458 mem->bus.base = 0;
459 mem->bus.is_iomem = false;
460 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
461 return -EINVAL;
462 switch (mem->mem_type) {
463 case TTM_PL_SYSTEM:
464 /* system memory */
465 return 0;
466 case TTM_PL_TT:
467 break;
468 case TTM_PL_VRAM:
469 mem->bus.offset = mem->start << PAGE_SHIFT;
470 /* check if it's visible */
471 if ((mem->bus.offset + mem->bus.size) > adev->mc.visible_vram_size)
472 return -EINVAL;
473 mem->bus.base = adev->mc.aper_base;
474 mem->bus.is_iomem = true;
475#ifdef __alpha__
476 /*
477 * Alpha: use bus.addr to hold the ioremap() return,
478 * so we can modify bus.base below.
479 */
480 if (mem->placement & TTM_PL_FLAG_WC)
481 mem->bus.addr =
482 ioremap_wc(mem->bus.base + mem->bus.offset,
483 mem->bus.size);
484 else
485 mem->bus.addr =
486 ioremap_nocache(mem->bus.base + mem->bus.offset,
487 mem->bus.size);
488
489 /*
490 * Alpha: Use just the bus offset plus
491 * the hose/domain memory base for bus.base.
492 * It then can be used to build PTEs for VRAM
493 * access, as done in ttm_bo_vm_fault().
494 */
495 mem->bus.base = (mem->bus.base & 0x0ffffffffUL) +
496 adev->ddev->hose->dense_mem_base;
497#endif
498 break;
499 default:
500 return -EINVAL;
501 }
502 return 0;
503}
504
505static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
506{
507}
508
509/*
510 * TTM backend functions.
511 */
Christian König637dd3b2016-03-03 14:24:57 +0100512struct amdgpu_ttm_gup_task_list {
513 struct list_head list;
514 struct task_struct *task;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400515};
516
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400517struct amdgpu_ttm_tt {
Christian König637dd3b2016-03-03 14:24:57 +0100518 struct ttm_dma_tt ttm;
519 struct amdgpu_device *adev;
520 u64 offset;
521 uint64_t userptr;
522 struct mm_struct *usermm;
523 uint32_t userflags;
524 spinlock_t guptasklock;
525 struct list_head guptasks;
Christian König2f568db2016-02-23 12:36:59 +0100526 atomic_t mmu_invalidations;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400527};
528
Christian König2f568db2016-02-23 12:36:59 +0100529int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400530{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400531 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Christian König2f568db2016-02-23 12:36:59 +0100532 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
533 unsigned pinned = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400534 int r;
535
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400536 if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
Christian König2f568db2016-02-23 12:36:59 +0100537 /* check that we only use anonymous memory
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400538 to prevent problems with writeback */
539 unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
540 struct vm_area_struct *vma;
541
542 vma = find_vma(gtt->usermm, gtt->userptr);
543 if (!vma || vma->vm_file || vma->vm_end < end)
544 return -EPERM;
545 }
546
547 do {
548 unsigned num_pages = ttm->num_pages - pinned;
549 uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
Christian König2f568db2016-02-23 12:36:59 +0100550 struct page **p = pages + pinned;
Christian König637dd3b2016-03-03 14:24:57 +0100551 struct amdgpu_ttm_gup_task_list guptask;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400552
Christian König637dd3b2016-03-03 14:24:57 +0100553 guptask.task = current;
554 spin_lock(&gtt->guptasklock);
555 list_add(&guptask.list, &gtt->guptasks);
556 spin_unlock(&gtt->guptasklock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400557
Linus Torvalds266c73b2016-03-21 13:48:00 -0700558 r = get_user_pages(userptr, num_pages, write, 0, p, NULL);
Christian König637dd3b2016-03-03 14:24:57 +0100559
560 spin_lock(&gtt->guptasklock);
561 list_del(&guptask.list);
562 spin_unlock(&gtt->guptasklock);
563
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400564 if (r < 0)
565 goto release_pages;
566
567 pinned += r;
568
569 } while (pinned < ttm->num_pages);
570
Christian König2f568db2016-02-23 12:36:59 +0100571 return 0;
572
573release_pages:
574 release_pages(pages, pinned, 0);
575 return r;
576}
577
578/* prepare the sg table with the user pages */
579static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
580{
581 struct amdgpu_device *adev = amdgpu_get_adev(ttm->bdev);
582 struct amdgpu_ttm_tt *gtt = (void *)ttm;
583 unsigned nents;
584 int r;
585
586 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
587 enum dma_data_direction direction = write ?
588 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
589
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400590 r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
591 ttm->num_pages << PAGE_SHIFT,
592 GFP_KERNEL);
593 if (r)
594 goto release_sg;
595
596 r = -ENOMEM;
597 nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
598 if (nents != ttm->sg->nents)
599 goto release_sg;
600
601 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
602 gtt->ttm.dma_address, ttm->num_pages);
603
604 return 0;
605
606release_sg:
607 kfree(ttm->sg);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400608 return r;
609}
610
611static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
612{
613 struct amdgpu_device *adev = amdgpu_get_adev(ttm->bdev);
614 struct amdgpu_ttm_tt *gtt = (void *)ttm;
monk.liudd08fae2015-05-07 14:19:18 -0400615 struct sg_page_iter sg_iter;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400616
617 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
618 enum dma_data_direction direction = write ?
619 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
620
621 /* double check that we don't free the table twice */
622 if (!ttm->sg->sgl)
623 return;
624
625 /* free the sg table and pages again */
626 dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
627
monk.liudd08fae2015-05-07 14:19:18 -0400628 for_each_sg_page(ttm->sg->sgl, &sg_iter, ttm->sg->nents, 0) {
629 struct page *page = sg_page_iter_page(&sg_iter);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400630 if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
631 set_page_dirty(page);
632
633 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300634 put_page(page);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400635 }
636
637 sg_free_table(ttm->sg);
638}
639
640static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
641 struct ttm_mem_reg *bo_mem)
642{
643 struct amdgpu_ttm_tt *gtt = (void*)ttm;
644 uint32_t flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, bo_mem);
645 int r;
646
Chunming Zhoue2f784f2015-11-26 16:33:58 +0800647 if (gtt->userptr) {
648 r = amdgpu_ttm_tt_pin_userptr(ttm);
649 if (r) {
650 DRM_ERROR("failed to pin userptr\n");
651 return r;
652 }
653 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400654 gtt->offset = (unsigned long)(bo_mem->start << PAGE_SHIFT);
655 if (!ttm->num_pages) {
656 WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
657 ttm->num_pages, bo_mem, ttm);
658 }
659
660 if (bo_mem->mem_type == AMDGPU_PL_GDS ||
661 bo_mem->mem_type == AMDGPU_PL_GWS ||
662 bo_mem->mem_type == AMDGPU_PL_OA)
663 return -EINVAL;
664
665 r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages,
666 ttm->pages, gtt->ttm.dma_address, flags);
667
668 if (r) {
669 DRM_ERROR("failed to bind %lu pages at 0x%08X\n",
670 ttm->num_pages, (unsigned)gtt->offset);
671 return r;
672 }
673 return 0;
674}
675
676static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
677{
678 struct amdgpu_ttm_tt *gtt = (void *)ttm;
679
680 /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
681 if (gtt->adev->gart.ready)
682 amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages);
683
684 if (gtt->userptr)
685 amdgpu_ttm_tt_unpin_userptr(ttm);
686
687 return 0;
688}
689
690static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
691{
692 struct amdgpu_ttm_tt *gtt = (void *)ttm;
693
694 ttm_dma_tt_fini(&gtt->ttm);
695 kfree(gtt);
696}
697
698static struct ttm_backend_func amdgpu_backend_func = {
699 .bind = &amdgpu_ttm_backend_bind,
700 .unbind = &amdgpu_ttm_backend_unbind,
701 .destroy = &amdgpu_ttm_backend_destroy,
702};
703
704static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
705 unsigned long size, uint32_t page_flags,
706 struct page *dummy_read_page)
707{
708 struct amdgpu_device *adev;
709 struct amdgpu_ttm_tt *gtt;
710
711 adev = amdgpu_get_adev(bdev);
712
713 gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
714 if (gtt == NULL) {
715 return NULL;
716 }
717 gtt->ttm.ttm.func = &amdgpu_backend_func;
718 gtt->adev = adev;
719 if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
720 kfree(gtt);
721 return NULL;
722 }
723 return &gtt->ttm.ttm;
724}
725
726static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm)
727{
728 struct amdgpu_device *adev;
729 struct amdgpu_ttm_tt *gtt = (void *)ttm;
730 unsigned i;
731 int r;
732 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
733
734 if (ttm->state != tt_unpopulated)
735 return 0;
736
737 if (gtt && gtt->userptr) {
Maninder Singh5f0b34c2015-06-26 13:28:50 +0530738 ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400739 if (!ttm->sg)
740 return -ENOMEM;
741
742 ttm->page_flags |= TTM_PAGE_FLAG_SG;
743 ttm->state = tt_unbound;
744 return 0;
745 }
746
747 if (slave && ttm->sg) {
748 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
749 gtt->ttm.dma_address, ttm->num_pages);
750 ttm->state = tt_unbound;
751 return 0;
752 }
753
754 adev = amdgpu_get_adev(ttm->bdev);
755
756#ifdef CONFIG_SWIOTLB
757 if (swiotlb_nr_tbl()) {
758 return ttm_dma_populate(&gtt->ttm, adev->dev);
759 }
760#endif
761
762 r = ttm_pool_populate(ttm);
763 if (r) {
764 return r;
765 }
766
767 for (i = 0; i < ttm->num_pages; i++) {
768 gtt->ttm.dma_address[i] = pci_map_page(adev->pdev, ttm->pages[i],
769 0, PAGE_SIZE,
770 PCI_DMA_BIDIRECTIONAL);
771 if (pci_dma_mapping_error(adev->pdev, gtt->ttm.dma_address[i])) {
Rasmus Villemoes09ccbb72016-02-15 19:41:45 +0100772 while (i--) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400773 pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
774 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
775 gtt->ttm.dma_address[i] = 0;
776 }
777 ttm_pool_unpopulate(ttm);
778 return -EFAULT;
779 }
780 }
781 return 0;
782}
783
784static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
785{
786 struct amdgpu_device *adev;
787 struct amdgpu_ttm_tt *gtt = (void *)ttm;
788 unsigned i;
789 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
790
791 if (gtt && gtt->userptr) {
792 kfree(ttm->sg);
793 ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
794 return;
795 }
796
797 if (slave)
798 return;
799
800 adev = amdgpu_get_adev(ttm->bdev);
801
802#ifdef CONFIG_SWIOTLB
803 if (swiotlb_nr_tbl()) {
804 ttm_dma_unpopulate(&gtt->ttm, adev->dev);
805 return;
806 }
807#endif
808
809 for (i = 0; i < ttm->num_pages; i++) {
810 if (gtt->ttm.dma_address[i]) {
811 pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
812 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
813 }
814 }
815
816 ttm_pool_unpopulate(ttm);
817}
818
819int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
820 uint32_t flags)
821{
822 struct amdgpu_ttm_tt *gtt = (void *)ttm;
823
824 if (gtt == NULL)
825 return -EINVAL;
826
827 gtt->userptr = addr;
828 gtt->usermm = current->mm;
829 gtt->userflags = flags;
Christian König637dd3b2016-03-03 14:24:57 +0100830 spin_lock_init(&gtt->guptasklock);
831 INIT_LIST_HEAD(&gtt->guptasks);
Christian König2f568db2016-02-23 12:36:59 +0100832 atomic_set(&gtt->mmu_invalidations, 0);
Christian König637dd3b2016-03-03 14:24:57 +0100833
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400834 return 0;
835}
836
Christian Königcc325d12016-02-08 11:08:35 +0100837struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400838{
839 struct amdgpu_ttm_tt *gtt = (void *)ttm;
840
841 if (gtt == NULL)
Christian Königcc325d12016-02-08 11:08:35 +0100842 return NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400843
Christian Königcc325d12016-02-08 11:08:35 +0100844 return gtt->usermm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400845}
846
Christian Königcc1de6e2016-02-08 10:57:22 +0100847bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
848 unsigned long end)
849{
850 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Christian König637dd3b2016-03-03 14:24:57 +0100851 struct amdgpu_ttm_gup_task_list *entry;
Christian Königcc1de6e2016-02-08 10:57:22 +0100852 unsigned long size;
853
Christian König637dd3b2016-03-03 14:24:57 +0100854 if (gtt == NULL || !gtt->userptr)
Christian Königcc1de6e2016-02-08 10:57:22 +0100855 return false;
856
857 size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
858 if (gtt->userptr > end || gtt->userptr + size <= start)
859 return false;
860
Christian König637dd3b2016-03-03 14:24:57 +0100861 spin_lock(&gtt->guptasklock);
862 list_for_each_entry(entry, &gtt->guptasks, list) {
863 if (entry->task == current) {
864 spin_unlock(&gtt->guptasklock);
865 return false;
866 }
867 }
868 spin_unlock(&gtt->guptasklock);
869
Christian König2f568db2016-02-23 12:36:59 +0100870 atomic_inc(&gtt->mmu_invalidations);
871
Christian Königcc1de6e2016-02-08 10:57:22 +0100872 return true;
873}
874
Christian König2f568db2016-02-23 12:36:59 +0100875bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
876 int *last_invalidated)
877{
878 struct amdgpu_ttm_tt *gtt = (void *)ttm;
879 int prev_invalidated = *last_invalidated;
880
881 *last_invalidated = atomic_read(&gtt->mmu_invalidations);
882 return prev_invalidated != *last_invalidated;
883}
884
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400885bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
886{
887 struct amdgpu_ttm_tt *gtt = (void *)ttm;
888
889 if (gtt == NULL)
890 return false;
891
892 return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
893}
894
895uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
896 struct ttm_mem_reg *mem)
897{
898 uint32_t flags = 0;
899
900 if (mem && mem->mem_type != TTM_PL_SYSTEM)
901 flags |= AMDGPU_PTE_VALID;
902
Christian König6d999052015-12-04 13:32:55 +0100903 if (mem && mem->mem_type == TTM_PL_TT) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400904 flags |= AMDGPU_PTE_SYSTEM;
905
Christian König6d999052015-12-04 13:32:55 +0100906 if (ttm->caching_state == tt_cached)
907 flags |= AMDGPU_PTE_SNOOPED;
908 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400909
Ken Wang8f3c1622016-02-03 19:17:53 +0800910 if (adev->asic_type >= CHIP_TONGA)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400911 flags |= AMDGPU_PTE_EXECUTABLE;
912
913 flags |= AMDGPU_PTE_READABLE;
914
915 if (!amdgpu_ttm_tt_is_readonly(ttm))
916 flags |= AMDGPU_PTE_WRITEABLE;
917
918 return flags;
919}
920
Christian König29b32592016-04-15 17:19:16 +0200921static void amdgpu_ttm_lru_removal(struct ttm_buffer_object *tbo)
922{
923 struct amdgpu_device *adev = amdgpu_get_adev(tbo->bdev);
924 unsigned i, j;
925
926 for (i = 0; i < AMDGPU_TTM_LRU_SIZE; ++i) {
927 struct amdgpu_mman_lru *lru = &adev->mman.log2_size[i];
928
929 for (j = 0; j < TTM_NUM_MEM_TYPES; ++j)
930 if (&tbo->lru == lru->lru[j])
931 lru->lru[j] = tbo->lru.prev;
932
933 if (&tbo->swap == lru->swap_lru)
934 lru->swap_lru = tbo->swap.prev;
935 }
936}
937
938static struct amdgpu_mman_lru *amdgpu_ttm_lru(struct ttm_buffer_object *tbo)
939{
940 struct amdgpu_device *adev = amdgpu_get_adev(tbo->bdev);
941 unsigned log2_size = min(ilog2(tbo->num_pages),
942 AMDGPU_TTM_LRU_SIZE - 1);
943
944 return &adev->mman.log2_size[log2_size];
945}
946
947static struct list_head *amdgpu_ttm_lru_tail(struct ttm_buffer_object *tbo)
948{
949 struct amdgpu_mman_lru *lru = amdgpu_ttm_lru(tbo);
950 struct list_head *res = lru->lru[tbo->mem.mem_type];
951
952 lru->lru[tbo->mem.mem_type] = &tbo->lru;
953
954 return res;
955}
956
957static struct list_head *amdgpu_ttm_swap_lru_tail(struct ttm_buffer_object *tbo)
958{
959 struct amdgpu_mman_lru *lru = amdgpu_ttm_lru(tbo);
960 struct list_head *res = lru->swap_lru;
961
962 lru->swap_lru = &tbo->swap;
963
964 return res;
965}
966
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400967static struct ttm_bo_driver amdgpu_bo_driver = {
968 .ttm_tt_create = &amdgpu_ttm_tt_create,
969 .ttm_tt_populate = &amdgpu_ttm_tt_populate,
970 .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
971 .invalidate_caches = &amdgpu_invalidate_caches,
972 .init_mem_type = &amdgpu_init_mem_type,
973 .evict_flags = &amdgpu_evict_flags,
974 .move = &amdgpu_bo_move,
975 .verify_access = &amdgpu_verify_access,
976 .move_notify = &amdgpu_bo_move_notify,
977 .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
978 .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
979 .io_mem_free = &amdgpu_ttm_io_mem_free,
Christian König29b32592016-04-15 17:19:16 +0200980 .lru_removal = &amdgpu_ttm_lru_removal,
981 .lru_tail = &amdgpu_ttm_lru_tail,
982 .swap_lru_tail = &amdgpu_ttm_swap_lru_tail,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400983};
984
985int amdgpu_ttm_init(struct amdgpu_device *adev)
986{
Christian König29b32592016-04-15 17:19:16 +0200987 unsigned i, j;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400988 int r;
989
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400990 /* No others user of address space so set it to 0 */
991 r = ttm_bo_device_init(&adev->mman.bdev,
992 adev->mman.bo_global_ref.ref.object,
993 &amdgpu_bo_driver,
994 adev->ddev->anon_inode->i_mapping,
995 DRM_FILE_PAGE_OFFSET,
996 adev->need_dma32);
997 if (r) {
998 DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
999 return r;
1000 }
Christian König29b32592016-04-15 17:19:16 +02001001
1002 for (i = 0; i < AMDGPU_TTM_LRU_SIZE; ++i) {
1003 struct amdgpu_mman_lru *lru = &adev->mman.log2_size[i];
1004
1005 for (j = 0; j < TTM_NUM_MEM_TYPES; ++j)
1006 lru->lru[j] = &adev->mman.bdev.man[j].lru;
1007 lru->swap_lru = &adev->mman.bdev.glob->swap_lru;
1008 }
1009
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001010 adev->mman.initialized = true;
1011 r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
1012 adev->mc.real_vram_size >> PAGE_SHIFT);
1013 if (r) {
1014 DRM_ERROR("Failed initializing VRAM heap.\n");
1015 return r;
1016 }
1017 /* Change the size here instead of the init above so only lpfn is affected */
1018 amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
1019
1020 r = amdgpu_bo_create(adev, 256 * 1024, PAGE_SIZE, true,
Alex Deucher857d9132015-08-27 00:14:16 -04001021 AMDGPU_GEM_DOMAIN_VRAM,
1022 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
Christian König72d76682015-09-03 17:34:59 +02001023 NULL, NULL, &adev->stollen_vga_memory);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001024 if (r) {
1025 return r;
1026 }
1027 r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
1028 if (r)
1029 return r;
1030 r = amdgpu_bo_pin(adev->stollen_vga_memory, AMDGPU_GEM_DOMAIN_VRAM, NULL);
1031 amdgpu_bo_unreserve(adev->stollen_vga_memory);
1032 if (r) {
1033 amdgpu_bo_unref(&adev->stollen_vga_memory);
1034 return r;
1035 }
1036 DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
1037 (unsigned) (adev->mc.real_vram_size / (1024 * 1024)));
1038 r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT,
1039 adev->mc.gtt_size >> PAGE_SHIFT);
1040 if (r) {
1041 DRM_ERROR("Failed initializing GTT heap.\n");
1042 return r;
1043 }
1044 DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
1045 (unsigned)(adev->mc.gtt_size / (1024 * 1024)));
1046
1047 adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
1048 adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
1049 adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
1050 adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
1051 adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
1052 adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
1053 adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
1054 adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
1055 adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
1056 /* GDS Memory */
1057 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
1058 adev->gds.mem.total_size >> PAGE_SHIFT);
1059 if (r) {
1060 DRM_ERROR("Failed initializing GDS heap.\n");
1061 return r;
1062 }
1063
1064 /* GWS */
1065 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
1066 adev->gds.gws.total_size >> PAGE_SHIFT);
1067 if (r) {
1068 DRM_ERROR("Failed initializing gws heap.\n");
1069 return r;
1070 }
1071
1072 /* OA */
1073 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
1074 adev->gds.oa.total_size >> PAGE_SHIFT);
1075 if (r) {
1076 DRM_ERROR("Failed initializing oa heap.\n");
1077 return r;
1078 }
1079
1080 r = amdgpu_ttm_debugfs_init(adev);
1081 if (r) {
1082 DRM_ERROR("Failed to init debugfs\n");
1083 return r;
1084 }
1085 return 0;
1086}
1087
1088void amdgpu_ttm_fini(struct amdgpu_device *adev)
1089{
1090 int r;
1091
1092 if (!adev->mman.initialized)
1093 return;
1094 amdgpu_ttm_debugfs_fini(adev);
1095 if (adev->stollen_vga_memory) {
1096 r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
1097 if (r == 0) {
1098 amdgpu_bo_unpin(adev->stollen_vga_memory);
1099 amdgpu_bo_unreserve(adev->stollen_vga_memory);
1100 }
1101 amdgpu_bo_unref(&adev->stollen_vga_memory);
1102 }
1103 ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
1104 ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
1105 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
1106 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
1107 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
1108 ttm_bo_device_release(&adev->mman.bdev);
1109 amdgpu_gart_fini(adev);
1110 amdgpu_ttm_global_fini(adev);
1111 adev->mman.initialized = false;
1112 DRM_INFO("amdgpu: ttm finalized\n");
1113}
1114
1115/* this should only be called at bootup or when userspace
1116 * isn't running */
1117void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size)
1118{
1119 struct ttm_mem_type_manager *man;
1120
1121 if (!adev->mman.initialized)
1122 return;
1123
1124 man = &adev->mman.bdev.man[TTM_PL_VRAM];
1125 /* this just adjusts TTM size idea, which sets lpfn to the correct value */
1126 man->size = size >> PAGE_SHIFT;
1127}
1128
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001129int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
1130{
1131 struct drm_file *file_priv;
1132 struct amdgpu_device *adev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001133
Christian Könige176fe172015-05-27 10:22:47 +02001134 if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001135 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001136
1137 file_priv = filp->private_data;
1138 adev = file_priv->minor->dev->dev_private;
Christian Könige176fe172015-05-27 10:22:47 +02001139 if (adev == NULL)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001140 return -EINVAL;
Christian Könige176fe172015-05-27 10:22:47 +02001141
1142 return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001143}
1144
1145int amdgpu_copy_buffer(struct amdgpu_ring *ring,
1146 uint64_t src_offset,
1147 uint64_t dst_offset,
1148 uint32_t byte_count,
1149 struct reservation_object *resv,
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001150 struct fence **fence)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001151{
1152 struct amdgpu_device *adev = ring->adev;
Christian Königd71518b2016-02-01 12:20:25 +01001153 struct amdgpu_job *job;
1154
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001155 uint32_t max_bytes;
1156 unsigned num_loops, num_dw;
1157 unsigned i;
1158 int r;
1159
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001160 max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
1161 num_loops = DIV_ROUND_UP(byte_count, max_bytes);
1162 num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
1163
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001164 /* for IB padding */
1165 while (num_dw & 0x7)
1166 num_dw++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001167
Christian Königd71518b2016-02-01 12:20:25 +01001168 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
1169 if (r)
Chunming Zhou9066b0c2015-08-25 15:12:26 +08001170 return r;
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001171
1172 if (resv) {
Christian Könige86f9ce2016-02-08 12:13:05 +01001173 r = amdgpu_sync_resv(adev, &job->sync, resv,
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001174 AMDGPU_FENCE_OWNER_UNDEFINED);
1175 if (r) {
1176 DRM_ERROR("sync failed (%d).\n", r);
1177 goto error_free;
1178 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001179 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001180
1181 for (i = 0; i < num_loops; i++) {
1182 uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
1183
Christian Königd71518b2016-02-01 12:20:25 +01001184 amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
1185 dst_offset, cur_size_in_bytes);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001186
1187 src_offset += cur_size_in_bytes;
1188 dst_offset += cur_size_in_bytes;
1189 byte_count -= cur_size_in_bytes;
1190 }
1191
Christian Königd71518b2016-02-01 12:20:25 +01001192 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1193 WARN_ON(job->ibs[0].length_dw > num_dw);
Christian König703297c2016-02-10 14:20:50 +01001194 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
1195 AMDGPU_FENCE_OWNER_UNDEFINED, fence);
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001196 if (r)
1197 goto error_free;
1198
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001199 return 0;
Christian Königd71518b2016-02-01 12:20:25 +01001200
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001201error_free:
Christian Königd71518b2016-02-01 12:20:25 +01001202 amdgpu_job_free(job);
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001203 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001204}
1205
Flora Cui59b4a972016-07-19 16:48:22 +08001206int amdgpu_fill_buffer(struct amdgpu_bo *bo,
1207 uint32_t src_data,
1208 struct reservation_object *resv,
1209 struct fence **fence)
1210{
1211 struct amdgpu_device *adev = bo->adev;
1212 struct amdgpu_job *job;
1213 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
1214
1215 uint32_t max_bytes, byte_count;
1216 uint64_t dst_offset;
1217 unsigned int num_loops, num_dw;
1218 unsigned int i;
1219 int r;
1220
1221 byte_count = bo->tbo.num_pages << PAGE_SHIFT;
1222 max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
1223 num_loops = DIV_ROUND_UP(byte_count, max_bytes);
1224 num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
1225
1226 /* for IB padding */
1227 while (num_dw & 0x7)
1228 num_dw++;
1229
1230 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
1231 if (r)
1232 return r;
1233
1234 if (resv) {
1235 r = amdgpu_sync_resv(adev, &job->sync, resv,
1236 AMDGPU_FENCE_OWNER_UNDEFINED);
1237 if (r) {
1238 DRM_ERROR("sync failed (%d).\n", r);
1239 goto error_free;
1240 }
1241 }
1242
1243 dst_offset = bo->tbo.mem.start << PAGE_SHIFT;
1244 for (i = 0; i < num_loops; i++) {
1245 uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
1246
1247 amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data,
1248 dst_offset, cur_size_in_bytes);
1249
1250 dst_offset += cur_size_in_bytes;
1251 byte_count -= cur_size_in_bytes;
1252 }
1253
1254 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1255 WARN_ON(job->ibs[0].length_dw > num_dw);
1256 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
1257 AMDGPU_FENCE_OWNER_UNDEFINED, fence);
1258 if (r)
1259 goto error_free;
1260
1261 return 0;
1262
1263error_free:
1264 amdgpu_job_free(job);
1265 return r;
1266}
1267
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001268#if defined(CONFIG_DEBUG_FS)
1269
1270static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
1271{
1272 struct drm_info_node *node = (struct drm_info_node *)m->private;
1273 unsigned ttm_pl = *(int *)node->info_ent->data;
1274 struct drm_device *dev = node->minor->dev;
1275 struct amdgpu_device *adev = dev->dev_private;
1276 struct drm_mm *mm = (struct drm_mm *)adev->mman.bdev.man[ttm_pl].priv;
1277 int ret;
1278 struct ttm_bo_global *glob = adev->mman.bdev.glob;
1279
1280 spin_lock(&glob->lru_lock);
1281 ret = drm_mm_dump_table(m, mm);
1282 spin_unlock(&glob->lru_lock);
Chunming Zhoua2ef8a92015-09-22 18:20:50 +08001283 if (ttm_pl == TTM_PL_VRAM)
Arnd Bergmanne1b35f62015-11-10 13:17:55 +01001284 seq_printf(m, "man size:%llu pages, ram usage:%lluMB, vis usage:%lluMB\n",
Chunming Zhoua2ef8a92015-09-22 18:20:50 +08001285 adev->mman.bdev.man[ttm_pl].size,
Arnd Bergmanne1b35f62015-11-10 13:17:55 +01001286 (u64)atomic64_read(&adev->vram_usage) >> 20,
1287 (u64)atomic64_read(&adev->vram_vis_usage) >> 20);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001288 return ret;
1289}
1290
1291static int ttm_pl_vram = TTM_PL_VRAM;
1292static int ttm_pl_tt = TTM_PL_TT;
1293
Nils Wallménius06ab6832016-05-02 12:46:15 -04001294static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001295 {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
1296 {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
1297 {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
1298#ifdef CONFIG_SWIOTLB
1299 {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
1300#endif
1301};
1302
1303static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
1304 size_t size, loff_t *pos)
1305{
1306 struct amdgpu_device *adev = f->f_inode->i_private;
1307 ssize_t result = 0;
1308 int r;
1309
1310 if (size & 0x3 || *pos & 0x3)
1311 return -EINVAL;
1312
1313 while (size) {
1314 unsigned long flags;
1315 uint32_t value;
1316
1317 if (*pos >= adev->mc.mc_vram_size)
1318 return result;
1319
1320 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
1321 WREG32(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
1322 WREG32(mmMM_INDEX_HI, *pos >> 31);
1323 value = RREG32(mmMM_DATA);
1324 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
1325
1326 r = put_user(value, (uint32_t *)buf);
1327 if (r)
1328 return r;
1329
1330 result += 4;
1331 buf += 4;
1332 *pos += 4;
1333 size -= 4;
1334 }
1335
1336 return result;
1337}
1338
1339static const struct file_operations amdgpu_ttm_vram_fops = {
1340 .owner = THIS_MODULE,
1341 .read = amdgpu_ttm_vram_read,
1342 .llseek = default_llseek
1343};
1344
Christian Königa1d29472016-03-30 14:42:57 +02001345#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
1346
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001347static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
1348 size_t size, loff_t *pos)
1349{
1350 struct amdgpu_device *adev = f->f_inode->i_private;
1351 ssize_t result = 0;
1352 int r;
1353
1354 while (size) {
1355 loff_t p = *pos / PAGE_SIZE;
1356 unsigned off = *pos & ~PAGE_MASK;
1357 size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
1358 struct page *page;
1359 void *ptr;
1360
1361 if (p >= adev->gart.num_cpu_pages)
1362 return result;
1363
1364 page = adev->gart.pages[p];
1365 if (page) {
1366 ptr = kmap(page);
1367 ptr += off;
1368
1369 r = copy_to_user(buf, ptr, cur_size);
1370 kunmap(adev->gart.pages[p]);
1371 } else
1372 r = clear_user(buf, cur_size);
1373
1374 if (r)
1375 return -EFAULT;
1376
1377 result += cur_size;
1378 buf += cur_size;
1379 *pos += cur_size;
1380 size -= cur_size;
1381 }
1382
1383 return result;
1384}
1385
1386static const struct file_operations amdgpu_ttm_gtt_fops = {
1387 .owner = THIS_MODULE,
1388 .read = amdgpu_ttm_gtt_read,
1389 .llseek = default_llseek
1390};
1391
1392#endif
1393
Christian Königa1d29472016-03-30 14:42:57 +02001394#endif
1395
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001396static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
1397{
1398#if defined(CONFIG_DEBUG_FS)
1399 unsigned count;
1400
1401 struct drm_minor *minor = adev->ddev->primary;
1402 struct dentry *ent, *root = minor->debugfs_root;
1403
1404 ent = debugfs_create_file("amdgpu_vram", S_IFREG | S_IRUGO, root,
1405 adev, &amdgpu_ttm_vram_fops);
1406 if (IS_ERR(ent))
1407 return PTR_ERR(ent);
1408 i_size_write(ent->d_inode, adev->mc.mc_vram_size);
1409 adev->mman.vram = ent;
1410
Christian Königa1d29472016-03-30 14:42:57 +02001411#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001412 ent = debugfs_create_file("amdgpu_gtt", S_IFREG | S_IRUGO, root,
1413 adev, &amdgpu_ttm_gtt_fops);
1414 if (IS_ERR(ent))
1415 return PTR_ERR(ent);
1416 i_size_write(ent->d_inode, adev->mc.gtt_size);
1417 adev->mman.gtt = ent;
1418
Christian Königa1d29472016-03-30 14:42:57 +02001419#endif
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001420 count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
1421
1422#ifdef CONFIG_SWIOTLB
1423 if (!swiotlb_nr_tbl())
1424 --count;
1425#endif
1426
1427 return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
1428#else
1429
1430 return 0;
1431#endif
1432}
1433
1434static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
1435{
1436#if defined(CONFIG_DEBUG_FS)
1437
1438 debugfs_remove(adev->mman.vram);
1439 adev->mman.vram = NULL;
1440
Christian Königa1d29472016-03-30 14:42:57 +02001441#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001442 debugfs_remove(adev->mman.gtt);
1443 adev->mman.gtt = NULL;
1444#endif
Christian Königa1d29472016-03-30 14:42:57 +02001445
1446#endif
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001447}
Ken Wanga693e052016-07-27 19:18:01 +08001448
1449u64 amdgpu_ttm_get_gtt_mem_size(struct amdgpu_device *adev)
1450{
1451 return ttm_get_kernel_zone_memory_size(adev->mman.mem_global_ref.object);
1452}