blob: ba947df5a8c7d09af2c36a23d5b6a1d5f4df8bb3 [file] [log] [blame]
Len Brown26717172010-03-08 14:07:30 -05001/*
2 * intel_idle.c - native hardware idle loop for modern Intel processors
3 *
Len Brownfab04b22013-11-09 00:30:17 -05004 * Copyright (c) 2013, Intel Corporation.
Len Brown26717172010-03-08 14:07:30 -05005 * Len Brown <len.brown@intel.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms and conditions of the GNU General Public License,
9 * version 2, as published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program; if not, write to the Free Software Foundation, Inc.,
18 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19 */
20
21/*
22 * intel_idle is a cpuidle driver that loads on specific Intel processors
23 * in lieu of the legacy ACPI processor_idle driver. The intent is to
24 * make Linux more efficient on these processors, as intel_idle knows
25 * more than ACPI, as well as make Linux more immune to ACPI BIOS bugs.
26 */
27
28/*
29 * Design Assumptions
30 *
31 * All CPUs have same idle states as boot CPU
32 *
33 * Chipset BM_STS (bus master status) bit is a NOP
34 * for preventing entry into deep C-stats
35 */
36
37/*
38 * Known limitations
39 *
40 * The driver currently initializes for_each_online_cpu() upon modprobe.
41 * It it unaware of subsequent processors hot-added to the system.
42 * This means that if you boot with maxcpus=n and later online
43 * processors above n, those processors will use C1 only.
44 *
45 * ACPI has a .suspend hack to turn off deep c-statees during suspend
46 * to avoid complications with the lapic timer workaround.
47 * Have not seen issues with suspend, but may need same workaround here.
48 *
49 * There is currently no kernel-based automatic probing/loading mechanism
50 * if the driver is built as a module.
51 */
52
53/* un-comment DEBUG to enable pr_debug() statements */
54#define DEBUG
55
56#include <linux/kernel.h>
57#include <linux/cpuidle.h>
Thomas Gleixner76962ca2015-04-03 02:02:34 +020058#include <linux/tick.h>
Len Brown26717172010-03-08 14:07:30 -050059#include <trace/events/power.h>
60#include <linux/sched.h>
Shaohua Li2a2d31c2011-01-10 09:38:12 +080061#include <linux/notifier.h>
62#include <linux/cpu.h>
Paul Gortmaker7c52d552011-05-27 12:33:10 -040063#include <linux/module.h>
Andi Kleenb66b8b92012-01-26 00:09:07 +010064#include <asm/cpu_device_id.h>
H. Peter Anvinbc83ccc2010-09-17 15:36:40 -070065#include <asm/mwait.h>
Len Brown14796fc2011-01-18 20:48:27 -050066#include <asm/msr.h>
Len Brown26717172010-03-08 14:07:30 -050067
Len Brownd70e28f2016-03-13 00:33:48 -050068#define INTEL_IDLE_VERSION "0.4.1"
Len Brown26717172010-03-08 14:07:30 -050069#define PREFIX "intel_idle: "
70
Len Brown26717172010-03-08 14:07:30 -050071static struct cpuidle_driver intel_idle_driver = {
72 .name = "intel_idle",
73 .owner = THIS_MODULE,
74};
75/* intel_idle.max_cstate=0 disables driver */
Len Brown137ecc72013-02-01 21:35:35 -050076static int max_cstate = CPUIDLE_STATE_MAX - 1;
Len Brown26717172010-03-08 14:07:30 -050077
Len Brownc4236282010-05-28 02:22:03 -040078static unsigned int mwait_substates;
Len Brown26717172010-03-08 14:07:30 -050079
Shaohua Li2a2d31c2011-01-10 09:38:12 +080080#define LAPIC_TIMER_ALWAYS_RELIABLE 0xFFFFFFFF
Len Brown26717172010-03-08 14:07:30 -050081/* Reliable LAPIC Timer States, bit 1 for C1 etc. */
Len Brownd13780d2010-07-07 00:12:03 -040082static unsigned int lapic_timer_reliable_states = (1 << 1); /* Default to only C1 */
Len Brown26717172010-03-08 14:07:30 -050083
Andi Kleenb66b8b92012-01-26 00:09:07 +010084struct idle_cpu {
85 struct cpuidle_state *state_table;
86
87 /*
88 * Hardware C-state auto-demotion may not always be optimal.
89 * Indicate which enable bits to clear here.
90 */
91 unsigned long auto_demotion_disable_flags;
Len Brown8c058d532014-07-31 15:21:24 -040092 bool byt_auto_demotion_disable_flag;
Len Brown32e95182013-02-02 01:31:56 -050093 bool disable_promotion_to_c1e;
Andi Kleenb66b8b92012-01-26 00:09:07 +010094};
95
96static const struct idle_cpu *icpu;
Namhyung Kim3265eba2010-08-08 03:10:03 +090097static struct cpuidle_device __percpu *intel_idle_cpuidle_devices;
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +053098static int intel_idle(struct cpuidle_device *dev,
99 struct cpuidle_driver *drv, int index);
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100100static void intel_idle_freeze(struct cpuidle_device *dev,
101 struct cpuidle_driver *drv, int index);
Daniel Lezcano25ac7762012-07-05 15:23:25 +0200102static int intel_idle_cpu_init(int cpu);
Len Brown26717172010-03-08 14:07:30 -0500103
104static struct cpuidle_state *cpuidle_state_table;
105
106/*
Len Brown956d0332011-01-12 02:51:20 -0500107 * Set this flag for states where the HW flushes the TLB for us
108 * and so we don't need cross-calls to keep it consistent.
109 * If this flag is set, SW flushes the TLB, so even if the
110 * HW doesn't do the flushing, this flag is safe to use.
111 */
112#define CPUIDLE_FLAG_TLB_FLUSHED 0x10000
113
114/*
Len Brownb1beab42013-01-31 19:55:37 -0500115 * MWAIT takes an 8-bit "hint" in EAX "suggesting"
116 * the C-state (top nibble) and sub-state (bottom nibble)
117 * 0x00 means "MWAIT(C1)", 0x10 means "MWAIT(C2)" etc.
118 *
119 * We store the hint at the top of our "flags" for each state.
120 */
121#define flg2MWAIT(flags) (((flags) >> 24) & 0xFF)
122#define MWAIT2flg(eax) ((eax & 0xFF) << 24)
123
124/*
Len Brown26717172010-03-08 14:07:30 -0500125 * States are indexed by the cstate number,
126 * which is also the index into the MWAIT hint array.
127 * Thus C0 is a dummy.
128 */
Jiang Liuba0dc812014-01-09 15:30:26 +0800129static struct cpuidle_state nehalem_cstates[] = {
Len Browne022e7e2013-02-01 23:37:30 -0500130 {
Thomas Renninger15e123e2011-02-27 22:36:43 +0100131 .name = "C1-NHM",
Len Brown26717172010-03-08 14:07:30 -0500132 .desc = "MWAIT 0x00",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100133 .flags = MWAIT2flg(0x00),
Len Brown26717172010-03-08 14:07:30 -0500134 .exit_latency = 3,
Len Brown26717172010-03-08 14:07:30 -0500135 .target_residency = 6,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100136 .enter = &intel_idle,
137 .enter_freeze = intel_idle_freeze, },
Len Browne022e7e2013-02-01 23:37:30 -0500138 {
Len Brown32e95182013-02-02 01:31:56 -0500139 .name = "C1E-NHM",
140 .desc = "MWAIT 0x01",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100141 .flags = MWAIT2flg(0x01),
Len Brown32e95182013-02-02 01:31:56 -0500142 .exit_latency = 10,
143 .target_residency = 20,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100144 .enter = &intel_idle,
145 .enter_freeze = intel_idle_freeze, },
Len Brown32e95182013-02-02 01:31:56 -0500146 {
Thomas Renninger15e123e2011-02-27 22:36:43 +0100147 .name = "C3-NHM",
Len Brown26717172010-03-08 14:07:30 -0500148 .desc = "MWAIT 0x10",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100149 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brown26717172010-03-08 14:07:30 -0500150 .exit_latency = 20,
Len Brown26717172010-03-08 14:07:30 -0500151 .target_residency = 80,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100152 .enter = &intel_idle,
153 .enter_freeze = intel_idle_freeze, },
Len Browne022e7e2013-02-01 23:37:30 -0500154 {
Thomas Renninger15e123e2011-02-27 22:36:43 +0100155 .name = "C6-NHM",
Len Brown26717172010-03-08 14:07:30 -0500156 .desc = "MWAIT 0x20",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100157 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brown26717172010-03-08 14:07:30 -0500158 .exit_latency = 200,
Len Brown26717172010-03-08 14:07:30 -0500159 .target_residency = 800,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100160 .enter = &intel_idle,
161 .enter_freeze = intel_idle_freeze, },
Len Browne022e7e2013-02-01 23:37:30 -0500162 {
163 .enter = NULL }
Len Brown26717172010-03-08 14:07:30 -0500164};
165
Jiang Liuba0dc812014-01-09 15:30:26 +0800166static struct cpuidle_state snb_cstates[] = {
Len Browne022e7e2013-02-01 23:37:30 -0500167 {
Thomas Renninger15e123e2011-02-27 22:36:43 +0100168 .name = "C1-SNB",
Len Brownd13780d2010-07-07 00:12:03 -0400169 .desc = "MWAIT 0x00",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100170 .flags = MWAIT2flg(0x00),
Len Brown32e95182013-02-02 01:31:56 -0500171 .exit_latency = 2,
172 .target_residency = 2,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100173 .enter = &intel_idle,
174 .enter_freeze = intel_idle_freeze, },
Len Brown32e95182013-02-02 01:31:56 -0500175 {
176 .name = "C1E-SNB",
177 .desc = "MWAIT 0x01",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100178 .flags = MWAIT2flg(0x01),
Len Brown32e95182013-02-02 01:31:56 -0500179 .exit_latency = 10,
180 .target_residency = 20,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100181 .enter = &intel_idle,
182 .enter_freeze = intel_idle_freeze, },
Len Browne022e7e2013-02-01 23:37:30 -0500183 {
Thomas Renninger15e123e2011-02-27 22:36:43 +0100184 .name = "C3-SNB",
Len Brownd13780d2010-07-07 00:12:03 -0400185 .desc = "MWAIT 0x10",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100186 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brownd13780d2010-07-07 00:12:03 -0400187 .exit_latency = 80,
Len Brownddbd5502010-12-13 18:28:22 -0500188 .target_residency = 211,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100189 .enter = &intel_idle,
190 .enter_freeze = intel_idle_freeze, },
Len Browne022e7e2013-02-01 23:37:30 -0500191 {
Thomas Renninger15e123e2011-02-27 22:36:43 +0100192 .name = "C6-SNB",
Len Brownd13780d2010-07-07 00:12:03 -0400193 .desc = "MWAIT 0x20",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100194 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brownd13780d2010-07-07 00:12:03 -0400195 .exit_latency = 104,
Len Brownddbd5502010-12-13 18:28:22 -0500196 .target_residency = 345,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100197 .enter = &intel_idle,
198 .enter_freeze = intel_idle_freeze, },
Len Browne022e7e2013-02-01 23:37:30 -0500199 {
Thomas Renninger15e123e2011-02-27 22:36:43 +0100200 .name = "C7-SNB",
Len Brownd13780d2010-07-07 00:12:03 -0400201 .desc = "MWAIT 0x30",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100202 .flags = MWAIT2flg(0x30) | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brownd13780d2010-07-07 00:12:03 -0400203 .exit_latency = 109,
Len Brownddbd5502010-12-13 18:28:22 -0500204 .target_residency = 345,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100205 .enter = &intel_idle,
206 .enter_freeze = intel_idle_freeze, },
Len Browne022e7e2013-02-01 23:37:30 -0500207 {
208 .enter = NULL }
Len Brownd13780d2010-07-07 00:12:03 -0400209};
210
Len Brown718987d2014-02-14 02:30:00 -0500211static struct cpuidle_state byt_cstates[] = {
212 {
213 .name = "C1-BYT",
214 .desc = "MWAIT 0x00",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100215 .flags = MWAIT2flg(0x00),
Len Brown718987d2014-02-14 02:30:00 -0500216 .exit_latency = 1,
217 .target_residency = 1,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100218 .enter = &intel_idle,
219 .enter_freeze = intel_idle_freeze, },
Len Brown718987d2014-02-14 02:30:00 -0500220 {
Len Brown718987d2014-02-14 02:30:00 -0500221 .name = "C6N-BYT",
222 .desc = "MWAIT 0x58",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100223 .flags = MWAIT2flg(0x58) | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brownd7ef7672015-03-24 23:23:20 -0400224 .exit_latency = 300,
Len Brown718987d2014-02-14 02:30:00 -0500225 .target_residency = 275,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100226 .enter = &intel_idle,
227 .enter_freeze = intel_idle_freeze, },
Len Brown718987d2014-02-14 02:30:00 -0500228 {
229 .name = "C6S-BYT",
230 .desc = "MWAIT 0x52",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100231 .flags = MWAIT2flg(0x52) | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brownd7ef7672015-03-24 23:23:20 -0400232 .exit_latency = 500,
Len Brown718987d2014-02-14 02:30:00 -0500233 .target_residency = 560,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100234 .enter = &intel_idle,
235 .enter_freeze = intel_idle_freeze, },
Len Brown718987d2014-02-14 02:30:00 -0500236 {
237 .name = "C7-BYT",
238 .desc = "MWAIT 0x60",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100239 .flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brown718987d2014-02-14 02:30:00 -0500240 .exit_latency = 1200,
Len Brownd7ef7672015-03-24 23:23:20 -0400241 .target_residency = 4000,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100242 .enter = &intel_idle,
243 .enter_freeze = intel_idle_freeze, },
Len Brown718987d2014-02-14 02:30:00 -0500244 {
245 .name = "C7S-BYT",
246 .desc = "MWAIT 0x64",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100247 .flags = MWAIT2flg(0x64) | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brown718987d2014-02-14 02:30:00 -0500248 .exit_latency = 10000,
249 .target_residency = 20000,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100250 .enter = &intel_idle,
251 .enter_freeze = intel_idle_freeze, },
Len Brown718987d2014-02-14 02:30:00 -0500252 {
253 .enter = NULL }
254};
255
Len Browncab07a52015-03-27 20:54:01 -0400256static struct cpuidle_state cht_cstates[] = {
257 {
258 .name = "C1-CHT",
259 .desc = "MWAIT 0x00",
260 .flags = MWAIT2flg(0x00),
261 .exit_latency = 1,
262 .target_residency = 1,
263 .enter = &intel_idle,
264 .enter_freeze = intel_idle_freeze, },
265 {
266 .name = "C6N-CHT",
267 .desc = "MWAIT 0x58",
268 .flags = MWAIT2flg(0x58) | CPUIDLE_FLAG_TLB_FLUSHED,
269 .exit_latency = 80,
270 .target_residency = 275,
271 .enter = &intel_idle,
272 .enter_freeze = intel_idle_freeze, },
273 {
274 .name = "C6S-CHT",
275 .desc = "MWAIT 0x52",
276 .flags = MWAIT2flg(0x52) | CPUIDLE_FLAG_TLB_FLUSHED,
277 .exit_latency = 200,
278 .target_residency = 560,
279 .enter = &intel_idle,
280 .enter_freeze = intel_idle_freeze, },
281 {
282 .name = "C7-CHT",
283 .desc = "MWAIT 0x60",
284 .flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
285 .exit_latency = 1200,
286 .target_residency = 4000,
287 .enter = &intel_idle,
288 .enter_freeze = intel_idle_freeze, },
289 {
290 .name = "C7S-CHT",
291 .desc = "MWAIT 0x64",
292 .flags = MWAIT2flg(0x64) | CPUIDLE_FLAG_TLB_FLUSHED,
293 .exit_latency = 10000,
294 .target_residency = 20000,
295 .enter = &intel_idle,
296 .enter_freeze = intel_idle_freeze, },
297 {
298 .enter = NULL }
299};
300
Jiang Liuba0dc812014-01-09 15:30:26 +0800301static struct cpuidle_state ivb_cstates[] = {
Len Browne022e7e2013-02-01 23:37:30 -0500302 {
Len Brown6edab082012-06-01 19:45:32 -0400303 .name = "C1-IVB",
304 .desc = "MWAIT 0x00",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100305 .flags = MWAIT2flg(0x00),
Len Brown6edab082012-06-01 19:45:32 -0400306 .exit_latency = 1,
307 .target_residency = 1,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100308 .enter = &intel_idle,
309 .enter_freeze = intel_idle_freeze, },
Len Browne022e7e2013-02-01 23:37:30 -0500310 {
Len Brown32e95182013-02-02 01:31:56 -0500311 .name = "C1E-IVB",
312 .desc = "MWAIT 0x01",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100313 .flags = MWAIT2flg(0x01),
Len Brown32e95182013-02-02 01:31:56 -0500314 .exit_latency = 10,
315 .target_residency = 20,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100316 .enter = &intel_idle,
317 .enter_freeze = intel_idle_freeze, },
Len Brown32e95182013-02-02 01:31:56 -0500318 {
Len Brown6edab082012-06-01 19:45:32 -0400319 .name = "C3-IVB",
320 .desc = "MWAIT 0x10",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100321 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brown6edab082012-06-01 19:45:32 -0400322 .exit_latency = 59,
323 .target_residency = 156,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100324 .enter = &intel_idle,
325 .enter_freeze = intel_idle_freeze, },
Len Browne022e7e2013-02-01 23:37:30 -0500326 {
Len Brown6edab082012-06-01 19:45:32 -0400327 .name = "C6-IVB",
328 .desc = "MWAIT 0x20",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100329 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brown6edab082012-06-01 19:45:32 -0400330 .exit_latency = 80,
331 .target_residency = 300,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100332 .enter = &intel_idle,
333 .enter_freeze = intel_idle_freeze, },
Len Browne022e7e2013-02-01 23:37:30 -0500334 {
Len Brown6edab082012-06-01 19:45:32 -0400335 .name = "C7-IVB",
336 .desc = "MWAIT 0x30",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100337 .flags = MWAIT2flg(0x30) | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brown6edab082012-06-01 19:45:32 -0400338 .exit_latency = 87,
339 .target_residency = 300,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100340 .enter = &intel_idle,
341 .enter_freeze = intel_idle_freeze, },
Len Browne022e7e2013-02-01 23:37:30 -0500342 {
343 .enter = NULL }
Len Brown6edab082012-06-01 19:45:32 -0400344};
345
Len Brown0138d8f2014-04-04 01:21:07 -0400346static struct cpuidle_state ivt_cstates[] = {
347 {
348 .name = "C1-IVT",
349 .desc = "MWAIT 0x00",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100350 .flags = MWAIT2flg(0x00),
Len Brown0138d8f2014-04-04 01:21:07 -0400351 .exit_latency = 1,
352 .target_residency = 1,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100353 .enter = &intel_idle,
354 .enter_freeze = intel_idle_freeze, },
Len Brown0138d8f2014-04-04 01:21:07 -0400355 {
356 .name = "C1E-IVT",
357 .desc = "MWAIT 0x01",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100358 .flags = MWAIT2flg(0x01),
Len Brown0138d8f2014-04-04 01:21:07 -0400359 .exit_latency = 10,
360 .target_residency = 80,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100361 .enter = &intel_idle,
362 .enter_freeze = intel_idle_freeze, },
Len Brown0138d8f2014-04-04 01:21:07 -0400363 {
364 .name = "C3-IVT",
365 .desc = "MWAIT 0x10",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100366 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brown0138d8f2014-04-04 01:21:07 -0400367 .exit_latency = 59,
368 .target_residency = 156,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100369 .enter = &intel_idle,
370 .enter_freeze = intel_idle_freeze, },
Len Brown0138d8f2014-04-04 01:21:07 -0400371 {
372 .name = "C6-IVT",
373 .desc = "MWAIT 0x20",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100374 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brown0138d8f2014-04-04 01:21:07 -0400375 .exit_latency = 82,
376 .target_residency = 300,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100377 .enter = &intel_idle,
378 .enter_freeze = intel_idle_freeze, },
Len Brown0138d8f2014-04-04 01:21:07 -0400379 {
380 .enter = NULL }
381};
382
383static struct cpuidle_state ivt_cstates_4s[] = {
384 {
385 .name = "C1-IVT-4S",
386 .desc = "MWAIT 0x00",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100387 .flags = MWAIT2flg(0x00),
Len Brown0138d8f2014-04-04 01:21:07 -0400388 .exit_latency = 1,
389 .target_residency = 1,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100390 .enter = &intel_idle,
391 .enter_freeze = intel_idle_freeze, },
Len Brown0138d8f2014-04-04 01:21:07 -0400392 {
393 .name = "C1E-IVT-4S",
394 .desc = "MWAIT 0x01",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100395 .flags = MWAIT2flg(0x01),
Len Brown0138d8f2014-04-04 01:21:07 -0400396 .exit_latency = 10,
397 .target_residency = 250,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100398 .enter = &intel_idle,
399 .enter_freeze = intel_idle_freeze, },
Len Brown0138d8f2014-04-04 01:21:07 -0400400 {
401 .name = "C3-IVT-4S",
402 .desc = "MWAIT 0x10",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100403 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brown0138d8f2014-04-04 01:21:07 -0400404 .exit_latency = 59,
405 .target_residency = 300,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100406 .enter = &intel_idle,
407 .enter_freeze = intel_idle_freeze, },
Len Brown0138d8f2014-04-04 01:21:07 -0400408 {
409 .name = "C6-IVT-4S",
410 .desc = "MWAIT 0x20",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100411 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brown0138d8f2014-04-04 01:21:07 -0400412 .exit_latency = 84,
413 .target_residency = 400,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100414 .enter = &intel_idle,
415 .enter_freeze = intel_idle_freeze, },
Len Brown0138d8f2014-04-04 01:21:07 -0400416 {
417 .enter = NULL }
418};
419
420static struct cpuidle_state ivt_cstates_8s[] = {
421 {
422 .name = "C1-IVT-8S",
423 .desc = "MWAIT 0x00",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100424 .flags = MWAIT2flg(0x00),
Len Brown0138d8f2014-04-04 01:21:07 -0400425 .exit_latency = 1,
426 .target_residency = 1,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100427 .enter = &intel_idle,
428 .enter_freeze = intel_idle_freeze, },
Len Brown0138d8f2014-04-04 01:21:07 -0400429 {
430 .name = "C1E-IVT-8S",
431 .desc = "MWAIT 0x01",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100432 .flags = MWAIT2flg(0x01),
Len Brown0138d8f2014-04-04 01:21:07 -0400433 .exit_latency = 10,
434 .target_residency = 500,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100435 .enter = &intel_idle,
436 .enter_freeze = intel_idle_freeze, },
Len Brown0138d8f2014-04-04 01:21:07 -0400437 {
438 .name = "C3-IVT-8S",
439 .desc = "MWAIT 0x10",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100440 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brown0138d8f2014-04-04 01:21:07 -0400441 .exit_latency = 59,
442 .target_residency = 600,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100443 .enter = &intel_idle,
444 .enter_freeze = intel_idle_freeze, },
Len Brown0138d8f2014-04-04 01:21:07 -0400445 {
446 .name = "C6-IVT-8S",
447 .desc = "MWAIT 0x20",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100448 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brown0138d8f2014-04-04 01:21:07 -0400449 .exit_latency = 88,
450 .target_residency = 700,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100451 .enter = &intel_idle,
452 .enter_freeze = intel_idle_freeze, },
Len Brown0138d8f2014-04-04 01:21:07 -0400453 {
454 .enter = NULL }
455};
456
Jiang Liuba0dc812014-01-09 15:30:26 +0800457static struct cpuidle_state hsw_cstates[] = {
Len Browne022e7e2013-02-01 23:37:30 -0500458 {
Len Brown85a4d2d2013-01-31 14:40:49 -0500459 .name = "C1-HSW",
460 .desc = "MWAIT 0x00",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100461 .flags = MWAIT2flg(0x00),
Len Brown85a4d2d2013-01-31 14:40:49 -0500462 .exit_latency = 2,
463 .target_residency = 2,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100464 .enter = &intel_idle,
465 .enter_freeze = intel_idle_freeze, },
Len Browne022e7e2013-02-01 23:37:30 -0500466 {
Len Brown32e95182013-02-02 01:31:56 -0500467 .name = "C1E-HSW",
468 .desc = "MWAIT 0x01",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100469 .flags = MWAIT2flg(0x01),
Len Brown32e95182013-02-02 01:31:56 -0500470 .exit_latency = 10,
471 .target_residency = 20,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100472 .enter = &intel_idle,
473 .enter_freeze = intel_idle_freeze, },
Len Brown32e95182013-02-02 01:31:56 -0500474 {
Len Brown85a4d2d2013-01-31 14:40:49 -0500475 .name = "C3-HSW",
476 .desc = "MWAIT 0x10",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100477 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brown85a4d2d2013-01-31 14:40:49 -0500478 .exit_latency = 33,
479 .target_residency = 100,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100480 .enter = &intel_idle,
481 .enter_freeze = intel_idle_freeze, },
Len Browne022e7e2013-02-01 23:37:30 -0500482 {
Len Brown85a4d2d2013-01-31 14:40:49 -0500483 .name = "C6-HSW",
484 .desc = "MWAIT 0x20",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100485 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brown85a4d2d2013-01-31 14:40:49 -0500486 .exit_latency = 133,
487 .target_residency = 400,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100488 .enter = &intel_idle,
489 .enter_freeze = intel_idle_freeze, },
Len Browne022e7e2013-02-01 23:37:30 -0500490 {
Len Brown85a4d2d2013-01-31 14:40:49 -0500491 .name = "C7s-HSW",
492 .desc = "MWAIT 0x32",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100493 .flags = MWAIT2flg(0x32) | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brown85a4d2d2013-01-31 14:40:49 -0500494 .exit_latency = 166,
495 .target_residency = 500,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100496 .enter = &intel_idle,
497 .enter_freeze = intel_idle_freeze, },
Len Browne022e7e2013-02-01 23:37:30 -0500498 {
Len Brown86239ce2013-02-27 13:18:50 -0500499 .name = "C8-HSW",
500 .desc = "MWAIT 0x40",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100501 .flags = MWAIT2flg(0x40) | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brown86239ce2013-02-27 13:18:50 -0500502 .exit_latency = 300,
503 .target_residency = 900,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100504 .enter = &intel_idle,
505 .enter_freeze = intel_idle_freeze, },
Len Brown86239ce2013-02-27 13:18:50 -0500506 {
507 .name = "C9-HSW",
508 .desc = "MWAIT 0x50",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100509 .flags = MWAIT2flg(0x50) | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brown86239ce2013-02-27 13:18:50 -0500510 .exit_latency = 600,
511 .target_residency = 1800,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100512 .enter = &intel_idle,
513 .enter_freeze = intel_idle_freeze, },
Len Brown86239ce2013-02-27 13:18:50 -0500514 {
515 .name = "C10-HSW",
516 .desc = "MWAIT 0x60",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100517 .flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brown86239ce2013-02-27 13:18:50 -0500518 .exit_latency = 2600,
519 .target_residency = 7700,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100520 .enter = &intel_idle,
521 .enter_freeze = intel_idle_freeze, },
Len Brown86239ce2013-02-27 13:18:50 -0500522 {
Len Browne022e7e2013-02-01 23:37:30 -0500523 .enter = NULL }
Len Brown85a4d2d2013-01-31 14:40:49 -0500524};
Len Browna138b562014-02-04 23:56:40 -0500525static struct cpuidle_state bdw_cstates[] = {
526 {
527 .name = "C1-BDW",
528 .desc = "MWAIT 0x00",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100529 .flags = MWAIT2flg(0x00),
Len Browna138b562014-02-04 23:56:40 -0500530 .exit_latency = 2,
531 .target_residency = 2,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100532 .enter = &intel_idle,
533 .enter_freeze = intel_idle_freeze, },
Len Browna138b562014-02-04 23:56:40 -0500534 {
535 .name = "C1E-BDW",
536 .desc = "MWAIT 0x01",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100537 .flags = MWAIT2flg(0x01),
Len Browna138b562014-02-04 23:56:40 -0500538 .exit_latency = 10,
539 .target_residency = 20,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100540 .enter = &intel_idle,
541 .enter_freeze = intel_idle_freeze, },
Len Browna138b562014-02-04 23:56:40 -0500542 {
543 .name = "C3-BDW",
544 .desc = "MWAIT 0x10",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100545 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
Len Browna138b562014-02-04 23:56:40 -0500546 .exit_latency = 40,
547 .target_residency = 100,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100548 .enter = &intel_idle,
549 .enter_freeze = intel_idle_freeze, },
Len Browna138b562014-02-04 23:56:40 -0500550 {
551 .name = "C6-BDW",
552 .desc = "MWAIT 0x20",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100553 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
Len Browna138b562014-02-04 23:56:40 -0500554 .exit_latency = 133,
555 .target_residency = 400,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100556 .enter = &intel_idle,
557 .enter_freeze = intel_idle_freeze, },
Len Browna138b562014-02-04 23:56:40 -0500558 {
559 .name = "C7s-BDW",
560 .desc = "MWAIT 0x32",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100561 .flags = MWAIT2flg(0x32) | CPUIDLE_FLAG_TLB_FLUSHED,
Len Browna138b562014-02-04 23:56:40 -0500562 .exit_latency = 166,
563 .target_residency = 500,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100564 .enter = &intel_idle,
565 .enter_freeze = intel_idle_freeze, },
Len Browna138b562014-02-04 23:56:40 -0500566 {
567 .name = "C8-BDW",
568 .desc = "MWAIT 0x40",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100569 .flags = MWAIT2flg(0x40) | CPUIDLE_FLAG_TLB_FLUSHED,
Len Browna138b562014-02-04 23:56:40 -0500570 .exit_latency = 300,
571 .target_residency = 900,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100572 .enter = &intel_idle,
573 .enter_freeze = intel_idle_freeze, },
Len Browna138b562014-02-04 23:56:40 -0500574 {
575 .name = "C9-BDW",
576 .desc = "MWAIT 0x50",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100577 .flags = MWAIT2flg(0x50) | CPUIDLE_FLAG_TLB_FLUSHED,
Len Browna138b562014-02-04 23:56:40 -0500578 .exit_latency = 600,
579 .target_residency = 1800,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100580 .enter = &intel_idle,
581 .enter_freeze = intel_idle_freeze, },
Len Browna138b562014-02-04 23:56:40 -0500582 {
583 .name = "C10-BDW",
584 .desc = "MWAIT 0x60",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100585 .flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
Len Browna138b562014-02-04 23:56:40 -0500586 .exit_latency = 2600,
587 .target_residency = 7700,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100588 .enter = &intel_idle,
589 .enter_freeze = intel_idle_freeze, },
Len Browna138b562014-02-04 23:56:40 -0500590 {
591 .enter = NULL }
592};
Len Brown85a4d2d2013-01-31 14:40:49 -0500593
Len Brown493f1332015-03-25 23:20:37 -0400594static struct cpuidle_state skl_cstates[] = {
595 {
596 .name = "C1-SKL",
597 .desc = "MWAIT 0x00",
598 .flags = MWAIT2flg(0x00),
599 .exit_latency = 2,
600 .target_residency = 2,
601 .enter = &intel_idle,
602 .enter_freeze = intel_idle_freeze, },
603 {
604 .name = "C1E-SKL",
605 .desc = "MWAIT 0x01",
606 .flags = MWAIT2flg(0x01),
607 .exit_latency = 10,
608 .target_residency = 20,
609 .enter = &intel_idle,
610 .enter_freeze = intel_idle_freeze, },
611 {
612 .name = "C3-SKL",
613 .desc = "MWAIT 0x10",
614 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
615 .exit_latency = 70,
616 .target_residency = 100,
617 .enter = &intel_idle,
618 .enter_freeze = intel_idle_freeze, },
619 {
620 .name = "C6-SKL",
621 .desc = "MWAIT 0x20",
622 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brown135919a2015-09-09 13:35:05 -0400623 .exit_latency = 85,
Len Brown493f1332015-03-25 23:20:37 -0400624 .target_residency = 200,
625 .enter = &intel_idle,
626 .enter_freeze = intel_idle_freeze, },
627 {
628 .name = "C7s-SKL",
629 .desc = "MWAIT 0x33",
630 .flags = MWAIT2flg(0x33) | CPUIDLE_FLAG_TLB_FLUSHED,
631 .exit_latency = 124,
632 .target_residency = 800,
633 .enter = &intel_idle,
634 .enter_freeze = intel_idle_freeze, },
635 {
636 .name = "C8-SKL",
637 .desc = "MWAIT 0x40",
638 .flags = MWAIT2flg(0x40) | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brown135919a2015-09-09 13:35:05 -0400639 .exit_latency = 200,
Len Brown493f1332015-03-25 23:20:37 -0400640 .target_residency = 800,
641 .enter = &intel_idle,
642 .enter_freeze = intel_idle_freeze, },
643 {
Len Brown135919a2015-09-09 13:35:05 -0400644 .name = "C9-SKL",
645 .desc = "MWAIT 0x50",
646 .flags = MWAIT2flg(0x50) | CPUIDLE_FLAG_TLB_FLUSHED,
647 .exit_latency = 480,
648 .target_residency = 5000,
649 .enter = &intel_idle,
650 .enter_freeze = intel_idle_freeze, },
651 {
Len Brown493f1332015-03-25 23:20:37 -0400652 .name = "C10-SKL",
653 .desc = "MWAIT 0x60",
654 .flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
655 .exit_latency = 890,
656 .target_residency = 5000,
657 .enter = &intel_idle,
658 .enter_freeze = intel_idle_freeze, },
659 {
660 .enter = NULL }
661};
662
Jiang Liuba0dc812014-01-09 15:30:26 +0800663static struct cpuidle_state atom_cstates[] = {
Len Browne022e7e2013-02-01 23:37:30 -0500664 {
Len Brown32e95182013-02-02 01:31:56 -0500665 .name = "C1E-ATM",
Len Brown26717172010-03-08 14:07:30 -0500666 .desc = "MWAIT 0x00",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100667 .flags = MWAIT2flg(0x00),
Len Brown32e95182013-02-02 01:31:56 -0500668 .exit_latency = 10,
669 .target_residency = 20,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100670 .enter = &intel_idle,
671 .enter_freeze = intel_idle_freeze, },
Len Browne022e7e2013-02-01 23:37:30 -0500672 {
Thomas Renninger15e123e2011-02-27 22:36:43 +0100673 .name = "C2-ATM",
Len Brown26717172010-03-08 14:07:30 -0500674 .desc = "MWAIT 0x10",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100675 .flags = MWAIT2flg(0x10),
Len Brown26717172010-03-08 14:07:30 -0500676 .exit_latency = 20,
Len Brown26717172010-03-08 14:07:30 -0500677 .target_residency = 80,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100678 .enter = &intel_idle,
679 .enter_freeze = intel_idle_freeze, },
Len Browne022e7e2013-02-01 23:37:30 -0500680 {
Thomas Renninger15e123e2011-02-27 22:36:43 +0100681 .name = "C4-ATM",
Len Brown26717172010-03-08 14:07:30 -0500682 .desc = "MWAIT 0x30",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100683 .flags = MWAIT2flg(0x30) | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brown26717172010-03-08 14:07:30 -0500684 .exit_latency = 100,
Len Brown26717172010-03-08 14:07:30 -0500685 .target_residency = 400,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100686 .enter = &intel_idle,
687 .enter_freeze = intel_idle_freeze, },
Len Browne022e7e2013-02-01 23:37:30 -0500688 {
Thomas Renninger15e123e2011-02-27 22:36:43 +0100689 .name = "C6-ATM",
Len Brown7fcca7d2010-10-05 13:43:14 -0400690 .desc = "MWAIT 0x52",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100691 .flags = MWAIT2flg(0x52) | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brown7fcca7d2010-10-05 13:43:14 -0400692 .exit_latency = 140,
Len Brown7fcca7d2010-10-05 13:43:14 -0400693 .target_residency = 560,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100694 .enter = &intel_idle,
695 .enter_freeze = intel_idle_freeze, },
Len Browne022e7e2013-02-01 23:37:30 -0500696 {
697 .enter = NULL }
Len Brown26717172010-03-08 14:07:30 -0500698};
Jiang Liu88390992014-01-09 15:30:27 +0800699static struct cpuidle_state avn_cstates[] = {
Len Brownfab04b22013-11-09 00:30:17 -0500700 {
701 .name = "C1-AVN",
702 .desc = "MWAIT 0x00",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100703 .flags = MWAIT2flg(0x00),
Len Brownfab04b22013-11-09 00:30:17 -0500704 .exit_latency = 2,
705 .target_residency = 2,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100706 .enter = &intel_idle,
707 .enter_freeze = intel_idle_freeze, },
Len Brownfab04b22013-11-09 00:30:17 -0500708 {
709 .name = "C6-AVN",
710 .desc = "MWAIT 0x51",
Daniel Lezcanob82b6cc2014-11-12 16:03:50 +0100711 .flags = MWAIT2flg(0x51) | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brownfab04b22013-11-09 00:30:17 -0500712 .exit_latency = 15,
713 .target_residency = 45,
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100714 .enter = &intel_idle,
715 .enter_freeze = intel_idle_freeze, },
Jiang Liu88390992014-01-09 15:30:27 +0800716 {
717 .enter = NULL }
Len Brownfab04b22013-11-09 00:30:17 -0500718};
Dasaratharaman Chandramouli281baf72014-09-04 17:22:54 -0700719static struct cpuidle_state knl_cstates[] = {
720 {
721 .name = "C1-KNL",
722 .desc = "MWAIT 0x00",
723 .flags = MWAIT2flg(0x00),
724 .exit_latency = 1,
725 .target_residency = 2,
726 .enter = &intel_idle,
727 .enter_freeze = intel_idle_freeze },
728 {
729 .name = "C6-KNL",
730 .desc = "MWAIT 0x10",
731 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
732 .exit_latency = 120,
733 .target_residency = 500,
734 .enter = &intel_idle,
735 .enter_freeze = intel_idle_freeze },
736 {
737 .enter = NULL }
738};
Len Brown26717172010-03-08 14:07:30 -0500739
Len Brown26717172010-03-08 14:07:30 -0500740/**
741 * intel_idle
742 * @dev: cpuidle_device
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530743 * @drv: cpuidle driver
Deepthi Dharware978aa72011-10-28 16:20:09 +0530744 * @index: index of cpuidle state
Len Brown26717172010-03-08 14:07:30 -0500745 *
Yanmin Zhang63ff07b2012-01-10 15:48:21 -0800746 * Must be called under local_irq_disable().
Len Brown26717172010-03-08 14:07:30 -0500747 */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530748static int intel_idle(struct cpuidle_device *dev,
749 struct cpuidle_driver *drv, int index)
Len Brown26717172010-03-08 14:07:30 -0500750{
751 unsigned long ecx = 1; /* break on interrupt flag */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530752 struct cpuidle_state *state = &drv->states[index];
Len Brownb1beab42013-01-31 19:55:37 -0500753 unsigned long eax = flg2MWAIT(state->flags);
Len Brown26717172010-03-08 14:07:30 -0500754 unsigned int cstate;
Len Brown26717172010-03-08 14:07:30 -0500755 int cpu = smp_processor_id();
756
757 cstate = (((eax) >> MWAIT_SUBSTATE_SIZE) & MWAIT_CSTATE_MASK) + 1;
758
Suresh Siddha6110a1f2010-09-30 21:19:07 -0400759 /*
Len Brownc8381cc2010-10-15 20:43:06 -0400760 * leave_mm() to avoid costly and often unnecessary wakeups
761 * for flushing the user TLB's associated with the active mm.
Suresh Siddha6110a1f2010-09-30 21:19:07 -0400762 */
Len Brownc8381cc2010-10-15 20:43:06 -0400763 if (state->flags & CPUIDLE_FLAG_TLB_FLUSHED)
Suresh Siddha6110a1f2010-09-30 21:19:07 -0400764 leave_mm(cpu);
765
Len Brown26717172010-03-08 14:07:30 -0500766 if (!(lapic_timer_reliable_states & (1 << (cstate))))
Thomas Gleixnerf6cee192015-04-03 02:14:23 +0200767 tick_broadcast_enter();
Len Brown26717172010-03-08 14:07:30 -0500768
Peter Zijlstra16824252013-12-12 15:08:36 +0100769 mwait_idle_with_hints(eax, ecx);
Len Brown26717172010-03-08 14:07:30 -0500770
Len Brown26717172010-03-08 14:07:30 -0500771 if (!(lapic_timer_reliable_states & (1 << (cstate))))
Thomas Gleixnerf6cee192015-04-03 02:14:23 +0200772 tick_broadcast_exit();
Len Brown26717172010-03-08 14:07:30 -0500773
Deepthi Dharware978aa72011-10-28 16:20:09 +0530774 return index;
Len Brown26717172010-03-08 14:07:30 -0500775}
776
Rafael J. Wysocki5fe2e522015-02-11 05:04:17 +0100777/**
778 * intel_idle_freeze - simplified "enter" callback routine for suspend-to-idle
779 * @dev: cpuidle_device
780 * @drv: cpuidle driver
781 * @index: state index
782 */
783static void intel_idle_freeze(struct cpuidle_device *dev,
784 struct cpuidle_driver *drv, int index)
785{
786 unsigned long ecx = 1; /* break on interrupt flag */
787 unsigned long eax = flg2MWAIT(drv->states[index].flags);
788
789 mwait_idle_with_hints(eax, ecx);
790}
791
Shaohua Li2a2d31c2011-01-10 09:38:12 +0800792static void __setup_broadcast_timer(void *arg)
793{
Thomas Gleixner76962ca2015-04-03 02:02:34 +0200794 unsigned long on = (unsigned long)arg;
Shaohua Li2a2d31c2011-01-10 09:38:12 +0800795
Thomas Gleixner76962ca2015-04-03 02:02:34 +0200796 if (on)
797 tick_broadcast_enable();
798 else
799 tick_broadcast_disable();
Shaohua Li2a2d31c2011-01-10 09:38:12 +0800800}
801
Daniel Lezcano25ac7762012-07-05 15:23:25 +0200802static int cpu_hotplug_notify(struct notifier_block *n,
803 unsigned long action, void *hcpu)
Shaohua Li2a2d31c2011-01-10 09:38:12 +0800804{
805 int hotcpu = (unsigned long)hcpu;
Daniel Lezcano25ac7762012-07-05 15:23:25 +0200806 struct cpuidle_device *dev;
Shaohua Li2a2d31c2011-01-10 09:38:12 +0800807
Prarit Bhargavae2401452013-10-23 09:44:51 -0400808 switch (action & ~CPU_TASKS_FROZEN) {
Shaohua Li2a2d31c2011-01-10 09:38:12 +0800809 case CPU_ONLINE:
Daniel Lezcano25ac7762012-07-05 15:23:25 +0200810
811 if (lapic_timer_reliable_states != LAPIC_TIMER_ALWAYS_RELIABLE)
812 smp_call_function_single(hotcpu, __setup_broadcast_timer,
813 (void *)true, 1);
814
815 /*
816 * Some systems can hotplug a cpu at runtime after
817 * the kernel has booted, we have to initialize the
818 * driver in this case
819 */
820 dev = per_cpu_ptr(intel_idle_cpuidle_devices, hotcpu);
821 if (!dev->registered)
822 intel_idle_cpu_init(hotcpu);
823
Shaohua Li2a2d31c2011-01-10 09:38:12 +0800824 break;
Shaohua Li2a2d31c2011-01-10 09:38:12 +0800825 }
826 return NOTIFY_OK;
827}
828
Daniel Lezcano25ac7762012-07-05 15:23:25 +0200829static struct notifier_block cpu_hotplug_notifier = {
830 .notifier_call = cpu_hotplug_notify,
Shaohua Li2a2d31c2011-01-10 09:38:12 +0800831};
832
Len Brown14796fc2011-01-18 20:48:27 -0500833static void auto_demotion_disable(void *dummy)
834{
835 unsigned long long msr_bits;
836
837 rdmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL, msr_bits);
Andi Kleenb66b8b92012-01-26 00:09:07 +0100838 msr_bits &= ~(icpu->auto_demotion_disable_flags);
Len Brown14796fc2011-01-18 20:48:27 -0500839 wrmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL, msr_bits);
840}
Len Brown32e95182013-02-02 01:31:56 -0500841static void c1e_promotion_disable(void *dummy)
842{
843 unsigned long long msr_bits;
844
845 rdmsrl(MSR_IA32_POWER_CTL, msr_bits);
846 msr_bits &= ~0x2;
847 wrmsrl(MSR_IA32_POWER_CTL, msr_bits);
848}
Len Brown14796fc2011-01-18 20:48:27 -0500849
Andi Kleenb66b8b92012-01-26 00:09:07 +0100850static const struct idle_cpu idle_cpu_nehalem = {
851 .state_table = nehalem_cstates,
Andi Kleenb66b8b92012-01-26 00:09:07 +0100852 .auto_demotion_disable_flags = NHM_C1_AUTO_DEMOTE | NHM_C3_AUTO_DEMOTE,
Len Brown32e95182013-02-02 01:31:56 -0500853 .disable_promotion_to_c1e = true,
Andi Kleenb66b8b92012-01-26 00:09:07 +0100854};
855
856static const struct idle_cpu idle_cpu_atom = {
857 .state_table = atom_cstates,
858};
859
860static const struct idle_cpu idle_cpu_lincroft = {
861 .state_table = atom_cstates,
862 .auto_demotion_disable_flags = ATM_LNC_C6_AUTO_DEMOTE,
863};
864
865static const struct idle_cpu idle_cpu_snb = {
866 .state_table = snb_cstates,
Len Brown32e95182013-02-02 01:31:56 -0500867 .disable_promotion_to_c1e = true,
Andi Kleenb66b8b92012-01-26 00:09:07 +0100868};
869
Len Brown718987d2014-02-14 02:30:00 -0500870static const struct idle_cpu idle_cpu_byt = {
871 .state_table = byt_cstates,
872 .disable_promotion_to_c1e = true,
Len Brown8c058d532014-07-31 15:21:24 -0400873 .byt_auto_demotion_disable_flag = true,
Len Brown718987d2014-02-14 02:30:00 -0500874};
875
Len Browncab07a52015-03-27 20:54:01 -0400876static const struct idle_cpu idle_cpu_cht = {
877 .state_table = cht_cstates,
878 .disable_promotion_to_c1e = true,
879 .byt_auto_demotion_disable_flag = true,
880};
881
Len Brown6edab082012-06-01 19:45:32 -0400882static const struct idle_cpu idle_cpu_ivb = {
883 .state_table = ivb_cstates,
Len Brown32e95182013-02-02 01:31:56 -0500884 .disable_promotion_to_c1e = true,
Len Brown6edab082012-06-01 19:45:32 -0400885};
886
Len Brown0138d8f2014-04-04 01:21:07 -0400887static const struct idle_cpu idle_cpu_ivt = {
888 .state_table = ivt_cstates,
889 .disable_promotion_to_c1e = true,
890};
891
Len Brown85a4d2d2013-01-31 14:40:49 -0500892static const struct idle_cpu idle_cpu_hsw = {
893 .state_table = hsw_cstates,
Len Brown32e95182013-02-02 01:31:56 -0500894 .disable_promotion_to_c1e = true,
Len Brown85a4d2d2013-01-31 14:40:49 -0500895};
896
Len Browna138b562014-02-04 23:56:40 -0500897static const struct idle_cpu idle_cpu_bdw = {
898 .state_table = bdw_cstates,
899 .disable_promotion_to_c1e = true,
900};
901
Len Brown493f1332015-03-25 23:20:37 -0400902static const struct idle_cpu idle_cpu_skl = {
903 .state_table = skl_cstates,
904 .disable_promotion_to_c1e = true,
905};
906
907
Len Brownfab04b22013-11-09 00:30:17 -0500908static const struct idle_cpu idle_cpu_avn = {
909 .state_table = avn_cstates,
910 .disable_promotion_to_c1e = true,
911};
912
Dasaratharaman Chandramouli281baf72014-09-04 17:22:54 -0700913static const struct idle_cpu idle_cpu_knl = {
914 .state_table = knl_cstates,
915};
916
Andi Kleenb66b8b92012-01-26 00:09:07 +0100917#define ICPU(model, cpu) \
918 { X86_VENDOR_INTEL, 6, model, X86_FEATURE_MWAIT, (unsigned long)&cpu }
919
Mathias Kraused5cdc3c2015-03-25 22:15:14 +0100920static const struct x86_cpu_id intel_idle_ids[] __initconst = {
Andi Kleenb66b8b92012-01-26 00:09:07 +0100921 ICPU(0x1a, idle_cpu_nehalem),
922 ICPU(0x1e, idle_cpu_nehalem),
923 ICPU(0x1f, idle_cpu_nehalem),
Ben Hutchings8bf11932012-02-16 04:13:14 +0000924 ICPU(0x25, idle_cpu_nehalem),
925 ICPU(0x2c, idle_cpu_nehalem),
926 ICPU(0x2e, idle_cpu_nehalem),
Andi Kleenb66b8b92012-01-26 00:09:07 +0100927 ICPU(0x1c, idle_cpu_atom),
928 ICPU(0x26, idle_cpu_lincroft),
Ben Hutchings8bf11932012-02-16 04:13:14 +0000929 ICPU(0x2f, idle_cpu_nehalem),
Andi Kleenb66b8b92012-01-26 00:09:07 +0100930 ICPU(0x2a, idle_cpu_snb),
931 ICPU(0x2d, idle_cpu_snb),
Jan Kiszkaacead1b2014-01-25 22:24:22 +0100932 ICPU(0x36, idle_cpu_atom),
Len Brown718987d2014-02-14 02:30:00 -0500933 ICPU(0x37, idle_cpu_byt),
Len Browncab07a52015-03-27 20:54:01 -0400934 ICPU(0x4c, idle_cpu_cht),
Len Brown6edab082012-06-01 19:45:32 -0400935 ICPU(0x3a, idle_cpu_ivb),
Len Brown0138d8f2014-04-04 01:21:07 -0400936 ICPU(0x3e, idle_cpu_ivt),
Len Brown85a4d2d2013-01-31 14:40:49 -0500937 ICPU(0x3c, idle_cpu_hsw),
938 ICPU(0x3f, idle_cpu_hsw),
939 ICPU(0x45, idle_cpu_hsw),
Len Brown0b158412013-03-15 10:55:31 -0400940 ICPU(0x46, idle_cpu_hsw),
Len Browna138b562014-02-04 23:56:40 -0500941 ICPU(0x4d, idle_cpu_avn),
942 ICPU(0x3d, idle_cpu_bdw),
Len Brownbea57072015-02-10 15:42:03 -0500943 ICPU(0x47, idle_cpu_bdw),
Len Browna138b562014-02-04 23:56:40 -0500944 ICPU(0x4f, idle_cpu_bdw),
945 ICPU(0x56, idle_cpu_bdw),
Len Brown493f1332015-03-25 23:20:37 -0400946 ICPU(0x4e, idle_cpu_skl),
947 ICPU(0x5e, idle_cpu_skl),
Dasaratharaman Chandramouli281baf72014-09-04 17:22:54 -0700948 ICPU(0x57, idle_cpu_knl),
Andi Kleenb66b8b92012-01-26 00:09:07 +0100949 {}
950};
951MODULE_DEVICE_TABLE(x86cpu, intel_idle_ids);
952
Len Brown26717172010-03-08 14:07:30 -0500953/*
954 * intel_idle_probe()
955 */
Bartlomiej Zolnierkiewicz00f3e752013-08-30 12:27:45 +0200956static int __init intel_idle_probe(void)
Len Brown26717172010-03-08 14:07:30 -0500957{
Len Brownc4236282010-05-28 02:22:03 -0400958 unsigned int eax, ebx, ecx;
Andi Kleenb66b8b92012-01-26 00:09:07 +0100959 const struct x86_cpu_id *id;
Len Brown26717172010-03-08 14:07:30 -0500960
961 if (max_cstate == 0) {
962 pr_debug(PREFIX "disabled\n");
963 return -EPERM;
964 }
965
Andi Kleenb66b8b92012-01-26 00:09:07 +0100966 id = x86_match_cpu(intel_idle_ids);
967 if (!id) {
968 if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL &&
969 boot_cpu_data.x86 == 6)
970 pr_debug(PREFIX "does not run on family %d model %d\n",
971 boot_cpu_data.x86, boot_cpu_data.x86_model);
Len Brown26717172010-03-08 14:07:30 -0500972 return -ENODEV;
Andi Kleenb66b8b92012-01-26 00:09:07 +0100973 }
Len Brown26717172010-03-08 14:07:30 -0500974
975 if (boot_cpu_data.cpuid_level < CPUID_MWAIT_LEAF)
976 return -ENODEV;
977
Len Brownc4236282010-05-28 02:22:03 -0400978 cpuid(CPUID_MWAIT_LEAF, &eax, &ebx, &ecx, &mwait_substates);
Len Brown26717172010-03-08 14:07:30 -0500979
980 if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED) ||
Thomas Renninger5c2a9f02011-12-04 22:17:29 +0100981 !(ecx & CPUID5_ECX_INTERRUPT_BREAK) ||
982 !mwait_substates)
Len Brown26717172010-03-08 14:07:30 -0500983 return -ENODEV;
Len Brown26717172010-03-08 14:07:30 -0500984
Len Brownc4236282010-05-28 02:22:03 -0400985 pr_debug(PREFIX "MWAIT substates: 0x%x\n", mwait_substates);
Len Brown26717172010-03-08 14:07:30 -0500986
Andi Kleenb66b8b92012-01-26 00:09:07 +0100987 icpu = (const struct idle_cpu *)id->driver_data;
988 cpuidle_state_table = icpu->state_table;
Len Brown26717172010-03-08 14:07:30 -0500989
Len Brown56b9aea2010-12-02 01:19:32 -0500990 if (boot_cpu_has(X86_FEATURE_ARAT)) /* Always Reliable APIC Timer */
Shaohua Li2a2d31c2011-01-10 09:38:12 +0800991 lapic_timer_reliable_states = LAPIC_TIMER_ALWAYS_RELIABLE;
Daniel Lezcano25ac7762012-07-05 15:23:25 +0200992 else
Shaohua Li39a74fd2012-01-10 15:48:19 -0800993 on_each_cpu(__setup_broadcast_timer, (void *)true, 1);
Daniel Lezcano25ac7762012-07-05 15:23:25 +0200994
Len Brown26717172010-03-08 14:07:30 -0500995 pr_debug(PREFIX "v" INTEL_IDLE_VERSION
996 " model 0x%X\n", boot_cpu_data.x86_model);
997
998 pr_debug(PREFIX "lapic_timer_reliable_states 0x%x\n",
999 lapic_timer_reliable_states);
1000 return 0;
1001}
1002
1003/*
1004 * intel_idle_cpuidle_devices_uninit()
1005 * unregister, free cpuidle_devices
1006 */
1007static void intel_idle_cpuidle_devices_uninit(void)
1008{
1009 int i;
1010 struct cpuidle_device *dev;
1011
1012 for_each_online_cpu(i) {
1013 dev = per_cpu_ptr(intel_idle_cpuidle_devices, i);
1014 cpuidle_unregister_device(dev);
1015 }
1016
1017 free_percpu(intel_idle_cpuidle_devices);
1018 return;
1019}
Len Brown0138d8f2014-04-04 01:21:07 -04001020
1021/*
Len Brownd70e28f2016-03-13 00:33:48 -05001022 * ivt_idle_state_table_update(void)
1023 *
1024 * Tune IVT multi-socket targets
1025 * Assumption: num_sockets == (max_package_num + 1)
1026 */
1027static void ivt_idle_state_table_update(void)
1028{
1029 /* IVT uses a different table for 1-2, 3-4, and > 4 sockets */
1030 int cpu, package_num, num_sockets = 1;
1031
1032 for_each_online_cpu(cpu) {
1033 package_num = topology_physical_package_id(cpu);
1034 if (package_num + 1 > num_sockets) {
1035 num_sockets = package_num + 1;
1036
1037 if (num_sockets > 4) {
1038 cpuidle_state_table = ivt_cstates_8s;
1039 return;
1040 }
1041 }
1042 }
1043
1044 if (num_sockets > 2)
1045 cpuidle_state_table = ivt_cstates_4s;
1046
1047 /* else, 1 and 2 socket systems use default ivt_cstates */
1048}
1049/*
1050 * sklh_idle_state_table_update(void)
1051 *
1052 * On SKL-H (model 0x5e) disable C8 and C9 if:
1053 * C10 is enabled and SGX disabled
1054 */
1055static void sklh_idle_state_table_update(void)
1056{
1057 unsigned long long msr;
1058 unsigned int eax, ebx, ecx, edx;
1059
1060
1061 /* if PC10 disabled via cmdline intel_idle.max_cstate=7 or shallower */
1062 if (max_cstate <= 7)
1063 return;
1064
1065 /* if PC10 not present in CPUID.MWAIT.EDX */
1066 if ((mwait_substates & (0xF << 28)) == 0)
1067 return;
1068
1069 rdmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL, msr);
1070
1071 /* PC10 is not enabled in PKG C-state limit */
1072 if ((msr & 0xF) != 8)
1073 return;
1074
1075 ecx = 0;
1076 cpuid(7, &eax, &ebx, &ecx, &edx);
1077
1078 /* if SGX is present */
1079 if (ebx & (1 << 2)) {
1080
1081 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
1082
1083 /* if SGX is enabled */
1084 if (msr & (1 << 18))
1085 return;
1086 }
1087
1088 skl_cstates[5].disabled = 1; /* C8-SKL */
1089 skl_cstates[6].disabled = 1; /* C9-SKL */
1090}
1091/*
Len Brown0138d8f2014-04-04 01:21:07 -04001092 * intel_idle_state_table_update()
1093 *
1094 * Update the default state_table for this CPU-id
Len Brown0138d8f2014-04-04 01:21:07 -04001095 */
Len Brownd70e28f2016-03-13 00:33:48 -05001096
1097static void intel_idle_state_table_update(void)
Len Brown0138d8f2014-04-04 01:21:07 -04001098{
Len Brownd70e28f2016-03-13 00:33:48 -05001099 switch (boot_cpu_data.x86_model) {
Len Brown0138d8f2014-04-04 01:21:07 -04001100
Len Brownd70e28f2016-03-13 00:33:48 -05001101 case 0x3e: /* IVT */
1102 ivt_idle_state_table_update();
1103 break;
1104 case 0x5e: /* SKL-H */
1105 sklh_idle_state_table_update();
1106 break;
Len Brown0138d8f2014-04-04 01:21:07 -04001107 }
Len Brown0138d8f2014-04-04 01:21:07 -04001108}
1109
Len Brown26717172010-03-08 14:07:30 -05001110/*
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +05301111 * intel_idle_cpuidle_driver_init()
1112 * allocate, initialize cpuidle_states
1113 */
Bartlomiej Zolnierkiewicz00f3e752013-08-30 12:27:45 +02001114static int __init intel_idle_cpuidle_driver_init(void)
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +05301115{
1116 int cstate;
1117 struct cpuidle_driver *drv = &intel_idle_driver;
1118
Len Brown0138d8f2014-04-04 01:21:07 -04001119 intel_idle_state_table_update();
1120
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +05301121 drv->state_count = 1;
1122
Len Browne022e7e2013-02-01 23:37:30 -05001123 for (cstate = 0; cstate < CPUIDLE_STATE_MAX; ++cstate) {
Len Brown24bfa952014-02-14 00:50:34 -05001124 int num_substates, mwait_hint, mwait_cstate;
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +05301125
Len Brown7dd0e0a2015-05-27 17:11:37 -04001126 if ((cpuidle_state_table[cstate].enter == NULL) &&
1127 (cpuidle_state_table[cstate].enter_freeze == NULL))
Len Browne022e7e2013-02-01 23:37:30 -05001128 break;
1129
1130 if (cstate + 1 > max_cstate) {
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +05301131 printk(PREFIX "max_cstate %d reached\n",
1132 max_cstate);
1133 break;
1134 }
1135
Len Browne022e7e2013-02-01 23:37:30 -05001136 mwait_hint = flg2MWAIT(cpuidle_state_table[cstate].flags);
1137 mwait_cstate = MWAIT_HINT2CSTATE(mwait_hint);
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +05301138
Len Brown24bfa952014-02-14 00:50:34 -05001139 /* number of sub-states for this state in CPUID.MWAIT */
Len Browne022e7e2013-02-01 23:37:30 -05001140 num_substates = (mwait_substates >> ((mwait_cstate + 1) * 4))
1141 & MWAIT_SUBSTATE_MASK;
1142
Len Brown24bfa952014-02-14 00:50:34 -05001143 /* if NO sub-states for this state in CPUID, skip it */
1144 if (num_substates == 0)
Len Browne022e7e2013-02-01 23:37:30 -05001145 continue;
1146
Len Brownd70e28f2016-03-13 00:33:48 -05001147 /* if state marked as disabled, skip it */
1148 if (cpuidle_state_table[cstate].disabled != 0) {
1149 pr_debug(PREFIX "state %s is disabled",
1150 cpuidle_state_table[cstate].name);
1151 continue;
1152 }
1153
1154
Len Browne022e7e2013-02-01 23:37:30 -05001155 if (((mwait_cstate + 1) > 2) &&
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +05301156 !boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
1157 mark_tsc_unstable("TSC halts in idle"
1158 " states deeper than C2");
1159
1160 drv->states[drv->state_count] = /* structure copy */
1161 cpuidle_state_table[cstate];
1162
1163 drv->state_count += 1;
1164 }
1165
Andi Kleenb66b8b92012-01-26 00:09:07 +01001166 if (icpu->auto_demotion_disable_flags)
Shaohua Li39a74fd2012-01-10 15:48:19 -08001167 on_each_cpu(auto_demotion_disable, NULL, 1);
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +05301168
Len Brown8c058d532014-07-31 15:21:24 -04001169 if (icpu->byt_auto_demotion_disable_flag) {
1170 wrmsrl(MSR_CC6_DEMOTION_POLICY_CONFIG, 0);
1171 wrmsrl(MSR_MC6_DEMOTION_POLICY_CONFIG, 0);
1172 }
1173
Len Brown32e95182013-02-02 01:31:56 -05001174 if (icpu->disable_promotion_to_c1e) /* each-cpu is redundant */
1175 on_each_cpu(c1e_promotion_disable, NULL, 1);
1176
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +05301177 return 0;
1178}
1179
1180
1181/*
Thomas Renninger65b7f832012-01-17 22:40:08 +01001182 * intel_idle_cpu_init()
Len Brown26717172010-03-08 14:07:30 -05001183 * allocate, initialize, register cpuidle_devices
Thomas Renninger65b7f832012-01-17 22:40:08 +01001184 * @cpu: cpu/core to initialize
Len Brown26717172010-03-08 14:07:30 -05001185 */
Daniel Lezcano25ac7762012-07-05 15:23:25 +02001186static int intel_idle_cpu_init(int cpu)
Len Brown26717172010-03-08 14:07:30 -05001187{
Len Brown26717172010-03-08 14:07:30 -05001188 struct cpuidle_device *dev;
1189
Thomas Renninger65b7f832012-01-17 22:40:08 +01001190 dev = per_cpu_ptr(intel_idle_cpuidle_devices, cpu);
Len Brown26717172010-03-08 14:07:30 -05001191
Thomas Renninger65b7f832012-01-17 22:40:08 +01001192 dev->cpu = cpu;
Len Brown26717172010-03-08 14:07:30 -05001193
Thomas Renninger65b7f832012-01-17 22:40:08 +01001194 if (cpuidle_register_device(dev)) {
1195 pr_debug(PREFIX "cpuidle_register_device %d failed!\n", cpu);
1196 intel_idle_cpuidle_devices_uninit();
1197 return -EIO;
Len Brown26717172010-03-08 14:07:30 -05001198 }
1199
Andi Kleenb66b8b92012-01-26 00:09:07 +01001200 if (icpu->auto_demotion_disable_flags)
Thomas Renninger65b7f832012-01-17 22:40:08 +01001201 smp_call_function_single(cpu, auto_demotion_disable, NULL, 1);
1202
Bartlomiej Zolnierkiewiczdbf87ab2013-12-20 19:47:28 +01001203 if (icpu->disable_promotion_to_c1e)
1204 smp_call_function_single(cpu, c1e_promotion_disable, NULL, 1);
1205
Len Brown26717172010-03-08 14:07:30 -05001206 return 0;
1207}
Len Brown26717172010-03-08 14:07:30 -05001208
1209static int __init intel_idle_init(void)
1210{
Thomas Renninger65b7f832012-01-17 22:40:08 +01001211 int retval, i;
Len Brown26717172010-03-08 14:07:30 -05001212
Thomas Renningerd1896042010-11-03 17:06:14 +01001213 /* Do not load intel_idle at all for now if idle= is passed */
1214 if (boot_option_idle_override != IDLE_NO_OVERRIDE)
1215 return -ENODEV;
1216
Len Brown26717172010-03-08 14:07:30 -05001217 retval = intel_idle_probe();
1218 if (retval)
1219 return retval;
1220
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +05301221 intel_idle_cpuidle_driver_init();
Len Brown26717172010-03-08 14:07:30 -05001222 retval = cpuidle_register_driver(&intel_idle_driver);
1223 if (retval) {
Konrad Rzeszutek Wilk3735d522012-08-16 22:06:55 +02001224 struct cpuidle_driver *drv = cpuidle_get_driver();
Len Brown26717172010-03-08 14:07:30 -05001225 printk(KERN_DEBUG PREFIX "intel_idle yielding to %s",
Konrad Rzeszutek Wilk3735d522012-08-16 22:06:55 +02001226 drv ? drv->name : "none");
Len Brown26717172010-03-08 14:07:30 -05001227 return retval;
1228 }
1229
Thomas Renninger65b7f832012-01-17 22:40:08 +01001230 intel_idle_cpuidle_devices = alloc_percpu(struct cpuidle_device);
1231 if (intel_idle_cpuidle_devices == NULL)
1232 return -ENOMEM;
1233
Srivatsa S. Bhat07494d52014-03-11 02:10:30 +05301234 cpu_notifier_register_begin();
1235
Thomas Renninger65b7f832012-01-17 22:40:08 +01001236 for_each_online_cpu(i) {
1237 retval = intel_idle_cpu_init(i);
1238 if (retval) {
Srivatsa S. Bhat07494d52014-03-11 02:10:30 +05301239 cpu_notifier_register_done();
Thomas Renninger65b7f832012-01-17 22:40:08 +01001240 cpuidle_unregister_driver(&intel_idle_driver);
1241 return retval;
1242 }
Len Brown26717172010-03-08 14:07:30 -05001243 }
Srivatsa S. Bhat07494d52014-03-11 02:10:30 +05301244 __register_cpu_notifier(&cpu_hotplug_notifier);
1245
1246 cpu_notifier_register_done();
Len Brown26717172010-03-08 14:07:30 -05001247
1248 return 0;
1249}
1250
1251static void __exit intel_idle_exit(void)
1252{
1253 intel_idle_cpuidle_devices_uninit();
1254 cpuidle_unregister_driver(&intel_idle_driver);
1255
Srivatsa S. Bhat07494d52014-03-11 02:10:30 +05301256 cpu_notifier_register_begin();
Daniel Lezcano25ac7762012-07-05 15:23:25 +02001257
1258 if (lapic_timer_reliable_states != LAPIC_TIMER_ALWAYS_RELIABLE)
Shaohua Li39a74fd2012-01-10 15:48:19 -08001259 on_each_cpu(__setup_broadcast_timer, (void *)false, 1);
Srivatsa S. Bhat07494d52014-03-11 02:10:30 +05301260 __unregister_cpu_notifier(&cpu_hotplug_notifier);
1261
1262 cpu_notifier_register_done();
Shaohua Li2a2d31c2011-01-10 09:38:12 +08001263
Len Brown26717172010-03-08 14:07:30 -05001264 return;
1265}
1266
1267module_init(intel_idle_init);
1268module_exit(intel_idle_exit);
1269
Len Brown26717172010-03-08 14:07:30 -05001270module_param(max_cstate, int, 0444);
Len Brown26717172010-03-08 14:07:30 -05001271
1272MODULE_AUTHOR("Len Brown <len.brown@intel.com>");
1273MODULE_DESCRIPTION("Cpuidle driver for Intel Hardware v" INTEL_IDLE_VERSION);
1274MODULE_LICENSE("GPL");