| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1 | /* |
| Alex Deucher | 9ce6aae | 2017-11-30 21:29:47 -0500 | [diff] [blame] | 2 | * Copyright 2017 Advanced Micro Devices, Inc. |
| 3 | * |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice shall be included in |
| 12 | * all copies or substantial portions of the Software. |
| 13 | * |
| 14 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 15 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 16 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 17 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 18 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 19 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 20 | * OTHER DEALINGS IN THE SOFTWARE. |
| 21 | * |
| 22 | * Authors: Rafał Miłecki <zajec5@gmail.com> |
| 23 | * Alex Deucher <alexdeucher@gmail.com> |
| 24 | */ |
| 25 | #include <drm/drmP.h> |
| 26 | #include "amdgpu.h" |
| 27 | #include "amdgpu_drv.h" |
| 28 | #include "amdgpu_pm.h" |
| 29 | #include "amdgpu_dpm.h" |
| 30 | #include "atom.h" |
| 31 | #include <linux/power_supply.h> |
| 32 | #include <linux/hwmon.h> |
| 33 | #include <linux/hwmon-sysfs.h> |
| 34 | |
| Rex Zhu | 1b5708f | 2015-11-10 18:25:24 -0500 | [diff] [blame] | 35 | |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 36 | static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev); |
| 37 | |
| Huang Rui | a8503b1 | 2017-01-05 19:17:13 +0800 | [diff] [blame] | 38 | static const struct cg_flag_name clocks[] = { |
| 39 | {AMD_CG_SUPPORT_GFX_MGCG, "Graphics Medium Grain Clock Gating"}, |
| 40 | {AMD_CG_SUPPORT_GFX_MGLS, "Graphics Medium Grain memory Light Sleep"}, |
| 41 | {AMD_CG_SUPPORT_GFX_CGCG, "Graphics Coarse Grain Clock Gating"}, |
| 42 | {AMD_CG_SUPPORT_GFX_CGLS, "Graphics Coarse Grain memory Light Sleep"}, |
| Huang Rui | 5417022 | 2017-01-11 09:55:34 +0800 | [diff] [blame] | 43 | {AMD_CG_SUPPORT_GFX_CGTS, "Graphics Coarse Grain Tree Shader Clock Gating"}, |
| Huang Rui | a8503b1 | 2017-01-05 19:17:13 +0800 | [diff] [blame] | 44 | {AMD_CG_SUPPORT_GFX_CGTS_LS, "Graphics Coarse Grain Tree Shader Light Sleep"}, |
| 45 | {AMD_CG_SUPPORT_GFX_CP_LS, "Graphics Command Processor Light Sleep"}, |
| 46 | {AMD_CG_SUPPORT_GFX_RLC_LS, "Graphics Run List Controller Light Sleep"}, |
| Huang Rui | 12ad27f | 2017-03-24 09:58:11 +0800 | [diff] [blame] | 47 | {AMD_CG_SUPPORT_GFX_3D_CGCG, "Graphics 3D Coarse Grain Clock Gating"}, |
| 48 | {AMD_CG_SUPPORT_GFX_3D_CGLS, "Graphics 3D Coarse Grain memory Light Sleep"}, |
| Huang Rui | a8503b1 | 2017-01-05 19:17:13 +0800 | [diff] [blame] | 49 | {AMD_CG_SUPPORT_MC_LS, "Memory Controller Light Sleep"}, |
| 50 | {AMD_CG_SUPPORT_MC_MGCG, "Memory Controller Medium Grain Clock Gating"}, |
| 51 | {AMD_CG_SUPPORT_SDMA_LS, "System Direct Memory Access Light Sleep"}, |
| 52 | {AMD_CG_SUPPORT_SDMA_MGCG, "System Direct Memory Access Medium Grain Clock Gating"}, |
| Huang Rui | e96487a | 2017-03-24 10:12:32 +0800 | [diff] [blame] | 53 | {AMD_CG_SUPPORT_BIF_MGCG, "Bus Interface Medium Grain Clock Gating"}, |
| Huang Rui | a8503b1 | 2017-01-05 19:17:13 +0800 | [diff] [blame] | 54 | {AMD_CG_SUPPORT_BIF_LS, "Bus Interface Light Sleep"}, |
| 55 | {AMD_CG_SUPPORT_UVD_MGCG, "Unified Video Decoder Medium Grain Clock Gating"}, |
| 56 | {AMD_CG_SUPPORT_VCE_MGCG, "Video Compression Engine Medium Grain Clock Gating"}, |
| 57 | {AMD_CG_SUPPORT_HDP_LS, "Host Data Path Light Sleep"}, |
| 58 | {AMD_CG_SUPPORT_HDP_MGCG, "Host Data Path Medium Grain Clock Gating"}, |
| Huang Rui | f9abe35 | 2017-03-24 10:46:16 +0800 | [diff] [blame] | 59 | {AMD_CG_SUPPORT_DRM_MGCG, "Digital Right Management Medium Grain Clock Gating"}, |
| 60 | {AMD_CG_SUPPORT_DRM_LS, "Digital Right Management Light Sleep"}, |
| Huang Rui | a8503b1 | 2017-01-05 19:17:13 +0800 | [diff] [blame] | 61 | {AMD_CG_SUPPORT_ROM_MGCG, "Rom Medium Grain Clock Gating"}, |
| Huang Rui | f9abe35 | 2017-03-24 10:46:16 +0800 | [diff] [blame] | 62 | {AMD_CG_SUPPORT_DF_MGCG, "Data Fabric Medium Grain Clock Gating"}, |
| Huang Rui | a8503b1 | 2017-01-05 19:17:13 +0800 | [diff] [blame] | 63 | {0, NULL}, |
| 64 | }; |
| 65 | |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 66 | void amdgpu_pm_acpi_event_handler(struct amdgpu_device *adev) |
| 67 | { |
| 68 | if (adev->pm.dpm_enabled) { |
| 69 | mutex_lock(&adev->pm.mutex); |
| 70 | if (power_supply_is_system_supplied() > 0) |
| 71 | adev->pm.dpm.ac_power = true; |
| 72 | else |
| 73 | adev->pm.dpm.ac_power = false; |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 74 | if (adev->powerplay.pp_funcs->enable_bapm) |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 75 | amdgpu_dpm_enable_bapm(adev, adev->pm.dpm.ac_power); |
| 76 | mutex_unlock(&adev->pm.mutex); |
| 77 | } |
| 78 | } |
| 79 | |
| 80 | static ssize_t amdgpu_get_dpm_state(struct device *dev, |
| 81 | struct device_attribute *attr, |
| 82 | char *buf) |
| 83 | { |
| 84 | struct drm_device *ddev = dev_get_drvdata(dev); |
| 85 | struct amdgpu_device *adev = ddev->dev_private; |
| Rex Zhu | 1b5708f | 2015-11-10 18:25:24 -0500 | [diff] [blame] | 86 | enum amd_pm_state_type pm; |
| 87 | |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 88 | if (adev->powerplay.pp_funcs->get_current_power_state) |
| Rex Zhu | 1b5708f | 2015-11-10 18:25:24 -0500 | [diff] [blame] | 89 | pm = amdgpu_dpm_get_current_power_state(adev); |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 90 | else |
| Rex Zhu | 1b5708f | 2015-11-10 18:25:24 -0500 | [diff] [blame] | 91 | pm = adev->pm.dpm.user_state; |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 92 | |
| 93 | return snprintf(buf, PAGE_SIZE, "%s\n", |
| 94 | (pm == POWER_STATE_TYPE_BATTERY) ? "battery" : |
| 95 | (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance"); |
| 96 | } |
| 97 | |
| 98 | static ssize_t amdgpu_set_dpm_state(struct device *dev, |
| 99 | struct device_attribute *attr, |
| 100 | const char *buf, |
| 101 | size_t count) |
| 102 | { |
| 103 | struct drm_device *ddev = dev_get_drvdata(dev); |
| 104 | struct amdgpu_device *adev = ddev->dev_private; |
| Rex Zhu | 1b5708f | 2015-11-10 18:25:24 -0500 | [diff] [blame] | 105 | enum amd_pm_state_type state; |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 106 | |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 107 | if (strncmp("battery", buf, strlen("battery")) == 0) |
| Rex Zhu | 1b5708f | 2015-11-10 18:25:24 -0500 | [diff] [blame] | 108 | state = POWER_STATE_TYPE_BATTERY; |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 109 | else if (strncmp("balanced", buf, strlen("balanced")) == 0) |
| Rex Zhu | 1b5708f | 2015-11-10 18:25:24 -0500 | [diff] [blame] | 110 | state = POWER_STATE_TYPE_BALANCED; |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 111 | else if (strncmp("performance", buf, strlen("performance")) == 0) |
| Rex Zhu | 1b5708f | 2015-11-10 18:25:24 -0500 | [diff] [blame] | 112 | state = POWER_STATE_TYPE_PERFORMANCE; |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 113 | else { |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 114 | count = -EINVAL; |
| 115 | goto fail; |
| 116 | } |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 117 | |
| Rex Zhu | 6d07fe7 | 2017-09-25 18:51:50 +0800 | [diff] [blame] | 118 | if (adev->powerplay.pp_funcs->dispatch_tasks) { |
| Evan Quan | 39199b8 | 2017-12-29 14:46:13 +0800 | [diff] [blame] | 119 | amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_ENABLE_USER_STATE, &state); |
| Rex Zhu | 1b5708f | 2015-11-10 18:25:24 -0500 | [diff] [blame] | 120 | } else { |
| 121 | mutex_lock(&adev->pm.mutex); |
| 122 | adev->pm.dpm.user_state = state; |
| 123 | mutex_unlock(&adev->pm.mutex); |
| 124 | |
| 125 | /* Can't set dpm state when the card is off */ |
| 126 | if (!(adev->flags & AMD_IS_PX) || |
| 127 | (ddev->switch_power_state == DRM_SWITCH_POWER_ON)) |
| 128 | amdgpu_pm_compute_clocks(adev); |
| 129 | } |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 130 | fail: |
| 131 | return count; |
| 132 | } |
| 133 | |
| 134 | static ssize_t amdgpu_get_dpm_forced_performance_level(struct device *dev, |
| Rex Zhu | 1b5708f | 2015-11-10 18:25:24 -0500 | [diff] [blame] | 135 | struct device_attribute *attr, |
| 136 | char *buf) |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 137 | { |
| 138 | struct drm_device *ddev = dev_get_drvdata(dev); |
| 139 | struct amdgpu_device *adev = ddev->dev_private; |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 140 | enum amd_dpm_forced_level level = 0xff; |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 141 | |
| Alex Deucher | 0c67df4 | 2016-02-19 15:30:15 -0500 | [diff] [blame] | 142 | if ((adev->flags & AMD_IS_PX) && |
| 143 | (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) |
| 144 | return snprintf(buf, PAGE_SIZE, "off\n"); |
| 145 | |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 146 | if (adev->powerplay.pp_funcs->get_performance_level) |
| 147 | level = amdgpu_dpm_get_performance_level(adev); |
| 148 | else |
| 149 | level = adev->pm.dpm.forced_level; |
| 150 | |
| Rex Zhu | e5d03ac | 2016-12-23 14:39:41 +0800 | [diff] [blame] | 151 | return snprintf(buf, PAGE_SIZE, "%s\n", |
| Rex Zhu | 570272d | 2017-01-06 13:32:49 +0800 | [diff] [blame] | 152 | (level == AMD_DPM_FORCED_LEVEL_AUTO) ? "auto" : |
| 153 | (level == AMD_DPM_FORCED_LEVEL_LOW) ? "low" : |
| 154 | (level == AMD_DPM_FORCED_LEVEL_HIGH) ? "high" : |
| 155 | (level == AMD_DPM_FORCED_LEVEL_MANUAL) ? "manual" : |
| 156 | (level == AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD) ? "profile_standard" : |
| 157 | (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK) ? "profile_min_sclk" : |
| 158 | (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK) ? "profile_min_mclk" : |
| 159 | (level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) ? "profile_peak" : |
| 160 | "unknown"); |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 161 | } |
| 162 | |
| 163 | static ssize_t amdgpu_set_dpm_forced_performance_level(struct device *dev, |
| 164 | struct device_attribute *attr, |
| 165 | const char *buf, |
| 166 | size_t count) |
| 167 | { |
| 168 | struct drm_device *ddev = dev_get_drvdata(dev); |
| 169 | struct amdgpu_device *adev = ddev->dev_private; |
| Rex Zhu | e5d03ac | 2016-12-23 14:39:41 +0800 | [diff] [blame] | 170 | enum amd_dpm_forced_level level; |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 171 | enum amd_dpm_forced_level current_level = 0xff; |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 172 | int ret = 0; |
| 173 | |
| Alex Deucher | 0c67df4 | 2016-02-19 15:30:15 -0500 | [diff] [blame] | 174 | /* Can't force performance level when the card is off */ |
| 175 | if ((adev->flags & AMD_IS_PX) && |
| 176 | (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) |
| 177 | return -EINVAL; |
| 178 | |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 179 | if (adev->powerplay.pp_funcs->get_performance_level) |
| 180 | current_level = amdgpu_dpm_get_performance_level(adev); |
| Rex Zhu | 3bd5897 | 2016-12-23 15:24:37 +0800 | [diff] [blame] | 181 | |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 182 | if (strncmp("low", buf, strlen("low")) == 0) { |
| Rex Zhu | e5d03ac | 2016-12-23 14:39:41 +0800 | [diff] [blame] | 183 | level = AMD_DPM_FORCED_LEVEL_LOW; |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 184 | } else if (strncmp("high", buf, strlen("high")) == 0) { |
| Rex Zhu | e5d03ac | 2016-12-23 14:39:41 +0800 | [diff] [blame] | 185 | level = AMD_DPM_FORCED_LEVEL_HIGH; |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 186 | } else if (strncmp("auto", buf, strlen("auto")) == 0) { |
| Rex Zhu | e5d03ac | 2016-12-23 14:39:41 +0800 | [diff] [blame] | 187 | level = AMD_DPM_FORCED_LEVEL_AUTO; |
| Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 188 | } else if (strncmp("manual", buf, strlen("manual")) == 0) { |
| Rex Zhu | e5d03ac | 2016-12-23 14:39:41 +0800 | [diff] [blame] | 189 | level = AMD_DPM_FORCED_LEVEL_MANUAL; |
| Rex Zhu | 570272d | 2017-01-06 13:32:49 +0800 | [diff] [blame] | 190 | } else if (strncmp("profile_exit", buf, strlen("profile_exit")) == 0) { |
| 191 | level = AMD_DPM_FORCED_LEVEL_PROFILE_EXIT; |
| 192 | } else if (strncmp("profile_standard", buf, strlen("profile_standard")) == 0) { |
| 193 | level = AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD; |
| 194 | } else if (strncmp("profile_min_sclk", buf, strlen("profile_min_sclk")) == 0) { |
| 195 | level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK; |
| 196 | } else if (strncmp("profile_min_mclk", buf, strlen("profile_min_mclk")) == 0) { |
| 197 | level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK; |
| 198 | } else if (strncmp("profile_peak", buf, strlen("profile_peak")) == 0) { |
| 199 | level = AMD_DPM_FORCED_LEVEL_PROFILE_PEAK; |
| 200 | } else { |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 201 | count = -EINVAL; |
| 202 | goto fail; |
| 203 | } |
| Rex Zhu | 1b5708f | 2015-11-10 18:25:24 -0500 | [diff] [blame] | 204 | |
| Rex Zhu | 3bd5897 | 2016-12-23 15:24:37 +0800 | [diff] [blame] | 205 | if (current_level == level) |
| Rex Zhu | 8e7afd3 | 2017-01-09 15:18:01 +0800 | [diff] [blame] | 206 | return count; |
| Rex Zhu | 3bd5897 | 2016-12-23 15:24:37 +0800 | [diff] [blame] | 207 | |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 208 | if (adev->powerplay.pp_funcs->force_performance_level) { |
| Rex Zhu | 1b5708f | 2015-11-10 18:25:24 -0500 | [diff] [blame] | 209 | mutex_lock(&adev->pm.mutex); |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 210 | if (adev->pm.dpm.thermal_active) { |
| 211 | count = -EINVAL; |
| Alex Deucher | 10f950f | 2016-02-19 15:18:45 -0500 | [diff] [blame] | 212 | mutex_unlock(&adev->pm.mutex); |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 213 | goto fail; |
| 214 | } |
| 215 | ret = amdgpu_dpm_force_performance_level(adev, level); |
| 216 | if (ret) |
| 217 | count = -EINVAL; |
| Rex Zhu | 1b5708f | 2015-11-10 18:25:24 -0500 | [diff] [blame] | 218 | else |
| 219 | adev->pm.dpm.forced_level = level; |
| 220 | mutex_unlock(&adev->pm.mutex); |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 221 | } |
| Rex Zhu | 570272d | 2017-01-06 13:32:49 +0800 | [diff] [blame] | 222 | |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 223 | fail: |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 224 | return count; |
| 225 | } |
| 226 | |
| Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 227 | static ssize_t amdgpu_get_pp_num_states(struct device *dev, |
| 228 | struct device_attribute *attr, |
| 229 | char *buf) |
| 230 | { |
| 231 | struct drm_device *ddev = dev_get_drvdata(dev); |
| 232 | struct amdgpu_device *adev = ddev->dev_private; |
| 233 | struct pp_states_info data; |
| 234 | int i, buf_len; |
| 235 | |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 236 | if (adev->powerplay.pp_funcs->get_pp_num_states) |
| Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 237 | amdgpu_dpm_get_pp_num_states(adev, &data); |
| 238 | |
| 239 | buf_len = snprintf(buf, PAGE_SIZE, "states: %d\n", data.nums); |
| 240 | for (i = 0; i < data.nums; i++) |
| 241 | buf_len += snprintf(buf + buf_len, PAGE_SIZE, "%d %s\n", i, |
| 242 | (data.states[i] == POWER_STATE_TYPE_INTERNAL_BOOT) ? "boot" : |
| 243 | (data.states[i] == POWER_STATE_TYPE_BATTERY) ? "battery" : |
| 244 | (data.states[i] == POWER_STATE_TYPE_BALANCED) ? "balanced" : |
| 245 | (data.states[i] == POWER_STATE_TYPE_PERFORMANCE) ? "performance" : "default"); |
| 246 | |
| 247 | return buf_len; |
| 248 | } |
| 249 | |
| 250 | static ssize_t amdgpu_get_pp_cur_state(struct device *dev, |
| 251 | struct device_attribute *attr, |
| 252 | char *buf) |
| 253 | { |
| 254 | struct drm_device *ddev = dev_get_drvdata(dev); |
| 255 | struct amdgpu_device *adev = ddev->dev_private; |
| 256 | struct pp_states_info data; |
| 257 | enum amd_pm_state_type pm = 0; |
| 258 | int i = 0; |
| 259 | |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 260 | if (adev->powerplay.pp_funcs->get_current_power_state |
| 261 | && adev->powerplay.pp_funcs->get_pp_num_states) { |
| Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 262 | pm = amdgpu_dpm_get_current_power_state(adev); |
| 263 | amdgpu_dpm_get_pp_num_states(adev, &data); |
| 264 | |
| 265 | for (i = 0; i < data.nums; i++) { |
| 266 | if (pm == data.states[i]) |
| 267 | break; |
| 268 | } |
| 269 | |
| 270 | if (i == data.nums) |
| 271 | i = -EINVAL; |
| 272 | } |
| 273 | |
| 274 | return snprintf(buf, PAGE_SIZE, "%d\n", i); |
| 275 | } |
| 276 | |
| 277 | static ssize_t amdgpu_get_pp_force_state(struct device *dev, |
| 278 | struct device_attribute *attr, |
| 279 | char *buf) |
| 280 | { |
| 281 | struct drm_device *ddev = dev_get_drvdata(dev); |
| 282 | struct amdgpu_device *adev = ddev->dev_private; |
| Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 283 | |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 284 | if (adev->pp_force_state_enabled) |
| 285 | return amdgpu_get_pp_cur_state(dev, attr, buf); |
| 286 | else |
| Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 287 | return snprintf(buf, PAGE_SIZE, "\n"); |
| 288 | } |
| 289 | |
| 290 | static ssize_t amdgpu_set_pp_force_state(struct device *dev, |
| 291 | struct device_attribute *attr, |
| 292 | const char *buf, |
| 293 | size_t count) |
| 294 | { |
| 295 | struct drm_device *ddev = dev_get_drvdata(dev); |
| 296 | struct amdgpu_device *adev = ddev->dev_private; |
| 297 | enum amd_pm_state_type state = 0; |
| Dan Carpenter | 041bf02 | 2016-06-16 11:30:23 +0300 | [diff] [blame] | 298 | unsigned long idx; |
| Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 299 | int ret; |
| 300 | |
| 301 | if (strlen(buf) == 1) |
| 302 | adev->pp_force_state_enabled = false; |
| Rex Zhu | 6d07fe7 | 2017-09-25 18:51:50 +0800 | [diff] [blame] | 303 | else if (adev->powerplay.pp_funcs->dispatch_tasks && |
| 304 | adev->powerplay.pp_funcs->get_pp_num_states) { |
| Dan Carpenter | 041bf02 | 2016-06-16 11:30:23 +0300 | [diff] [blame] | 305 | struct pp_states_info data; |
| Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 306 | |
| Dan Carpenter | 041bf02 | 2016-06-16 11:30:23 +0300 | [diff] [blame] | 307 | ret = kstrtoul(buf, 0, &idx); |
| 308 | if (ret || idx >= ARRAY_SIZE(data.states)) { |
| Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 309 | count = -EINVAL; |
| 310 | goto fail; |
| 311 | } |
| 312 | |
| Dan Carpenter | 041bf02 | 2016-06-16 11:30:23 +0300 | [diff] [blame] | 313 | amdgpu_dpm_get_pp_num_states(adev, &data); |
| 314 | state = data.states[idx]; |
| 315 | /* only set user selected power states */ |
| 316 | if (state != POWER_STATE_TYPE_INTERNAL_BOOT && |
| 317 | state != POWER_STATE_TYPE_DEFAULT) { |
| 318 | amdgpu_dpm_dispatch_task(adev, |
| Evan Quan | 39199b8 | 2017-12-29 14:46:13 +0800 | [diff] [blame] | 319 | AMD_PP_TASK_ENABLE_USER_STATE, &state); |
| Dan Carpenter | 041bf02 | 2016-06-16 11:30:23 +0300 | [diff] [blame] | 320 | adev->pp_force_state_enabled = true; |
| Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 321 | } |
| 322 | } |
| 323 | fail: |
| 324 | return count; |
| 325 | } |
| 326 | |
| 327 | static ssize_t amdgpu_get_pp_table(struct device *dev, |
| 328 | struct device_attribute *attr, |
| 329 | char *buf) |
| 330 | { |
| 331 | struct drm_device *ddev = dev_get_drvdata(dev); |
| 332 | struct amdgpu_device *adev = ddev->dev_private; |
| 333 | char *table = NULL; |
| Eric Huang | 1684d3b | 2016-07-28 17:25:01 -0400 | [diff] [blame] | 334 | int size; |
| Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 335 | |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 336 | if (adev->powerplay.pp_funcs->get_pp_table) |
| Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 337 | size = amdgpu_dpm_get_pp_table(adev, &table); |
| 338 | else |
| 339 | return 0; |
| 340 | |
| 341 | if (size >= PAGE_SIZE) |
| 342 | size = PAGE_SIZE - 1; |
| 343 | |
| Eric Huang | 1684d3b | 2016-07-28 17:25:01 -0400 | [diff] [blame] | 344 | memcpy(buf, table, size); |
| Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 345 | |
| 346 | return size; |
| 347 | } |
| 348 | |
| 349 | static ssize_t amdgpu_set_pp_table(struct device *dev, |
| 350 | struct device_attribute *attr, |
| 351 | const char *buf, |
| 352 | size_t count) |
| 353 | { |
| 354 | struct drm_device *ddev = dev_get_drvdata(dev); |
| 355 | struct amdgpu_device *adev = ddev->dev_private; |
| 356 | |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 357 | if (adev->powerplay.pp_funcs->set_pp_table) |
| Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 358 | amdgpu_dpm_set_pp_table(adev, buf, count); |
| 359 | |
| 360 | return count; |
| 361 | } |
| 362 | |
| Rex Zhu | e3933f2 | 2018-01-16 18:35:15 +0800 | [diff] [blame] | 363 | static ssize_t amdgpu_set_pp_od_clk_voltage(struct device *dev, |
| 364 | struct device_attribute *attr, |
| 365 | const char *buf, |
| 366 | size_t count) |
| 367 | { |
| 368 | struct drm_device *ddev = dev_get_drvdata(dev); |
| 369 | struct amdgpu_device *adev = ddev->dev_private; |
| 370 | int ret; |
| 371 | uint32_t parameter_size = 0; |
| 372 | long parameter[64]; |
| 373 | char buf_cpy[128]; |
| 374 | char *tmp_str; |
| 375 | char *sub_str; |
| 376 | const char delimiter[3] = {' ', '\n', '\0'}; |
| 377 | uint32_t type; |
| 378 | |
| 379 | if (count > 127) |
| 380 | return -EINVAL; |
| 381 | |
| 382 | if (*buf == 's') |
| 383 | type = PP_OD_EDIT_SCLK_VDDC_TABLE; |
| 384 | else if (*buf == 'm') |
| 385 | type = PP_OD_EDIT_MCLK_VDDC_TABLE; |
| 386 | else if(*buf == 'r') |
| 387 | type = PP_OD_RESTORE_DEFAULT_TABLE; |
| 388 | else if (*buf == 'c') |
| 389 | type = PP_OD_COMMIT_DPM_TABLE; |
| 390 | else |
| 391 | return -EINVAL; |
| 392 | |
| 393 | memcpy(buf_cpy, buf, count+1); |
| 394 | |
| 395 | tmp_str = buf_cpy; |
| 396 | |
| 397 | while (isspace(*++tmp_str)); |
| 398 | |
| 399 | while (tmp_str[0]) { |
| 400 | sub_str = strsep(&tmp_str, delimiter); |
| 401 | ret = kstrtol(sub_str, 0, ¶meter[parameter_size]); |
| 402 | if (ret) |
| 403 | return -EINVAL; |
| 404 | parameter_size++; |
| 405 | |
| 406 | while (isspace(*tmp_str)) |
| 407 | tmp_str++; |
| 408 | } |
| 409 | |
| 410 | if (adev->powerplay.pp_funcs->odn_edit_dpm_table) |
| 411 | ret = amdgpu_dpm_odn_edit_dpm_table(adev, type, |
| 412 | parameter, parameter_size); |
| 413 | |
| 414 | if (ret) |
| 415 | return -EINVAL; |
| 416 | |
| 417 | if (type == PP_OD_COMMIT_DPM_TABLE) { |
| 418 | if (adev->powerplay.pp_funcs->dispatch_tasks) { |
| 419 | amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_READJUST_POWER_STATE, NULL); |
| 420 | return count; |
| 421 | } else { |
| 422 | return -EINVAL; |
| 423 | } |
| 424 | } |
| 425 | |
| 426 | return count; |
| 427 | } |
| 428 | |
| 429 | static ssize_t amdgpu_get_pp_od_clk_voltage(struct device *dev, |
| 430 | struct device_attribute *attr, |
| 431 | char *buf) |
| 432 | { |
| 433 | struct drm_device *ddev = dev_get_drvdata(dev); |
| 434 | struct amdgpu_device *adev = ddev->dev_private; |
| 435 | uint32_t size = 0; |
| 436 | |
| 437 | if (adev->powerplay.pp_funcs->print_clock_levels) { |
| 438 | size = amdgpu_dpm_print_clock_levels(adev, OD_SCLK, buf); |
| 439 | size += amdgpu_dpm_print_clock_levels(adev, OD_MCLK, buf+size); |
| 440 | return size; |
| 441 | } else { |
| 442 | return snprintf(buf, PAGE_SIZE, "\n"); |
| 443 | } |
| 444 | |
| 445 | } |
| 446 | |
| Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 447 | static ssize_t amdgpu_get_pp_dpm_sclk(struct device *dev, |
| 448 | struct device_attribute *attr, |
| 449 | char *buf) |
| 450 | { |
| 451 | struct drm_device *ddev = dev_get_drvdata(dev); |
| 452 | struct amdgpu_device *adev = ddev->dev_private; |
| Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 453 | |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 454 | if (adev->powerplay.pp_funcs->print_clock_levels) |
| 455 | return amdgpu_dpm_print_clock_levels(adev, PP_SCLK, buf); |
| 456 | else |
| 457 | return snprintf(buf, PAGE_SIZE, "\n"); |
| Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 458 | } |
| 459 | |
| 460 | static ssize_t amdgpu_set_pp_dpm_sclk(struct device *dev, |
| 461 | struct device_attribute *attr, |
| 462 | const char *buf, |
| 463 | size_t count) |
| 464 | { |
| 465 | struct drm_device *ddev = dev_get_drvdata(dev); |
| 466 | struct amdgpu_device *adev = ddev->dev_private; |
| 467 | int ret; |
| 468 | long level; |
| Eric Huang | 5632708 | 2016-04-12 14:57:23 -0400 | [diff] [blame] | 469 | uint32_t i, mask = 0; |
| 470 | char sub_str[2]; |
| Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 471 | |
| Eric Huang | 14b3307 | 2016-06-14 15:08:22 -0400 | [diff] [blame] | 472 | for (i = 0; i < strlen(buf); i++) { |
| 473 | if (*(buf + i) == '\n') |
| 474 | continue; |
| Eric Huang | 5632708 | 2016-04-12 14:57:23 -0400 | [diff] [blame] | 475 | sub_str[0] = *(buf + i); |
| 476 | sub_str[1] = '\0'; |
| 477 | ret = kstrtol(sub_str, 0, &level); |
| Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 478 | |
| Eric Huang | 5632708 | 2016-04-12 14:57:23 -0400 | [diff] [blame] | 479 | if (ret) { |
| 480 | count = -EINVAL; |
| 481 | goto fail; |
| 482 | } |
| 483 | mask |= 1 << level; |
| Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 484 | } |
| 485 | |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 486 | if (adev->powerplay.pp_funcs->force_clock_level) |
| Eric Huang | 5632708 | 2016-04-12 14:57:23 -0400 | [diff] [blame] | 487 | amdgpu_dpm_force_clock_level(adev, PP_SCLK, mask); |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 488 | |
| Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 489 | fail: |
| 490 | return count; |
| 491 | } |
| 492 | |
| 493 | static ssize_t amdgpu_get_pp_dpm_mclk(struct device *dev, |
| 494 | struct device_attribute *attr, |
| 495 | char *buf) |
| 496 | { |
| 497 | struct drm_device *ddev = dev_get_drvdata(dev); |
| 498 | struct amdgpu_device *adev = ddev->dev_private; |
| Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 499 | |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 500 | if (adev->powerplay.pp_funcs->print_clock_levels) |
| 501 | return amdgpu_dpm_print_clock_levels(adev, PP_MCLK, buf); |
| 502 | else |
| 503 | return snprintf(buf, PAGE_SIZE, "\n"); |
| Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 504 | } |
| 505 | |
| 506 | static ssize_t amdgpu_set_pp_dpm_mclk(struct device *dev, |
| 507 | struct device_attribute *attr, |
| 508 | const char *buf, |
| 509 | size_t count) |
| 510 | { |
| 511 | struct drm_device *ddev = dev_get_drvdata(dev); |
| 512 | struct amdgpu_device *adev = ddev->dev_private; |
| 513 | int ret; |
| 514 | long level; |
| Eric Huang | 5632708 | 2016-04-12 14:57:23 -0400 | [diff] [blame] | 515 | uint32_t i, mask = 0; |
| 516 | char sub_str[2]; |
| Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 517 | |
| Eric Huang | 14b3307 | 2016-06-14 15:08:22 -0400 | [diff] [blame] | 518 | for (i = 0; i < strlen(buf); i++) { |
| 519 | if (*(buf + i) == '\n') |
| 520 | continue; |
| Eric Huang | 5632708 | 2016-04-12 14:57:23 -0400 | [diff] [blame] | 521 | sub_str[0] = *(buf + i); |
| 522 | sub_str[1] = '\0'; |
| 523 | ret = kstrtol(sub_str, 0, &level); |
| Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 524 | |
| Eric Huang | 5632708 | 2016-04-12 14:57:23 -0400 | [diff] [blame] | 525 | if (ret) { |
| 526 | count = -EINVAL; |
| 527 | goto fail; |
| 528 | } |
| 529 | mask |= 1 << level; |
| Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 530 | } |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 531 | if (adev->powerplay.pp_funcs->force_clock_level) |
| Eric Huang | 5632708 | 2016-04-12 14:57:23 -0400 | [diff] [blame] | 532 | amdgpu_dpm_force_clock_level(adev, PP_MCLK, mask); |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 533 | |
| Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 534 | fail: |
| 535 | return count; |
| 536 | } |
| 537 | |
| 538 | static ssize_t amdgpu_get_pp_dpm_pcie(struct device *dev, |
| 539 | struct device_attribute *attr, |
| 540 | char *buf) |
| 541 | { |
| 542 | struct drm_device *ddev = dev_get_drvdata(dev); |
| 543 | struct amdgpu_device *adev = ddev->dev_private; |
| Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 544 | |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 545 | if (adev->powerplay.pp_funcs->print_clock_levels) |
| 546 | return amdgpu_dpm_print_clock_levels(adev, PP_PCIE, buf); |
| 547 | else |
| 548 | return snprintf(buf, PAGE_SIZE, "\n"); |
| Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 549 | } |
| 550 | |
| 551 | static ssize_t amdgpu_set_pp_dpm_pcie(struct device *dev, |
| 552 | struct device_attribute *attr, |
| 553 | const char *buf, |
| 554 | size_t count) |
| 555 | { |
| 556 | struct drm_device *ddev = dev_get_drvdata(dev); |
| 557 | struct amdgpu_device *adev = ddev->dev_private; |
| 558 | int ret; |
| 559 | long level; |
| Eric Huang | 5632708 | 2016-04-12 14:57:23 -0400 | [diff] [blame] | 560 | uint32_t i, mask = 0; |
| 561 | char sub_str[2]; |
| Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 562 | |
| Eric Huang | 14b3307 | 2016-06-14 15:08:22 -0400 | [diff] [blame] | 563 | for (i = 0; i < strlen(buf); i++) { |
| 564 | if (*(buf + i) == '\n') |
| 565 | continue; |
| Eric Huang | 5632708 | 2016-04-12 14:57:23 -0400 | [diff] [blame] | 566 | sub_str[0] = *(buf + i); |
| 567 | sub_str[1] = '\0'; |
| 568 | ret = kstrtol(sub_str, 0, &level); |
| Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 569 | |
| Eric Huang | 5632708 | 2016-04-12 14:57:23 -0400 | [diff] [blame] | 570 | if (ret) { |
| 571 | count = -EINVAL; |
| 572 | goto fail; |
| 573 | } |
| 574 | mask |= 1 << level; |
| Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 575 | } |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 576 | if (adev->powerplay.pp_funcs->force_clock_level) |
| Eric Huang | 5632708 | 2016-04-12 14:57:23 -0400 | [diff] [blame] | 577 | amdgpu_dpm_force_clock_level(adev, PP_PCIE, mask); |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 578 | |
| Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 579 | fail: |
| 580 | return count; |
| 581 | } |
| 582 | |
| Eric Huang | 428bafa | 2016-05-12 14:51:21 -0400 | [diff] [blame] | 583 | static ssize_t amdgpu_get_pp_sclk_od(struct device *dev, |
| 584 | struct device_attribute *attr, |
| 585 | char *buf) |
| 586 | { |
| 587 | struct drm_device *ddev = dev_get_drvdata(dev); |
| 588 | struct amdgpu_device *adev = ddev->dev_private; |
| 589 | uint32_t value = 0; |
| 590 | |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 591 | if (adev->powerplay.pp_funcs->get_sclk_od) |
| Eric Huang | 428bafa | 2016-05-12 14:51:21 -0400 | [diff] [blame] | 592 | value = amdgpu_dpm_get_sclk_od(adev); |
| 593 | |
| 594 | return snprintf(buf, PAGE_SIZE, "%d\n", value); |
| 595 | } |
| 596 | |
| 597 | static ssize_t amdgpu_set_pp_sclk_od(struct device *dev, |
| 598 | struct device_attribute *attr, |
| 599 | const char *buf, |
| 600 | size_t count) |
| 601 | { |
| 602 | struct drm_device *ddev = dev_get_drvdata(dev); |
| 603 | struct amdgpu_device *adev = ddev->dev_private; |
| 604 | int ret; |
| 605 | long int value; |
| 606 | |
| 607 | ret = kstrtol(buf, 0, &value); |
| 608 | |
| 609 | if (ret) { |
| 610 | count = -EINVAL; |
| 611 | goto fail; |
| 612 | } |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 613 | if (adev->powerplay.pp_funcs->set_sclk_od) |
| 614 | amdgpu_dpm_set_sclk_od(adev, (uint32_t)value); |
| Eric Huang | 428bafa | 2016-05-12 14:51:21 -0400 | [diff] [blame] | 615 | |
| Rex Zhu | 6d07fe7 | 2017-09-25 18:51:50 +0800 | [diff] [blame] | 616 | if (adev->powerplay.pp_funcs->dispatch_tasks) { |
| Evan Quan | 39199b8 | 2017-12-29 14:46:13 +0800 | [diff] [blame] | 617 | amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_READJUST_POWER_STATE, NULL); |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 618 | } else { |
| Eric Huang | 8b2e574 | 2016-05-19 15:46:10 -0400 | [diff] [blame] | 619 | adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps; |
| 620 | amdgpu_pm_compute_clocks(adev); |
| 621 | } |
| Eric Huang | 428bafa | 2016-05-12 14:51:21 -0400 | [diff] [blame] | 622 | |
| 623 | fail: |
| 624 | return count; |
| 625 | } |
| 626 | |
| Eric Huang | f2bdc05 | 2016-05-24 15:11:17 -0400 | [diff] [blame] | 627 | static ssize_t amdgpu_get_pp_mclk_od(struct device *dev, |
| 628 | struct device_attribute *attr, |
| 629 | char *buf) |
| 630 | { |
| 631 | struct drm_device *ddev = dev_get_drvdata(dev); |
| 632 | struct amdgpu_device *adev = ddev->dev_private; |
| 633 | uint32_t value = 0; |
| 634 | |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 635 | if (adev->powerplay.pp_funcs->get_mclk_od) |
| Eric Huang | f2bdc05 | 2016-05-24 15:11:17 -0400 | [diff] [blame] | 636 | value = amdgpu_dpm_get_mclk_od(adev); |
| Eric Huang | f2bdc05 | 2016-05-24 15:11:17 -0400 | [diff] [blame] | 637 | |
| 638 | return snprintf(buf, PAGE_SIZE, "%d\n", value); |
| 639 | } |
| 640 | |
| 641 | static ssize_t amdgpu_set_pp_mclk_od(struct device *dev, |
| 642 | struct device_attribute *attr, |
| 643 | const char *buf, |
| 644 | size_t count) |
| 645 | { |
| 646 | struct drm_device *ddev = dev_get_drvdata(dev); |
| 647 | struct amdgpu_device *adev = ddev->dev_private; |
| 648 | int ret; |
| 649 | long int value; |
| 650 | |
| 651 | ret = kstrtol(buf, 0, &value); |
| 652 | |
| 653 | if (ret) { |
| 654 | count = -EINVAL; |
| 655 | goto fail; |
| 656 | } |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 657 | if (adev->powerplay.pp_funcs->set_mclk_od) |
| 658 | amdgpu_dpm_set_mclk_od(adev, (uint32_t)value); |
| Eric Huang | f2bdc05 | 2016-05-24 15:11:17 -0400 | [diff] [blame] | 659 | |
| Rex Zhu | 6d07fe7 | 2017-09-25 18:51:50 +0800 | [diff] [blame] | 660 | if (adev->powerplay.pp_funcs->dispatch_tasks) { |
| Evan Quan | 39199b8 | 2017-12-29 14:46:13 +0800 | [diff] [blame] | 661 | amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_READJUST_POWER_STATE, NULL); |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 662 | } else { |
| Eric Huang | f2bdc05 | 2016-05-24 15:11:17 -0400 | [diff] [blame] | 663 | adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps; |
| 664 | amdgpu_pm_compute_clocks(adev); |
| 665 | } |
| 666 | |
| 667 | fail: |
| 668 | return count; |
| 669 | } |
| 670 | |
| Rex Zhu | 37c5c4d | 2018-01-10 18:42:36 +0800 | [diff] [blame] | 671 | static ssize_t amdgpu_get_pp_power_profile_mode(struct device *dev, |
| 672 | struct device_attribute *attr, |
| 673 | char *buf) |
| 674 | { |
| 675 | struct drm_device *ddev = dev_get_drvdata(dev); |
| 676 | struct amdgpu_device *adev = ddev->dev_private; |
| 677 | |
| 678 | if (adev->powerplay.pp_funcs->get_power_profile_mode) |
| 679 | return amdgpu_dpm_get_power_profile_mode(adev, buf); |
| 680 | |
| 681 | return snprintf(buf, PAGE_SIZE, "\n"); |
| 682 | } |
| 683 | |
| 684 | |
| 685 | static ssize_t amdgpu_set_pp_power_profile_mode(struct device *dev, |
| 686 | struct device_attribute *attr, |
| 687 | const char *buf, |
| 688 | size_t count) |
| 689 | { |
| 690 | int ret = 0xff; |
| 691 | struct drm_device *ddev = dev_get_drvdata(dev); |
| 692 | struct amdgpu_device *adev = ddev->dev_private; |
| 693 | uint32_t parameter_size = 0; |
| 694 | long parameter[64]; |
| 695 | char *sub_str, buf_cpy[128]; |
| 696 | char *tmp_str; |
| 697 | uint32_t i = 0; |
| 698 | char tmp[2]; |
| 699 | long int profile_mode = 0; |
| 700 | const char delimiter[3] = {' ', '\n', '\0'}; |
| 701 | |
| 702 | tmp[0] = *(buf); |
| 703 | tmp[1] = '\0'; |
| 704 | ret = kstrtol(tmp, 0, &profile_mode); |
| 705 | if (ret) |
| 706 | goto fail; |
| 707 | |
| 708 | if (profile_mode == PP_SMC_POWER_PROFILE_CUSTOM) { |
| 709 | if (count < 2 || count > 127) |
| 710 | return -EINVAL; |
| 711 | while (isspace(*++buf)) |
| 712 | i++; |
| 713 | memcpy(buf_cpy, buf, count-i); |
| 714 | tmp_str = buf_cpy; |
| 715 | while (tmp_str[0]) { |
| 716 | sub_str = strsep(&tmp_str, delimiter); |
| 717 | ret = kstrtol(sub_str, 0, ¶meter[parameter_size]); |
| 718 | if (ret) { |
| 719 | count = -EINVAL; |
| 720 | goto fail; |
| 721 | } |
| Rex Zhu | 37c5c4d | 2018-01-10 18:42:36 +0800 | [diff] [blame] | 722 | parameter_size++; |
| 723 | while (isspace(*tmp_str)) |
| 724 | tmp_str++; |
| 725 | } |
| 726 | } |
| 727 | parameter[parameter_size] = profile_mode; |
| 728 | if (adev->powerplay.pp_funcs->set_power_profile_mode) |
| 729 | ret = amdgpu_dpm_set_power_profile_mode(adev, parameter, parameter_size); |
| 730 | |
| 731 | if (!ret) |
| 732 | return count; |
| 733 | fail: |
| 734 | return -EINVAL; |
| 735 | } |
| 736 | |
| Eric Huang | 34bb273 | 2016-09-12 16:17:44 -0400 | [diff] [blame] | 737 | static ssize_t amdgpu_get_pp_power_profile(struct device *dev, |
| 738 | char *buf, struct amd_pp_profile *query) |
| 739 | { |
| 740 | struct drm_device *ddev = dev_get_drvdata(dev); |
| 741 | struct amdgpu_device *adev = ddev->dev_private; |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 742 | int ret = 0xff; |
| Eric Huang | 34bb273 | 2016-09-12 16:17:44 -0400 | [diff] [blame] | 743 | |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 744 | if (adev->powerplay.pp_funcs->get_power_profile_state) |
| Eric Huang | 34bb273 | 2016-09-12 16:17:44 -0400 | [diff] [blame] | 745 | ret = amdgpu_dpm_get_power_profile_state( |
| 746 | adev, query); |
| Eric Huang | 34bb273 | 2016-09-12 16:17:44 -0400 | [diff] [blame] | 747 | |
| 748 | if (ret) |
| 749 | return ret; |
| 750 | |
| 751 | return snprintf(buf, PAGE_SIZE, |
| 752 | "%d %d %d %d %d\n", |
| 753 | query->min_sclk / 100, |
| 754 | query->min_mclk / 100, |
| 755 | query->activity_threshold, |
| 756 | query->up_hyst, |
| 757 | query->down_hyst); |
| 758 | } |
| 759 | |
| 760 | static ssize_t amdgpu_get_pp_gfx_power_profile(struct device *dev, |
| 761 | struct device_attribute *attr, |
| 762 | char *buf) |
| 763 | { |
| 764 | struct amd_pp_profile query = {0}; |
| 765 | |
| 766 | query.type = AMD_PP_GFX_PROFILE; |
| 767 | |
| 768 | return amdgpu_get_pp_power_profile(dev, buf, &query); |
| 769 | } |
| 770 | |
| 771 | static ssize_t amdgpu_get_pp_compute_power_profile(struct device *dev, |
| 772 | struct device_attribute *attr, |
| 773 | char *buf) |
| 774 | { |
| 775 | struct amd_pp_profile query = {0}; |
| 776 | |
| 777 | query.type = AMD_PP_COMPUTE_PROFILE; |
| 778 | |
| 779 | return amdgpu_get_pp_power_profile(dev, buf, &query); |
| 780 | } |
| 781 | |
| 782 | static ssize_t amdgpu_set_pp_power_profile(struct device *dev, |
| 783 | const char *buf, |
| 784 | size_t count, |
| 785 | struct amd_pp_profile *request) |
| 786 | { |
| 787 | struct drm_device *ddev = dev_get_drvdata(dev); |
| 788 | struct amdgpu_device *adev = ddev->dev_private; |
| 789 | uint32_t loop = 0; |
| 790 | char *sub_str, buf_cpy[128], *tmp_str; |
| 791 | const char delimiter[3] = {' ', '\n', '\0'}; |
| 792 | long int value; |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 793 | int ret = 0xff; |
| Eric Huang | 34bb273 | 2016-09-12 16:17:44 -0400 | [diff] [blame] | 794 | |
| 795 | if (strncmp("reset", buf, strlen("reset")) == 0) { |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 796 | if (adev->powerplay.pp_funcs->reset_power_profile_state) |
| Eric Huang | 34bb273 | 2016-09-12 16:17:44 -0400 | [diff] [blame] | 797 | ret = amdgpu_dpm_reset_power_profile_state( |
| 798 | adev, request); |
| Eric Huang | 34bb273 | 2016-09-12 16:17:44 -0400 | [diff] [blame] | 799 | if (ret) { |
| 800 | count = -EINVAL; |
| 801 | goto fail; |
| 802 | } |
| 803 | return count; |
| 804 | } |
| 805 | |
| 806 | if (strncmp("set", buf, strlen("set")) == 0) { |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 807 | if (adev->powerplay.pp_funcs->set_power_profile_state) |
| Eric Huang | 34bb273 | 2016-09-12 16:17:44 -0400 | [diff] [blame] | 808 | ret = amdgpu_dpm_set_power_profile_state( |
| 809 | adev, request); |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 810 | |
| Eric Huang | 34bb273 | 2016-09-12 16:17:44 -0400 | [diff] [blame] | 811 | if (ret) { |
| 812 | count = -EINVAL; |
| 813 | goto fail; |
| 814 | } |
| 815 | return count; |
| 816 | } |
| 817 | |
| 818 | if (count + 1 >= 128) { |
| 819 | count = -EINVAL; |
| 820 | goto fail; |
| 821 | } |
| 822 | |
| 823 | memcpy(buf_cpy, buf, count + 1); |
| 824 | tmp_str = buf_cpy; |
| 825 | |
| 826 | while (tmp_str[0]) { |
| 827 | sub_str = strsep(&tmp_str, delimiter); |
| 828 | ret = kstrtol(sub_str, 0, &value); |
| 829 | if (ret) { |
| 830 | count = -EINVAL; |
| 831 | goto fail; |
| 832 | } |
| 833 | |
| 834 | switch (loop) { |
| 835 | case 0: |
| 836 | /* input unit MHz convert to dpm table unit 10KHz*/ |
| 837 | request->min_sclk = (uint32_t)value * 100; |
| 838 | break; |
| 839 | case 1: |
| 840 | /* input unit MHz convert to dpm table unit 10KHz*/ |
| 841 | request->min_mclk = (uint32_t)value * 100; |
| 842 | break; |
| 843 | case 2: |
| 844 | request->activity_threshold = (uint16_t)value; |
| 845 | break; |
| 846 | case 3: |
| 847 | request->up_hyst = (uint8_t)value; |
| 848 | break; |
| 849 | case 4: |
| 850 | request->down_hyst = (uint8_t)value; |
| 851 | break; |
| 852 | default: |
| 853 | break; |
| 854 | } |
| 855 | |
| 856 | loop++; |
| 857 | } |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 858 | if (adev->powerplay.pp_funcs->set_power_profile_state) |
| 859 | ret = amdgpu_dpm_set_power_profile_state(adev, request); |
| Eric Huang | 34bb273 | 2016-09-12 16:17:44 -0400 | [diff] [blame] | 860 | |
| 861 | if (ret) |
| 862 | count = -EINVAL; |
| 863 | |
| 864 | fail: |
| 865 | return count; |
| 866 | } |
| 867 | |
| 868 | static ssize_t amdgpu_set_pp_gfx_power_profile(struct device *dev, |
| 869 | struct device_attribute *attr, |
| 870 | const char *buf, |
| 871 | size_t count) |
| 872 | { |
| 873 | struct amd_pp_profile request = {0}; |
| 874 | |
| 875 | request.type = AMD_PP_GFX_PROFILE; |
| 876 | |
| 877 | return amdgpu_set_pp_power_profile(dev, buf, count, &request); |
| 878 | } |
| 879 | |
| 880 | static ssize_t amdgpu_set_pp_compute_power_profile(struct device *dev, |
| 881 | struct device_attribute *attr, |
| 882 | const char *buf, |
| 883 | size_t count) |
| 884 | { |
| 885 | struct amd_pp_profile request = {0}; |
| 886 | |
| 887 | request.type = AMD_PP_COMPUTE_PROFILE; |
| 888 | |
| 889 | return amdgpu_set_pp_power_profile(dev, buf, count, &request); |
| 890 | } |
| 891 | |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 892 | static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, amdgpu_get_dpm_state, amdgpu_set_dpm_state); |
| 893 | static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR, |
| 894 | amdgpu_get_dpm_forced_performance_level, |
| 895 | amdgpu_set_dpm_forced_performance_level); |
| Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 896 | static DEVICE_ATTR(pp_num_states, S_IRUGO, amdgpu_get_pp_num_states, NULL); |
| 897 | static DEVICE_ATTR(pp_cur_state, S_IRUGO, amdgpu_get_pp_cur_state, NULL); |
| 898 | static DEVICE_ATTR(pp_force_state, S_IRUGO | S_IWUSR, |
| 899 | amdgpu_get_pp_force_state, |
| 900 | amdgpu_set_pp_force_state); |
| 901 | static DEVICE_ATTR(pp_table, S_IRUGO | S_IWUSR, |
| 902 | amdgpu_get_pp_table, |
| 903 | amdgpu_set_pp_table); |
| 904 | static DEVICE_ATTR(pp_dpm_sclk, S_IRUGO | S_IWUSR, |
| 905 | amdgpu_get_pp_dpm_sclk, |
| 906 | amdgpu_set_pp_dpm_sclk); |
| 907 | static DEVICE_ATTR(pp_dpm_mclk, S_IRUGO | S_IWUSR, |
| 908 | amdgpu_get_pp_dpm_mclk, |
| 909 | amdgpu_set_pp_dpm_mclk); |
| 910 | static DEVICE_ATTR(pp_dpm_pcie, S_IRUGO | S_IWUSR, |
| 911 | amdgpu_get_pp_dpm_pcie, |
| 912 | amdgpu_set_pp_dpm_pcie); |
| Eric Huang | 428bafa | 2016-05-12 14:51:21 -0400 | [diff] [blame] | 913 | static DEVICE_ATTR(pp_sclk_od, S_IRUGO | S_IWUSR, |
| 914 | amdgpu_get_pp_sclk_od, |
| 915 | amdgpu_set_pp_sclk_od); |
| Eric Huang | f2bdc05 | 2016-05-24 15:11:17 -0400 | [diff] [blame] | 916 | static DEVICE_ATTR(pp_mclk_od, S_IRUGO | S_IWUSR, |
| 917 | amdgpu_get_pp_mclk_od, |
| 918 | amdgpu_set_pp_mclk_od); |
| Eric Huang | 34bb273 | 2016-09-12 16:17:44 -0400 | [diff] [blame] | 919 | static DEVICE_ATTR(pp_gfx_power_profile, S_IRUGO | S_IWUSR, |
| 920 | amdgpu_get_pp_gfx_power_profile, |
| 921 | amdgpu_set_pp_gfx_power_profile); |
| 922 | static DEVICE_ATTR(pp_compute_power_profile, S_IRUGO | S_IWUSR, |
| 923 | amdgpu_get_pp_compute_power_profile, |
| 924 | amdgpu_set_pp_compute_power_profile); |
| Rex Zhu | 37c5c4d | 2018-01-10 18:42:36 +0800 | [diff] [blame] | 925 | static DEVICE_ATTR(pp_power_profile_mode, S_IRUGO | S_IWUSR, |
| 926 | amdgpu_get_pp_power_profile_mode, |
| 927 | amdgpu_set_pp_power_profile_mode); |
| Rex Zhu | e3933f2 | 2018-01-16 18:35:15 +0800 | [diff] [blame] | 928 | static DEVICE_ATTR(pp_od_clk_voltage, S_IRUGO | S_IWUSR, |
| 929 | amdgpu_get_pp_od_clk_voltage, |
| 930 | amdgpu_set_pp_od_clk_voltage); |
| 931 | |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 932 | static ssize_t amdgpu_hwmon_show_temp(struct device *dev, |
| 933 | struct device_attribute *attr, |
| 934 | char *buf) |
| 935 | { |
| 936 | struct amdgpu_device *adev = dev_get_drvdata(dev); |
| Alex Deucher | 0c67df4 | 2016-02-19 15:30:15 -0500 | [diff] [blame] | 937 | struct drm_device *ddev = adev->ddev; |
| Alex Deucher | 71c9b9a | 2018-01-24 17:27:54 -0500 | [diff] [blame] | 938 | int r, temp, size = sizeof(temp); |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 939 | |
| Alex Deucher | 0c67df4 | 2016-02-19 15:30:15 -0500 | [diff] [blame] | 940 | /* Can't get temperature when the card is off */ |
| 941 | if ((adev->flags & AMD_IS_PX) && |
| 942 | (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) |
| 943 | return -EINVAL; |
| 944 | |
| Alex Deucher | 71c9b9a | 2018-01-24 17:27:54 -0500 | [diff] [blame] | 945 | /* sanity check PP is enabled */ |
| 946 | if (!(adev->powerplay.pp_funcs && |
| 947 | adev->powerplay.pp_funcs->read_sensor)) |
| 948 | return -EINVAL; |
| 949 | |
| 950 | /* get the temperature */ |
| 951 | r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP, |
| 952 | (void *)&temp, &size); |
| 953 | if (r) |
| 954 | return r; |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 955 | |
| 956 | return snprintf(buf, PAGE_SIZE, "%d\n", temp); |
| 957 | } |
| 958 | |
| 959 | static ssize_t amdgpu_hwmon_show_temp_thresh(struct device *dev, |
| 960 | struct device_attribute *attr, |
| 961 | char *buf) |
| 962 | { |
| 963 | struct amdgpu_device *adev = dev_get_drvdata(dev); |
| 964 | int hyst = to_sensor_dev_attr(attr)->index; |
| 965 | int temp; |
| 966 | |
| 967 | if (hyst) |
| 968 | temp = adev->pm.dpm.thermal.min_temp; |
| 969 | else |
| 970 | temp = adev->pm.dpm.thermal.max_temp; |
| 971 | |
| 972 | return snprintf(buf, PAGE_SIZE, "%d\n", temp); |
| 973 | } |
| 974 | |
| 975 | static ssize_t amdgpu_hwmon_get_pwm1_enable(struct device *dev, |
| 976 | struct device_attribute *attr, |
| 977 | char *buf) |
| 978 | { |
| 979 | struct amdgpu_device *adev = dev_get_drvdata(dev); |
| 980 | u32 pwm_mode = 0; |
| 981 | |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 982 | if (!adev->powerplay.pp_funcs->get_fan_control_mode) |
| Rex Zhu | 8804b8d | 2015-11-10 18:29:11 -0500 | [diff] [blame] | 983 | return -EINVAL; |
| 984 | |
| 985 | pwm_mode = amdgpu_dpm_get_fan_control_mode(adev); |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 986 | |
| Rex Zhu | aad22ca | 2017-05-05 16:56:45 +0800 | [diff] [blame] | 987 | return sprintf(buf, "%i\n", pwm_mode); |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 988 | } |
| 989 | |
| 990 | static ssize_t amdgpu_hwmon_set_pwm1_enable(struct device *dev, |
| 991 | struct device_attribute *attr, |
| 992 | const char *buf, |
| 993 | size_t count) |
| 994 | { |
| 995 | struct amdgpu_device *adev = dev_get_drvdata(dev); |
| 996 | int err; |
| 997 | int value; |
| 998 | |
| Alex Deucher | 5ec36e2 | 2018-01-24 16:41:50 -0500 | [diff] [blame] | 999 | /* Can't adjust fan when the card is off */ |
| 1000 | if ((adev->flags & AMD_IS_PX) && |
| 1001 | (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON)) |
| 1002 | return -EINVAL; |
| 1003 | |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 1004 | if (!adev->powerplay.pp_funcs->set_fan_control_mode) |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1005 | return -EINVAL; |
| 1006 | |
| 1007 | err = kstrtoint(buf, 10, &value); |
| 1008 | if (err) |
| 1009 | return err; |
| 1010 | |
| Rex Zhu | aad22ca | 2017-05-05 16:56:45 +0800 | [diff] [blame] | 1011 | amdgpu_dpm_set_fan_control_mode(adev, value); |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1012 | |
| 1013 | return count; |
| 1014 | } |
| 1015 | |
| 1016 | static ssize_t amdgpu_hwmon_get_pwm1_min(struct device *dev, |
| 1017 | struct device_attribute *attr, |
| 1018 | char *buf) |
| 1019 | { |
| 1020 | return sprintf(buf, "%i\n", 0); |
| 1021 | } |
| 1022 | |
| 1023 | static ssize_t amdgpu_hwmon_get_pwm1_max(struct device *dev, |
| 1024 | struct device_attribute *attr, |
| 1025 | char *buf) |
| 1026 | { |
| 1027 | return sprintf(buf, "%i\n", 255); |
| 1028 | } |
| 1029 | |
| 1030 | static ssize_t amdgpu_hwmon_set_pwm1(struct device *dev, |
| 1031 | struct device_attribute *attr, |
| 1032 | const char *buf, size_t count) |
| 1033 | { |
| 1034 | struct amdgpu_device *adev = dev_get_drvdata(dev); |
| 1035 | int err; |
| 1036 | u32 value; |
| 1037 | |
| Alex Deucher | 5ec36e2 | 2018-01-24 16:41:50 -0500 | [diff] [blame] | 1038 | /* Can't adjust fan when the card is off */ |
| 1039 | if ((adev->flags & AMD_IS_PX) && |
| 1040 | (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON)) |
| 1041 | return -EINVAL; |
| 1042 | |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1043 | err = kstrtou32(buf, 10, &value); |
| 1044 | if (err) |
| 1045 | return err; |
| 1046 | |
| 1047 | value = (value * 100) / 255; |
| 1048 | |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 1049 | if (adev->powerplay.pp_funcs->set_fan_speed_percent) { |
| 1050 | err = amdgpu_dpm_set_fan_speed_percent(adev, value); |
| 1051 | if (err) |
| 1052 | return err; |
| 1053 | } |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1054 | |
| 1055 | return count; |
| 1056 | } |
| 1057 | |
| 1058 | static ssize_t amdgpu_hwmon_get_pwm1(struct device *dev, |
| 1059 | struct device_attribute *attr, |
| 1060 | char *buf) |
| 1061 | { |
| 1062 | struct amdgpu_device *adev = dev_get_drvdata(dev); |
| 1063 | int err; |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 1064 | u32 speed = 0; |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1065 | |
| Alex Deucher | 5ec36e2 | 2018-01-24 16:41:50 -0500 | [diff] [blame] | 1066 | /* Can't adjust fan when the card is off */ |
| 1067 | if ((adev->flags & AMD_IS_PX) && |
| 1068 | (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON)) |
| 1069 | return -EINVAL; |
| 1070 | |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 1071 | if (adev->powerplay.pp_funcs->get_fan_speed_percent) { |
| 1072 | err = amdgpu_dpm_get_fan_speed_percent(adev, &speed); |
| 1073 | if (err) |
| 1074 | return err; |
| 1075 | } |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1076 | |
| 1077 | speed = (speed * 255) / 100; |
| 1078 | |
| 1079 | return sprintf(buf, "%i\n", speed); |
| 1080 | } |
| 1081 | |
| Grazvydas Ignotas | 81c1514 | 2016-10-29 23:28:59 +0300 | [diff] [blame] | 1082 | static ssize_t amdgpu_hwmon_get_fan1_input(struct device *dev, |
| 1083 | struct device_attribute *attr, |
| 1084 | char *buf) |
| 1085 | { |
| 1086 | struct amdgpu_device *adev = dev_get_drvdata(dev); |
| 1087 | int err; |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 1088 | u32 speed = 0; |
| Grazvydas Ignotas | 81c1514 | 2016-10-29 23:28:59 +0300 | [diff] [blame] | 1089 | |
| Alex Deucher | 5ec36e2 | 2018-01-24 16:41:50 -0500 | [diff] [blame] | 1090 | /* Can't adjust fan when the card is off */ |
| 1091 | if ((adev->flags & AMD_IS_PX) && |
| 1092 | (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON)) |
| 1093 | return -EINVAL; |
| 1094 | |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 1095 | if (adev->powerplay.pp_funcs->get_fan_speed_rpm) { |
| 1096 | err = amdgpu_dpm_get_fan_speed_rpm(adev, &speed); |
| 1097 | if (err) |
| 1098 | return err; |
| 1099 | } |
| Grazvydas Ignotas | 81c1514 | 2016-10-29 23:28:59 +0300 | [diff] [blame] | 1100 | |
| 1101 | return sprintf(buf, "%i\n", speed); |
| 1102 | } |
| 1103 | |
| Alex Deucher | 2bd376b | 2018-01-24 17:19:33 -0500 | [diff] [blame] | 1104 | static ssize_t amdgpu_hwmon_show_vddgfx(struct device *dev, |
| 1105 | struct device_attribute *attr, |
| 1106 | char *buf) |
| 1107 | { |
| 1108 | struct amdgpu_device *adev = dev_get_drvdata(dev); |
| 1109 | struct drm_device *ddev = adev->ddev; |
| 1110 | u32 vddgfx; |
| 1111 | int r, size = sizeof(vddgfx); |
| 1112 | |
| 1113 | /* Can't get voltage when the card is off */ |
| 1114 | if ((adev->flags & AMD_IS_PX) && |
| 1115 | (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) |
| 1116 | return -EINVAL; |
| 1117 | |
| 1118 | /* sanity check PP is enabled */ |
| 1119 | if (!(adev->powerplay.pp_funcs && |
| 1120 | adev->powerplay.pp_funcs->read_sensor)) |
| 1121 | return -EINVAL; |
| 1122 | |
| 1123 | /* get the voltage */ |
| 1124 | r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX, |
| 1125 | (void *)&vddgfx, &size); |
| 1126 | if (r) |
| 1127 | return r; |
| 1128 | |
| 1129 | return snprintf(buf, PAGE_SIZE, "%d\n", vddgfx); |
| 1130 | } |
| 1131 | |
| 1132 | static ssize_t amdgpu_hwmon_show_vddgfx_label(struct device *dev, |
| 1133 | struct device_attribute *attr, |
| 1134 | char *buf) |
| 1135 | { |
| 1136 | return snprintf(buf, PAGE_SIZE, "vddgfx\n"); |
| 1137 | } |
| 1138 | |
| 1139 | static ssize_t amdgpu_hwmon_show_vddnb(struct device *dev, |
| 1140 | struct device_attribute *attr, |
| 1141 | char *buf) |
| 1142 | { |
| 1143 | struct amdgpu_device *adev = dev_get_drvdata(dev); |
| 1144 | struct drm_device *ddev = adev->ddev; |
| 1145 | u32 vddnb; |
| 1146 | int r, size = sizeof(vddnb); |
| 1147 | |
| 1148 | /* only APUs have vddnb */ |
| 1149 | if (adev->flags & AMD_IS_APU) |
| 1150 | return -EINVAL; |
| 1151 | |
| 1152 | /* Can't get voltage when the card is off */ |
| 1153 | if ((adev->flags & AMD_IS_PX) && |
| 1154 | (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) |
| 1155 | return -EINVAL; |
| 1156 | |
| 1157 | /* sanity check PP is enabled */ |
| 1158 | if (!(adev->powerplay.pp_funcs && |
| 1159 | adev->powerplay.pp_funcs->read_sensor)) |
| 1160 | return -EINVAL; |
| 1161 | |
| 1162 | /* get the voltage */ |
| 1163 | r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB, |
| 1164 | (void *)&vddnb, &size); |
| 1165 | if (r) |
| 1166 | return r; |
| 1167 | |
| 1168 | return snprintf(buf, PAGE_SIZE, "%d\n", vddnb); |
| 1169 | } |
| 1170 | |
| 1171 | static ssize_t amdgpu_hwmon_show_vddnb_label(struct device *dev, |
| 1172 | struct device_attribute *attr, |
| 1173 | char *buf) |
| 1174 | { |
| 1175 | return snprintf(buf, PAGE_SIZE, "vddnb\n"); |
| 1176 | } |
| 1177 | |
| Alex Deucher | 2976fc2 | 2018-01-24 18:34:26 -0500 | [diff] [blame] | 1178 | static ssize_t amdgpu_hwmon_show_power_avg(struct device *dev, |
| 1179 | struct device_attribute *attr, |
| 1180 | char *buf) |
| 1181 | { |
| 1182 | struct amdgpu_device *adev = dev_get_drvdata(dev); |
| 1183 | struct drm_device *ddev = adev->ddev; |
| 1184 | struct pp_gpu_power query = {0}; |
| 1185 | int r, size = sizeof(query); |
| 1186 | unsigned uw; |
| 1187 | |
| 1188 | /* Can't get power when the card is off */ |
| 1189 | if ((adev->flags & AMD_IS_PX) && |
| 1190 | (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) |
| 1191 | return -EINVAL; |
| 1192 | |
| 1193 | /* sanity check PP is enabled */ |
| 1194 | if (!(adev->powerplay.pp_funcs && |
| 1195 | adev->powerplay.pp_funcs->read_sensor)) |
| 1196 | return -EINVAL; |
| 1197 | |
| 1198 | /* get the voltage */ |
| 1199 | r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER, |
| 1200 | (void *)&query, &size); |
| 1201 | if (r) |
| 1202 | return r; |
| 1203 | |
| 1204 | /* convert to microwatts */ |
| 1205 | uw = (query.average_gpu_power >> 8) * 1000000; |
| 1206 | |
| 1207 | return snprintf(buf, PAGE_SIZE, "%u\n", uw); |
| 1208 | } |
| 1209 | |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1210 | static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, 0); |
| 1211 | static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 0); |
| 1212 | static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 1); |
| 1213 | static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1, amdgpu_hwmon_set_pwm1, 0); |
| 1214 | static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1_enable, amdgpu_hwmon_set_pwm1_enable, 0); |
| 1215 | static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, amdgpu_hwmon_get_pwm1_min, NULL, 0); |
| 1216 | static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, amdgpu_hwmon_get_pwm1_max, NULL, 0); |
| Grazvydas Ignotas | 81c1514 | 2016-10-29 23:28:59 +0300 | [diff] [blame] | 1217 | static SENSOR_DEVICE_ATTR(fan1_input, S_IRUGO, amdgpu_hwmon_get_fan1_input, NULL, 0); |
| Alex Deucher | 2bd376b | 2018-01-24 17:19:33 -0500 | [diff] [blame] | 1218 | static SENSOR_DEVICE_ATTR(in0_input, S_IRUGO, amdgpu_hwmon_show_vddgfx, NULL, 0); |
| 1219 | static SENSOR_DEVICE_ATTR(in0_label, S_IRUGO, amdgpu_hwmon_show_vddgfx_label, NULL, 0); |
| 1220 | static SENSOR_DEVICE_ATTR(in1_input, S_IRUGO, amdgpu_hwmon_show_vddnb, NULL, 0); |
| 1221 | static SENSOR_DEVICE_ATTR(in1_label, S_IRUGO, amdgpu_hwmon_show_vddnb_label, NULL, 0); |
| Alex Deucher | 2976fc2 | 2018-01-24 18:34:26 -0500 | [diff] [blame] | 1222 | static SENSOR_DEVICE_ATTR(power1_average, S_IRUGO, amdgpu_hwmon_show_power_avg, NULL, 0); |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1223 | |
| 1224 | static struct attribute *hwmon_attributes[] = { |
| 1225 | &sensor_dev_attr_temp1_input.dev_attr.attr, |
| 1226 | &sensor_dev_attr_temp1_crit.dev_attr.attr, |
| 1227 | &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr, |
| 1228 | &sensor_dev_attr_pwm1.dev_attr.attr, |
| 1229 | &sensor_dev_attr_pwm1_enable.dev_attr.attr, |
| 1230 | &sensor_dev_attr_pwm1_min.dev_attr.attr, |
| 1231 | &sensor_dev_attr_pwm1_max.dev_attr.attr, |
| Grazvydas Ignotas | 81c1514 | 2016-10-29 23:28:59 +0300 | [diff] [blame] | 1232 | &sensor_dev_attr_fan1_input.dev_attr.attr, |
| Alex Deucher | 2bd376b | 2018-01-24 17:19:33 -0500 | [diff] [blame] | 1233 | &sensor_dev_attr_in0_input.dev_attr.attr, |
| 1234 | &sensor_dev_attr_in0_label.dev_attr.attr, |
| 1235 | &sensor_dev_attr_in1_input.dev_attr.attr, |
| 1236 | &sensor_dev_attr_in1_label.dev_attr.attr, |
| Alex Deucher | 2976fc2 | 2018-01-24 18:34:26 -0500 | [diff] [blame] | 1237 | &sensor_dev_attr_power1_average.dev_attr.attr, |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1238 | NULL |
| 1239 | }; |
| 1240 | |
| 1241 | static umode_t hwmon_attributes_visible(struct kobject *kobj, |
| 1242 | struct attribute *attr, int index) |
| 1243 | { |
| Geliang Tang | cc29ec8 | 2016-01-13 22:48:42 +0800 | [diff] [blame] | 1244 | struct device *dev = kobj_to_dev(kobj); |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1245 | struct amdgpu_device *adev = dev_get_drvdata(dev); |
| 1246 | umode_t effective_mode = attr->mode; |
| 1247 | |
| Alex Deucher | 0d35bc78 | 2018-01-24 17:57:19 -0500 | [diff] [blame] | 1248 | /* handle non-powerplay limitations */ |
| 1249 | if (!adev->powerplay.cgs_device) { |
| 1250 | /* Skip fan attributes if fan is not present */ |
| 1251 | if (adev->pm.no_fan && |
| 1252 | (attr == &sensor_dev_attr_pwm1.dev_attr.attr || |
| 1253 | attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr || |
| 1254 | attr == &sensor_dev_attr_pwm1_max.dev_attr.attr || |
| 1255 | attr == &sensor_dev_attr_pwm1_min.dev_attr.attr)) |
| 1256 | return 0; |
| 1257 | /* requires powerplay */ |
| 1258 | if (attr == &sensor_dev_attr_fan1_input.dev_attr.attr) |
| 1259 | return 0; |
| 1260 | } |
| Alex Deucher | 135f971 | 2017-11-20 17:49:53 -0500 | [diff] [blame] | 1261 | |
| Rex Zhu | 1b5708f | 2015-11-10 18:25:24 -0500 | [diff] [blame] | 1262 | /* Skip limit attributes if DPM is not enabled */ |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1263 | if (!adev->pm.dpm_enabled && |
| 1264 | (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr || |
| Alex Deucher | 2710073 | 2015-10-19 15:49:11 -0400 | [diff] [blame] | 1265 | attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr || |
| 1266 | attr == &sensor_dev_attr_pwm1.dev_attr.attr || |
| 1267 | attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr || |
| 1268 | attr == &sensor_dev_attr_pwm1_max.dev_attr.attr || |
| 1269 | attr == &sensor_dev_attr_pwm1_min.dev_attr.attr)) |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1270 | return 0; |
| 1271 | |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1272 | /* mask fan attributes if we have no bindings for this asic to expose */ |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 1273 | if ((!adev->powerplay.pp_funcs->get_fan_speed_percent && |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1274 | attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */ |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 1275 | (!adev->powerplay.pp_funcs->get_fan_control_mode && |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1276 | attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */ |
| 1277 | effective_mode &= ~S_IRUGO; |
| 1278 | |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 1279 | if ((!adev->powerplay.pp_funcs->set_fan_speed_percent && |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1280 | attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */ |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 1281 | (!adev->powerplay.pp_funcs->set_fan_control_mode && |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1282 | attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */ |
| 1283 | effective_mode &= ~S_IWUSR; |
| 1284 | |
| 1285 | /* hide max/min values if we can't both query and manage the fan */ |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 1286 | if ((!adev->powerplay.pp_funcs->set_fan_speed_percent && |
| 1287 | !adev->powerplay.pp_funcs->get_fan_speed_percent) && |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1288 | (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr || |
| 1289 | attr == &sensor_dev_attr_pwm1_min.dev_attr.attr)) |
| 1290 | return 0; |
| 1291 | |
| Alex Deucher | 0d35bc78 | 2018-01-24 17:57:19 -0500 | [diff] [blame] | 1292 | /* only APUs have vddnb */ |
| 1293 | if (!(adev->flags & AMD_IS_APU) && |
| 1294 | (attr == &sensor_dev_attr_in1_input.dev_attr.attr || |
| 1295 | attr == &sensor_dev_attr_in1_label.dev_attr.attr)) |
| Grazvydas Ignotas | 81c1514 | 2016-10-29 23:28:59 +0300 | [diff] [blame] | 1296 | return 0; |
| 1297 | |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1298 | return effective_mode; |
| 1299 | } |
| 1300 | |
| 1301 | static const struct attribute_group hwmon_attrgroup = { |
| 1302 | .attrs = hwmon_attributes, |
| 1303 | .is_visible = hwmon_attributes_visible, |
| 1304 | }; |
| 1305 | |
| 1306 | static const struct attribute_group *hwmon_groups[] = { |
| 1307 | &hwmon_attrgroup, |
| 1308 | NULL |
| 1309 | }; |
| 1310 | |
| 1311 | void amdgpu_dpm_thermal_work_handler(struct work_struct *work) |
| 1312 | { |
| 1313 | struct amdgpu_device *adev = |
| 1314 | container_of(work, struct amdgpu_device, |
| 1315 | pm.dpm.thermal.work); |
| 1316 | /* switch to the thermal state */ |
| Rex Zhu | 3a2c788 | 2015-08-25 15:57:43 +0800 | [diff] [blame] | 1317 | enum amd_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL; |
| Alex Deucher | 71c9b9a | 2018-01-24 17:27:54 -0500 | [diff] [blame] | 1318 | int temp, size = sizeof(temp); |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1319 | |
| 1320 | if (!adev->pm.dpm_enabled) |
| 1321 | return; |
| 1322 | |
| Alex Deucher | 71c9b9a | 2018-01-24 17:27:54 -0500 | [diff] [blame] | 1323 | if (adev->powerplay.pp_funcs && |
| 1324 | adev->powerplay.pp_funcs->read_sensor && |
| 1325 | !amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP, |
| 1326 | (void *)&temp, &size)) { |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1327 | if (temp < adev->pm.dpm.thermal.min_temp) |
| 1328 | /* switch back the user state */ |
| 1329 | dpm_state = adev->pm.dpm.user_state; |
| 1330 | } else { |
| 1331 | if (adev->pm.dpm.thermal.high_to_low) |
| 1332 | /* switch back the user state */ |
| 1333 | dpm_state = adev->pm.dpm.user_state; |
| 1334 | } |
| 1335 | mutex_lock(&adev->pm.mutex); |
| 1336 | if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL) |
| 1337 | adev->pm.dpm.thermal_active = true; |
| 1338 | else |
| 1339 | adev->pm.dpm.thermal_active = false; |
| 1340 | adev->pm.dpm.state = dpm_state; |
| 1341 | mutex_unlock(&adev->pm.mutex); |
| 1342 | |
| 1343 | amdgpu_pm_compute_clocks(adev); |
| 1344 | } |
| 1345 | |
| 1346 | static struct amdgpu_ps *amdgpu_dpm_pick_power_state(struct amdgpu_device *adev, |
| Rex Zhu | 3a2c788 | 2015-08-25 15:57:43 +0800 | [diff] [blame] | 1347 | enum amd_pm_state_type dpm_state) |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1348 | { |
| 1349 | int i; |
| 1350 | struct amdgpu_ps *ps; |
| 1351 | u32 ui_class; |
| 1352 | bool single_display = (adev->pm.dpm.new_active_crtc_count < 2) ? |
| 1353 | true : false; |
| 1354 | |
| 1355 | /* check if the vblank period is too short to adjust the mclk */ |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 1356 | if (single_display && adev->powerplay.pp_funcs->vblank_too_short) { |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1357 | if (amdgpu_dpm_vblank_too_short(adev)) |
| 1358 | single_display = false; |
| 1359 | } |
| 1360 | |
| 1361 | /* certain older asics have a separare 3D performance state, |
| 1362 | * so try that first if the user selected performance |
| 1363 | */ |
| 1364 | if (dpm_state == POWER_STATE_TYPE_PERFORMANCE) |
| 1365 | dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF; |
| 1366 | /* balanced states don't exist at the moment */ |
| 1367 | if (dpm_state == POWER_STATE_TYPE_BALANCED) |
| 1368 | dpm_state = POWER_STATE_TYPE_PERFORMANCE; |
| 1369 | |
| 1370 | restart_search: |
| 1371 | /* Pick the best power state based on current conditions */ |
| 1372 | for (i = 0; i < adev->pm.dpm.num_ps; i++) { |
| 1373 | ps = &adev->pm.dpm.ps[i]; |
| 1374 | ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK; |
| 1375 | switch (dpm_state) { |
| 1376 | /* user states */ |
| 1377 | case POWER_STATE_TYPE_BATTERY: |
| 1378 | if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) { |
| 1379 | if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) { |
| 1380 | if (single_display) |
| 1381 | return ps; |
| 1382 | } else |
| 1383 | return ps; |
| 1384 | } |
| 1385 | break; |
| 1386 | case POWER_STATE_TYPE_BALANCED: |
| 1387 | if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) { |
| 1388 | if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) { |
| 1389 | if (single_display) |
| 1390 | return ps; |
| 1391 | } else |
| 1392 | return ps; |
| 1393 | } |
| 1394 | break; |
| 1395 | case POWER_STATE_TYPE_PERFORMANCE: |
| 1396 | if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) { |
| 1397 | if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) { |
| 1398 | if (single_display) |
| 1399 | return ps; |
| 1400 | } else |
| 1401 | return ps; |
| 1402 | } |
| 1403 | break; |
| 1404 | /* internal states */ |
| 1405 | case POWER_STATE_TYPE_INTERNAL_UVD: |
| 1406 | if (adev->pm.dpm.uvd_ps) |
| 1407 | return adev->pm.dpm.uvd_ps; |
| 1408 | else |
| 1409 | break; |
| 1410 | case POWER_STATE_TYPE_INTERNAL_UVD_SD: |
| 1411 | if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE) |
| 1412 | return ps; |
| 1413 | break; |
| 1414 | case POWER_STATE_TYPE_INTERNAL_UVD_HD: |
| 1415 | if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE) |
| 1416 | return ps; |
| 1417 | break; |
| 1418 | case POWER_STATE_TYPE_INTERNAL_UVD_HD2: |
| 1419 | if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE) |
| 1420 | return ps; |
| 1421 | break; |
| 1422 | case POWER_STATE_TYPE_INTERNAL_UVD_MVC: |
| 1423 | if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC) |
| 1424 | return ps; |
| 1425 | break; |
| 1426 | case POWER_STATE_TYPE_INTERNAL_BOOT: |
| 1427 | return adev->pm.dpm.boot_ps; |
| 1428 | case POWER_STATE_TYPE_INTERNAL_THERMAL: |
| 1429 | if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL) |
| 1430 | return ps; |
| 1431 | break; |
| 1432 | case POWER_STATE_TYPE_INTERNAL_ACPI: |
| 1433 | if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) |
| 1434 | return ps; |
| 1435 | break; |
| 1436 | case POWER_STATE_TYPE_INTERNAL_ULV: |
| 1437 | if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) |
| 1438 | return ps; |
| 1439 | break; |
| 1440 | case POWER_STATE_TYPE_INTERNAL_3DPERF: |
| 1441 | if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE) |
| 1442 | return ps; |
| 1443 | break; |
| 1444 | default: |
| 1445 | break; |
| 1446 | } |
| 1447 | } |
| 1448 | /* use a fallback state if we didn't match */ |
| 1449 | switch (dpm_state) { |
| 1450 | case POWER_STATE_TYPE_INTERNAL_UVD_SD: |
| 1451 | dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD; |
| 1452 | goto restart_search; |
| 1453 | case POWER_STATE_TYPE_INTERNAL_UVD_HD: |
| 1454 | case POWER_STATE_TYPE_INTERNAL_UVD_HD2: |
| 1455 | case POWER_STATE_TYPE_INTERNAL_UVD_MVC: |
| 1456 | if (adev->pm.dpm.uvd_ps) { |
| 1457 | return adev->pm.dpm.uvd_ps; |
| 1458 | } else { |
| 1459 | dpm_state = POWER_STATE_TYPE_PERFORMANCE; |
| 1460 | goto restart_search; |
| 1461 | } |
| 1462 | case POWER_STATE_TYPE_INTERNAL_THERMAL: |
| 1463 | dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI; |
| 1464 | goto restart_search; |
| 1465 | case POWER_STATE_TYPE_INTERNAL_ACPI: |
| 1466 | dpm_state = POWER_STATE_TYPE_BATTERY; |
| 1467 | goto restart_search; |
| 1468 | case POWER_STATE_TYPE_BATTERY: |
| 1469 | case POWER_STATE_TYPE_BALANCED: |
| 1470 | case POWER_STATE_TYPE_INTERNAL_3DPERF: |
| 1471 | dpm_state = POWER_STATE_TYPE_PERFORMANCE; |
| 1472 | goto restart_search; |
| 1473 | default: |
| 1474 | break; |
| 1475 | } |
| 1476 | |
| 1477 | return NULL; |
| 1478 | } |
| 1479 | |
| 1480 | static void amdgpu_dpm_change_power_state_locked(struct amdgpu_device *adev) |
| 1481 | { |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1482 | struct amdgpu_ps *ps; |
| Rex Zhu | 3a2c788 | 2015-08-25 15:57:43 +0800 | [diff] [blame] | 1483 | enum amd_pm_state_type dpm_state; |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1484 | int ret; |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 1485 | bool equal = false; |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1486 | |
| 1487 | /* if dpm init failed */ |
| 1488 | if (!adev->pm.dpm_enabled) |
| 1489 | return; |
| 1490 | |
| 1491 | if (adev->pm.dpm.user_state != adev->pm.dpm.state) { |
| 1492 | /* add other state override checks here */ |
| 1493 | if ((!adev->pm.dpm.thermal_active) && |
| 1494 | (!adev->pm.dpm.uvd_active)) |
| 1495 | adev->pm.dpm.state = adev->pm.dpm.user_state; |
| 1496 | } |
| 1497 | dpm_state = adev->pm.dpm.state; |
| 1498 | |
| 1499 | ps = amdgpu_dpm_pick_power_state(adev, dpm_state); |
| 1500 | if (ps) |
| 1501 | adev->pm.dpm.requested_ps = ps; |
| 1502 | else |
| 1503 | return; |
| 1504 | |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 1505 | if (amdgpu_dpm == 1 && adev->powerplay.pp_funcs->print_power_state) { |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1506 | printk("switching from power state:\n"); |
| 1507 | amdgpu_dpm_print_power_state(adev, adev->pm.dpm.current_ps); |
| 1508 | printk("switching to power state:\n"); |
| 1509 | amdgpu_dpm_print_power_state(adev, adev->pm.dpm.requested_ps); |
| 1510 | } |
| 1511 | |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1512 | /* update whether vce is active */ |
| 1513 | ps->vce_active = adev->pm.dpm.vce_active; |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 1514 | if (adev->powerplay.pp_funcs->display_configuration_changed) |
| 1515 | amdgpu_dpm_display_configuration_changed(adev); |
| Rex Zhu | 5e876c6 | 2016-10-14 19:23:34 +0800 | [diff] [blame] | 1516 | |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1517 | ret = amdgpu_dpm_pre_set_power_state(adev); |
| 1518 | if (ret) |
| Christian König | a27de35 | 2016-01-21 11:28:53 +0100 | [diff] [blame] | 1519 | return; |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1520 | |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 1521 | if (adev->powerplay.pp_funcs->check_state_equal) { |
| 1522 | if (0 != amdgpu_dpm_check_state_equal(adev, adev->pm.dpm.current_ps, adev->pm.dpm.requested_ps, &equal)) |
| 1523 | equal = false; |
| 1524 | } |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1525 | |
| Rex Zhu | 5e876c6 | 2016-10-14 19:23:34 +0800 | [diff] [blame] | 1526 | if (equal) |
| 1527 | return; |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1528 | |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1529 | amdgpu_dpm_set_power_state(adev); |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1530 | amdgpu_dpm_post_set_power_state(adev); |
| 1531 | |
| Alex Deucher | eda1d1c | 2016-02-24 17:18:25 -0500 | [diff] [blame] | 1532 | adev->pm.dpm.current_active_crtcs = adev->pm.dpm.new_active_crtcs; |
| 1533 | adev->pm.dpm.current_active_crtc_count = adev->pm.dpm.new_active_crtc_count; |
| 1534 | |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 1535 | if (adev->powerplay.pp_funcs->force_performance_level) { |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1536 | if (adev->pm.dpm.thermal_active) { |
| Rex Zhu | e5d03ac | 2016-12-23 14:39:41 +0800 | [diff] [blame] | 1537 | enum amd_dpm_forced_level level = adev->pm.dpm.forced_level; |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1538 | /* force low perf level for thermal */ |
| Rex Zhu | e5d03ac | 2016-12-23 14:39:41 +0800 | [diff] [blame] | 1539 | amdgpu_dpm_force_performance_level(adev, AMD_DPM_FORCED_LEVEL_LOW); |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1540 | /* save the user's level */ |
| 1541 | adev->pm.dpm.forced_level = level; |
| 1542 | } else { |
| 1543 | /* otherwise, user selected level */ |
| 1544 | amdgpu_dpm_force_performance_level(adev, adev->pm.dpm.forced_level); |
| 1545 | } |
| 1546 | } |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1547 | } |
| 1548 | |
| 1549 | void amdgpu_dpm_enable_uvd(struct amdgpu_device *adev, bool enable) |
| 1550 | { |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 1551 | if (adev->powerplay.pp_funcs->powergate_uvd) { |
| Tom St Denis | e95a14a | 2016-07-28 09:40:07 -0400 | [diff] [blame] | 1552 | /* enable/disable UVD */ |
| 1553 | mutex_lock(&adev->pm.mutex); |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1554 | amdgpu_dpm_powergate_uvd(adev, !enable); |
| Tom St Denis | e95a14a | 2016-07-28 09:40:07 -0400 | [diff] [blame] | 1555 | mutex_unlock(&adev->pm.mutex); |
| 1556 | } else { |
| 1557 | if (enable) { |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1558 | mutex_lock(&adev->pm.mutex); |
| Tom St Denis | e95a14a | 2016-07-28 09:40:07 -0400 | [diff] [blame] | 1559 | adev->pm.dpm.uvd_active = true; |
| 1560 | adev->pm.dpm.state = POWER_STATE_TYPE_INTERNAL_UVD; |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1561 | mutex_unlock(&adev->pm.mutex); |
| 1562 | } else { |
| Tom St Denis | e95a14a | 2016-07-28 09:40:07 -0400 | [diff] [blame] | 1563 | mutex_lock(&adev->pm.mutex); |
| 1564 | adev->pm.dpm.uvd_active = false; |
| 1565 | mutex_unlock(&adev->pm.mutex); |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1566 | } |
| Tom St Denis | e95a14a | 2016-07-28 09:40:07 -0400 | [diff] [blame] | 1567 | amdgpu_pm_compute_clocks(adev); |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1568 | } |
| 1569 | } |
| 1570 | |
| 1571 | void amdgpu_dpm_enable_vce(struct amdgpu_device *adev, bool enable) |
| 1572 | { |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 1573 | if (adev->powerplay.pp_funcs->powergate_vce) { |
| Tom St Denis | e95a14a | 2016-07-28 09:40:07 -0400 | [diff] [blame] | 1574 | /* enable/disable VCE */ |
| 1575 | mutex_lock(&adev->pm.mutex); |
| Sonny Jiang | b7a07769 | 2015-05-28 15:47:53 -0400 | [diff] [blame] | 1576 | amdgpu_dpm_powergate_vce(adev, !enable); |
| Tom St Denis | e95a14a | 2016-07-28 09:40:07 -0400 | [diff] [blame] | 1577 | mutex_unlock(&adev->pm.mutex); |
| 1578 | } else { |
| 1579 | if (enable) { |
| Sonny Jiang | b7a07769 | 2015-05-28 15:47:53 -0400 | [diff] [blame] | 1580 | mutex_lock(&adev->pm.mutex); |
| Tom St Denis | e95a14a | 2016-07-28 09:40:07 -0400 | [diff] [blame] | 1581 | adev->pm.dpm.vce_active = true; |
| 1582 | /* XXX select vce level based on ring/task */ |
| Rex Zhu | 0d8de7c | 2016-10-12 15:13:29 +0800 | [diff] [blame] | 1583 | adev->pm.dpm.vce_level = AMD_VCE_LEVEL_AC_ALL; |
| Sonny Jiang | b7a07769 | 2015-05-28 15:47:53 -0400 | [diff] [blame] | 1584 | mutex_unlock(&adev->pm.mutex); |
| Alex Deucher | 2990a1f | 2017-12-15 16:18:00 -0500 | [diff] [blame] | 1585 | amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE, |
| 1586 | AMD_CG_STATE_UNGATE); |
| 1587 | amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE, |
| 1588 | AMD_PG_STATE_UNGATE); |
| Rex Zhu | 03a5f1d | 2017-03-06 11:29:26 +0800 | [diff] [blame] | 1589 | amdgpu_pm_compute_clocks(adev); |
| Sonny Jiang | b7a07769 | 2015-05-28 15:47:53 -0400 | [diff] [blame] | 1590 | } else { |
| Alex Deucher | 2990a1f | 2017-12-15 16:18:00 -0500 | [diff] [blame] | 1591 | amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE, |
| 1592 | AMD_PG_STATE_GATE); |
| 1593 | amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE, |
| 1594 | AMD_CG_STATE_GATE); |
| Tom St Denis | e95a14a | 2016-07-28 09:40:07 -0400 | [diff] [blame] | 1595 | mutex_lock(&adev->pm.mutex); |
| 1596 | adev->pm.dpm.vce_active = false; |
| 1597 | mutex_unlock(&adev->pm.mutex); |
| Rex Zhu | beeea98 | 2017-01-26 16:25:05 +0800 | [diff] [blame] | 1598 | amdgpu_pm_compute_clocks(adev); |
| Sonny Jiang | b7a07769 | 2015-05-28 15:47:53 -0400 | [diff] [blame] | 1599 | } |
| Rex Zhu | beeea98 | 2017-01-26 16:25:05 +0800 | [diff] [blame] | 1600 | |
| Sonny Jiang | b7a07769 | 2015-05-28 15:47:53 -0400 | [diff] [blame] | 1601 | } |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1602 | } |
| 1603 | |
| 1604 | void amdgpu_pm_print_power_states(struct amdgpu_device *adev) |
| 1605 | { |
| 1606 | int i; |
| 1607 | |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 1608 | if (adev->powerplay.pp_funcs->print_power_state == NULL) |
| Rex Zhu | 1b5708f | 2015-11-10 18:25:24 -0500 | [diff] [blame] | 1609 | return; |
| 1610 | |
| 1611 | for (i = 0; i < adev->pm.dpm.num_ps; i++) |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1612 | amdgpu_dpm_print_power_state(adev, &adev->pm.dpm.ps[i]); |
| Rex Zhu | 1b5708f | 2015-11-10 18:25:24 -0500 | [diff] [blame] | 1613 | |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1614 | } |
| 1615 | |
| 1616 | int amdgpu_pm_sysfs_init(struct amdgpu_device *adev) |
| 1617 | { |
| 1618 | int ret; |
| 1619 | |
| Alex Deucher | c86f5ebf | 2015-10-23 10:45:14 -0400 | [diff] [blame] | 1620 | if (adev->pm.sysfs_initialized) |
| 1621 | return 0; |
| 1622 | |
| Rex Zhu | d2f52ac | 2017-09-22 17:47:27 +0800 | [diff] [blame] | 1623 | if (adev->pm.dpm_enabled == 0) |
| 1624 | return 0; |
| 1625 | |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1626 | adev->pm.int_hwmon_dev = hwmon_device_register_with_groups(adev->dev, |
| 1627 | DRIVER_NAME, adev, |
| 1628 | hwmon_groups); |
| 1629 | if (IS_ERR(adev->pm.int_hwmon_dev)) { |
| 1630 | ret = PTR_ERR(adev->pm.int_hwmon_dev); |
| 1631 | dev_err(adev->dev, |
| 1632 | "Unable to register hwmon device: %d\n", ret); |
| 1633 | return ret; |
| 1634 | } |
| 1635 | |
| 1636 | ret = device_create_file(adev->dev, &dev_attr_power_dpm_state); |
| 1637 | if (ret) { |
| 1638 | DRM_ERROR("failed to create device file for dpm state\n"); |
| 1639 | return ret; |
| 1640 | } |
| 1641 | ret = device_create_file(adev->dev, &dev_attr_power_dpm_force_performance_level); |
| 1642 | if (ret) { |
| 1643 | DRM_ERROR("failed to create device file for dpm state\n"); |
| 1644 | return ret; |
| 1645 | } |
| Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 1646 | |
| Rex Zhu | 6d07fe7 | 2017-09-25 18:51:50 +0800 | [diff] [blame] | 1647 | |
| 1648 | ret = device_create_file(adev->dev, &dev_attr_pp_num_states); |
| 1649 | if (ret) { |
| 1650 | DRM_ERROR("failed to create device file pp_num_states\n"); |
| 1651 | return ret; |
| 1652 | } |
| 1653 | ret = device_create_file(adev->dev, &dev_attr_pp_cur_state); |
| 1654 | if (ret) { |
| 1655 | DRM_ERROR("failed to create device file pp_cur_state\n"); |
| 1656 | return ret; |
| 1657 | } |
| 1658 | ret = device_create_file(adev->dev, &dev_attr_pp_force_state); |
| 1659 | if (ret) { |
| 1660 | DRM_ERROR("failed to create device file pp_force_state\n"); |
| 1661 | return ret; |
| 1662 | } |
| 1663 | ret = device_create_file(adev->dev, &dev_attr_pp_table); |
| 1664 | if (ret) { |
| 1665 | DRM_ERROR("failed to create device file pp_table\n"); |
| 1666 | return ret; |
| Eric Huang | f3898ea | 2015-12-11 16:24:34 -0500 | [diff] [blame] | 1667 | } |
| Eric Huang | c85e299 | 2016-05-19 15:41:25 -0400 | [diff] [blame] | 1668 | |
| 1669 | ret = device_create_file(adev->dev, &dev_attr_pp_dpm_sclk); |
| 1670 | if (ret) { |
| 1671 | DRM_ERROR("failed to create device file pp_dpm_sclk\n"); |
| 1672 | return ret; |
| 1673 | } |
| 1674 | ret = device_create_file(adev->dev, &dev_attr_pp_dpm_mclk); |
| 1675 | if (ret) { |
| 1676 | DRM_ERROR("failed to create device file pp_dpm_mclk\n"); |
| 1677 | return ret; |
| 1678 | } |
| 1679 | ret = device_create_file(adev->dev, &dev_attr_pp_dpm_pcie); |
| 1680 | if (ret) { |
| 1681 | DRM_ERROR("failed to create device file pp_dpm_pcie\n"); |
| 1682 | return ret; |
| 1683 | } |
| Eric Huang | 8b2e574 | 2016-05-19 15:46:10 -0400 | [diff] [blame] | 1684 | ret = device_create_file(adev->dev, &dev_attr_pp_sclk_od); |
| 1685 | if (ret) { |
| 1686 | DRM_ERROR("failed to create device file pp_sclk_od\n"); |
| 1687 | return ret; |
| 1688 | } |
| Eric Huang | f2bdc05 | 2016-05-24 15:11:17 -0400 | [diff] [blame] | 1689 | ret = device_create_file(adev->dev, &dev_attr_pp_mclk_od); |
| 1690 | if (ret) { |
| 1691 | DRM_ERROR("failed to create device file pp_mclk_od\n"); |
| 1692 | return ret; |
| 1693 | } |
| Eric Huang | 34bb273 | 2016-09-12 16:17:44 -0400 | [diff] [blame] | 1694 | ret = device_create_file(adev->dev, |
| 1695 | &dev_attr_pp_gfx_power_profile); |
| 1696 | if (ret) { |
| 1697 | DRM_ERROR("failed to create device file " |
| 1698 | "pp_gfx_power_profile\n"); |
| 1699 | return ret; |
| 1700 | } |
| 1701 | ret = device_create_file(adev->dev, |
| 1702 | &dev_attr_pp_compute_power_profile); |
| 1703 | if (ret) { |
| 1704 | DRM_ERROR("failed to create device file " |
| 1705 | "pp_compute_power_profile\n"); |
| 1706 | return ret; |
| 1707 | } |
| Eric Huang | c85e299 | 2016-05-19 15:41:25 -0400 | [diff] [blame] | 1708 | |
| Rex Zhu | 37c5c4d | 2018-01-10 18:42:36 +0800 | [diff] [blame] | 1709 | ret = device_create_file(adev->dev, |
| 1710 | &dev_attr_pp_power_profile_mode); |
| 1711 | if (ret) { |
| 1712 | DRM_ERROR("failed to create device file " |
| 1713 | "pp_power_profile_mode\n"); |
| 1714 | return ret; |
| 1715 | } |
| Rex Zhu | e3933f2 | 2018-01-16 18:35:15 +0800 | [diff] [blame] | 1716 | ret = device_create_file(adev->dev, |
| 1717 | &dev_attr_pp_od_clk_voltage); |
| 1718 | if (ret) { |
| 1719 | DRM_ERROR("failed to create device file " |
| 1720 | "pp_od_clk_voltage\n"); |
| 1721 | return ret; |
| 1722 | } |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1723 | ret = amdgpu_debugfs_pm_init(adev); |
| 1724 | if (ret) { |
| 1725 | DRM_ERROR("Failed to register debugfs file for dpm!\n"); |
| 1726 | return ret; |
| 1727 | } |
| 1728 | |
| Alex Deucher | c86f5ebf | 2015-10-23 10:45:14 -0400 | [diff] [blame] | 1729 | adev->pm.sysfs_initialized = true; |
| 1730 | |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1731 | return 0; |
| 1732 | } |
| 1733 | |
| 1734 | void amdgpu_pm_sysfs_fini(struct amdgpu_device *adev) |
| 1735 | { |
| Rex Zhu | d2f52ac | 2017-09-22 17:47:27 +0800 | [diff] [blame] | 1736 | if (adev->pm.dpm_enabled == 0) |
| 1737 | return; |
| 1738 | |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1739 | if (adev->pm.int_hwmon_dev) |
| 1740 | hwmon_device_unregister(adev->pm.int_hwmon_dev); |
| 1741 | device_remove_file(adev->dev, &dev_attr_power_dpm_state); |
| 1742 | device_remove_file(adev->dev, &dev_attr_power_dpm_force_performance_level); |
| Rex Zhu | 6d07fe7 | 2017-09-25 18:51:50 +0800 | [diff] [blame] | 1743 | |
| 1744 | device_remove_file(adev->dev, &dev_attr_pp_num_states); |
| 1745 | device_remove_file(adev->dev, &dev_attr_pp_cur_state); |
| 1746 | device_remove_file(adev->dev, &dev_attr_pp_force_state); |
| 1747 | device_remove_file(adev->dev, &dev_attr_pp_table); |
| 1748 | |
| Eric Huang | c85e299 | 2016-05-19 15:41:25 -0400 | [diff] [blame] | 1749 | device_remove_file(adev->dev, &dev_attr_pp_dpm_sclk); |
| 1750 | device_remove_file(adev->dev, &dev_attr_pp_dpm_mclk); |
| 1751 | device_remove_file(adev->dev, &dev_attr_pp_dpm_pcie); |
| Eric Huang | 8b2e574 | 2016-05-19 15:46:10 -0400 | [diff] [blame] | 1752 | device_remove_file(adev->dev, &dev_attr_pp_sclk_od); |
| Eric Huang | f2bdc05 | 2016-05-24 15:11:17 -0400 | [diff] [blame] | 1753 | device_remove_file(adev->dev, &dev_attr_pp_mclk_od); |
| Eric Huang | 34bb273 | 2016-09-12 16:17:44 -0400 | [diff] [blame] | 1754 | device_remove_file(adev->dev, |
| 1755 | &dev_attr_pp_gfx_power_profile); |
| 1756 | device_remove_file(adev->dev, |
| 1757 | &dev_attr_pp_compute_power_profile); |
| Rex Zhu | 37c5c4d | 2018-01-10 18:42:36 +0800 | [diff] [blame] | 1758 | device_remove_file(adev->dev, |
| 1759 | &dev_attr_pp_power_profile_mode); |
| Rex Zhu | e3933f2 | 2018-01-16 18:35:15 +0800 | [diff] [blame] | 1760 | device_remove_file(adev->dev, |
| 1761 | &dev_attr_pp_od_clk_voltage); |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1762 | } |
| 1763 | |
| 1764 | void amdgpu_pm_compute_clocks(struct amdgpu_device *adev) |
| 1765 | { |
| 1766 | struct drm_device *ddev = adev->ddev; |
| 1767 | struct drm_crtc *crtc; |
| 1768 | struct amdgpu_crtc *amdgpu_crtc; |
| Rex Zhu | 5e876c6 | 2016-10-14 19:23:34 +0800 | [diff] [blame] | 1769 | int i = 0; |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1770 | |
| 1771 | if (!adev->pm.dpm_enabled) |
| 1772 | return; |
| 1773 | |
| Alex Deucher | c10c8f7 | 2017-02-10 18:09:32 -0500 | [diff] [blame] | 1774 | if (adev->mode_info.num_crtc) |
| 1775 | amdgpu_display_bandwidth_update(adev); |
| Rex Zhu | 5e876c6 | 2016-10-14 19:23:34 +0800 | [diff] [blame] | 1776 | |
| 1777 | for (i = 0; i < AMDGPU_MAX_RINGS; i++) { |
| 1778 | struct amdgpu_ring *ring = adev->rings[i]; |
| 1779 | if (ring && ring->ready) |
| 1780 | amdgpu_fence_wait_empty(ring); |
| 1781 | } |
| 1782 | |
| Rex Zhu | 6d07fe7 | 2017-09-25 18:51:50 +0800 | [diff] [blame] | 1783 | if (adev->powerplay.pp_funcs->dispatch_tasks) { |
| Evan Quan | 39199b8 | 2017-12-29 14:46:13 +0800 | [diff] [blame] | 1784 | amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_DISPLAY_CONFIG_CHANGE, NULL); |
| Rex Zhu | 1b5708f | 2015-11-10 18:25:24 -0500 | [diff] [blame] | 1785 | } else { |
| 1786 | mutex_lock(&adev->pm.mutex); |
| 1787 | adev->pm.dpm.new_active_crtcs = 0; |
| 1788 | adev->pm.dpm.new_active_crtc_count = 0; |
| 1789 | if (adev->mode_info.num_crtc && adev->mode_info.mode_config_initialized) { |
| 1790 | list_for_each_entry(crtc, |
| 1791 | &ddev->mode_config.crtc_list, head) { |
| 1792 | amdgpu_crtc = to_amdgpu_crtc(crtc); |
| Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 1793 | if (amdgpu_crtc->enabled) { |
| Rex Zhu | 1b5708f | 2015-11-10 18:25:24 -0500 | [diff] [blame] | 1794 | adev->pm.dpm.new_active_crtcs |= (1 << amdgpu_crtc->crtc_id); |
| 1795 | adev->pm.dpm.new_active_crtc_count++; |
| 1796 | } |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1797 | } |
| 1798 | } |
| Rex Zhu | 1b5708f | 2015-11-10 18:25:24 -0500 | [diff] [blame] | 1799 | /* update battery/ac status */ |
| 1800 | if (power_supply_is_system_supplied() > 0) |
| 1801 | adev->pm.dpm.ac_power = true; |
| 1802 | else |
| 1803 | adev->pm.dpm.ac_power = false; |
| 1804 | |
| 1805 | amdgpu_dpm_change_power_state_locked(adev); |
| 1806 | |
| 1807 | mutex_unlock(&adev->pm.mutex); |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1808 | } |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1809 | } |
| 1810 | |
| 1811 | /* |
| 1812 | * Debugfs info |
| 1813 | */ |
| 1814 | #if defined(CONFIG_DEBUG_FS) |
| 1815 | |
| Tom St Denis | 3de4ec5 | 2016-09-19 12:48:52 -0400 | [diff] [blame] | 1816 | static int amdgpu_debugfs_pm_info_pp(struct seq_file *m, struct amdgpu_device *adev) |
| 1817 | { |
| Eric Huang | cd7b0c6 | 2017-02-07 16:37:48 -0500 | [diff] [blame] | 1818 | uint32_t value; |
| Eric Huang | 4f9afc9 | 2017-01-24 16:59:27 -0500 | [diff] [blame] | 1819 | struct pp_gpu_power query = {0}; |
| Tom St Denis | 9f8df7d | 2017-02-09 14:29:01 -0500 | [diff] [blame] | 1820 | int size; |
| Tom St Denis | 3de4ec5 | 2016-09-19 12:48:52 -0400 | [diff] [blame] | 1821 | |
| 1822 | /* sanity check PP is enabled */ |
| 1823 | if (!(adev->powerplay.pp_funcs && |
| 1824 | adev->powerplay.pp_funcs->read_sensor)) |
| 1825 | return -EINVAL; |
| 1826 | |
| 1827 | /* GPU Clocks */ |
| Tom St Denis | 9f8df7d | 2017-02-09 14:29:01 -0500 | [diff] [blame] | 1828 | size = sizeof(value); |
| Tom St Denis | 3de4ec5 | 2016-09-19 12:48:52 -0400 | [diff] [blame] | 1829 | seq_printf(m, "GFX Clocks and Power:\n"); |
| Tom St Denis | 9f8df7d | 2017-02-09 14:29:01 -0500 | [diff] [blame] | 1830 | if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK, (void *)&value, &size)) |
| Tom St Denis | 3de4ec5 | 2016-09-19 12:48:52 -0400 | [diff] [blame] | 1831 | seq_printf(m, "\t%u MHz (MCLK)\n", value/100); |
| Tom St Denis | 9f8df7d | 2017-02-09 14:29:01 -0500 | [diff] [blame] | 1832 | if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK, (void *)&value, &size)) |
| Tom St Denis | 3de4ec5 | 2016-09-19 12:48:52 -0400 | [diff] [blame] | 1833 | seq_printf(m, "\t%u MHz (SCLK)\n", value/100); |
| Rex Zhu | 5ed8d65 | 2018-01-08 13:59:05 +0800 | [diff] [blame] | 1834 | if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK, (void *)&value, &size)) |
| 1835 | seq_printf(m, "\t%u MHz (PSTATE_SCLK)\n", value/100); |
| 1836 | if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK, (void *)&value, &size)) |
| 1837 | seq_printf(m, "\t%u MHz (PSTATE_MCLK)\n", value/100); |
| Tom St Denis | 9f8df7d | 2017-02-09 14:29:01 -0500 | [diff] [blame] | 1838 | if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX, (void *)&value, &size)) |
| Tom St Denis | 3de4ec5 | 2016-09-19 12:48:52 -0400 | [diff] [blame] | 1839 | seq_printf(m, "\t%u mV (VDDGFX)\n", value); |
| Tom St Denis | 9f8df7d | 2017-02-09 14:29:01 -0500 | [diff] [blame] | 1840 | if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB, (void *)&value, &size)) |
| Tom St Denis | 3de4ec5 | 2016-09-19 12:48:52 -0400 | [diff] [blame] | 1841 | seq_printf(m, "\t%u mV (VDDNB)\n", value); |
| Tom St Denis | 9f8df7d | 2017-02-09 14:29:01 -0500 | [diff] [blame] | 1842 | size = sizeof(query); |
| 1843 | if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER, (void *)&query, &size)) { |
| Eric Huang | 4f9afc9 | 2017-01-24 16:59:27 -0500 | [diff] [blame] | 1844 | seq_printf(m, "\t%u.%u W (VDDC)\n", query.vddc_power >> 8, |
| 1845 | query.vddc_power & 0xff); |
| 1846 | seq_printf(m, "\t%u.%u W (VDDCI)\n", query.vddci_power >> 8, |
| 1847 | query.vddci_power & 0xff); |
| 1848 | seq_printf(m, "\t%u.%u W (max GPU)\n", query.max_gpu_power >> 8, |
| 1849 | query.max_gpu_power & 0xff); |
| 1850 | seq_printf(m, "\t%u.%u W (average GPU)\n", query.average_gpu_power >> 8, |
| 1851 | query.average_gpu_power & 0xff); |
| 1852 | } |
| Tom St Denis | 9f8df7d | 2017-02-09 14:29:01 -0500 | [diff] [blame] | 1853 | size = sizeof(value); |
| Tom St Denis | 3de4ec5 | 2016-09-19 12:48:52 -0400 | [diff] [blame] | 1854 | seq_printf(m, "\n"); |
| 1855 | |
| 1856 | /* GPU Temp */ |
| Tom St Denis | 9f8df7d | 2017-02-09 14:29:01 -0500 | [diff] [blame] | 1857 | if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP, (void *)&value, &size)) |
| Tom St Denis | 3de4ec5 | 2016-09-19 12:48:52 -0400 | [diff] [blame] | 1858 | seq_printf(m, "GPU Temperature: %u C\n", value/1000); |
| 1859 | |
| 1860 | /* GPU Load */ |
| Tom St Denis | 9f8df7d | 2017-02-09 14:29:01 -0500 | [diff] [blame] | 1861 | if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD, (void *)&value, &size)) |
| Tom St Denis | 3de4ec5 | 2016-09-19 12:48:52 -0400 | [diff] [blame] | 1862 | seq_printf(m, "GPU Load: %u %%\n", value); |
| 1863 | seq_printf(m, "\n"); |
| 1864 | |
| 1865 | /* UVD clocks */ |
| Tom St Denis | 9f8df7d | 2017-02-09 14:29:01 -0500 | [diff] [blame] | 1866 | if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_POWER, (void *)&value, &size)) { |
| Tom St Denis | 3de4ec5 | 2016-09-19 12:48:52 -0400 | [diff] [blame] | 1867 | if (!value) { |
| 1868 | seq_printf(m, "UVD: Disabled\n"); |
| 1869 | } else { |
| 1870 | seq_printf(m, "UVD: Enabled\n"); |
| Tom St Denis | 9f8df7d | 2017-02-09 14:29:01 -0500 | [diff] [blame] | 1871 | if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size)) |
| Tom St Denis | 3de4ec5 | 2016-09-19 12:48:52 -0400 | [diff] [blame] | 1872 | seq_printf(m, "\t%u MHz (DCLK)\n", value/100); |
| Tom St Denis | 9f8df7d | 2017-02-09 14:29:01 -0500 | [diff] [blame] | 1873 | if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size)) |
| Tom St Denis | 3de4ec5 | 2016-09-19 12:48:52 -0400 | [diff] [blame] | 1874 | seq_printf(m, "\t%u MHz (VCLK)\n", value/100); |
| 1875 | } |
| 1876 | } |
| 1877 | seq_printf(m, "\n"); |
| 1878 | |
| 1879 | /* VCE clocks */ |
| Tom St Denis | 9f8df7d | 2017-02-09 14:29:01 -0500 | [diff] [blame] | 1880 | if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_POWER, (void *)&value, &size)) { |
| Tom St Denis | 3de4ec5 | 2016-09-19 12:48:52 -0400 | [diff] [blame] | 1881 | if (!value) { |
| 1882 | seq_printf(m, "VCE: Disabled\n"); |
| 1883 | } else { |
| 1884 | seq_printf(m, "VCE: Enabled\n"); |
| Tom St Denis | 9f8df7d | 2017-02-09 14:29:01 -0500 | [diff] [blame] | 1885 | if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_ECCLK, (void *)&value, &size)) |
| Tom St Denis | 3de4ec5 | 2016-09-19 12:48:52 -0400 | [diff] [blame] | 1886 | seq_printf(m, "\t%u MHz (ECCLK)\n", value/100); |
| 1887 | } |
| 1888 | } |
| 1889 | |
| 1890 | return 0; |
| 1891 | } |
| 1892 | |
| Huang Rui | a8503b1 | 2017-01-05 19:17:13 +0800 | [diff] [blame] | 1893 | static void amdgpu_parse_cg_state(struct seq_file *m, u32 flags) |
| 1894 | { |
| 1895 | int i; |
| 1896 | |
| 1897 | for (i = 0; clocks[i].flag; i++) |
| 1898 | seq_printf(m, "\t%s: %s\n", clocks[i].name, |
| 1899 | (flags & clocks[i].flag) ? "On" : "Off"); |
| 1900 | } |
| 1901 | |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1902 | static int amdgpu_debugfs_pm_info(struct seq_file *m, void *data) |
| 1903 | { |
| 1904 | struct drm_info_node *node = (struct drm_info_node *) m->private; |
| 1905 | struct drm_device *dev = node->minor->dev; |
| 1906 | struct amdgpu_device *adev = dev->dev_private; |
| Alex Deucher | 0c67df4 | 2016-02-19 15:30:15 -0500 | [diff] [blame] | 1907 | struct drm_device *ddev = adev->ddev; |
| Huang Rui | 6cb2d4e | 2017-01-05 18:44:41 +0800 | [diff] [blame] | 1908 | u32 flags = 0; |
| 1909 | |
| Alex Deucher | 2990a1f | 2017-12-15 16:18:00 -0500 | [diff] [blame] | 1910 | amdgpu_device_ip_get_clockgating_state(adev, &flags); |
| Huang Rui | 6cb2d4e | 2017-01-05 18:44:41 +0800 | [diff] [blame] | 1911 | seq_printf(m, "Clock Gating Flags Mask: 0x%x\n", flags); |
| Huang Rui | a8503b1 | 2017-01-05 19:17:13 +0800 | [diff] [blame] | 1912 | amdgpu_parse_cg_state(m, flags); |
| 1913 | seq_printf(m, "\n"); |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1914 | |
| Rex Zhu | 1b5708f | 2015-11-10 18:25:24 -0500 | [diff] [blame] | 1915 | if (!adev->pm.dpm_enabled) { |
| 1916 | seq_printf(m, "dpm not enabled\n"); |
| 1917 | return 0; |
| 1918 | } |
| Alex Deucher | 0c67df4 | 2016-02-19 15:30:15 -0500 | [diff] [blame] | 1919 | if ((adev->flags & AMD_IS_PX) && |
| 1920 | (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) { |
| 1921 | seq_printf(m, "PX asic powered off\n"); |
| Rex Zhu | 6d07fe7 | 2017-09-25 18:51:50 +0800 | [diff] [blame] | 1922 | } else if (adev->powerplay.pp_funcs->debugfs_print_current_performance_level) { |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1923 | mutex_lock(&adev->pm.mutex); |
| Rex Zhu | cd4d746 | 2017-09-06 18:43:52 +0800 | [diff] [blame] | 1924 | if (adev->powerplay.pp_funcs->debugfs_print_current_performance_level) |
| 1925 | adev->powerplay.pp_funcs->debugfs_print_current_performance_level(adev, m); |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1926 | else |
| 1927 | seq_printf(m, "Debugfs support not implemented for this asic\n"); |
| 1928 | mutex_unlock(&adev->pm.mutex); |
| Rex Zhu | 6d07fe7 | 2017-09-25 18:51:50 +0800 | [diff] [blame] | 1929 | } else { |
| 1930 | return amdgpu_debugfs_pm_info_pp(m, adev); |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1931 | } |
| 1932 | |
| 1933 | return 0; |
| 1934 | } |
| 1935 | |
| Nils Wallménius | 06ab683 | 2016-05-02 12:46:15 -0400 | [diff] [blame] | 1936 | static const struct drm_info_list amdgpu_pm_info_list[] = { |
| Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1937 | {"amdgpu_pm_info", amdgpu_debugfs_pm_info, 0, NULL}, |
| 1938 | }; |
| 1939 | #endif |
| 1940 | |
| 1941 | static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev) |
| 1942 | { |
| 1943 | #if defined(CONFIG_DEBUG_FS) |
| 1944 | return amdgpu_debugfs_add_files(adev, amdgpu_pm_info_list, ARRAY_SIZE(amdgpu_pm_info_list)); |
| 1945 | #else |
| 1946 | return 0; |
| 1947 | #endif |
| 1948 | } |