blob: a9472ea269b84c318eaa62032707abf1899573d4 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * PowerPC64 port by Mike Corrigan and Dave Engebretsen
3 * {mikejc|engebret}@us.ibm.com
4 *
5 * Copyright (c) 2000 Mike Corrigan <mikejc@us.ibm.com>
6 *
7 * SMP scalability work:
8 * Copyright (C) 2001 Anton Blanchard <anton@au.ibm.com>, IBM
9 *
10 * Module name: htab.c
11 *
12 * Description:
13 * PowerPC Hashed Page Table functions
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License
17 * as published by the Free Software Foundation; either version
18 * 2 of the License, or (at your option) any later version.
19 */
20
21#undef DEBUG
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110022#undef DEBUG_LOW
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/spinlock.h>
25#include <linux/errno.h>
26#include <linux/sched.h>
27#include <linux/proc_fs.h>
28#include <linux/stat.h>
29#include <linux/sysctl.h>
Paul Gortmaker66b15db2011-05-27 10:46:24 -040030#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include <linux/ctype.h>
32#include <linux/cache.h>
33#include <linux/init.h>
34#include <linux/signal.h>
Yinghai Lu95f72d12010-07-12 14:36:09 +100035#include <linux/memblock.h>
Li Zhongba12eed2013-05-13 16:16:41 +000036#include <linux/context_tracking.h>
Benjamin Herrenschmidt5556ecf2016-07-05 15:03:53 +100037#include <linux/libfdt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <asm/processor.h>
40#include <asm/pgtable.h>
41#include <asm/mmu.h>
42#include <asm/mmu_context.h>
43#include <asm/page.h>
44#include <asm/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <asm/uaccess.h>
46#include <asm/machdep.h>
David S. Millerd9b2b2a2008-02-13 16:56:49 -080047#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <asm/tlbflush.h>
49#include <asm/io.h>
50#include <asm/eeh.h>
51#include <asm/tlb.h>
52#include <asm/cacheflush.h>
53#include <asm/cputable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#include <asm/sections.h>
Ian Munsiebe3ebfe2014-10-08 19:54:52 +110055#include <asm/copro.h>
will schmidtaa39be02007-10-30 06:24:19 +110056#include <asm/udbg.h>
Anton Blanchardb68a70c2011-04-04 23:56:18 +000057#include <asm/code-patching.h>
Mahesh Salgaonkar3ccc00a2012-02-20 02:15:03 +000058#include <asm/fadump.h>
Stephen Rothwellf5339272012-03-15 18:18:00 +000059#include <asm/firmware.h>
Michael Neulingbc2a9402013-02-13 16:21:40 +000060#include <asm/tm.h>
Aneesh Kumar K.Vcfcb3d82015-04-14 13:05:57 +053061#include <asm/trace.h>
Benjamin Herrenschmidt166dd7d2016-07-05 15:03:51 +100062#include <asm/ps3.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
64#ifdef DEBUG
65#define DBG(fmt...) udbg_printf(fmt)
66#else
67#define DBG(fmt...)
68#endif
69
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110070#ifdef DEBUG_LOW
71#define DBG_LOW(fmt...) udbg_printf(fmt)
72#else
73#define DBG_LOW(fmt...)
74#endif
75
76#define KB (1024)
77#define MB (1024*KB)
Jon Tollefson658013e2008-07-23 21:27:54 -070078#define GB (1024L*MB)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110079
Linus Torvalds1da177e2005-04-16 15:20:36 -070080/*
81 * Note: pte --> Linux PTE
82 * HPTE --> PowerPC Hashed Page Table Entry
83 *
84 * Execution context:
85 * htab_initialize is called with the MMU off (of course), but
86 * the kernel has been copied down to zero so it can directly
87 * reference global data. At this point it is very difficult
88 * to print debug info.
89 *
90 */
91
Paul Mackerras799d6042005-11-10 13:37:51 +110092static unsigned long _SDR1;
93struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT];
Anton Blancharde1802b02014-08-20 08:00:02 +100094EXPORT_SYMBOL_GPL(mmu_psize_defs);
Paul Mackerras799d6042005-11-10 13:37:51 +110095
David Gibson8e561e72007-06-13 14:52:56 +100096struct hash_pte *htab_address;
Michael Ellerman337a7122006-02-21 17:22:55 +110097unsigned long htab_size_bytes;
David Gibson96e28442005-07-13 01:11:42 -070098unsigned long htab_hash_mask;
Alexander Graf4ab79aa2009-10-30 05:47:19 +000099EXPORT_SYMBOL_GPL(htab_hash_mask);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100100int mmu_linear_psize = MMU_PAGE_4K;
Ian Munsie8ca7a822014-10-08 19:54:54 +1100101EXPORT_SYMBOL_GPL(mmu_linear_psize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100102int mmu_virtual_psize = MMU_PAGE_4K;
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000103int mmu_vmalloc_psize = MMU_PAGE_4K;
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000104#ifdef CONFIG_SPARSEMEM_VMEMMAP
105int mmu_vmemmap_psize = MMU_PAGE_4K;
106#endif
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000107int mmu_io_psize = MMU_PAGE_4K;
Paul Mackerras1189be62007-10-11 20:37:10 +1000108int mmu_kernel_ssize = MMU_SEGSIZE_256M;
Ian Munsie8ca7a822014-10-08 19:54:54 +1100109EXPORT_SYMBOL_GPL(mmu_kernel_ssize);
Paul Mackerras1189be62007-10-11 20:37:10 +1000110int mmu_highuser_ssize = MMU_SEGSIZE_256M;
Michael Neuling584f8b72007-12-06 17:24:48 +1100111u16 mmu_slb_size = 64;
Alexander Graf4ab79aa2009-10-30 05:47:19 +0000112EXPORT_SYMBOL_GPL(mmu_slb_size);
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000113#ifdef CONFIG_PPC_64K_PAGES
114int mmu_ci_restrictions;
115#endif
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000116#ifdef CONFIG_DEBUG_PAGEALLOC
117static u8 *linear_map_hash_slots;
118static unsigned long linear_map_hash_count;
Michael Ellermaned166692007-04-18 11:50:09 +1000119static DEFINE_SPINLOCK(linear_map_hash_lock);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000120#endif /* CONFIG_DEBUG_PAGEALLOC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100122/* There are definitions of page sizes arrays to be used when none
123 * is provided by the firmware.
124 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100126/* Pre-POWER4 CPUs (4k pages only)
127 */
Michael Ellerman09de9ff2008-05-08 14:27:07 +1000128static struct mmu_psize_def mmu_psize_defaults_old[] = {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100129 [MMU_PAGE_4K] = {
130 .shift = 12,
131 .sllp = 0,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000132 .penc = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100133 .avpnm = 0,
134 .tlbiel = 0,
135 },
136};
137
138/* POWER4, GPUL, POWER5
139 *
140 * Support for 16Mb large pages
141 */
Michael Ellerman09de9ff2008-05-08 14:27:07 +1000142static struct mmu_psize_def mmu_psize_defaults_gp[] = {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100143 [MMU_PAGE_4K] = {
144 .shift = 12,
145 .sllp = 0,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000146 .penc = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100147 .avpnm = 0,
148 .tlbiel = 1,
149 },
150 [MMU_PAGE_16M] = {
151 .shift = 24,
152 .sllp = SLB_VSID_L,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000153 .penc = {[0 ... MMU_PAGE_16M - 1] = -1, [MMU_PAGE_16M] = 0,
154 [MMU_PAGE_16M + 1 ... MMU_PAGE_COUNT - 1] = -1 },
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100155 .avpnm = 0x1UL,
156 .tlbiel = 0,
157 },
158};
159
Aneesh Kumar K.Vdc47c0c12016-05-31 11:56:30 +0530160/*
161 * 'R' and 'C' update notes:
162 * - Under pHyp or KVM, the updatepp path will not set C, thus it *will*
163 * create writeable HPTEs without C set, because the hcall H_PROTECT
164 * that we use in that case will not update C
165 * - The above is however not a problem, because we also don't do that
166 * fancy "no flush" variant of eviction and we use H_REMOVE which will
167 * do the right thing and thus we don't have the race I described earlier
168 *
169 * - Under bare metal, we do have the race, so we need R and C set
170 * - We make sure R is always set and never lost
171 * - C is _PAGE_DIRTY, and *should* always be set for a writeable mapping
172 */
Aneesh Kumar K.Vc6a3c492015-12-01 09:06:50 +0530173unsigned long htab_convert_pte_flags(unsigned long pteflags)
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000174{
Aneesh Kumar K.Vc6a3c492015-12-01 09:06:50 +0530175 unsigned long rflags = 0;
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000176
177 /* _PAGE_EXEC -> NOEXEC */
178 if ((pteflags & _PAGE_EXEC) == 0)
179 rflags |= HPTE_R_N;
Aneesh Kumar K.Vc6a3c492015-12-01 09:06:50 +0530180 /*
Aneesh Kumar K.Ve58e87a2016-04-29 23:25:36 +1000181 * PPP bits:
Paul Mackerras1ec3f932016-02-22 13:41:12 +1100182 * Linux uses slb key 0 for kernel and 1 for user.
Aneesh Kumar K.Ve58e87a2016-04-29 23:25:36 +1000183 * kernel RW areas are mapped with PPP=0b000
184 * User area is mapped with PPP=0b010 for read/write
185 * or PPP=0b011 for read-only (including writeable but clean pages).
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000186 */
Aneesh Kumar K.Ve58e87a2016-04-29 23:25:36 +1000187 if (pteflags & _PAGE_PRIVILEGED) {
188 /*
189 * Kernel read only mapped with ppp bits 0b110
190 */
191 if (!(pteflags & _PAGE_WRITE))
192 rflags |= (HPTE_R_PP0 | 0x2);
193 } else {
Aneesh Kumar K.Vc7d54842016-04-29 23:25:30 +1000194 if (pteflags & _PAGE_RWX)
195 rflags |= 0x2;
196 if (!((pteflags & _PAGE_WRITE) && (pteflags & _PAGE_DIRTY)))
Aneesh Kumar K.Vc6a3c492015-12-01 09:06:50 +0530197 rflags |= 0x1;
198 }
Aneesh Kumar K.Vc8c06f52013-11-18 14:58:10 +0530199 /*
Aneesh Kumar K.Vdc47c0c12016-05-31 11:56:30 +0530200 * We can't allow hardware to update hpte bits. Hence always
201 * set 'R' bit and set 'C' if it is a write fault
Aneesh Kumar K.Vc8c06f52013-11-18 14:58:10 +0530202 */
Aneesh Kumar K.Ve5680062016-06-17 11:32:00 +0530203 rflags |= HPTE_R_R;
Aneesh Kumar K.Vdc47c0c12016-05-31 11:56:30 +0530204
205 if (pteflags & _PAGE_DIRTY)
206 rflags |= HPTE_R_C;
Aneesh Kumar K.V40e85502015-12-01 09:06:51 +0530207 /*
208 * Add in WIG bits
209 */
Aneesh Kumar K.V30bda412016-04-29 23:25:38 +1000210
211 if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_TOLERANT)
Aneesh Kumar K.V40e85502015-12-01 09:06:51 +0530212 rflags |= HPTE_R_I;
Aneesh Kumar K.Ve5680062016-06-17 11:32:00 +0530213 else if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_NON_IDEMPOTENT)
Aneesh Kumar K.V30bda412016-04-29 23:25:38 +1000214 rflags |= (HPTE_R_I | HPTE_R_G);
Aneesh Kumar K.Ve5680062016-06-17 11:32:00 +0530215 else if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_SAO)
216 rflags |= (HPTE_R_W | HPTE_R_I | HPTE_R_M);
217 else
218 /*
219 * Add memory coherence if cache inhibited is not set
220 */
221 rflags |= HPTE_R_M;
Aneesh Kumar K.V40e85502015-12-01 09:06:51 +0530222
223 return rflags;
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000224}
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100225
226int htab_bolt_mapping(unsigned long vstart, unsigned long vend,
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000227 unsigned long pstart, unsigned long prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000228 int psize, int ssize)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229{
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100230 unsigned long vaddr, paddr;
231 unsigned int step, shift;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100232 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100234 shift = mmu_psize_defs[psize].shift;
235 step = 1 << shift;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000237 prot = htab_convert_pte_flags(prot);
238
239 DBG("htab_bolt_mapping(%lx..%lx -> %lx (%lx,%d,%d)\n",
240 vstart, vend, pstart, prot, psize, ssize);
241
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100242 for (vaddr = vstart, paddr = pstart; vaddr < vend;
243 vaddr += step, paddr += step) {
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000244 unsigned long hash, hpteg;
Paul Mackerras1189be62007-10-11 20:37:10 +1000245 unsigned long vsid = get_kernel_vsid(vaddr, ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000246 unsigned long vpn = hpt_vpn(vaddr, vsid, ssize);
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000247 unsigned long tprot = prot;
248
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +0000249 /*
250 * If we hit a bad address return error.
251 */
252 if (!vsid)
253 return -1;
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000254 /* Make kernel text executable */
Paul Mackerras549e8152008-08-30 11:43:47 +1000255 if (overlaps_kernel_text(vaddr, vaddr + step))
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000256 tprot &= ~HPTE_R_N;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257
Alexander Grafb18db0b2014-04-29 12:17:26 +0200258 /* Make kvm guest trampolines executable */
259 if (overlaps_kvm_tmp(vaddr, vaddr + step))
260 tprot &= ~HPTE_R_N;
261
Mahesh Salgaonkar429d2e82014-01-31 00:31:04 +0530262 /*
263 * If relocatable, check if it overlaps interrupt vectors that
264 * are copied down to real 0. For relocatable kernel
265 * (e.g. kdump case) we copy interrupt vectors down to real
266 * address 0. Mark that region as executable. This is
267 * because on p8 system with relocation on exception feature
268 * enabled, exceptions are raised with MMU (IR=DR=1) ON. Hence
269 * in order to execute the interrupt handlers in virtual
270 * mode the vector region need to be marked as executable.
271 */
272 if ((PHYSICAL_START > MEMORY_START) &&
273 overlaps_interrupt_vector_text(vaddr, vaddr + step))
274 tprot &= ~HPTE_R_N;
275
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000276 hash = hpt_hash(vpn, shift, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277 hpteg = ((hash & htab_hash_mask) * HPTES_PER_GROUP);
278
Michael Ellermanc30a4df2006-06-23 18:16:39 +1000279 BUG_ON(!ppc_md.hpte_insert);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000280 ret = ppc_md.hpte_insert(hpteg, vpn, paddr, tprot,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000281 HPTE_V_BOLTED, psize, psize, ssize);
Michael Ellermanc30a4df2006-06-23 18:16:39 +1000282
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100283 if (ret < 0)
284 break;
Joonsoo Kime7df0d82016-03-17 14:17:59 -0700285
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000286#ifdef CONFIG_DEBUG_PAGEALLOC
Joonsoo Kime7df0d82016-03-17 14:17:59 -0700287 if (debug_pagealloc_enabled() &&
288 (paddr >> PAGE_SHIFT) < linear_map_hash_count)
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000289 linear_map_hash_slots[paddr >> PAGE_SHIFT] = ret | 0x80;
290#endif /* CONFIG_DEBUG_PAGEALLOC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100292 return ret < 0 ? ret : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293}
294
Li Zhonged5694a2014-06-11 16:23:37 +0800295int htab_remove_mapping(unsigned long vstart, unsigned long vend,
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100296 int psize, int ssize)
297{
298 unsigned long vaddr;
299 unsigned int step, shift;
David Gibson27828f92016-02-09 13:32:41 +1000300 int rc;
301 int ret = 0;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100302
303 shift = mmu_psize_defs[psize].shift;
304 step = 1 << shift;
305
David Gibsonabd0a0e2016-02-09 13:32:40 +1000306 if (!ppc_md.hpte_removebolted)
307 return -ENODEV;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100308
David Gibson27828f92016-02-09 13:32:41 +1000309 for (vaddr = vstart; vaddr < vend; vaddr += step) {
310 rc = ppc_md.hpte_removebolted(vaddr, psize, ssize);
311 if (rc == -ENOENT) {
312 ret = -ENOENT;
313 continue;
314 }
315 if (rc < 0)
316 return rc;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100317 }
318
David Gibson27828f92016-02-09 13:32:41 +1000319 return ret;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100320}
321
Oliver O'Halloranfaf78822016-07-05 11:43:21 +1000322static bool disable_1tb_segments = false;
323
324static int __init parse_disable_1tb_segments(char *p)
325{
326 disable_1tb_segments = true;
327 return 0;
328}
329early_param("disable_1tb_segments", parse_disable_1tb_segments);
330
Paul Mackerras1189be62007-10-11 20:37:10 +1000331static int __init htab_dt_scan_seg_sizes(unsigned long node,
332 const char *uname, int depth,
333 void *data)
334{
Rob Herring9d0c4df2014-04-01 23:49:03 -0500335 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
336 const __be32 *prop;
337 int size = 0;
Paul Mackerras1189be62007-10-11 20:37:10 +1000338
339 /* We are scanning "cpu" nodes only */
340 if (type == NULL || strcmp(type, "cpu") != 0)
341 return 0;
342
Anton Blanchard12f04f22013-09-23 12:04:36 +1000343 prop = of_get_flat_dt_prop(node, "ibm,processor-segment-sizes", &size);
Paul Mackerras1189be62007-10-11 20:37:10 +1000344 if (prop == NULL)
345 return 0;
346 for (; size >= 4; size -= 4, ++prop) {
Anton Blanchard12f04f22013-09-23 12:04:36 +1000347 if (be32_to_cpu(prop[0]) == 40) {
Paul Mackerras1189be62007-10-11 20:37:10 +1000348 DBG("1T segment support detected\n");
Oliver O'Halloranfaf78822016-07-05 11:43:21 +1000349
350 if (disable_1tb_segments) {
351 DBG("1T segments disabled by command line\n");
352 break;
353 }
354
Matt Evans44ae3ab2011-04-06 19:48:50 +0000355 cur_cpu_spec->mmu_features |= MMU_FTR_1T_SEGMENT;
Olof Johanssonf5534002007-10-12 16:44:55 +1000356 return 1;
Paul Mackerras1189be62007-10-11 20:37:10 +1000357 }
Paul Mackerras1189be62007-10-11 20:37:10 +1000358 }
Matt Evans44ae3ab2011-04-06 19:48:50 +0000359 cur_cpu_spec->mmu_features &= ~MMU_FTR_NO_SLBIE_B;
Paul Mackerras1189be62007-10-11 20:37:10 +1000360 return 0;
361}
362
363static void __init htab_init_seg_sizes(void)
364{
365 of_scan_flat_dt(htab_dt_scan_seg_sizes, NULL);
366}
367
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000368static int __init get_idx_from_shift(unsigned int shift)
369{
370 int idx = -1;
371
372 switch (shift) {
373 case 0xc:
374 idx = MMU_PAGE_4K;
375 break;
376 case 0x10:
377 idx = MMU_PAGE_64K;
378 break;
379 case 0x14:
380 idx = MMU_PAGE_1M;
381 break;
382 case 0x18:
383 idx = MMU_PAGE_16M;
384 break;
385 case 0x22:
386 idx = MMU_PAGE_16G;
387 break;
388 }
389 return idx;
390}
391
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100392static int __init htab_dt_scan_page_sizes(unsigned long node,
393 const char *uname, int depth,
394 void *data)
395{
Rob Herring9d0c4df2014-04-01 23:49:03 -0500396 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
397 const __be32 *prop;
398 int size = 0;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100399
400 /* We are scanning "cpu" nodes only */
401 if (type == NULL || strcmp(type, "cpu") != 0)
402 return 0;
403
Anton Blanchard12f04f22013-09-23 12:04:36 +1000404 prop = of_get_flat_dt_prop(node, "ibm,segment-page-sizes", &size);
Michael Ellerman9e349922014-08-07 17:26:33 +1000405 if (!prop)
406 return 0;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100407
Michael Ellerman9e349922014-08-07 17:26:33 +1000408 pr_info("Page sizes from device-tree:\n");
409 size /= 4;
410 cur_cpu_spec->mmu_features &= ~(MMU_FTR_16M_PAGE);
411 while(size > 0) {
412 unsigned int base_shift = be32_to_cpu(prop[0]);
413 unsigned int slbenc = be32_to_cpu(prop[1]);
414 unsigned int lpnum = be32_to_cpu(prop[2]);
415 struct mmu_psize_def *def;
416 int idx, base_idx;
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000417
Michael Ellerman9e349922014-08-07 17:26:33 +1000418 size -= 3; prop += 3;
419 base_idx = get_idx_from_shift(base_shift);
420 if (base_idx < 0) {
421 /* skip the pte encoding also */
422 prop += lpnum * 2; size -= lpnum * 2;
423 continue;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100424 }
Michael Ellerman9e349922014-08-07 17:26:33 +1000425 def = &mmu_psize_defs[base_idx];
426 if (base_idx == MMU_PAGE_16M)
427 cur_cpu_spec->mmu_features |= MMU_FTR_16M_PAGE;
428
429 def->shift = base_shift;
430 if (base_shift <= 23)
431 def->avpnm = 0;
432 else
433 def->avpnm = (1 << (base_shift - 23)) - 1;
434 def->sllp = slbenc;
435 /*
436 * We don't know for sure what's up with tlbiel, so
437 * for now we only set it for 4K and 64K pages
438 */
439 if (base_idx == MMU_PAGE_4K || base_idx == MMU_PAGE_64K)
440 def->tlbiel = 1;
441 else
442 def->tlbiel = 0;
443
444 while (size > 0 && lpnum) {
445 unsigned int shift = be32_to_cpu(prop[0]);
446 int penc = be32_to_cpu(prop[1]);
447
448 prop += 2; size -= 2;
449 lpnum--;
450
451 idx = get_idx_from_shift(shift);
452 if (idx < 0)
453 continue;
454
455 if (penc == -1)
456 pr_err("Invalid penc for base_shift=%d "
457 "shift=%d\n", base_shift, shift);
458
459 def->penc[idx] = penc;
460 pr_info("base_shift=%d: shift=%d, sllp=0x%04lx,"
461 " avpnm=0x%08lx, tlbiel=%d, penc=%d\n",
462 base_shift, shift, def->sllp,
463 def->avpnm, def->tlbiel, def->penc[idx]);
464 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100465 }
Michael Ellerman9e349922014-08-07 17:26:33 +1000466
467 return 1;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100468}
469
Tony Breedse16a9c02008-07-31 13:51:42 +1000470#ifdef CONFIG_HUGETLB_PAGE
Jon Tollefson658013e2008-07-23 21:27:54 -0700471/* Scan for 16G memory blocks that have been set aside for huge pages
472 * and reserve those blocks for 16G huge pages.
473 */
474static int __init htab_dt_scan_hugepage_blocks(unsigned long node,
475 const char *uname, int depth,
476 void *data) {
Rob Herring9d0c4df2014-04-01 23:49:03 -0500477 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
478 const __be64 *addr_prop;
479 const __be32 *page_count_prop;
Jon Tollefson658013e2008-07-23 21:27:54 -0700480 unsigned int expected_pages;
481 long unsigned int phys_addr;
482 long unsigned int block_size;
483
484 /* We are scanning "memory" nodes only */
485 if (type == NULL || strcmp(type, "memory") != 0)
486 return 0;
487
488 /* This property is the log base 2 of the number of virtual pages that
489 * will represent this memory block. */
490 page_count_prop = of_get_flat_dt_prop(node, "ibm,expected#pages", NULL);
491 if (page_count_prop == NULL)
492 return 0;
Anton Blanchard12f04f22013-09-23 12:04:36 +1000493 expected_pages = (1 << be32_to_cpu(page_count_prop[0]));
Jon Tollefson658013e2008-07-23 21:27:54 -0700494 addr_prop = of_get_flat_dt_prop(node, "reg", NULL);
495 if (addr_prop == NULL)
496 return 0;
Anton Blanchard12f04f22013-09-23 12:04:36 +1000497 phys_addr = be64_to_cpu(addr_prop[0]);
498 block_size = be64_to_cpu(addr_prop[1]);
Jon Tollefson658013e2008-07-23 21:27:54 -0700499 if (block_size != (16 * GB))
500 return 0;
501 printk(KERN_INFO "Huge page(16GB) memory: "
502 "addr = 0x%lX size = 0x%lX pages = %d\n",
503 phys_addr, block_size, expected_pages);
Yinghai Lu95f72d12010-07-12 14:36:09 +1000504 if (phys_addr + (16 * GB) <= memblock_end_of_DRAM()) {
505 memblock_reserve(phys_addr, block_size * expected_pages);
Jon Tollefson4792adb2008-10-21 15:27:36 +0000506 add_gpage(phys_addr, block_size, expected_pages);
507 }
Jon Tollefson658013e2008-07-23 21:27:54 -0700508 return 0;
509}
Tony Breedse16a9c02008-07-31 13:51:42 +1000510#endif /* CONFIG_HUGETLB_PAGE */
Jon Tollefson658013e2008-07-23 21:27:54 -0700511
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000512static void mmu_psize_set_default_penc(void)
513{
514 int bpsize, apsize;
515 for (bpsize = 0; bpsize < MMU_PAGE_COUNT; bpsize++)
516 for (apsize = 0; apsize < MMU_PAGE_COUNT; apsize++)
517 mmu_psize_defs[bpsize].penc[apsize] = -1;
518}
519
Alexander Graf9048e642014-04-01 15:46:05 +0200520#ifdef CONFIG_PPC_64K_PAGES
521
522static bool might_have_hea(void)
523{
524 /*
525 * The HEA ethernet adapter requires awareness of the
526 * GX bus. Without that awareness we can easily assume
527 * we will never see an HEA ethernet device.
528 */
529#ifdef CONFIG_IBMEBUS
530 return !cpu_has_feature(CPU_FTR_ARCH_207S);
531#else
532 return false;
533#endif
534}
535
536#endif /* #ifdef CONFIG_PPC_64K_PAGES */
537
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100538static void __init htab_init_page_sizes(void)
539{
540 int rc;
541
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000542 /* se the invalid penc to -1 */
543 mmu_psize_set_default_penc();
544
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100545 /* Default to 4K pages only */
546 memcpy(mmu_psize_defs, mmu_psize_defaults_old,
547 sizeof(mmu_psize_defaults_old));
548
549 /*
550 * Try to find the available page sizes in the device-tree
551 */
552 rc = of_scan_flat_dt(htab_dt_scan_page_sizes, NULL);
553 if (rc != 0) /* Found */
554 goto found;
555
556 /*
557 * Not in the device-tree, let's fallback on known size
558 * list for 16M capable GP & GR
559 */
Matt Evans44ae3ab2011-04-06 19:48:50 +0000560 if (mmu_has_feature(MMU_FTR_16M_PAGE))
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100561 memcpy(mmu_psize_defs, mmu_psize_defaults_gp,
562 sizeof(mmu_psize_defaults_gp));
Joonsoo Kime7df0d82016-03-17 14:17:59 -0700563found:
564 if (!debug_pagealloc_enabled()) {
565 /*
566 * Pick a size for the linear mapping. Currently, we only
567 * support 16M, 1M and 4K which is the default
568 */
569 if (mmu_psize_defs[MMU_PAGE_16M].shift)
570 mmu_linear_psize = MMU_PAGE_16M;
571 else if (mmu_psize_defs[MMU_PAGE_1M].shift)
572 mmu_linear_psize = MMU_PAGE_1M;
573 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100574
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000575#ifdef CONFIG_PPC_64K_PAGES
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100576 /*
577 * Pick a size for the ordinary pages. Default is 4K, we support
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000578 * 64K for user mappings and vmalloc if supported by the processor.
579 * We only use 64k for ioremap if the processor
580 * (and firmware) support cache-inhibited large pages.
581 * If not, we use 4k and set mmu_ci_restrictions so that
582 * hash_page knows to switch processes that use cache-inhibited
583 * mappings to 4k pages.
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100584 */
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000585 if (mmu_psize_defs[MMU_PAGE_64K].shift) {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100586 mmu_virtual_psize = MMU_PAGE_64K;
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000587 mmu_vmalloc_psize = MMU_PAGE_64K;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000588 if (mmu_linear_psize == MMU_PAGE_4K)
589 mmu_linear_psize = MMU_PAGE_64K;
Matt Evans44ae3ab2011-04-06 19:48:50 +0000590 if (mmu_has_feature(MMU_FTR_CI_LARGE_PAGE)) {
Paul Mackerrascfe666b2008-03-24 17:41:22 +1100591 /*
Alexander Graf9048e642014-04-01 15:46:05 +0200592 * When running on pSeries using 64k pages for ioremap
593 * would stop us accessing the HEA ethernet. So if we
594 * have the chance of ever seeing one, stay at 4k.
Paul Mackerrascfe666b2008-03-24 17:41:22 +1100595 */
Alexander Graf9048e642014-04-01 15:46:05 +0200596 if (!might_have_hea() || !machine_is(pseries))
Paul Mackerrascfe666b2008-03-24 17:41:22 +1100597 mmu_io_psize = MMU_PAGE_64K;
598 } else
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000599 mmu_ci_restrictions = 1;
600 }
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000601#endif /* CONFIG_PPC_64K_PAGES */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100602
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000603#ifdef CONFIG_SPARSEMEM_VMEMMAP
604 /* We try to use 16M pages for vmemmap if that is supported
605 * and we have at least 1G of RAM at boot
606 */
607 if (mmu_psize_defs[MMU_PAGE_16M].shift &&
Yinghai Lu95f72d12010-07-12 14:36:09 +1000608 memblock_phys_mem_size() >= 0x40000000)
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000609 mmu_vmemmap_psize = MMU_PAGE_16M;
610 else if (mmu_psize_defs[MMU_PAGE_64K].shift)
611 mmu_vmemmap_psize = MMU_PAGE_64K;
612 else
613 mmu_vmemmap_psize = MMU_PAGE_4K;
614#endif /* CONFIG_SPARSEMEM_VMEMMAP */
615
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000616 printk(KERN_DEBUG "Page orders: linear mapping = %d, "
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000617 "virtual = %d, io = %d"
618#ifdef CONFIG_SPARSEMEM_VMEMMAP
619 ", vmemmap = %d"
620#endif
621 "\n",
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100622 mmu_psize_defs[mmu_linear_psize].shift,
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000623 mmu_psize_defs[mmu_virtual_psize].shift,
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000624 mmu_psize_defs[mmu_io_psize].shift
625#ifdef CONFIG_SPARSEMEM_VMEMMAP
626 ,mmu_psize_defs[mmu_vmemmap_psize].shift
627#endif
628 );
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100629
630#ifdef CONFIG_HUGETLB_PAGE
Jon Tollefson658013e2008-07-23 21:27:54 -0700631 /* Reserve 16G huge page memory sections for huge pages */
632 of_scan_flat_dt(htab_dt_scan_hugepage_blocks, NULL);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100633#endif /* CONFIG_HUGETLB_PAGE */
634}
635
636static int __init htab_dt_scan_pftsize(unsigned long node,
637 const char *uname, int depth,
638 void *data)
639{
Rob Herring9d0c4df2014-04-01 23:49:03 -0500640 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
641 const __be32 *prop;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100642
643 /* We are scanning "cpu" nodes only */
644 if (type == NULL || strcmp(type, "cpu") != 0)
645 return 0;
646
Anton Blanchard12f04f22013-09-23 12:04:36 +1000647 prop = of_get_flat_dt_prop(node, "ibm,pft-size", NULL);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100648 if (prop != NULL) {
649 /* pft_size[0] is the NUMA CEC cookie */
Anton Blanchard12f04f22013-09-23 12:04:36 +1000650 ppc64_pft_size = be32_to_cpu(prop[1]);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100651 return 1;
652 }
653 return 0;
654}
655
David Gibson5c3c7ed2016-02-09 13:32:43 +1000656unsigned htab_shift_for_mem_size(unsigned long mem_size)
657{
658 unsigned memshift = __ilog2(mem_size);
659 unsigned pshift = mmu_psize_defs[mmu_virtual_psize].shift;
660 unsigned pteg_shift;
661
662 /* round mem_size up to next power of 2 */
663 if ((1UL << memshift) < mem_size)
664 memshift += 1;
665
666 /* aim for 2 pages / pteg */
667 pteg_shift = memshift - (pshift + 1);
668
669 /*
670 * 2^11 PTEGS of 128 bytes each, ie. 2^18 bytes is the minimum htab
671 * size permitted by the architecture.
672 */
673 return max(pteg_shift + 7, 18U);
674}
675
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100676static unsigned long __init htab_get_table_size(void)
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000677{
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100678 /* If hash size isn't already provided by the platform, we try to
Adrian Bunk943ffb52006-01-10 00:10:13 +0100679 * retrieve it from the device-tree. If it's not there neither, we
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100680 * calculate it now based on the total RAM size
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000681 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100682 if (ppc64_pft_size == 0)
683 of_scan_flat_dt(htab_dt_scan_pftsize, NULL);
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000684 if (ppc64_pft_size)
685 return 1UL << ppc64_pft_size;
686
David Gibson5c3c7ed2016-02-09 13:32:43 +1000687 return 1UL << htab_shift_for_mem_size(memblock_phys_mem_size());
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000688}
689
Mike Kravetz54b79242005-11-07 16:25:48 -0800690#ifdef CONFIG_MEMORY_HOTPLUG
Anton Blancharda1194092011-08-10 20:44:24 +0000691int create_section_mapping(unsigned long start, unsigned long end)
Mike Kravetz54b79242005-11-07 16:25:48 -0800692{
David Gibson1dace6c2016-02-09 13:32:42 +1000693 int rc = htab_bolt_mapping(start, end, __pa(start),
694 pgprot_val(PAGE_KERNEL), mmu_linear_psize,
695 mmu_kernel_ssize);
696
697 if (rc < 0) {
698 int rc2 = htab_remove_mapping(start, end, mmu_linear_psize,
699 mmu_kernel_ssize);
700 BUG_ON(rc2 && (rc2 != -ENOENT));
701 }
702 return rc;
Mike Kravetz54b79242005-11-07 16:25:48 -0800703}
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100704
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100705int remove_section_mapping(unsigned long start, unsigned long end)
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100706{
David Gibsonabd0a0e2016-02-09 13:32:40 +1000707 int rc = htab_remove_mapping(start, end, mmu_linear_psize,
708 mmu_kernel_ssize);
709 WARN_ON(rc < 0);
710 return rc;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100711}
Mike Kravetz54b79242005-11-07 16:25:48 -0800712#endif /* CONFIG_MEMORY_HOTPLUG */
713
Aneesh Kumar K.V50de5962016-04-29 23:25:43 +1000714static void __init hash_init_partition_table(phys_addr_t hash_table,
Aneesh Kumar K.V4b7a3502016-07-13 15:05:26 +0530715 unsigned long htab_size)
Aneesh Kumar K.V50de5962016-04-29 23:25:43 +1000716{
717 unsigned long ps_field;
Aneesh Kumar K.V50de5962016-04-29 23:25:43 +1000718 unsigned long patb_size = 1UL << PATB_SIZE_SHIFT;
719
720 /*
721 * slb llp encoding for the page size used in VPM real mode.
722 * We can ignore that for lpid 0
723 */
724 ps_field = 0;
Aneesh Kumar K.V4b7a3502016-07-13 15:05:26 +0530725 htab_size = __ilog2(htab_size) - 18;
Aneesh Kumar K.V50de5962016-04-29 23:25:43 +1000726
727 BUILD_BUG_ON_MSG((PATB_SIZE_SHIFT > 24), "Partition table size too large.");
728 partition_tb = __va(memblock_alloc_base(patb_size, patb_size,
729 MEMBLOCK_ALLOC_ANYWHERE));
730
731 /* Initialize the Partition Table with no entries */
732 memset((void *)partition_tb, 0, patb_size);
733 partition_tb->patb0 = cpu_to_be64(ps_field | hash_table | htab_size);
734 /*
735 * FIXME!! This should be done via update_partition table
736 * For now UPRT is 0 for us.
737 */
738 partition_tb->patb1 = 0;
Aneesh Kumar K.V56547412016-07-13 15:05:25 +0530739 pr_info("Partition table %p\n", partition_tb);
Aneesh Kumar K.V50de5962016-04-29 23:25:43 +1000740 /*
741 * update partition table control register,
742 * 64 K size.
743 */
744 mtspr(SPRN_PTCR, __pa(partition_tb) | (PATB_SIZE_SHIFT - 12));
745
746}
747
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000748static void __init htab_initialize(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749{
Michael Ellerman337a7122006-02-21 17:22:55 +1100750 unsigned long table;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 unsigned long pteg_count;
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000752 unsigned long prot;
Benjamin Herrenschmidt5556ecf2016-07-05 15:03:53 +1000753 unsigned long base = 0, size = 0;
Benjamin Herrenschmidt28be7072010-08-04 13:43:53 +1000754 struct memblock_region *reg;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100755
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756 DBG(" -> htab_initialize()\n");
757
Paul Mackerras1189be62007-10-11 20:37:10 +1000758 /* Initialize segment sizes */
759 htab_init_seg_sizes();
760
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100761 /* Initialize page sizes */
762 htab_init_page_sizes();
763
Matt Evans44ae3ab2011-04-06 19:48:50 +0000764 if (mmu_has_feature(MMU_FTR_1T_SEGMENT)) {
Paul Mackerras1189be62007-10-11 20:37:10 +1000765 mmu_kernel_ssize = MMU_SEGSIZE_1T;
766 mmu_highuser_ssize = MMU_SEGSIZE_1T;
767 printk(KERN_INFO "Using 1TB segments\n");
768 }
769
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 /*
771 * Calculate the required size of the htab. We want the number of
772 * PTEGs to equal one half the number of real pages.
773 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100774 htab_size_bytes = htab_get_table_size();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775 pteg_count = htab_size_bytes >> 7;
776
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 htab_hash_mask = pteg_count - 1;
778
Benjamin Herrenschmidt5556ecf2016-07-05 15:03:53 +1000779 if (firmware_has_feature(FW_FEATURE_LPAR) ||
780 firmware_has_feature(FW_FEATURE_PS3_LV1)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781 /* Using a hypervisor which owns the htab */
782 htab_address = NULL;
783 _SDR1 = 0;
Mahesh Salgaonkar3ccc00a2012-02-20 02:15:03 +0000784#ifdef CONFIG_FA_DUMP
785 /*
786 * If firmware assisted dump is active firmware preserves
787 * the contents of htab along with entire partition memory.
788 * Clear the htab if firmware assisted dump is active so
789 * that we dont end up using old mappings.
790 */
791 if (is_fadump_active() && ppc_md.hpte_clear_all)
792 ppc_md.hpte_clear_all();
793#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794 } else {
Benjamin Herrenschmidt5556ecf2016-07-05 15:03:53 +1000795 unsigned long limit = MEMBLOCK_ALLOC_ANYWHERE;
Michael Ellerman41d824b2008-01-30 01:13:59 +1100796
Benjamin Herrenschmidt5556ecf2016-07-05 15:03:53 +1000797#ifdef CONFIG_PPC_CELL
798 /*
799 * Cell may require the hash table down low when using the
800 * Axon IOMMU in order to fit the dynamic region over it, see
801 * comments in cell/iommu.c
802 */
803 if (fdt_subnode_offset(initial_boot_params, 0, "axon") > 0) {
804 limit = 0x80000000;
805 pr_info("Hash table forced below 2G for Axon IOMMU\n");
806 }
807#endif /* CONFIG_PPC_CELL */
808
809 table = memblock_alloc_base(htab_size_bytes, htab_size_bytes,
810 limit);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811
812 DBG("Hash table allocated at %lx, size: %lx\n", table,
813 htab_size_bytes);
814
Michael Ellerman70267a72012-07-25 21:19:50 +0000815 htab_address = __va(table);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816
817 /* htab absolute addr + encoded htabsize */
Aneesh Kumar K.V4b7a3502016-07-13 15:05:26 +0530818 _SDR1 = table + __ilog2(htab_size_bytes) - 18;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819
820 /* Initialize the HPT with no entries */
821 memset((void *)table, 0, htab_size_bytes);
Paul Mackerras799d6042005-11-10 13:37:51 +1100822
Aneesh Kumar K.V50de5962016-04-29 23:25:43 +1000823 if (!cpu_has_feature(CPU_FTR_ARCH_300))
824 /* Set SDR1 */
825 mtspr(SPRN_SDR1, _SDR1);
826 else
Aneesh Kumar K.V4b7a3502016-07-13 15:05:26 +0530827 hash_init_partition_table(table, htab_size_bytes);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828 }
829
David Gibsonf5ea64d2008-10-12 17:54:24 +0000830 prot = pgprot_val(PAGE_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000832#ifdef CONFIG_DEBUG_PAGEALLOC
Joonsoo Kime7df0d82016-03-17 14:17:59 -0700833 if (debug_pagealloc_enabled()) {
834 linear_map_hash_count = memblock_end_of_DRAM() >> PAGE_SHIFT;
835 linear_map_hash_slots = __va(memblock_alloc_base(
836 linear_map_hash_count, 1, ppc64_rma_size));
837 memset(linear_map_hash_slots, 0, linear_map_hash_count);
838 }
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000839#endif /* CONFIG_DEBUG_PAGEALLOC */
840
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841 /* On U3 based machines, we need to reserve the DART area and
842 * _NOT_ map it to avoid cache paradoxes as it's remapped non
843 * cacheable later on
844 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845
846 /* create bolted the linear mapping in the hash table */
Benjamin Herrenschmidt28be7072010-08-04 13:43:53 +1000847 for_each_memblock(memory, reg) {
848 base = (unsigned long)__va(reg->base);
849 size = reg->size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850
Sachin P. Sant5c339912009-12-13 21:15:12 +0000851 DBG("creating mapping for region: %lx..%lx (prot: %lx)\n",
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000852 base, size, prot);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853
Michael Ellermancaf80e52006-03-21 20:45:51 +1100854 BUG_ON(htab_bolt_mapping(base, base + size, __pa(base),
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000855 prot, mmu_linear_psize, mmu_kernel_ssize));
Benjamin Herrenschmidte63075a2010-07-06 15:39:01 -0700856 }
857 memblock_set_current_limit(MEMBLOCK_ALLOC_ANYWHERE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858
859 /*
860 * If we have a memory_limit and we've allocated TCEs then we need to
861 * explicitly map the TCE area at the top of RAM. We also cope with the
862 * case that the TCEs start below memory_limit.
863 * tce_alloc_start/end are 16MB aligned so the mapping should work
864 * for either 4K or 16MB pages.
865 */
866 if (tce_alloc_start) {
Michael Ellermanb5666f72005-12-05 10:24:33 -0600867 tce_alloc_start = (unsigned long)__va(tce_alloc_start);
868 tce_alloc_end = (unsigned long)__va(tce_alloc_end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869
870 if (base + size >= tce_alloc_start)
871 tce_alloc_start = base + size + 1;
872
Michael Ellermancaf80e52006-03-21 20:45:51 +1100873 BUG_ON(htab_bolt_mapping(tce_alloc_start, tce_alloc_end,
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000874 __pa(tce_alloc_start), prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000875 mmu_linear_psize, mmu_kernel_ssize));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876 }
877
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000878
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879 DBG(" <- htab_initialize()\n");
880}
881#undef KB
882#undef MB
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883
Benjamin Herrenschmidt166dd7d2016-07-05 15:03:51 +1000884void __init __weak hpte_init_lpar(void)
885{
886 panic("FW_FEATURE_LPAR set but no LPAR support compiled\n");
887}
888
Aneesh Kumar K.V756d08d2016-04-29 23:25:57 +1000889void __init hash__early_init_mmu(void)
Paul Mackerras799d6042005-11-10 13:37:51 +1100890{
Aneesh Kumar K.Vdd1842a2016-04-29 23:25:49 +1000891 /*
892 * initialize page table size
893 */
Aneesh Kumar K.V5ed7ecd2016-04-29 23:26:23 +1000894 __pte_frag_nr = H_PTE_FRAG_NR;
895 __pte_frag_size_shift = H_PTE_FRAG_SIZE_SHIFT;
896
Aneesh Kumar K.Vdd1842a2016-04-29 23:25:49 +1000897 __pte_index_size = H_PTE_INDEX_SIZE;
898 __pmd_index_size = H_PMD_INDEX_SIZE;
899 __pud_index_size = H_PUD_INDEX_SIZE;
900 __pgd_index_size = H_PGD_INDEX_SIZE;
901 __pmd_cache_index = H_PMD_CACHE_INDEX;
902 __pte_table_size = H_PTE_TABLE_SIZE;
903 __pmd_table_size = H_PMD_TABLE_SIZE;
904 __pud_table_size = H_PUD_TABLE_SIZE;
905 __pgd_table_size = H_PGD_TABLE_SIZE;
Aneesh Kumar K.Va2f41eb2016-04-29 23:26:19 +1000906 /*
907 * 4k use hugepd format, so for hash set then to
908 * zero
909 */
910 __pmd_val_bits = 0;
911 __pud_val_bits = 0;
912 __pgd_val_bits = 0;
Aneesh Kumar K.Vd6a99962016-04-29 23:26:21 +1000913
914 __kernel_virt_start = H_KERN_VIRT_START;
915 __kernel_virt_size = H_KERN_VIRT_SIZE;
916 __vmalloc_start = H_VMALLOC_START;
917 __vmalloc_end = H_VMALLOC_END;
918 vmemmap = (struct page *)H_VMEMMAP_BASE;
919 ioremap_bot = IOREMAP_BASE;
920
Darren Stevensbfa37082016-06-29 21:06:28 +0100921#ifdef CONFIG_PCI
922 pci_io_base = ISA_IO_BASE;
923#endif
924
Benjamin Herrenschmidt166dd7d2016-07-05 15:03:51 +1000925 /* Select appropriate backend */
926 if (firmware_has_feature(FW_FEATURE_PS3_LV1))
927 ps3_early_mm_init();
928 else if (firmware_has_feature(FW_FEATURE_LPAR))
929 hpte_init_lpar();
930 else
931 hpte_init_native();
932
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000933 /* Initialize the MMU Hash table and create the linear mapping
Michael Ellerman376af592014-07-10 12:29:19 +1000934 * of memory. Has to be done before SLB initialization as this is
935 * currently where the page size encoding is obtained.
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000936 */
937 htab_initialize();
938
Aneesh Kumar K.V56547412016-07-13 15:05:25 +0530939 pr_info("Initializing hash mmu with SLB\n");
Michael Ellerman376af592014-07-10 12:29:19 +1000940 /* Initialize SLB management */
Michael Ellerman13b3d132014-07-10 12:29:20 +1000941 slb_initialize();
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000942}
943
944#ifdef CONFIG_SMP
Aneesh Kumar K.V756d08d2016-04-29 23:25:57 +1000945void hash__early_init_mmu_secondary(void)
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000946{
947 /* Initialize hash table for that CPU */
Aneesh Kumar K.Vb5dcc602016-04-29 23:26:12 +1000948 if (!firmware_has_feature(FW_FEATURE_LPAR)) {
949 if (!cpu_has_feature(CPU_FTR_ARCH_300))
950 mtspr(SPRN_SDR1, _SDR1);
951 else
952 mtspr(SPRN_PTCR,
953 __pa(partition_tb) | (PATB_SIZE_SHIFT - 12));
954 }
Michael Ellerman376af592014-07-10 12:29:19 +1000955 /* Initialize SLB */
Michael Ellerman13b3d132014-07-10 12:29:20 +1000956 slb_initialize();
Paul Mackerras799d6042005-11-10 13:37:51 +1100957}
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000958#endif /* CONFIG_SMP */
Paul Mackerras799d6042005-11-10 13:37:51 +1100959
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960/*
961 * Called by asm hashtable.S for doing lazy icache flush
962 */
963unsigned int hash_page_do_lazy_icache(unsigned int pp, pte_t pte, int trap)
964{
965 struct page *page;
966
Benjamin Herrenschmidt76c8e252005-11-08 11:21:05 +1100967 if (!pfn_valid(pte_pfn(pte)))
968 return pp;
969
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970 page = pte_page(pte);
971
972 /* page is dirty */
973 if (!test_bit(PG_arch_1, &page->flags) && !PageReserved(page)) {
974 if (trap == 0x400) {
David Gibson0895ecd2009-10-26 19:24:31 +0000975 flush_dcache_icache_page(page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976 set_bit(PG_arch_1, &page->flags);
977 } else
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100978 pp |= HPTE_R_N;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979 }
980 return pp;
981}
982
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000983#ifdef CONFIG_PPC_MM_SLICES
Anton Blancharde51df2c2014-08-20 08:55:18 +1000984static unsigned int get_paca_psize(unsigned long addr)
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000985{
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000986 u64 lpsizes;
987 unsigned char *hpsizes;
988 unsigned long index, mask_index;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000989
990 if (addr < SLICE_LOW_TOP) {
Michael Neuling2fc251a2015-12-11 09:34:42 +1100991 lpsizes = get_paca()->mm_ctx_low_slices_psize;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000992 index = GET_LOW_SLICE_INDEX(addr);
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000993 return (lpsizes >> (index * 4)) & 0xF;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000994 }
Michael Neuling2fc251a2015-12-11 09:34:42 +1100995 hpsizes = get_paca()->mm_ctx_high_slices_psize;
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000996 index = GET_HIGH_SLICE_INDEX(addr);
997 mask_index = index & 0x1;
998 return (hpsizes[index >> 1] >> (mask_index * 4)) & 0xF;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000999}
1000
1001#else
1002unsigned int get_paca_psize(unsigned long addr)
1003{
Michael Ellermanc33e54f2016-01-09 08:25:01 +11001004 return get_paca()->mm_ctx_user_psize;
Paul Mackerras3a8247c2008-06-18 15:29:12 +10001005}
1006#endif
1007
Paul Mackerras721151d2007-04-03 21:24:02 +10001008/*
1009 * Demote a segment to using 4k pages.
1010 * For now this makes the whole process use 4k pages.
1011 */
Paul Mackerras721151d2007-04-03 21:24:02 +10001012#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerrasfa282372008-01-24 08:35:13 +11001013void demote_segment_4k(struct mm_struct *mm, unsigned long addr)
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001014{
Paul Mackerras3a8247c2008-06-18 15:29:12 +10001015 if (get_slice_psize(mm, addr) == MMU_PAGE_4K)
Paul Mackerras721151d2007-04-03 21:24:02 +10001016 return;
Paul Mackerras3a8247c2008-06-18 15:29:12 +10001017 slice_set_range_psize(mm, addr, 1, MMU_PAGE_4K);
Ian Munsiebe3ebfe2014-10-08 19:54:52 +11001018 copro_flush_all_slbs(mm);
Ian Munsiea1dca3462014-10-08 19:54:58 +11001019 if ((get_paca_psize(addr) != MMU_PAGE_4K) && (current->mm == mm)) {
Michael Neulingc395465da62015-10-28 15:54:06 +11001020
1021 copy_mm_to_paca(&mm->context);
Paul Mackerrasfa282372008-01-24 08:35:13 +11001022 slb_flush_and_rebolt();
1023 }
Paul Mackerras721151d2007-04-03 21:24:02 +10001024}
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001025#endif /* CONFIG_PPC_64K_PAGES */
Paul Mackerras721151d2007-04-03 21:24:02 +10001026
Paul Mackerrasfa282372008-01-24 08:35:13 +11001027#ifdef CONFIG_PPC_SUBPAGE_PROT
1028/*
1029 * This looks up a 2-bit protection code for a 4k subpage of a 64k page.
1030 * Userspace sets the subpage permissions using the subpage_prot system call.
1031 *
1032 * Result is 0: full permissions, _PAGE_RW: read-only,
Aneesh Kumar K.V73a14412016-04-29 23:25:31 +10001033 * _PAGE_RWX: no access.
Paul Mackerrasfa282372008-01-24 08:35:13 +11001034 */
David Gibsond28513b2009-11-26 18:56:04 +00001035static int subpage_protection(struct mm_struct *mm, unsigned long ea)
Paul Mackerrasfa282372008-01-24 08:35:13 +11001036{
David Gibsond28513b2009-11-26 18:56:04 +00001037 struct subpage_prot_table *spt = &mm->context.spt;
Paul Mackerrasfa282372008-01-24 08:35:13 +11001038 u32 spp = 0;
1039 u32 **sbpm, *sbpp;
1040
1041 if (ea >= spt->maxaddr)
1042 return 0;
Anton Blanchardb0d436c2013-08-07 02:01:24 +10001043 if (ea < 0x100000000UL) {
Paul Mackerrasfa282372008-01-24 08:35:13 +11001044 /* addresses below 4GB use spt->low_prot */
1045 sbpm = spt->low_prot;
1046 } else {
1047 sbpm = spt->protptrs[ea >> SBP_L3_SHIFT];
1048 if (!sbpm)
1049 return 0;
1050 }
1051 sbpp = sbpm[(ea >> SBP_L2_SHIFT) & (SBP_L2_COUNT - 1)];
1052 if (!sbpp)
1053 return 0;
1054 spp = sbpp[(ea >> PAGE_SHIFT) & (SBP_L1_COUNT - 1)];
1055
1056 /* extract 2-bit bitfield for this 4k subpage */
1057 spp >>= 30 - 2 * ((ea >> 12) & 0xf);
1058
Aneesh Kumar K.V73a14412016-04-29 23:25:31 +10001059 /*
1060 * 0 -> full premission
1061 * 1 -> Read only
1062 * 2 -> no access.
1063 * We return the flag that need to be cleared.
1064 */
1065 spp = ((spp & 2) ? _PAGE_RWX : 0) | ((spp & 1) ? _PAGE_WRITE : 0);
Paul Mackerrasfa282372008-01-24 08:35:13 +11001066 return spp;
1067}
1068
1069#else /* CONFIG_PPC_SUBPAGE_PROT */
David Gibsond28513b2009-11-26 18:56:04 +00001070static inline int subpage_protection(struct mm_struct *mm, unsigned long ea)
Paul Mackerrasfa282372008-01-24 08:35:13 +11001071{
1072 return 0;
1073}
1074#endif
1075
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001076void hash_failure_debug(unsigned long ea, unsigned long access,
1077 unsigned long vsid, unsigned long trap,
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +00001078 int ssize, int psize, int lpsize, unsigned long pte)
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001079{
1080 if (!printk_ratelimit())
1081 return;
1082 pr_info("mm: Hashing failure ! EA=0x%lx access=0x%lx current=%s\n",
1083 ea, access, current->comm);
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +00001084 pr_info(" trap=0x%lx vsid=0x%lx ssize=%d base psize=%d psize %d pte=0x%lx\n",
1085 trap, vsid, ssize, psize, lpsize, pte);
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001086}
1087
Michael Ellerman09567e72014-05-28 18:21:17 +10001088static void check_paca_psize(unsigned long ea, struct mm_struct *mm,
1089 int psize, bool user_region)
1090{
1091 if (user_region) {
1092 if (psize != get_paca_psize(ea)) {
Michael Neulingc395465da62015-10-28 15:54:06 +11001093 copy_mm_to_paca(&mm->context);
Michael Ellerman09567e72014-05-28 18:21:17 +10001094 slb_flush_and_rebolt();
1095 }
1096 } else if (get_paca()->vmalloc_sllp !=
1097 mmu_psize_defs[mmu_vmalloc_psize].sllp) {
1098 get_paca()->vmalloc_sllp =
1099 mmu_psize_defs[mmu_vmalloc_psize].sllp;
1100 slb_vmalloc_update();
1101 }
1102}
1103
Linus Torvalds1da177e2005-04-16 15:20:36 -07001104/* Result code is:
1105 * 0 - handled
1106 * 1 - normal page fault
1107 * -1 - critical hash insertion error
Paul Mackerrasfa282372008-01-24 08:35:13 +11001108 * -2 - access not permitted by subpage protection mechanism
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109 */
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301110int hash_page_mm(struct mm_struct *mm, unsigned long ea,
1111 unsigned long access, unsigned long trap,
1112 unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113{
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +05301114 bool is_thp;
Li Zhongba12eed2013-05-13 16:16:41 +00001115 enum ctx_state prev_state = exception_enter();
David Gibsona1128f82009-12-16 14:29:56 +00001116 pgd_t *pgdir;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117 unsigned long vsid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118 pte_t *ptep;
David Gibsona4fe3ce2009-10-26 19:24:31 +00001119 unsigned hugeshift;
Rusty Russell56aa4122009-03-15 18:16:43 +00001120 const struct cpumask *tmp;
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301121 int rc, user_region = 0;
Paul Mackerras1189be62007-10-11 20:37:10 +10001122 int psize, ssize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001124 DBG_LOW("hash_page(ea=%016lx, access=%lx, trap=%lx\n",
1125 ea, access, trap);
Aneesh Kumar K.Vcfcb3d82015-04-14 13:05:57 +05301126 trace_hash_fault(ea, access, trap);
David Gibson1f8d4192005-05-05 16:15:13 -07001127
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001128 /* Get region & vsid */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129 switch (REGION_ID(ea)) {
1130 case USER_REGION_ID:
1131 user_region = 1;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001132 if (! mm) {
1133 DBG_LOW(" user region with no mm !\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001134 rc = 1;
1135 goto bail;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001136 }
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001137 psize = get_slice_psize(mm, ea);
Paul Mackerras1189be62007-10-11 20:37:10 +10001138 ssize = user_segment_size(ea);
1139 vsid = get_vsid(mm->context.id, ea, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141 case VMALLOC_REGION_ID:
Paul Mackerras1189be62007-10-11 20:37:10 +10001142 vsid = get_kernel_vsid(ea, mmu_kernel_ssize);
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001143 if (ea < VMALLOC_END)
1144 psize = mmu_vmalloc_psize;
1145 else
1146 psize = mmu_io_psize;
Paul Mackerras1189be62007-10-11 20:37:10 +10001147 ssize = mmu_kernel_ssize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149 default:
1150 /* Not a valid range
1151 * Send the problem up to do_page_fault
1152 */
Li Zhongba12eed2013-05-13 16:16:41 +00001153 rc = 1;
1154 goto bail;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001156 DBG_LOW(" mm=%p, mm->pgdir=%p, vsid=%016lx\n", mm, mm->pgd, vsid);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +00001158 /* Bad address. */
1159 if (!vsid) {
1160 DBG_LOW("Bad address!\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001161 rc = 1;
1162 goto bail;
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +00001163 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001164 /* Get pgdir */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165 pgdir = mm->pgd;
Li Zhongba12eed2013-05-13 16:16:41 +00001166 if (pgdir == NULL) {
1167 rc = 1;
1168 goto bail;
1169 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001171 /* Check CPU locality */
Rusty Russell56aa4122009-03-15 18:16:43 +00001172 tmp = cpumask_of(smp_processor_id());
1173 if (user_region && cpumask_equal(mm_cpumask(mm), tmp))
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301174 flags |= HPTE_LOCAL_UPDATE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001176#ifndef CONFIG_PPC_64K_PAGES
David Gibsona4fe3ce2009-10-26 19:24:31 +00001177 /* If we use 4K pages and our psize is not 4K, then we might
1178 * be hitting a special driver mapping, and need to align the
1179 * address before we fetch the PTE.
1180 *
1181 * It could also be a hugepage mapping, in which case this is
1182 * not necessary, but it's not harmful, either.
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001183 */
1184 if (psize != MMU_PAGE_4K)
1185 ea &= ~((1ul << mmu_psize_defs[psize].shift) - 1);
1186#endif /* CONFIG_PPC_64K_PAGES */
1187
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001188 /* Get PTE and page size from page tables */
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +05301189 ptep = __find_linux_pte_or_hugepte(pgdir, ea, &is_thp, &hugeshift);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001190 if (ptep == NULL || !pte_present(*ptep)) {
1191 DBG_LOW(" no PTE !\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001192 rc = 1;
1193 goto bail;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001194 }
1195
Benjamin Herrenschmidtca91e6c2010-07-23 08:53:23 +10001196 /* Add _PAGE_PRESENT to the required access perm */
1197 access |= _PAGE_PRESENT;
1198
1199 /* Pre-check access permissions (will be re-checked atomically
1200 * in __hash_page_XX but this pre-check is a fast path
1201 */
Aneesh Kumar K.Vac29c642016-04-29 23:25:34 +10001202 if (!check_pte_access(access, pte_val(*ptep))) {
Benjamin Herrenschmidtca91e6c2010-07-23 08:53:23 +10001203 DBG_LOW(" no access !\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001204 rc = 1;
1205 goto bail;
Benjamin Herrenschmidtca91e6c2010-07-23 08:53:23 +10001206 }
1207
Li Zhongba12eed2013-05-13 16:16:41 +00001208 if (hugeshift) {
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +05301209 if (is_thp)
Aneesh Kumar K.V6d492ec2013-06-20 14:30:21 +05301210 rc = __hash_page_thp(ea, access, vsid, (pmd_t *)ptep,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301211 trap, flags, ssize, psize);
Aneesh Kumar K.V6d492ec2013-06-20 14:30:21 +05301212#ifdef CONFIG_HUGETLB_PAGE
1213 else
1214 rc = __hash_page_huge(ea, access, vsid, ptep, trap,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301215 flags, ssize, hugeshift, psize);
Aneesh Kumar K.V6d492ec2013-06-20 14:30:21 +05301216#else
1217 else {
1218 /*
1219 * if we have hugeshift, and is not transhuge with
1220 * hugetlb disabled, something is really wrong.
1221 */
1222 rc = 1;
1223 WARN_ON(1);
1224 }
1225#endif
Ian Munsiea1dca3462014-10-08 19:54:58 +11001226 if (current->mm == mm)
1227 check_paca_psize(ea, mm, psize, user_region);
Michael Ellerman09567e72014-05-28 18:21:17 +10001228
Li Zhongba12eed2013-05-13 16:16:41 +00001229 goto bail;
1230 }
David Gibsona4fe3ce2009-10-26 19:24:31 +00001231
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001232#ifndef CONFIG_PPC_64K_PAGES
1233 DBG_LOW(" i-pte: %016lx\n", pte_val(*ptep));
1234#else
1235 DBG_LOW(" i-pte: %016lx %016lx\n", pte_val(*ptep),
1236 pte_val(*(ptep + PTRS_PER_PTE)));
1237#endif
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001238 /* Do actual hashing */
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001239#ifdef CONFIG_PPC_64K_PAGES
Aneesh Kumar K.V945537d2016-04-29 23:25:45 +10001240 /* If H_PAGE_4K_PFN is set, make sure this is a 4k segment */
1241 if ((pte_val(*ptep) & H_PAGE_4K_PFN) && psize == MMU_PAGE_64K) {
Paul Mackerras721151d2007-04-03 21:24:02 +10001242 demote_segment_4k(mm, ea);
1243 psize = MMU_PAGE_4K;
1244 }
1245
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001246 /* If this PTE is non-cacheable and we have restrictions on
1247 * using non cacheable large pages, then we switch to 4k
1248 */
Aneesh Kumar K.V30bda412016-04-29 23:25:38 +10001249 if (mmu_ci_restrictions && psize == MMU_PAGE_64K && pte_ci(*ptep)) {
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001250 if (user_region) {
1251 demote_segment_4k(mm, ea);
1252 psize = MMU_PAGE_4K;
1253 } else if (ea < VMALLOC_END) {
1254 /*
1255 * some driver did a non-cacheable mapping
1256 * in vmalloc space, so switch vmalloc
1257 * to 4k pages
1258 */
1259 printk(KERN_ALERT "Reducing vmalloc segment "
1260 "to 4kB pages because of "
1261 "non-cacheable mapping\n");
1262 psize = mmu_vmalloc_psize = MMU_PAGE_4K;
Ian Munsiebe3ebfe2014-10-08 19:54:52 +11001263 copro_flush_all_slbs(mm);
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001264 }
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001265 }
Michael Ellerman09567e72014-05-28 18:21:17 +10001266
Aneesh Kumar K.V0863d7f2015-11-28 22:39:33 +05301267#endif /* CONFIG_PPC_64K_PAGES */
1268
Ian Munsiea1dca3462014-10-08 19:54:58 +11001269 if (current->mm == mm)
1270 check_paca_psize(ea, mm, psize, user_region);
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001271
Michael Ellerman73b341e2015-08-07 16:19:47 +10001272#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001273 if (psize == MMU_PAGE_64K)
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301274 rc = __hash_page_64K(ea, access, vsid, ptep, trap,
1275 flags, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001276 else
Michael Ellerman73b341e2015-08-07 16:19:47 +10001277#endif /* CONFIG_PPC_64K_PAGES */
Paul Mackerrasfa282372008-01-24 08:35:13 +11001278 {
David Gibsona1128f82009-12-16 14:29:56 +00001279 int spp = subpage_protection(mm, ea);
Paul Mackerrasfa282372008-01-24 08:35:13 +11001280 if (access & spp)
1281 rc = -2;
1282 else
1283 rc = __hash_page_4K(ea, access, vsid, ptep, trap,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301284 flags, ssize, spp);
Paul Mackerrasfa282372008-01-24 08:35:13 +11001285 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001286
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001287 /* Dump some info in case of hash insertion failure, they should
1288 * never happen so it is really useful to know if/when they do
1289 */
1290 if (rc == -1)
1291 hash_failure_debug(ea, access, vsid, trap, ssize, psize,
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +00001292 psize, pte_val(*ptep));
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001293#ifndef CONFIG_PPC_64K_PAGES
1294 DBG_LOW(" o-pte: %016lx\n", pte_val(*ptep));
1295#else
1296 DBG_LOW(" o-pte: %016lx %016lx\n", pte_val(*ptep),
1297 pte_val(*(ptep + PTRS_PER_PTE)));
1298#endif
1299 DBG_LOW(" -> rc=%d\n", rc);
Li Zhongba12eed2013-05-13 16:16:41 +00001300
1301bail:
1302 exception_exit(prev_state);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001303 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001304}
Ian Munsiea1dca3462014-10-08 19:54:58 +11001305EXPORT_SYMBOL_GPL(hash_page_mm);
1306
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301307int hash_page(unsigned long ea, unsigned long access, unsigned long trap,
1308 unsigned long dsisr)
Ian Munsiea1dca3462014-10-08 19:54:58 +11001309{
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301310 unsigned long flags = 0;
Ian Munsiea1dca3462014-10-08 19:54:58 +11001311 struct mm_struct *mm = current->mm;
1312
1313 if (REGION_ID(ea) == VMALLOC_REGION_ID)
1314 mm = &init_mm;
1315
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301316 if (dsisr & DSISR_NOHPTE)
1317 flags |= HPTE_NOHPTE_UPDATE;
1318
1319 return hash_page_mm(mm, ea, access, trap, flags);
Ian Munsiea1dca3462014-10-08 19:54:58 +11001320}
Arnd Bergmann67207b92005-11-15 15:53:48 -05001321EXPORT_SYMBOL_GPL(hash_page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322
Aneesh Kumar K.V106713a2015-12-01 09:06:44 +05301323int __hash_page(unsigned long ea, unsigned long msr, unsigned long trap,
1324 unsigned long dsisr)
1325{
Aneesh Kumar K.Vc7d54842016-04-29 23:25:30 +10001326 unsigned long access = _PAGE_PRESENT | _PAGE_READ;
Aneesh Kumar K.V106713a2015-12-01 09:06:44 +05301327 unsigned long flags = 0;
1328 struct mm_struct *mm = current->mm;
1329
1330 if (REGION_ID(ea) == VMALLOC_REGION_ID)
1331 mm = &init_mm;
1332
1333 if (dsisr & DSISR_NOHPTE)
1334 flags |= HPTE_NOHPTE_UPDATE;
1335
1336 if (dsisr & DSISR_ISSTORE)
Aneesh Kumar K.Vc7d54842016-04-29 23:25:30 +10001337 access |= _PAGE_WRITE;
Aneesh Kumar K.V106713a2015-12-01 09:06:44 +05301338 /*
Aneesh Kumar K.Vac29c642016-04-29 23:25:34 +10001339 * We set _PAGE_PRIVILEGED only when
1340 * kernel mode access kernel space.
1341 *
1342 * _PAGE_PRIVILEGED is NOT set
1343 * 1) when kernel mode access user space
1344 * 2) user space access kernel space.
Aneesh Kumar K.V106713a2015-12-01 09:06:44 +05301345 */
Aneesh Kumar K.Vac29c642016-04-29 23:25:34 +10001346 access |= _PAGE_PRIVILEGED;
Aneesh Kumar K.V106713a2015-12-01 09:06:44 +05301347 if ((msr & MSR_PR) || (REGION_ID(ea) == USER_REGION_ID))
Aneesh Kumar K.Vac29c642016-04-29 23:25:34 +10001348 access &= ~_PAGE_PRIVILEGED;
Aneesh Kumar K.V106713a2015-12-01 09:06:44 +05301349
1350 if (trap == 0x400)
1351 access |= _PAGE_EXEC;
1352
1353 return hash_page_mm(mm, ea, access, trap, flags);
1354}
1355
Michael Ellerman8bbc9b72016-05-06 16:46:00 +10001356#ifdef CONFIG_PPC_MM_SLICES
1357static bool should_hash_preload(struct mm_struct *mm, unsigned long ea)
1358{
Michael Ellermanaac55d72016-05-06 16:47:12 +10001359 int psize = get_slice_psize(mm, ea);
1360
Michael Ellerman8bbc9b72016-05-06 16:46:00 +10001361 /* We only prefault standard pages for now */
Michael Ellermanaac55d72016-05-06 16:47:12 +10001362 if (unlikely(psize != mm->context.user_psize))
1363 return false;
1364
1365 /*
1366 * Don't prefault if subpage protection is enabled for the EA.
1367 */
1368 if (unlikely((psize == MMU_PAGE_4K) && subpage_protection(mm, ea)))
Michael Ellerman8bbc9b72016-05-06 16:46:00 +10001369 return false;
1370
1371 return true;
1372}
1373#else
1374static bool should_hash_preload(struct mm_struct *mm, unsigned long ea)
1375{
1376 return true;
1377}
1378#endif
1379
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001380void hash_preload(struct mm_struct *mm, unsigned long ea,
1381 unsigned long access, unsigned long trap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382{
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +05301383 int hugepage_shift;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001384 unsigned long vsid;
Michael Neuling0b97fee2010-11-17 18:52:45 +00001385 pgd_t *pgdir;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001386 pte_t *ptep;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001387 unsigned long flags;
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301388 int rc, ssize, update_flags = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +10001390 BUG_ON(REGION_ID(ea) != USER_REGION_ID);
1391
Michael Ellerman8bbc9b72016-05-06 16:46:00 +10001392 if (!should_hash_preload(mm, ea))
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001393 return;
1394
1395 DBG_LOW("hash_preload(mm=%p, mm->pgdir=%p, ea=%016lx, access=%lx,"
1396 " trap=%lx\n", mm, mm->pgd, ea, access, trap);
1397
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001398 /* Get Linux PTE if available */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001399 pgdir = mm->pgd;
1400 if (pgdir == NULL)
1401 return;
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301402
1403 /* Get VSID */
1404 ssize = user_segment_size(ea);
1405 vsid = get_vsid(mm->context.id, ea, ssize);
1406 if (!vsid)
1407 return;
1408 /*
1409 * Hash doesn't like irqs. Walking linux page table with irq disabled
1410 * saves us from holding multiple locks.
1411 */
1412 local_irq_save(flags);
1413
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +05301414 /*
1415 * THP pages use update_mmu_cache_pmd. We don't do
1416 * hash preload there. Hence can ignore THP here
1417 */
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +05301418 ptep = find_linux_pte_or_hugepte(pgdir, ea, NULL, &hugepage_shift);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001419 if (!ptep)
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301420 goto out_exit;
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001421
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +05301422 WARN_ON(hugepage_shift);
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001423#ifdef CONFIG_PPC_64K_PAGES
Aneesh Kumar K.V945537d2016-04-29 23:25:45 +10001424 /* If either H_PAGE_4K_PFN or cache inhibited is set (and we are on
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001425 * a 64K kernel), then we don't preload, hash_page() will take
1426 * care of it once we actually try to access the page.
1427 * That way we don't have to duplicate all of the logic for segment
1428 * page size demotion here
1429 */
Aneesh Kumar K.V945537d2016-04-29 23:25:45 +10001430 if ((pte_val(*ptep) & H_PAGE_4K_PFN) || pte_ci(*ptep))
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301431 goto out_exit;
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001432#endif /* CONFIG_PPC_64K_PAGES */
1433
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001434 /* Is that local to this CPU ? */
Rusty Russell56aa4122009-03-15 18:16:43 +00001435 if (cpumask_equal(mm_cpumask(mm), cpumask_of(smp_processor_id())))
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301436 update_flags |= HPTE_LOCAL_UPDATE;
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001437
1438 /* Hash it in */
Michael Ellerman73b341e2015-08-07 16:19:47 +10001439#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001440 if (mm->context.user_psize == MMU_PAGE_64K)
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301441 rc = __hash_page_64K(ea, access, vsid, ptep, trap,
1442 update_flags, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001443 else
Michael Ellerman73b341e2015-08-07 16:19:47 +10001444#endif /* CONFIG_PPC_64K_PAGES */
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301445 rc = __hash_page_4K(ea, access, vsid, ptep, trap, update_flags,
1446 ssize, subpage_protection(mm, ea));
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001447
1448 /* Dump some info in case of hash insertion failure, they should
1449 * never happen so it is really useful to know if/when they do
1450 */
1451 if (rc == -1)
1452 hash_failure_debug(ea, access, vsid, trap, ssize,
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +00001453 mm->context.user_psize,
1454 mm->context.user_psize,
1455 pte_val(*ptep));
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301456out_exit:
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001457 local_irq_restore(flags);
1458}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001459
Benjamin Herrenschmidtf6ab0b92007-10-29 12:05:18 +11001460/* WARNING: This is called from hash_low_64.S, if you change this prototype,
1461 * do not forget to update the assembly call site !
1462 */
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001463void flush_hash_page(unsigned long vpn, real_pte_t pte, int psize, int ssize,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301464 unsigned long flags)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001465{
1466 unsigned long hash, index, shift, hidx, slot;
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301467 int local = flags & HPTE_LOCAL_UPDATE;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001468
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001469 DBG_LOW("flush_hash_page(vpn=%016lx)\n", vpn);
1470 pte_iterate_hashed_subpages(pte, psize, vpn, index, shift) {
1471 hash = hpt_hash(vpn, shift, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001472 hidx = __rpte_to_hidx(pte, index);
1473 if (hidx & _PTEIDX_SECONDARY)
1474 hash = ~hash;
1475 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1476 slot += hidx & _PTEIDX_GROUP_IX;
Sachin P. Sant5c339912009-12-13 21:15:12 +00001477 DBG_LOW(" sub %ld: hash=%lx, hidx=%lx\n", index, slot, hidx);
Aneesh Kumar K.Vdb3d8532013-06-20 14:30:13 +05301478 /*
1479 * We use same base page size and actual psize, because we don't
1480 * use these functions for hugepage
1481 */
1482 ppc_md.hpte_invalidate(slot, vpn, psize, psize, ssize, local);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001483 } pte_iterate_hashed_end();
Michael Neulingbc2a9402013-02-13 16:21:40 +00001484
1485#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1486 /* Transactions are not aborted by tlbiel, only tlbie.
1487 * Without, syncing a page back to a block device w/ PIO could pick up
1488 * transactional data (bad!) so we force an abort here. Before the
1489 * sync the page will be made read-only, which will flush_hash_page.
1490 * BIG ISSUE here: if the kernel uses a page from userspace without
1491 * unmapping it first, it may see the speculated version.
1492 */
1493 if (local && cpu_has_feature(CPU_FTR_TM) &&
Michael Neulingc2fd22d2013-05-02 15:36:14 +00001494 current->thread.regs &&
Michael Neulingbc2a9402013-02-13 16:21:40 +00001495 MSR_TM_ACTIVE(current->thread.regs->msr)) {
1496 tm_enable();
1497 tm_abort(TM_CAUSE_TLBI);
1498 }
1499#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500}
1501
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301502#ifdef CONFIG_TRANSPARENT_HUGEPAGE
1503void flush_hash_hugepage(unsigned long vsid, unsigned long addr,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301504 pmd_t *pmdp, unsigned int psize, int ssize,
1505 unsigned long flags)
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301506{
1507 int i, max_hpte_count, valid;
1508 unsigned long s_addr;
1509 unsigned char *hpte_slot_array;
1510 unsigned long hidx, shift, vpn, hash, slot;
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301511 int local = flags & HPTE_LOCAL_UPDATE;
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301512
1513 s_addr = addr & HPAGE_PMD_MASK;
1514 hpte_slot_array = get_hpte_slot_array(pmdp);
1515 /*
1516 * IF we try to do a HUGE PTE update after a withdraw is done.
1517 * we will find the below NULL. This happens when we do
1518 * split_huge_page_pmd
1519 */
1520 if (!hpte_slot_array)
1521 return;
1522
Aneesh Kumar K.Vd557b092014-11-02 21:15:28 +05301523 if (ppc_md.hugepage_invalidate) {
1524 ppc_md.hugepage_invalidate(vsid, s_addr, hpte_slot_array,
1525 psize, ssize, local);
1526 goto tm_abort;
1527 }
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301528 /*
1529 * No bluk hpte removal support, invalidate each entry
1530 */
1531 shift = mmu_psize_defs[psize].shift;
1532 max_hpte_count = HPAGE_PMD_SIZE >> shift;
1533 for (i = 0; i < max_hpte_count; i++) {
1534 /*
1535 * 8 bits per each hpte entries
1536 * 000| [ secondary group (one bit) | hidx (3 bits) | valid bit]
1537 */
1538 valid = hpte_valid(hpte_slot_array, i);
1539 if (!valid)
1540 continue;
1541 hidx = hpte_hash_index(hpte_slot_array, i);
1542
1543 /* get the vpn */
1544 addr = s_addr + (i * (1ul << shift));
1545 vpn = hpt_vpn(addr, vsid, ssize);
1546 hash = hpt_hash(vpn, shift, ssize);
1547 if (hidx & _PTEIDX_SECONDARY)
1548 hash = ~hash;
1549
1550 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1551 slot += hidx & _PTEIDX_GROUP_IX;
1552 ppc_md.hpte_invalidate(slot, vpn, psize,
Aneesh Kumar K.Vd557b092014-11-02 21:15:28 +05301553 MMU_PAGE_16M, ssize, local);
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301554 }
Aneesh Kumar K.Vd557b092014-11-02 21:15:28 +05301555tm_abort:
1556#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1557 /* Transactions are not aborted by tlbiel, only tlbie.
1558 * Without, syncing a page back to a block device w/ PIO could pick up
1559 * transactional data (bad!) so we force an abort here. Before the
1560 * sync the page will be made read-only, which will flush_hash_page.
1561 * BIG ISSUE here: if the kernel uses a page from userspace without
1562 * unmapping it first, it may see the speculated version.
1563 */
1564 if (local && cpu_has_feature(CPU_FTR_TM) &&
1565 current->thread.regs &&
1566 MSR_TM_ACTIVE(current->thread.regs->msr)) {
1567 tm_enable();
1568 tm_abort(TM_CAUSE_TLBI);
1569 }
1570#endif
Aneesh Kumar K.V2e8266952015-04-21 20:10:26 +05301571 return;
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301572}
1573#endif /* CONFIG_TRANSPARENT_HUGEPAGE */
1574
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001575void flush_hash_range(unsigned long number, int local)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576{
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001577 if (ppc_md.flush_hash_range)
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001578 ppc_md.flush_hash_range(number, local);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001579 else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580 int i;
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001581 struct ppc64_tlb_batch *batch =
Christoph Lameter69111ba2014-10-21 15:23:25 -05001582 this_cpu_ptr(&ppc64_tlb_batch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583
1584 for (i = 0; i < number; i++)
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001585 flush_hash_page(batch->vpn[i], batch->pte[i],
Paul Mackerras1189be62007-10-11 20:37:10 +10001586 batch->psize, batch->ssize, local);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001587 }
1588}
1589
Linus Torvalds1da177e2005-04-16 15:20:36 -07001590/*
1591 * low_hash_fault is called when we the low level hash code failed
1592 * to instert a PTE due to an hypervisor error
1593 */
Paul Mackerrasfa282372008-01-24 08:35:13 +11001594void low_hash_fault(struct pt_regs *regs, unsigned long address, int rc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001595{
Li Zhongba12eed2013-05-13 16:16:41 +00001596 enum ctx_state prev_state = exception_enter();
1597
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598 if (user_mode(regs)) {
Paul Mackerrasfa282372008-01-24 08:35:13 +11001599#ifdef CONFIG_PPC_SUBPAGE_PROT
1600 if (rc == -2)
1601 _exception(SIGSEGV, regs, SEGV_ACCERR, address);
1602 else
1603#endif
1604 _exception(SIGBUS, regs, BUS_ADRERR, address);
1605 } else
1606 bad_page_fault(regs, address, SIGBUS);
Li Zhongba12eed2013-05-13 16:16:41 +00001607
1608 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001609}
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001610
Li Zhongb170bd32013-04-15 16:53:19 +00001611long hpte_insert_repeating(unsigned long hash, unsigned long vpn,
1612 unsigned long pa, unsigned long rflags,
1613 unsigned long vflags, int psize, int ssize)
1614{
1615 unsigned long hpte_group;
1616 long slot;
1617
1618repeat:
1619 hpte_group = ((hash & htab_hash_mask) *
1620 HPTES_PER_GROUP) & ~0x7UL;
1621
1622 /* Insert into the hash table, primary slot */
1623 slot = ppc_md.hpte_insert(hpte_group, vpn, pa, rflags, vflags,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +00001624 psize, psize, ssize);
Li Zhongb170bd32013-04-15 16:53:19 +00001625
1626 /* Primary is full, try the secondary */
1627 if (unlikely(slot == -1)) {
1628 hpte_group = ((~hash & htab_hash_mask) *
1629 HPTES_PER_GROUP) & ~0x7UL;
1630 slot = ppc_md.hpte_insert(hpte_group, vpn, pa, rflags,
1631 vflags | HPTE_V_SECONDARY,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +00001632 psize, psize, ssize);
Li Zhongb170bd32013-04-15 16:53:19 +00001633 if (slot == -1) {
1634 if (mftb() & 0x1)
1635 hpte_group = ((hash & htab_hash_mask) *
1636 HPTES_PER_GROUP)&~0x7UL;
1637
1638 ppc_md.hpte_remove(hpte_group);
1639 goto repeat;
1640 }
1641 }
1642
1643 return slot;
1644}
1645
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001646#ifdef CONFIG_DEBUG_PAGEALLOC
1647static void kernel_map_linear_page(unsigned long vaddr, unsigned long lmi)
1648{
Li Zhong016af592013-04-15 16:53:20 +00001649 unsigned long hash;
Paul Mackerras1189be62007-10-11 20:37:10 +10001650 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001651 unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
Michael Ellerman09f3f322015-06-01 21:11:35 +10001652 unsigned long mode = htab_convert_pte_flags(pgprot_val(PAGE_KERNEL));
Li Zhong016af592013-04-15 16:53:20 +00001653 long ret;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001654
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001655 hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001656
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +00001657 /* Don't create HPTE entries for bad address */
1658 if (!vsid)
1659 return;
Li Zhong016af592013-04-15 16:53:20 +00001660
1661 ret = hpte_insert_repeating(hash, vpn, __pa(vaddr), mode,
1662 HPTE_V_BOLTED,
1663 mmu_linear_psize, mmu_kernel_ssize);
1664
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001665 BUG_ON (ret < 0);
1666 spin_lock(&linear_map_hash_lock);
1667 BUG_ON(linear_map_hash_slots[lmi] & 0x80);
1668 linear_map_hash_slots[lmi] = ret | 0x80;
1669 spin_unlock(&linear_map_hash_lock);
1670}
1671
1672static void kernel_unmap_linear_page(unsigned long vaddr, unsigned long lmi)
1673{
Paul Mackerras1189be62007-10-11 20:37:10 +10001674 unsigned long hash, hidx, slot;
1675 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001676 unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001677
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001678 hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001679 spin_lock(&linear_map_hash_lock);
1680 BUG_ON(!(linear_map_hash_slots[lmi] & 0x80));
1681 hidx = linear_map_hash_slots[lmi] & 0x7f;
1682 linear_map_hash_slots[lmi] = 0;
1683 spin_unlock(&linear_map_hash_lock);
1684 if (hidx & _PTEIDX_SECONDARY)
1685 hash = ~hash;
1686 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1687 slot += hidx & _PTEIDX_GROUP_IX;
Aneesh Kumar K.Vdb3d8532013-06-20 14:30:13 +05301688 ppc_md.hpte_invalidate(slot, vpn, mmu_linear_psize, mmu_linear_psize,
1689 mmu_kernel_ssize, 0);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001690}
1691
Joonsoo Kim031bc572014-12-12 16:55:52 -08001692void __kernel_map_pages(struct page *page, int numpages, int enable)
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001693{
1694 unsigned long flags, vaddr, lmi;
1695 int i;
1696
1697 local_irq_save(flags);
1698 for (i = 0; i < numpages; i++, page++) {
1699 vaddr = (unsigned long)page_address(page);
1700 lmi = __pa(vaddr) >> PAGE_SHIFT;
1701 if (lmi >= linear_map_hash_count)
1702 continue;
1703 if (enable)
1704 kernel_map_linear_page(vaddr, lmi);
1705 else
1706 kernel_unmap_linear_page(vaddr, lmi);
1707 }
1708 local_irq_restore(flags);
1709}
1710#endif /* CONFIG_DEBUG_PAGEALLOC */
Benjamin Herrenschmidtcd3db0c2010-07-06 15:39:02 -07001711
Aneesh Kumar K.V756d08d2016-04-29 23:25:57 +10001712void hash__setup_initial_memory_limit(phys_addr_t first_memblock_base,
Benjamin Herrenschmidtcd3db0c2010-07-06 15:39:02 -07001713 phys_addr_t first_memblock_size)
1714{
1715 /* We don't currently support the first MEMBLOCK not mapping 0
1716 * physical on those processors
1717 */
1718 BUG_ON(first_memblock_base != 0);
1719
1720 /* On LPAR systems, the first entry is our RMA region,
1721 * non-LPAR 64-bit hash MMU systems don't have a limitation
1722 * on real mode access, but using the first entry works well
1723 * enough. We also clamp it to 1G to avoid some funky things
1724 * such as RTAS bugs etc...
1725 */
1726 ppc64_rma_size = min_t(u64, first_memblock_size, 0x40000000);
1727
1728 /* Finally limit subsequent allocations */
1729 memblock_set_current_limit(ppc64_rma_size);
1730}