blob: 659c75941b451d24063d996230ab1d9838267356 [file] [log] [blame]
Thierry Reding280921d2013-08-30 15:10:14 +02001/*
2 * Copyright (C) 2013, NVIDIA Corporation. All rights reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sub license,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the
12 * next paragraph) shall be included in all copies or substantial portions
13 * of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
24#include <linux/backlight.h>
Alexandre Courbotcfdf0542014-03-01 14:00:58 +090025#include <linux/gpio/consumer.h>
Thierry Reding280921d2013-08-30 15:10:14 +020026#include <linux/module.h>
Thierry Reding280921d2013-08-30 15:10:14 +020027#include <linux/of_platform.h>
28#include <linux/platform_device.h>
29#include <linux/regulator/consumer.h>
30
31#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
Thierry Reding210fcd92013-11-22 19:27:11 +010033#include <drm/drm_mipi_dsi.h>
Thierry Reding280921d2013-08-30 15:10:14 +020034#include <drm/drm_panel.h>
35
Philipp Zabela5d3e622014-12-11 18:32:45 +010036#include <video/display_timing.h>
37#include <video/videomode.h>
38
Thierry Reding280921d2013-08-30 15:10:14 +020039struct panel_desc {
40 const struct drm_display_mode *modes;
41 unsigned int num_modes;
Philipp Zabela5d3e622014-12-11 18:32:45 +010042 const struct display_timing *timings;
43 unsigned int num_timings;
Thierry Reding280921d2013-08-30 15:10:14 +020044
Stéphane Marchesin0208d512014-06-19 18:18:28 -070045 unsigned int bpc;
46
Ulrich Ölmann85533e32015-12-04 12:31:28 +010047 /**
48 * @width: width (in millimeters) of the panel's active display area
49 * @height: height (in millimeters) of the panel's active display area
50 */
Thierry Reding280921d2013-08-30 15:10:14 +020051 struct {
52 unsigned int width;
53 unsigned int height;
54 } size;
Ajay Kumarf673c372014-07-31 23:12:11 +053055
56 /**
57 * @prepare: the time (in milliseconds) that it takes for the panel to
58 * become ready and start receiving video data
59 * @enable: the time (in milliseconds) that it takes for the panel to
60 * display the first valid frame after starting to receive
61 * video data
62 * @disable: the time (in milliseconds) that it takes for the panel to
63 * turn the display off (no content is visible)
64 * @unprepare: the time (in milliseconds) that it takes for the panel
65 * to power itself down completely
66 */
67 struct {
68 unsigned int prepare;
69 unsigned int enable;
70 unsigned int disable;
71 unsigned int unprepare;
72 } delay;
Boris Brezillon795f7ab2014-07-22 13:33:59 +020073
74 u32 bus_format;
Stefan Agnerf0aa0832016-02-08 11:38:14 -080075 u32 bus_flags;
Thierry Reding280921d2013-08-30 15:10:14 +020076};
77
Thierry Reding280921d2013-08-30 15:10:14 +020078struct panel_simple {
79 struct drm_panel base;
Ajay Kumar613a6332014-07-31 23:12:10 +053080 bool prepared;
Thierry Reding280921d2013-08-30 15:10:14 +020081 bool enabled;
82
83 const struct panel_desc *desc;
84
85 struct backlight_device *backlight;
86 struct regulator *supply;
87 struct i2c_adapter *ddc;
88
Alexandre Courbotcfdf0542014-03-01 14:00:58 +090089 struct gpio_desc *enable_gpio;
Thierry Reding280921d2013-08-30 15:10:14 +020090};
91
92static inline struct panel_simple *to_panel_simple(struct drm_panel *panel)
93{
94 return container_of(panel, struct panel_simple, base);
95}
96
97static int panel_simple_get_fixed_modes(struct panel_simple *panel)
98{
99 struct drm_connector *connector = panel->base.connector;
100 struct drm_device *drm = panel->base.drm;
101 struct drm_display_mode *mode;
102 unsigned int i, num = 0;
103
104 if (!panel->desc)
105 return 0;
106
Philipp Zabela5d3e622014-12-11 18:32:45 +0100107 for (i = 0; i < panel->desc->num_timings; i++) {
108 const struct display_timing *dt = &panel->desc->timings[i];
109 struct videomode vm;
110
111 videomode_from_timing(dt, &vm);
112 mode = drm_mode_create(drm);
113 if (!mode) {
114 dev_err(drm->dev, "failed to add mode %ux%u\n",
115 dt->hactive.typ, dt->vactive.typ);
116 continue;
117 }
118
119 drm_display_mode_from_videomode(&vm, mode);
Boris Brezilloncda55372016-04-15 18:23:33 +0200120
121 mode->type |= DRM_MODE_TYPE_DRIVER;
122
123 if (panel->desc->num_modes == 1)
124 mode->type |= DRM_MODE_TYPE_PREFERRED;
125
Philipp Zabela5d3e622014-12-11 18:32:45 +0100126 drm_mode_probed_add(connector, mode);
127 num++;
128 }
129
Thierry Reding280921d2013-08-30 15:10:14 +0200130 for (i = 0; i < panel->desc->num_modes; i++) {
131 const struct drm_display_mode *m = &panel->desc->modes[i];
132
133 mode = drm_mode_duplicate(drm, m);
134 if (!mode) {
135 dev_err(drm->dev, "failed to add mode %ux%u@%u\n",
136 m->hdisplay, m->vdisplay, m->vrefresh);
137 continue;
138 }
139
Boris Brezilloncda55372016-04-15 18:23:33 +0200140 mode->type |= DRM_MODE_TYPE_DRIVER;
141
142 if (panel->desc->num_modes == 1)
143 mode->type |= DRM_MODE_TYPE_PREFERRED;
144
Thierry Reding280921d2013-08-30 15:10:14 +0200145 drm_mode_set_name(mode);
146
147 drm_mode_probed_add(connector, mode);
148 num++;
149 }
150
Stéphane Marchesin0208d512014-06-19 18:18:28 -0700151 connector->display_info.bpc = panel->desc->bpc;
Thierry Reding280921d2013-08-30 15:10:14 +0200152 connector->display_info.width_mm = panel->desc->size.width;
153 connector->display_info.height_mm = panel->desc->size.height;
Boris Brezillon795f7ab2014-07-22 13:33:59 +0200154 if (panel->desc->bus_format)
155 drm_display_info_set_bus_formats(&connector->display_info,
156 &panel->desc->bus_format, 1);
Stefan Agnerf0aa0832016-02-08 11:38:14 -0800157 connector->display_info.bus_flags = panel->desc->bus_flags;
Thierry Reding280921d2013-08-30 15:10:14 +0200158
159 return num;
160}
161
162static int panel_simple_disable(struct drm_panel *panel)
163{
164 struct panel_simple *p = to_panel_simple(panel);
165
166 if (!p->enabled)
167 return 0;
168
169 if (p->backlight) {
170 p->backlight->props.power = FB_BLANK_POWERDOWN;
Thierry Redinge4aa3422016-06-17 19:11:53 +0200171 p->backlight->props.state |= BL_CORE_FBBLANK;
Thierry Reding280921d2013-08-30 15:10:14 +0200172 backlight_update_status(p->backlight);
173 }
174
Ajay Kumarf673c372014-07-31 23:12:11 +0530175 if (p->desc->delay.disable)
176 msleep(p->desc->delay.disable);
177
Thierry Reding280921d2013-08-30 15:10:14 +0200178 p->enabled = false;
179
180 return 0;
181}
182
Ajay Kumarc0e1d172014-07-31 23:12:04 +0530183static int panel_simple_unprepare(struct drm_panel *panel)
184{
Ajay Kumar613a6332014-07-31 23:12:10 +0530185 struct panel_simple *p = to_panel_simple(panel);
186
187 if (!p->prepared)
188 return 0;
189
190 if (p->enable_gpio)
191 gpiod_set_value_cansleep(p->enable_gpio, 0);
192
193 regulator_disable(p->supply);
194
Ajay Kumarf673c372014-07-31 23:12:11 +0530195 if (p->desc->delay.unprepare)
196 msleep(p->desc->delay.unprepare);
197
Ajay Kumar613a6332014-07-31 23:12:10 +0530198 p->prepared = false;
199
Ajay Kumarc0e1d172014-07-31 23:12:04 +0530200 return 0;
201}
202
203static int panel_simple_prepare(struct drm_panel *panel)
204{
Thierry Reding280921d2013-08-30 15:10:14 +0200205 struct panel_simple *p = to_panel_simple(panel);
206 int err;
207
Ajay Kumar613a6332014-07-31 23:12:10 +0530208 if (p->prepared)
Thierry Reding280921d2013-08-30 15:10:14 +0200209 return 0;
210
211 err = regulator_enable(p->supply);
212 if (err < 0) {
213 dev_err(panel->dev, "failed to enable supply: %d\n", err);
214 return err;
215 }
216
Alexandre Courbotcfdf0542014-03-01 14:00:58 +0900217 if (p->enable_gpio)
Thierry Reding15c1a912014-03-14 12:03:47 +0100218 gpiod_set_value_cansleep(p->enable_gpio, 1);
Thierry Reding280921d2013-08-30 15:10:14 +0200219
Ajay Kumarf673c372014-07-31 23:12:11 +0530220 if (p->desc->delay.prepare)
221 msleep(p->desc->delay.prepare);
222
Ajay Kumar613a6332014-07-31 23:12:10 +0530223 p->prepared = true;
224
225 return 0;
226}
227
228static int panel_simple_enable(struct drm_panel *panel)
229{
230 struct panel_simple *p = to_panel_simple(panel);
231
232 if (p->enabled)
233 return 0;
234
Ajay Kumarf673c372014-07-31 23:12:11 +0530235 if (p->desc->delay.enable)
236 msleep(p->desc->delay.enable);
237
Thierry Reding280921d2013-08-30 15:10:14 +0200238 if (p->backlight) {
Thierry Redinge4aa3422016-06-17 19:11:53 +0200239 p->backlight->props.state &= ~BL_CORE_FBBLANK;
Thierry Reding280921d2013-08-30 15:10:14 +0200240 p->backlight->props.power = FB_BLANK_UNBLANK;
241 backlight_update_status(p->backlight);
242 }
243
244 p->enabled = true;
245
246 return 0;
247}
248
249static int panel_simple_get_modes(struct drm_panel *panel)
250{
251 struct panel_simple *p = to_panel_simple(panel);
252 int num = 0;
253
254 /* probe EDID if a DDC bus is available */
255 if (p->ddc) {
256 struct edid *edid = drm_get_edid(panel->connector, p->ddc);
Stephen Warren70bf6872014-01-09 11:37:34 -0700257 drm_mode_connector_update_edid_property(panel->connector, edid);
Thierry Reding280921d2013-08-30 15:10:14 +0200258 if (edid) {
259 num += drm_add_edid_modes(panel->connector, edid);
260 kfree(edid);
261 }
262 }
263
264 /* add hard-coded panel modes */
265 num += panel_simple_get_fixed_modes(p);
266
267 return num;
268}
269
Philipp Zabela5d3e622014-12-11 18:32:45 +0100270static int panel_simple_get_timings(struct drm_panel *panel,
271 unsigned int num_timings,
272 struct display_timing *timings)
273{
274 struct panel_simple *p = to_panel_simple(panel);
275 unsigned int i;
276
277 if (p->desc->num_timings < num_timings)
278 num_timings = p->desc->num_timings;
279
280 if (timings)
281 for (i = 0; i < num_timings; i++)
282 timings[i] = p->desc->timings[i];
283
284 return p->desc->num_timings;
285}
286
Thierry Reding280921d2013-08-30 15:10:14 +0200287static const struct drm_panel_funcs panel_simple_funcs = {
288 .disable = panel_simple_disable,
Ajay Kumarc0e1d172014-07-31 23:12:04 +0530289 .unprepare = panel_simple_unprepare,
290 .prepare = panel_simple_prepare,
Thierry Reding280921d2013-08-30 15:10:14 +0200291 .enable = panel_simple_enable,
292 .get_modes = panel_simple_get_modes,
Philipp Zabela5d3e622014-12-11 18:32:45 +0100293 .get_timings = panel_simple_get_timings,
Thierry Reding280921d2013-08-30 15:10:14 +0200294};
295
296static int panel_simple_probe(struct device *dev, const struct panel_desc *desc)
297{
298 struct device_node *backlight, *ddc;
299 struct panel_simple *panel;
Thierry Reding280921d2013-08-30 15:10:14 +0200300 int err;
301
302 panel = devm_kzalloc(dev, sizeof(*panel), GFP_KERNEL);
303 if (!panel)
304 return -ENOMEM;
305
306 panel->enabled = false;
Ajay Kumar613a6332014-07-31 23:12:10 +0530307 panel->prepared = false;
Thierry Reding280921d2013-08-30 15:10:14 +0200308 panel->desc = desc;
309
310 panel->supply = devm_regulator_get(dev, "power");
311 if (IS_ERR(panel->supply))
312 return PTR_ERR(panel->supply);
313
Alexandre Courbota61400d2014-10-23 17:16:58 +0900314 panel->enable_gpio = devm_gpiod_get_optional(dev, "enable",
315 GPIOD_OUT_LOW);
Alexandre Courbotcfdf0542014-03-01 14:00:58 +0900316 if (IS_ERR(panel->enable_gpio)) {
317 err = PTR_ERR(panel->enable_gpio);
Alexandre Courbot9746c612014-07-25 23:47:25 +0900318 dev_err(dev, "failed to request GPIO: %d\n", err);
319 return err;
320 }
Thierry Reding280921d2013-08-30 15:10:14 +0200321
Thierry Reding280921d2013-08-30 15:10:14 +0200322 backlight = of_parse_phandle(dev->of_node, "backlight", 0);
323 if (backlight) {
324 panel->backlight = of_find_backlight_by_node(backlight);
325 of_node_put(backlight);
326
Alexandre Courbotcfdf0542014-03-01 14:00:58 +0900327 if (!panel->backlight)
328 return -EPROBE_DEFER;
Thierry Reding280921d2013-08-30 15:10:14 +0200329 }
330
331 ddc = of_parse_phandle(dev->of_node, "ddc-i2c-bus", 0);
332 if (ddc) {
333 panel->ddc = of_find_i2c_adapter_by_node(ddc);
334 of_node_put(ddc);
335
336 if (!panel->ddc) {
337 err = -EPROBE_DEFER;
338 goto free_backlight;
339 }
340 }
341
342 drm_panel_init(&panel->base);
343 panel->base.dev = dev;
344 panel->base.funcs = &panel_simple_funcs;
345
346 err = drm_panel_add(&panel->base);
347 if (err < 0)
348 goto free_ddc;
349
350 dev_set_drvdata(dev, panel);
351
352 return 0;
353
354free_ddc:
355 if (panel->ddc)
356 put_device(&panel->ddc->dev);
357free_backlight:
358 if (panel->backlight)
359 put_device(&panel->backlight->dev);
Thierry Reding280921d2013-08-30 15:10:14 +0200360
361 return err;
362}
363
364static int panel_simple_remove(struct device *dev)
365{
366 struct panel_simple *panel = dev_get_drvdata(dev);
367
368 drm_panel_detach(&panel->base);
369 drm_panel_remove(&panel->base);
370
371 panel_simple_disable(&panel->base);
372
373 if (panel->ddc)
374 put_device(&panel->ddc->dev);
375
376 if (panel->backlight)
377 put_device(&panel->backlight->dev);
378
Thierry Reding280921d2013-08-30 15:10:14 +0200379 return 0;
380}
381
Thierry Redingd02fd932014-04-29 17:21:21 +0200382static void panel_simple_shutdown(struct device *dev)
383{
384 struct panel_simple *panel = dev_get_drvdata(dev);
385
386 panel_simple_disable(&panel->base);
387}
388
Philipp Zabel1c550fa12015-02-11 18:50:09 +0100389static const struct drm_display_mode ampire_am800480r3tmqwa1h_mode = {
390 .clock = 33333,
391 .hdisplay = 800,
392 .hsync_start = 800 + 0,
393 .hsync_end = 800 + 0 + 255,
394 .htotal = 800 + 0 + 255 + 0,
395 .vdisplay = 480,
396 .vsync_start = 480 + 2,
397 .vsync_end = 480 + 2 + 45,
398 .vtotal = 480 + 2 + 45 + 0,
399 .vrefresh = 60,
400 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
401};
402
403static const struct panel_desc ampire_am800480r3tmqwa1h = {
404 .modes = &ampire_am800480r3tmqwa1h_mode,
405 .num_modes = 1,
406 .bpc = 6,
407 .size = {
408 .width = 152,
409 .height = 91,
410 },
411 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
412};
413
Thierry Reding280921d2013-08-30 15:10:14 +0200414static const struct drm_display_mode auo_b101aw03_mode = {
415 .clock = 51450,
416 .hdisplay = 1024,
417 .hsync_start = 1024 + 156,
418 .hsync_end = 1024 + 156 + 8,
419 .htotal = 1024 + 156 + 8 + 156,
420 .vdisplay = 600,
421 .vsync_start = 600 + 16,
422 .vsync_end = 600 + 16 + 6,
423 .vtotal = 600 + 16 + 6 + 16,
424 .vrefresh = 60,
425};
426
427static const struct panel_desc auo_b101aw03 = {
428 .modes = &auo_b101aw03_mode,
429 .num_modes = 1,
Stéphane Marchesin0208d512014-06-19 18:18:28 -0700430 .bpc = 6,
Thierry Reding280921d2013-08-30 15:10:14 +0200431 .size = {
432 .width = 223,
433 .height = 125,
434 },
435};
436
Huang Lina531bc32015-02-28 10:18:58 +0800437static const struct drm_display_mode auo_b101ean01_mode = {
438 .clock = 72500,
439 .hdisplay = 1280,
440 .hsync_start = 1280 + 119,
441 .hsync_end = 1280 + 119 + 32,
442 .htotal = 1280 + 119 + 32 + 21,
443 .vdisplay = 800,
444 .vsync_start = 800 + 4,
445 .vsync_end = 800 + 4 + 20,
446 .vtotal = 800 + 4 + 20 + 8,
447 .vrefresh = 60,
448};
449
450static const struct panel_desc auo_b101ean01 = {
451 .modes = &auo_b101ean01_mode,
452 .num_modes = 1,
453 .bpc = 6,
454 .size = {
455 .width = 217,
456 .height = 136,
457 },
458};
459
Rob Clarkdac746e2014-08-01 17:01:06 -0400460static const struct drm_display_mode auo_b101xtn01_mode = {
461 .clock = 72000,
462 .hdisplay = 1366,
463 .hsync_start = 1366 + 20,
464 .hsync_end = 1366 + 20 + 70,
465 .htotal = 1366 + 20 + 70,
466 .vdisplay = 768,
467 .vsync_start = 768 + 14,
468 .vsync_end = 768 + 14 + 42,
469 .vtotal = 768 + 14 + 42,
470 .vrefresh = 60,
471 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
472};
473
474static const struct panel_desc auo_b101xtn01 = {
475 .modes = &auo_b101xtn01_mode,
476 .num_modes = 1,
477 .bpc = 6,
478 .size = {
479 .width = 223,
480 .height = 125,
481 },
482};
483
Ajay Kumare35e3052014-09-01 15:40:02 +0530484static const struct drm_display_mode auo_b116xw03_mode = {
485 .clock = 70589,
486 .hdisplay = 1366,
487 .hsync_start = 1366 + 40,
488 .hsync_end = 1366 + 40 + 40,
489 .htotal = 1366 + 40 + 40 + 32,
490 .vdisplay = 768,
491 .vsync_start = 768 + 10,
492 .vsync_end = 768 + 10 + 12,
493 .vtotal = 768 + 10 + 12 + 6,
494 .vrefresh = 60,
495};
496
497static const struct panel_desc auo_b116xw03 = {
498 .modes = &auo_b116xw03_mode,
499 .num_modes = 1,
500 .bpc = 6,
501 .size = {
502 .width = 256,
503 .height = 144,
504 },
505};
506
Stéphane Marchesina333f7a2014-05-23 19:27:59 -0700507static const struct drm_display_mode auo_b133xtn01_mode = {
508 .clock = 69500,
509 .hdisplay = 1366,
510 .hsync_start = 1366 + 48,
511 .hsync_end = 1366 + 48 + 32,
512 .htotal = 1366 + 48 + 32 + 20,
513 .vdisplay = 768,
514 .vsync_start = 768 + 3,
515 .vsync_end = 768 + 3 + 6,
516 .vtotal = 768 + 3 + 6 + 13,
517 .vrefresh = 60,
518};
519
520static const struct panel_desc auo_b133xtn01 = {
521 .modes = &auo_b133xtn01_mode,
522 .num_modes = 1,
Stéphane Marchesin0208d512014-06-19 18:18:28 -0700523 .bpc = 6,
Stéphane Marchesina333f7a2014-05-23 19:27:59 -0700524 .size = {
525 .width = 293,
526 .height = 165,
527 },
528};
529
Ajay Kumar3e51d602014-07-31 23:12:12 +0530530static const struct drm_display_mode auo_b133htn01_mode = {
531 .clock = 150660,
532 .hdisplay = 1920,
533 .hsync_start = 1920 + 172,
534 .hsync_end = 1920 + 172 + 80,
535 .htotal = 1920 + 172 + 80 + 60,
536 .vdisplay = 1080,
537 .vsync_start = 1080 + 25,
538 .vsync_end = 1080 + 25 + 10,
539 .vtotal = 1080 + 25 + 10 + 10,
540 .vrefresh = 60,
541};
542
543static const struct panel_desc auo_b133htn01 = {
544 .modes = &auo_b133htn01_mode,
545 .num_modes = 1,
Thierry Redingd7a839c2014-11-06 10:11:01 +0100546 .bpc = 6,
Ajay Kumar3e51d602014-07-31 23:12:12 +0530547 .size = {
548 .width = 293,
549 .height = 165,
550 },
551 .delay = {
552 .prepare = 105,
553 .enable = 20,
554 .unprepare = 50,
555 },
556};
557
Haixia Shi7ee933a2016-10-11 14:59:16 -0700558static const struct drm_display_mode auo_t215hvn01_mode = {
559 .clock = 148800,
560 .hdisplay = 1920,
561 .hsync_start = 1920 + 88,
562 .hsync_end = 1920 + 88 + 44,
563 .htotal = 1920 + 88 + 44 + 148,
564 .vdisplay = 1080,
565 .vsync_start = 1080 + 4,
566 .vsync_end = 1080 + 4 + 5,
567 .vtotal = 1080 + 4 + 5 + 36,
568 .vrefresh = 60,
569};
570
571static const struct panel_desc auo_t215hvn01 = {
572 .modes = &auo_t215hvn01_mode,
573 .num_modes = 1,
574 .bpc = 8,
575 .size = {
576 .width = 430,
577 .height = 270,
578 },
579 .delay = {
580 .disable = 5,
581 .unprepare = 1000,
582 }
583};
584
Philipp Zabeld47df632014-12-18 16:43:43 +0100585static const struct drm_display_mode avic_tm070ddh03_mode = {
586 .clock = 51200,
587 .hdisplay = 1024,
588 .hsync_start = 1024 + 160,
589 .hsync_end = 1024 + 160 + 4,
590 .htotal = 1024 + 160 + 4 + 156,
591 .vdisplay = 600,
592 .vsync_start = 600 + 17,
593 .vsync_end = 600 + 17 + 1,
594 .vtotal = 600 + 17 + 1 + 17,
595 .vrefresh = 60,
596};
597
598static const struct panel_desc avic_tm070ddh03 = {
599 .modes = &avic_tm070ddh03_mode,
600 .num_modes = 1,
601 .bpc = 8,
602 .size = {
603 .width = 154,
604 .height = 90,
605 },
606 .delay = {
607 .prepare = 20,
608 .enable = 200,
609 .disable = 200,
610 },
611};
612
Stephen Warren4c930752014-01-07 16:46:26 -0700613static const struct drm_display_mode chunghwa_claa101wa01a_mode = {
614 .clock = 72070,
615 .hdisplay = 1366,
616 .hsync_start = 1366 + 58,
617 .hsync_end = 1366 + 58 + 58,
618 .htotal = 1366 + 58 + 58 + 58,
619 .vdisplay = 768,
620 .vsync_start = 768 + 4,
621 .vsync_end = 768 + 4 + 4,
622 .vtotal = 768 + 4 + 4 + 4,
623 .vrefresh = 60,
624};
625
626static const struct panel_desc chunghwa_claa101wa01a = {
627 .modes = &chunghwa_claa101wa01a_mode,
628 .num_modes = 1,
Stéphane Marchesin0208d512014-06-19 18:18:28 -0700629 .bpc = 6,
Stephen Warren4c930752014-01-07 16:46:26 -0700630 .size = {
631 .width = 220,
632 .height = 120,
633 },
634};
635
Thierry Reding280921d2013-08-30 15:10:14 +0200636static const struct drm_display_mode chunghwa_claa101wb01_mode = {
637 .clock = 69300,
638 .hdisplay = 1366,
639 .hsync_start = 1366 + 48,
640 .hsync_end = 1366 + 48 + 32,
641 .htotal = 1366 + 48 + 32 + 20,
642 .vdisplay = 768,
643 .vsync_start = 768 + 16,
644 .vsync_end = 768 + 16 + 8,
645 .vtotal = 768 + 16 + 8 + 16,
646 .vrefresh = 60,
647};
648
649static const struct panel_desc chunghwa_claa101wb01 = {
650 .modes = &chunghwa_claa101wb01_mode,
651 .num_modes = 1,
Stéphane Marchesin0208d512014-06-19 18:18:28 -0700652 .bpc = 6,
Thierry Reding280921d2013-08-30 15:10:14 +0200653 .size = {
654 .width = 223,
655 .height = 125,
656 },
657};
658
Stefan Agner26ab0062014-05-15 11:38:45 +0200659static const struct drm_display_mode edt_et057090dhu_mode = {
660 .clock = 25175,
661 .hdisplay = 640,
662 .hsync_start = 640 + 16,
663 .hsync_end = 640 + 16 + 30,
664 .htotal = 640 + 16 + 30 + 114,
665 .vdisplay = 480,
666 .vsync_start = 480 + 10,
667 .vsync_end = 480 + 10 + 3,
668 .vtotal = 480 + 10 + 3 + 32,
669 .vrefresh = 60,
670 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
671};
672
673static const struct panel_desc edt_et057090dhu = {
674 .modes = &edt_et057090dhu_mode,
675 .num_modes = 1,
Stéphane Marchesin0208d512014-06-19 18:18:28 -0700676 .bpc = 6,
Stefan Agner26ab0062014-05-15 11:38:45 +0200677 .size = {
678 .width = 115,
679 .height = 86,
680 },
681};
682
Philipp Zabelfff5de42014-05-15 12:25:47 +0200683static const struct drm_display_mode edt_etm0700g0dh6_mode = {
684 .clock = 33260,
685 .hdisplay = 800,
686 .hsync_start = 800 + 40,
687 .hsync_end = 800 + 40 + 128,
688 .htotal = 800 + 40 + 128 + 88,
689 .vdisplay = 480,
690 .vsync_start = 480 + 10,
691 .vsync_end = 480 + 10 + 2,
692 .vtotal = 480 + 10 + 2 + 33,
693 .vrefresh = 60,
694 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
695};
696
697static const struct panel_desc edt_etm0700g0dh6 = {
698 .modes = &edt_etm0700g0dh6_mode,
699 .num_modes = 1,
Stéphane Marchesin0208d512014-06-19 18:18:28 -0700700 .bpc = 6,
Philipp Zabelfff5de42014-05-15 12:25:47 +0200701 .size = {
702 .width = 152,
703 .height = 91,
704 },
705};
706
Boris BREZILLON102932b2014-06-05 15:53:32 +0200707static const struct drm_display_mode foxlink_fl500wvr00_a0t_mode = {
708 .clock = 32260,
709 .hdisplay = 800,
710 .hsync_start = 800 + 168,
711 .hsync_end = 800 + 168 + 64,
712 .htotal = 800 + 168 + 64 + 88,
713 .vdisplay = 480,
714 .vsync_start = 480 + 37,
715 .vsync_end = 480 + 37 + 2,
716 .vtotal = 480 + 37 + 2 + 8,
717 .vrefresh = 60,
718};
719
720static const struct panel_desc foxlink_fl500wvr00_a0t = {
721 .modes = &foxlink_fl500wvr00_a0t_mode,
722 .num_modes = 1,
Thierry Redingd7a839c2014-11-06 10:11:01 +0100723 .bpc = 8,
Boris BREZILLON102932b2014-06-05 15:53:32 +0200724 .size = {
725 .width = 108,
726 .height = 65,
727 },
Boris Brezillonbb276cb2014-07-22 13:35:47 +0200728 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
Boris BREZILLON102932b2014-06-05 15:53:32 +0200729};
730
Philipp Zabeld435a2a2014-11-19 10:29:55 +0100731static const struct drm_display_mode giantplus_gpg482739qs5_mode = {
732 .clock = 9000,
733 .hdisplay = 480,
734 .hsync_start = 480 + 5,
735 .hsync_end = 480 + 5 + 1,
736 .htotal = 480 + 5 + 1 + 40,
737 .vdisplay = 272,
738 .vsync_start = 272 + 8,
739 .vsync_end = 272 + 8 + 1,
740 .vtotal = 272 + 8 + 1 + 8,
741 .vrefresh = 60,
742};
743
744static const struct panel_desc giantplus_gpg482739qs5 = {
745 .modes = &giantplus_gpg482739qs5_mode,
746 .num_modes = 1,
747 .bpc = 8,
748 .size = {
749 .width = 95,
750 .height = 54,
751 },
Philipp Zabel33536a02015-02-11 18:50:07 +0100752 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
Philipp Zabeld435a2a2014-11-19 10:29:55 +0100753};
754
Philipp Zabelab077252014-12-11 18:32:46 +0100755static const struct display_timing hannstar_hsd070pww1_timing = {
756 .pixelclock = { 64300000, 71100000, 82000000 },
757 .hactive = { 1280, 1280, 1280 },
758 .hfront_porch = { 1, 1, 10 },
759 .hback_porch = { 1, 1, 10 },
Philipp Zabeld901d2b2015-08-12 12:32:13 +0200760 /*
761 * According to the data sheet, the minimum horizontal blanking interval
762 * is 54 clocks (1 + 52 + 1), but tests with a Nitrogen6X have shown the
763 * minimum working horizontal blanking interval to be 60 clocks.
764 */
765 .hsync_len = { 58, 158, 661 },
Philipp Zabelab077252014-12-11 18:32:46 +0100766 .vactive = { 800, 800, 800 },
767 .vfront_porch = { 1, 1, 10 },
768 .vback_porch = { 1, 1, 10 },
769 .vsync_len = { 1, 21, 203 },
770 .flags = DISPLAY_FLAGS_DE_HIGH,
Philipp Zabela8532052014-10-23 16:31:06 +0200771};
772
773static const struct panel_desc hannstar_hsd070pww1 = {
Philipp Zabelab077252014-12-11 18:32:46 +0100774 .timings = &hannstar_hsd070pww1_timing,
775 .num_timings = 1,
Philipp Zabela8532052014-10-23 16:31:06 +0200776 .bpc = 6,
777 .size = {
778 .width = 151,
779 .height = 94,
780 },
Philipp Zabel58d6a7b2015-08-12 12:32:12 +0200781 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
Philipp Zabela8532052014-10-23 16:31:06 +0200782};
783
Eric Nelsonc0d607e2015-04-13 15:09:26 -0700784static const struct display_timing hannstar_hsd100pxn1_timing = {
785 .pixelclock = { 55000000, 65000000, 75000000 },
786 .hactive = { 1024, 1024, 1024 },
787 .hfront_porch = { 40, 40, 40 },
788 .hback_porch = { 220, 220, 220 },
789 .hsync_len = { 20, 60, 100 },
790 .vactive = { 768, 768, 768 },
791 .vfront_porch = { 7, 7, 7 },
792 .vback_porch = { 21, 21, 21 },
793 .vsync_len = { 10, 10, 10 },
794 .flags = DISPLAY_FLAGS_DE_HIGH,
795};
796
797static const struct panel_desc hannstar_hsd100pxn1 = {
798 .timings = &hannstar_hsd100pxn1_timing,
799 .num_timings = 1,
800 .bpc = 6,
801 .size = {
802 .width = 203,
803 .height = 152,
804 },
Philipp Zabel4946b042015-05-20 11:34:08 +0200805 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
Eric Nelsonc0d607e2015-04-13 15:09:26 -0700806};
807
Lucas Stach61ac0bf2014-11-06 17:44:35 +0100808static const struct drm_display_mode hitachi_tx23d38vm0caa_mode = {
809 .clock = 33333,
810 .hdisplay = 800,
811 .hsync_start = 800 + 85,
812 .hsync_end = 800 + 85 + 86,
813 .htotal = 800 + 85 + 86 + 85,
814 .vdisplay = 480,
815 .vsync_start = 480 + 16,
816 .vsync_end = 480 + 16 + 13,
817 .vtotal = 480 + 16 + 13 + 16,
818 .vrefresh = 60,
819};
820
821static const struct panel_desc hitachi_tx23d38vm0caa = {
822 .modes = &hitachi_tx23d38vm0caa_mode,
823 .num_modes = 1,
824 .bpc = 6,
825 .size = {
826 .width = 195,
827 .height = 117,
828 },
829};
830
Nicolas Ferre41bcceb2015-03-19 14:43:01 +0100831static const struct drm_display_mode innolux_at043tn24_mode = {
832 .clock = 9000,
833 .hdisplay = 480,
834 .hsync_start = 480 + 2,
835 .hsync_end = 480 + 2 + 41,
836 .htotal = 480 + 2 + 41 + 2,
837 .vdisplay = 272,
838 .vsync_start = 272 + 2,
839 .vsync_end = 272 + 2 + 11,
840 .vtotal = 272 + 2 + 11 + 2,
841 .vrefresh = 60,
842 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
843};
844
845static const struct panel_desc innolux_at043tn24 = {
846 .modes = &innolux_at043tn24_mode,
847 .num_modes = 1,
848 .bpc = 8,
849 .size = {
850 .width = 95,
851 .height = 54,
852 },
853 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
854};
855
Riccardo Bortolato4fc24ab2016-04-20 15:37:15 +0200856static const struct drm_display_mode innolux_at070tn92_mode = {
857 .clock = 33333,
858 .hdisplay = 800,
859 .hsync_start = 800 + 210,
860 .hsync_end = 800 + 210 + 20,
861 .htotal = 800 + 210 + 20 + 46,
862 .vdisplay = 480,
863 .vsync_start = 480 + 22,
864 .vsync_end = 480 + 22 + 10,
865 .vtotal = 480 + 22 + 23 + 10,
866 .vrefresh = 60,
867};
868
869static const struct panel_desc innolux_at070tn92 = {
870 .modes = &innolux_at070tn92_mode,
871 .num_modes = 1,
872 .size = {
873 .width = 154,
874 .height = 86,
875 },
876 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
877};
878
Michael Olbrich1e29b842016-08-15 14:32:02 +0200879static const struct display_timing innolux_g101ice_l01_timing = {
880 .pixelclock = { 60400000, 71100000, 74700000 },
881 .hactive = { 1280, 1280, 1280 },
882 .hfront_porch = { 41, 80, 100 },
883 .hback_porch = { 40, 79, 99 },
884 .hsync_len = { 1, 1, 1 },
885 .vactive = { 800, 800, 800 },
886 .vfront_porch = { 5, 11, 14 },
887 .vback_porch = { 4, 11, 14 },
888 .vsync_len = { 1, 1, 1 },
889 .flags = DISPLAY_FLAGS_DE_HIGH,
890};
891
892static const struct panel_desc innolux_g101ice_l01 = {
893 .timings = &innolux_g101ice_l01_timing,
894 .num_timings = 1,
895 .bpc = 8,
896 .size = {
897 .width = 217,
898 .height = 135,
899 },
900 .delay = {
901 .enable = 200,
902 .disable = 200,
903 },
904 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
905};
906
Lucas Stachd731f662014-11-06 17:44:33 +0100907static const struct drm_display_mode innolux_g121i1_l01_mode = {
Thierry Reding0a2288c2014-07-03 14:02:59 +0200908 .clock = 71000,
Lucas Stachd731f662014-11-06 17:44:33 +0100909 .hdisplay = 1280,
910 .hsync_start = 1280 + 64,
911 .hsync_end = 1280 + 64 + 32,
912 .htotal = 1280 + 64 + 32 + 64,
913 .vdisplay = 800,
914 .vsync_start = 800 + 9,
915 .vsync_end = 800 + 9 + 6,
916 .vtotal = 800 + 9 + 6 + 9,
917 .vrefresh = 60,
918};
919
920static const struct panel_desc innolux_g121i1_l01 = {
921 .modes = &innolux_g121i1_l01_mode,
922 .num_modes = 1,
923 .bpc = 6,
924 .size = {
925 .width = 261,
926 .height = 163,
927 },
928};
929
Akshay Bhatf8fa17b2015-11-18 15:57:47 -0500930static const struct drm_display_mode innolux_g121x1_l03_mode = {
931 .clock = 65000,
932 .hdisplay = 1024,
933 .hsync_start = 1024 + 0,
934 .hsync_end = 1024 + 1,
935 .htotal = 1024 + 0 + 1 + 320,
936 .vdisplay = 768,
937 .vsync_start = 768 + 38,
938 .vsync_end = 768 + 38 + 1,
939 .vtotal = 768 + 38 + 1 + 0,
940 .vrefresh = 60,
Akshay Bhat2e8c5eb2016-03-01 18:06:54 -0500941 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
Akshay Bhatf8fa17b2015-11-18 15:57:47 -0500942};
943
944static const struct panel_desc innolux_g121x1_l03 = {
945 .modes = &innolux_g121x1_l03_mode,
946 .num_modes = 1,
947 .bpc = 6,
948 .size = {
949 .width = 246,
950 .height = 185,
951 },
952 .delay = {
953 .enable = 200,
954 .unprepare = 200,
955 .disable = 400,
956 },
957};
958
Thierry Reding0a2288c2014-07-03 14:02:59 +0200959static const struct drm_display_mode innolux_n116bge_mode = {
Daniel Kurtz7fe8c772014-09-02 10:56:46 +0800960 .clock = 76420,
Thierry Reding0a2288c2014-07-03 14:02:59 +0200961 .hdisplay = 1366,
Daniel Kurtz7fe8c772014-09-02 10:56:46 +0800962 .hsync_start = 1366 + 136,
963 .hsync_end = 1366 + 136 + 30,
964 .htotal = 1366 + 136 + 30 + 60,
Thierry Reding0a2288c2014-07-03 14:02:59 +0200965 .vdisplay = 768,
966 .vsync_start = 768 + 8,
Daniel Kurtz7fe8c772014-09-02 10:56:46 +0800967 .vsync_end = 768 + 8 + 12,
968 .vtotal = 768 + 8 + 12 + 12,
Thierry Reding0a2288c2014-07-03 14:02:59 +0200969 .vrefresh = 60,
970 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
971};
972
973static const struct panel_desc innolux_n116bge = {
974 .modes = &innolux_n116bge_mode,
975 .num_modes = 1,
976 .bpc = 6,
977 .size = {
978 .width = 256,
979 .height = 144,
980 },
981};
982
Alban Bedelea447392014-07-22 08:38:55 +0200983static const struct drm_display_mode innolux_n156bge_l21_mode = {
984 .clock = 69300,
985 .hdisplay = 1366,
986 .hsync_start = 1366 + 16,
987 .hsync_end = 1366 + 16 + 34,
988 .htotal = 1366 + 16 + 34 + 50,
989 .vdisplay = 768,
990 .vsync_start = 768 + 2,
991 .vsync_end = 768 + 2 + 6,
992 .vtotal = 768 + 2 + 6 + 12,
993 .vrefresh = 60,
994};
995
996static const struct panel_desc innolux_n156bge_l21 = {
997 .modes = &innolux_n156bge_l21_mode,
998 .num_modes = 1,
Stéphane Marchesin0208d512014-06-19 18:18:28 -0700999 .bpc = 6,
Alban Bedelea447392014-07-22 08:38:55 +02001000 .size = {
1001 .width = 344,
1002 .height = 193,
1003 },
1004};
1005
Michael Grzeschikbccac3f2015-03-19 12:22:44 +01001006static const struct drm_display_mode innolux_zj070na_01p_mode = {
1007 .clock = 51501,
1008 .hdisplay = 1024,
1009 .hsync_start = 1024 + 128,
1010 .hsync_end = 1024 + 128 + 64,
1011 .htotal = 1024 + 128 + 64 + 128,
1012 .vdisplay = 600,
1013 .vsync_start = 600 + 16,
1014 .vsync_end = 600 + 16 + 4,
1015 .vtotal = 600 + 16 + 4 + 16,
1016 .vrefresh = 60,
1017};
1018
1019static const struct panel_desc innolux_zj070na_01p = {
1020 .modes = &innolux_zj070na_01p_mode,
1021 .num_modes = 1,
1022 .bpc = 6,
1023 .size = {
Thierry Reding81598842016-06-10 15:33:13 +02001024 .width = 154,
1025 .height = 90,
Michael Grzeschikbccac3f2015-03-19 12:22:44 +01001026 },
1027};
1028
Lucas Stach8def22e2015-12-02 19:41:11 +01001029static const struct display_timing kyo_tcg121xglp_timing = {
1030 .pixelclock = { 52000000, 65000000, 71000000 },
1031 .hactive = { 1024, 1024, 1024 },
1032 .hfront_porch = { 2, 2, 2 },
1033 .hback_porch = { 2, 2, 2 },
1034 .hsync_len = { 86, 124, 244 },
1035 .vactive = { 768, 768, 768 },
1036 .vfront_porch = { 2, 2, 2 },
1037 .vback_porch = { 2, 2, 2 },
1038 .vsync_len = { 6, 34, 73 },
1039 .flags = DISPLAY_FLAGS_DE_HIGH,
1040};
1041
1042static const struct panel_desc kyo_tcg121xglp = {
1043 .timings = &kyo_tcg121xglp_timing,
1044 .num_timings = 1,
1045 .bpc = 8,
1046 .size = {
1047 .width = 246,
1048 .height = 184,
1049 },
1050 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1051};
1052
Heiko Schocherdd015002015-05-22 10:25:57 +02001053static const struct drm_display_mode lg_lb070wv8_mode = {
1054 .clock = 33246,
1055 .hdisplay = 800,
1056 .hsync_start = 800 + 88,
1057 .hsync_end = 800 + 88 + 80,
1058 .htotal = 800 + 88 + 80 + 88,
1059 .vdisplay = 480,
1060 .vsync_start = 480 + 10,
1061 .vsync_end = 480 + 10 + 25,
1062 .vtotal = 480 + 10 + 25 + 10,
1063 .vrefresh = 60,
1064};
1065
1066static const struct panel_desc lg_lb070wv8 = {
1067 .modes = &lg_lb070wv8_mode,
1068 .num_modes = 1,
1069 .bpc = 16,
1070 .size = {
1071 .width = 151,
1072 .height = 91,
1073 },
1074 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1075};
1076
Yakir Yangc5ece402016-06-28 12:51:15 +08001077static const struct drm_display_mode lg_lp079qx1_sp0v_mode = {
1078 .clock = 200000,
1079 .hdisplay = 1536,
1080 .hsync_start = 1536 + 12,
1081 .hsync_end = 1536 + 12 + 16,
1082 .htotal = 1536 + 12 + 16 + 48,
1083 .vdisplay = 2048,
1084 .vsync_start = 2048 + 8,
1085 .vsync_end = 2048 + 8 + 4,
1086 .vtotal = 2048 + 8 + 4 + 8,
1087 .vrefresh = 60,
1088 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
1089};
1090
1091static const struct panel_desc lg_lp079qx1_sp0v = {
1092 .modes = &lg_lp079qx1_sp0v_mode,
1093 .num_modes = 1,
1094 .size = {
1095 .width = 129,
1096 .height = 171,
1097 },
1098};
1099
Yakir Yang0355dde2016-06-12 10:56:02 +08001100static const struct drm_display_mode lg_lp097qx1_spa1_mode = {
1101 .clock = 205210,
1102 .hdisplay = 2048,
1103 .hsync_start = 2048 + 150,
1104 .hsync_end = 2048 + 150 + 5,
1105 .htotal = 2048 + 150 + 5 + 5,
1106 .vdisplay = 1536,
1107 .vsync_start = 1536 + 3,
1108 .vsync_end = 1536 + 3 + 1,
1109 .vtotal = 1536 + 3 + 1 + 9,
1110 .vrefresh = 60,
1111};
1112
1113static const struct panel_desc lg_lp097qx1_spa1 = {
1114 .modes = &lg_lp097qx1_spa1_mode,
1115 .num_modes = 1,
1116 .size = {
1117 .width = 208,
1118 .height = 147,
1119 },
1120};
1121
Jitao Shi690d8fa2016-02-22 19:01:44 +08001122static const struct drm_display_mode lg_lp120up1_mode = {
1123 .clock = 162300,
1124 .hdisplay = 1920,
1125 .hsync_start = 1920 + 40,
1126 .hsync_end = 1920 + 40 + 40,
1127 .htotal = 1920 + 40 + 40+ 80,
1128 .vdisplay = 1280,
1129 .vsync_start = 1280 + 4,
1130 .vsync_end = 1280 + 4 + 4,
1131 .vtotal = 1280 + 4 + 4 + 12,
1132 .vrefresh = 60,
1133};
1134
1135static const struct panel_desc lg_lp120up1 = {
1136 .modes = &lg_lp120up1_mode,
1137 .num_modes = 1,
1138 .bpc = 8,
1139 .size = {
1140 .width = 267,
1141 .height = 183,
1142 },
1143};
1144
Thierry Redingec7c5652013-11-15 15:59:32 +01001145static const struct drm_display_mode lg_lp129qe_mode = {
1146 .clock = 285250,
1147 .hdisplay = 2560,
1148 .hsync_start = 2560 + 48,
1149 .hsync_end = 2560 + 48 + 32,
1150 .htotal = 2560 + 48 + 32 + 80,
1151 .vdisplay = 1700,
1152 .vsync_start = 1700 + 3,
1153 .vsync_end = 1700 + 3 + 10,
1154 .vtotal = 1700 + 3 + 10 + 36,
1155 .vrefresh = 60,
1156};
1157
1158static const struct panel_desc lg_lp129qe = {
1159 .modes = &lg_lp129qe_mode,
1160 .num_modes = 1,
Stéphane Marchesin0208d512014-06-19 18:18:28 -07001161 .bpc = 8,
Thierry Redingec7c5652013-11-15 15:59:32 +01001162 .size = {
1163 .width = 272,
1164 .height = 181,
1165 },
1166};
1167
jianwei wangc6e87f92015-07-29 16:30:02 +08001168static const struct drm_display_mode nec_nl4827hc19_05b_mode = {
1169 .clock = 10870,
1170 .hdisplay = 480,
1171 .hsync_start = 480 + 2,
1172 .hsync_end = 480 + 2 + 41,
1173 .htotal = 480 + 2 + 41 + 2,
1174 .vdisplay = 272,
1175 .vsync_start = 272 + 2,
1176 .vsync_end = 272 + 2 + 4,
1177 .vtotal = 272 + 2 + 4 + 2,
1178 .vrefresh = 74,
Stefan Agner4bc390c2015-11-17 19:10:29 -08001179 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
jianwei wangc6e87f92015-07-29 16:30:02 +08001180};
1181
1182static const struct panel_desc nec_nl4827hc19_05b = {
1183 .modes = &nec_nl4827hc19_05b_mode,
1184 .num_modes = 1,
1185 .bpc = 8,
1186 .size = {
1187 .width = 95,
1188 .height = 54,
1189 },
Stefan Agner2c806612016-02-08 12:50:13 -08001190 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
1191 .bus_flags = DRM_BUS_FLAG_PIXDATA_POSEDGE,
jianwei wangc6e87f92015-07-29 16:30:02 +08001192};
1193
Fabien Lahoudere05ec0e42016-10-17 11:38:01 +02001194static const struct drm_display_mode nvd_9128_mode = {
1195 .clock = 29500,
1196 .hdisplay = 800,
1197 .hsync_start = 800 + 130,
1198 .hsync_end = 800 + 130 + 98,
1199 .htotal = 800 + 0 + 130 + 98,
1200 .vdisplay = 480,
1201 .vsync_start = 480 + 10,
1202 .vsync_end = 480 + 10 + 50,
1203 .vtotal = 480 + 0 + 10 + 50,
1204};
1205
1206static const struct panel_desc nvd_9128 = {
1207 .modes = &nvd_9128_mode,
1208 .num_modes = 1,
1209 .bpc = 8,
1210 .size = {
1211 .width = 156,
1212 .height = 88,
1213 },
1214 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1215};
1216
Gary Bissona99fb622015-06-10 18:44:23 +02001217static const struct display_timing okaya_rs800480t_7x0gp_timing = {
1218 .pixelclock = { 30000000, 30000000, 40000000 },
1219 .hactive = { 800, 800, 800 },
1220 .hfront_porch = { 40, 40, 40 },
1221 .hback_porch = { 40, 40, 40 },
1222 .hsync_len = { 1, 48, 48 },
1223 .vactive = { 480, 480, 480 },
1224 .vfront_porch = { 13, 13, 13 },
1225 .vback_porch = { 29, 29, 29 },
1226 .vsync_len = { 3, 3, 3 },
1227 .flags = DISPLAY_FLAGS_DE_HIGH,
1228};
1229
1230static const struct panel_desc okaya_rs800480t_7x0gp = {
1231 .timings = &okaya_rs800480t_7x0gp_timing,
1232 .num_timings = 1,
1233 .bpc = 6,
1234 .size = {
1235 .width = 154,
1236 .height = 87,
1237 },
1238 .delay = {
1239 .prepare = 41,
1240 .enable = 50,
1241 .unprepare = 41,
1242 .disable = 50,
1243 },
1244 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
1245};
1246
Maxime Ripardcf5c9e62016-03-23 17:38:34 +01001247static const struct drm_display_mode olimex_lcd_olinuxino_43ts_mode = {
1248 .clock = 9000,
1249 .hdisplay = 480,
1250 .hsync_start = 480 + 5,
1251 .hsync_end = 480 + 5 + 30,
1252 .htotal = 480 + 5 + 30 + 10,
1253 .vdisplay = 272,
1254 .vsync_start = 272 + 8,
1255 .vsync_end = 272 + 8 + 5,
1256 .vtotal = 272 + 8 + 5 + 3,
1257 .vrefresh = 60,
1258};
1259
1260static const struct panel_desc olimex_lcd_olinuxino_43ts = {
1261 .modes = &olimex_lcd_olinuxino_43ts_mode,
1262 .num_modes = 1,
1263 .size = {
1264 .width = 105,
1265 .height = 67,
1266 },
Jonathan Liu5c2a7c62016-09-11 20:46:55 +10001267 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
Maxime Ripardcf5c9e62016-03-23 17:38:34 +01001268};
1269
Eric Anholte8b6f562016-03-24 17:23:48 -07001270/*
1271 * 800x480 CVT. The panel appears to be quite accepting, at least as far as
1272 * pixel clocks, but this is the timing that was being used in the Adafruit
1273 * installation instructions.
1274 */
1275static const struct drm_display_mode ontat_yx700wv03_mode = {
1276 .clock = 29500,
1277 .hdisplay = 800,
1278 .hsync_start = 824,
1279 .hsync_end = 896,
1280 .htotal = 992,
1281 .vdisplay = 480,
1282 .vsync_start = 483,
1283 .vsync_end = 493,
1284 .vtotal = 500,
1285 .vrefresh = 60,
1286 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
1287};
1288
1289/*
1290 * Specification at:
1291 * https://www.adafruit.com/images/product-files/2406/c3163.pdf
1292 */
1293static const struct panel_desc ontat_yx700wv03 = {
1294 .modes = &ontat_yx700wv03_mode,
1295 .num_modes = 1,
1296 .bpc = 8,
1297 .size = {
1298 .width = 154,
1299 .height = 83,
1300 },
1301 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
1302};
1303
Philipp Zabel725c9d42015-02-11 18:50:11 +01001304static const struct drm_display_mode ortustech_com43h4m85ulc_mode = {
1305 .clock = 25000,
1306 .hdisplay = 480,
1307 .hsync_start = 480 + 10,
1308 .hsync_end = 480 + 10 + 10,
1309 .htotal = 480 + 10 + 10 + 15,
1310 .vdisplay = 800,
1311 .vsync_start = 800 + 3,
1312 .vsync_end = 800 + 3 + 3,
1313 .vtotal = 800 + 3 + 3 + 3,
1314 .vrefresh = 60,
1315};
1316
1317static const struct panel_desc ortustech_com43h4m85ulc = {
1318 .modes = &ortustech_com43h4m85ulc_mode,
1319 .num_modes = 1,
1320 .bpc = 8,
1321 .size = {
1322 .width = 56,
1323 .height = 93,
1324 },
1325 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
Marek Vasute0932f92016-08-26 18:26:00 +02001326 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_POSEDGE,
Philipp Zabel725c9d42015-02-11 18:50:11 +01001327};
1328
Josh Wud2a6f0f2015-10-08 17:42:41 +02001329static const struct drm_display_mode qd43003c0_40_mode = {
1330 .clock = 9000,
1331 .hdisplay = 480,
1332 .hsync_start = 480 + 8,
1333 .hsync_end = 480 + 8 + 4,
1334 .htotal = 480 + 8 + 4 + 39,
1335 .vdisplay = 272,
1336 .vsync_start = 272 + 4,
1337 .vsync_end = 272 + 4 + 10,
1338 .vtotal = 272 + 4 + 10 + 2,
1339 .vrefresh = 60,
1340};
1341
1342static const struct panel_desc qd43003c0_40 = {
1343 .modes = &qd43003c0_40_mode,
1344 .num_modes = 1,
1345 .bpc = 8,
1346 .size = {
1347 .width = 95,
1348 .height = 53,
1349 },
1350 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
1351};
1352
Yakir Yang0330eaf2016-06-12 10:56:13 +08001353static const struct drm_display_mode samsung_lsn122dl01_c01_mode = {
1354 .clock = 271560,
1355 .hdisplay = 2560,
1356 .hsync_start = 2560 + 48,
1357 .hsync_end = 2560 + 48 + 32,
1358 .htotal = 2560 + 48 + 32 + 80,
1359 .vdisplay = 1600,
1360 .vsync_start = 1600 + 2,
1361 .vsync_end = 1600 + 2 + 5,
1362 .vtotal = 1600 + 2 + 5 + 57,
1363 .vrefresh = 60,
1364};
1365
1366static const struct panel_desc samsung_lsn122dl01_c01 = {
1367 .modes = &samsung_lsn122dl01_c01_mode,
1368 .num_modes = 1,
1369 .size = {
1370 .width = 263,
1371 .height = 164,
1372 },
1373};
1374
Marc Dietrich6d54e3d2013-12-21 21:38:12 +01001375static const struct drm_display_mode samsung_ltn101nt05_mode = {
1376 .clock = 54030,
1377 .hdisplay = 1024,
1378 .hsync_start = 1024 + 24,
1379 .hsync_end = 1024 + 24 + 136,
1380 .htotal = 1024 + 24 + 136 + 160,
1381 .vdisplay = 600,
1382 .vsync_start = 600 + 3,
1383 .vsync_end = 600 + 3 + 6,
1384 .vtotal = 600 + 3 + 6 + 61,
1385 .vrefresh = 60,
1386};
1387
1388static const struct panel_desc samsung_ltn101nt05 = {
1389 .modes = &samsung_ltn101nt05_mode,
1390 .num_modes = 1,
Stéphane Marchesin0208d512014-06-19 18:18:28 -07001391 .bpc = 6,
Marc Dietrich6d54e3d2013-12-21 21:38:12 +01001392 .size = {
Thierry Reding81598842016-06-10 15:33:13 +02001393 .width = 223,
1394 .height = 125,
Marc Dietrich6d54e3d2013-12-21 21:38:12 +01001395 },
1396};
1397
Stéphane Marchesin0c934302015-03-18 10:52:18 +01001398static const struct drm_display_mode samsung_ltn140at29_301_mode = {
1399 .clock = 76300,
1400 .hdisplay = 1366,
1401 .hsync_start = 1366 + 64,
1402 .hsync_end = 1366 + 64 + 48,
1403 .htotal = 1366 + 64 + 48 + 128,
1404 .vdisplay = 768,
1405 .vsync_start = 768 + 2,
1406 .vsync_end = 768 + 2 + 5,
1407 .vtotal = 768 + 2 + 5 + 17,
1408 .vrefresh = 60,
1409};
1410
1411static const struct panel_desc samsung_ltn140at29_301 = {
1412 .modes = &samsung_ltn140at29_301_mode,
1413 .num_modes = 1,
1414 .bpc = 6,
1415 .size = {
1416 .width = 320,
1417 .height = 187,
1418 },
1419};
1420
Joshua Clayton592aa022016-07-06 15:59:16 -07001421static const struct display_timing sharp_lq101k1ly04_timing = {
1422 .pixelclock = { 60000000, 65000000, 80000000 },
1423 .hactive = { 1280, 1280, 1280 },
1424 .hfront_porch = { 20, 20, 20 },
1425 .hback_porch = { 20, 20, 20 },
1426 .hsync_len = { 10, 10, 10 },
1427 .vactive = { 800, 800, 800 },
1428 .vfront_porch = { 4, 4, 4 },
1429 .vback_porch = { 4, 4, 4 },
1430 .vsync_len = { 4, 4, 4 },
1431 .flags = DISPLAY_FLAGS_PIXDATA_POSEDGE,
1432};
1433
1434static const struct panel_desc sharp_lq101k1ly04 = {
1435 .timings = &sharp_lq101k1ly04_timing,
1436 .num_timings = 1,
1437 .bpc = 8,
1438 .size = {
1439 .width = 217,
1440 .height = 136,
1441 },
1442 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA,
1443};
1444
Yakir Yang739c7de2016-06-12 10:56:35 +08001445static const struct drm_display_mode sharp_lq123p1jx31_mode = {
1446 .clock = 252750,
1447 .hdisplay = 2400,
1448 .hsync_start = 2400 + 48,
1449 .hsync_end = 2400 + 48 + 32,
1450 .htotal = 2400 + 48 + 32 + 80,
1451 .vdisplay = 1600,
1452 .vsync_start = 1600 + 3,
1453 .vsync_end = 1600 + 3 + 10,
1454 .vtotal = 1600 + 3 + 10 + 33,
1455 .vrefresh = 60,
1456 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
1457};
1458
1459static const struct panel_desc sharp_lq123p1jx31 = {
1460 .modes = &sharp_lq123p1jx31_mode,
1461 .num_modes = 1,
1462 .size = {
1463 .width = 259,
1464 .height = 173,
1465 },
Yakir Yanga42f6e32016-07-21 21:14:34 +08001466 .delay = {
1467 .prepare = 110,
1468 .enable = 50,
1469 .unprepare = 550,
1470 },
Yakir Yang739c7de2016-06-12 10:56:35 +08001471};
1472
Gustaf Lindström0f9cdd72016-10-04 17:29:21 +02001473static const struct drm_display_mode sharp_lq150x1lg11_mode = {
1474 .clock = 71100,
1475 .hdisplay = 1024,
1476 .hsync_start = 1024 + 168,
1477 .hsync_end = 1024 + 168 + 64,
1478 .htotal = 1024 + 168 + 64 + 88,
1479 .vdisplay = 768,
1480 .vsync_start = 768 + 37,
1481 .vsync_end = 768 + 37 + 2,
1482 .vtotal = 768 + 37 + 2 + 8,
1483 .vrefresh = 60,
1484};
1485
1486static const struct panel_desc sharp_lq150x1lg11 = {
1487 .modes = &sharp_lq150x1lg11_mode,
1488 .num_modes = 1,
1489 .bpc = 6,
1490 .size = {
1491 .width = 304,
1492 .height = 228,
1493 },
1494 .bus_format = MEDIA_BUS_FMT_RGB565_1X16,
1495};
1496
Boris BREZILLON9c6615b2015-03-19 14:43:00 +01001497static const struct drm_display_mode shelly_sca07010_bfn_lnn_mode = {
1498 .clock = 33300,
1499 .hdisplay = 800,
1500 .hsync_start = 800 + 1,
1501 .hsync_end = 800 + 1 + 64,
1502 .htotal = 800 + 1 + 64 + 64,
1503 .vdisplay = 480,
1504 .vsync_start = 480 + 1,
1505 .vsync_end = 480 + 1 + 23,
1506 .vtotal = 480 + 1 + 23 + 22,
1507 .vrefresh = 60,
1508};
1509
1510static const struct panel_desc shelly_sca07010_bfn_lnn = {
1511 .modes = &shelly_sca07010_bfn_lnn_mode,
1512 .num_modes = 1,
1513 .size = {
1514 .width = 152,
1515 .height = 91,
1516 },
1517 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
1518};
1519
Douglas Anderson9bb34c42016-06-10 10:02:07 -07001520static const struct drm_display_mode starry_kr122ea0sra_mode = {
1521 .clock = 147000,
1522 .hdisplay = 1920,
1523 .hsync_start = 1920 + 16,
1524 .hsync_end = 1920 + 16 + 16,
1525 .htotal = 1920 + 16 + 16 + 32,
1526 .vdisplay = 1200,
1527 .vsync_start = 1200 + 15,
1528 .vsync_end = 1200 + 15 + 2,
1529 .vtotal = 1200 + 15 + 2 + 18,
1530 .vrefresh = 60,
1531 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
1532};
1533
1534static const struct panel_desc starry_kr122ea0sra = {
1535 .modes = &starry_kr122ea0sra_mode,
1536 .num_modes = 1,
1537 .size = {
1538 .width = 263,
1539 .height = 164,
1540 },
Brian Norrisc46b9242016-08-26 14:32:14 -07001541 .delay = {
1542 .prepare = 10 + 200,
1543 .enable = 50,
1544 .unprepare = 10 + 500,
1545 },
Douglas Anderson9bb34c42016-06-10 10:02:07 -07001546};
1547
Bhuvanchandra DV227e4f42016-05-05 11:47:07 +05301548static const struct drm_display_mode tpk_f07a_0102_mode = {
1549 .clock = 33260,
1550 .hdisplay = 800,
1551 .hsync_start = 800 + 40,
1552 .hsync_end = 800 + 40 + 128,
1553 .htotal = 800 + 40 + 128 + 88,
1554 .vdisplay = 480,
1555 .vsync_start = 480 + 10,
1556 .vsync_end = 480 + 10 + 2,
1557 .vtotal = 480 + 10 + 2 + 33,
1558 .vrefresh = 60,
1559};
1560
1561static const struct panel_desc tpk_f07a_0102 = {
1562 .modes = &tpk_f07a_0102_mode,
1563 .num_modes = 1,
1564 .size = {
1565 .width = 152,
1566 .height = 91,
1567 },
1568 .bus_flags = DRM_BUS_FLAG_PIXDATA_POSEDGE,
1569};
1570
1571static const struct drm_display_mode tpk_f10a_0102_mode = {
1572 .clock = 45000,
1573 .hdisplay = 1024,
1574 .hsync_start = 1024 + 176,
1575 .hsync_end = 1024 + 176 + 5,
1576 .htotal = 1024 + 176 + 5 + 88,
1577 .vdisplay = 600,
1578 .vsync_start = 600 + 20,
1579 .vsync_end = 600 + 20 + 5,
1580 .vtotal = 600 + 20 + 5 + 25,
1581 .vrefresh = 60,
1582};
1583
1584static const struct panel_desc tpk_f10a_0102 = {
1585 .modes = &tpk_f10a_0102_mode,
1586 .num_modes = 1,
1587 .size = {
1588 .width = 223,
1589 .height = 125,
1590 },
1591};
1592
Maciej S. Szmigiero06a9dc62016-02-13 22:52:03 +01001593static const struct display_timing urt_umsh_8596md_timing = {
1594 .pixelclock = { 33260000, 33260000, 33260000 },
1595 .hactive = { 800, 800, 800 },
1596 .hfront_porch = { 41, 41, 41 },
1597 .hback_porch = { 216 - 128, 216 - 128, 216 - 128 },
1598 .hsync_len = { 71, 128, 128 },
1599 .vactive = { 480, 480, 480 },
1600 .vfront_porch = { 10, 10, 10 },
1601 .vback_porch = { 35 - 2, 35 - 2, 35 - 2 },
1602 .vsync_len = { 2, 2, 2 },
1603 .flags = DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_NEGEDGE |
1604 DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW,
1605};
1606
1607static const struct panel_desc urt_umsh_8596md_lvds = {
1608 .timings = &urt_umsh_8596md_timing,
1609 .num_timings = 1,
1610 .bpc = 6,
1611 .size = {
1612 .width = 152,
1613 .height = 91,
1614 },
1615 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
1616};
1617
1618static const struct panel_desc urt_umsh_8596md_parallel = {
1619 .timings = &urt_umsh_8596md_timing,
1620 .num_timings = 1,
1621 .bpc = 6,
1622 .size = {
1623 .width = 152,
1624 .height = 91,
1625 },
1626 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
1627};
1628
Thierry Reding280921d2013-08-30 15:10:14 +02001629static const struct of_device_id platform_of_match[] = {
1630 {
Philipp Zabel1c550fa12015-02-11 18:50:09 +01001631 .compatible = "ampire,am800480r3tmqwa1h",
1632 .data = &ampire_am800480r3tmqwa1h,
1633 }, {
Thierry Reding280921d2013-08-30 15:10:14 +02001634 .compatible = "auo,b101aw03",
1635 .data = &auo_b101aw03,
1636 }, {
Huang Lina531bc32015-02-28 10:18:58 +08001637 .compatible = "auo,b101ean01",
1638 .data = &auo_b101ean01,
1639 }, {
Rob Clarkdac746e2014-08-01 17:01:06 -04001640 .compatible = "auo,b101xtn01",
1641 .data = &auo_b101xtn01,
1642 }, {
Ajay Kumare35e3052014-09-01 15:40:02 +05301643 .compatible = "auo,b116xw03",
1644 .data = &auo_b116xw03,
1645 }, {
Ajay Kumar3e51d602014-07-31 23:12:12 +05301646 .compatible = "auo,b133htn01",
1647 .data = &auo_b133htn01,
1648 }, {
Stéphane Marchesina333f7a2014-05-23 19:27:59 -07001649 .compatible = "auo,b133xtn01",
1650 .data = &auo_b133xtn01,
1651 }, {
Haixia Shi7ee933a2016-10-11 14:59:16 -07001652 .compatible = "auo,t215hvn01",
1653 .data = &auo_t215hvn01,
1654 }, {
Philipp Zabeld47df632014-12-18 16:43:43 +01001655 .compatible = "avic,tm070ddh03",
1656 .data = &avic_tm070ddh03,
1657 }, {
Stephen Warren4c930752014-01-07 16:46:26 -07001658 .compatible = "chunghwa,claa101wa01a",
1659 .data = &chunghwa_claa101wa01a
1660 }, {
Thierry Reding280921d2013-08-30 15:10:14 +02001661 .compatible = "chunghwa,claa101wb01",
1662 .data = &chunghwa_claa101wb01
1663 }, {
Stefan Agner26ab0062014-05-15 11:38:45 +02001664 .compatible = "edt,et057090dhu",
1665 .data = &edt_et057090dhu,
1666 }, {
Philipp Zabelfff5de42014-05-15 12:25:47 +02001667 .compatible = "edt,et070080dh6",
1668 .data = &edt_etm0700g0dh6,
1669 }, {
1670 .compatible = "edt,etm0700g0dh6",
1671 .data = &edt_etm0700g0dh6,
1672 }, {
Boris BREZILLON102932b2014-06-05 15:53:32 +02001673 .compatible = "foxlink,fl500wvr00-a0t",
1674 .data = &foxlink_fl500wvr00_a0t,
1675 }, {
Philipp Zabeld435a2a2014-11-19 10:29:55 +01001676 .compatible = "giantplus,gpg482739qs5",
1677 .data = &giantplus_gpg482739qs5
1678 }, {
Philipp Zabela8532052014-10-23 16:31:06 +02001679 .compatible = "hannstar,hsd070pww1",
1680 .data = &hannstar_hsd070pww1,
1681 }, {
Eric Nelsonc0d607e2015-04-13 15:09:26 -07001682 .compatible = "hannstar,hsd100pxn1",
1683 .data = &hannstar_hsd100pxn1,
1684 }, {
Lucas Stach61ac0bf2014-11-06 17:44:35 +01001685 .compatible = "hit,tx23d38vm0caa",
1686 .data = &hitachi_tx23d38vm0caa
1687 }, {
Nicolas Ferre41bcceb2015-03-19 14:43:01 +01001688 .compatible = "innolux,at043tn24",
1689 .data = &innolux_at043tn24,
1690 }, {
Riccardo Bortolato4fc24ab2016-04-20 15:37:15 +02001691 .compatible = "innolux,at070tn92",
1692 .data = &innolux_at070tn92,
1693 }, {
Michael Olbrich1e29b842016-08-15 14:32:02 +02001694 .compatible ="innolux,g101ice-l01",
1695 .data = &innolux_g101ice_l01
1696 }, {
Lucas Stachd731f662014-11-06 17:44:33 +01001697 .compatible ="innolux,g121i1-l01",
1698 .data = &innolux_g121i1_l01
1699 }, {
Akshay Bhatf8fa17b2015-11-18 15:57:47 -05001700 .compatible = "innolux,g121x1-l03",
1701 .data = &innolux_g121x1_l03,
1702 }, {
Thierry Reding0a2288c2014-07-03 14:02:59 +02001703 .compatible = "innolux,n116bge",
1704 .data = &innolux_n116bge,
1705 }, {
Alban Bedelea447392014-07-22 08:38:55 +02001706 .compatible = "innolux,n156bge-l21",
1707 .data = &innolux_n156bge_l21,
1708 }, {
Michael Grzeschikbccac3f2015-03-19 12:22:44 +01001709 .compatible = "innolux,zj070na-01p",
1710 .data = &innolux_zj070na_01p,
1711 }, {
Lucas Stach8def22e2015-12-02 19:41:11 +01001712 .compatible = "kyo,tcg121xglp",
1713 .data = &kyo_tcg121xglp,
1714 }, {
Heiko Schocherdd015002015-05-22 10:25:57 +02001715 .compatible = "lg,lb070wv8",
1716 .data = &lg_lb070wv8,
1717 }, {
Yakir Yangc5ece402016-06-28 12:51:15 +08001718 .compatible = "lg,lp079qx1-sp0v",
1719 .data = &lg_lp079qx1_sp0v,
1720 }, {
Yakir Yang0355dde2016-06-12 10:56:02 +08001721 .compatible = "lg,lp097qx1-spa1",
1722 .data = &lg_lp097qx1_spa1,
1723 }, {
Jitao Shi690d8fa2016-02-22 19:01:44 +08001724 .compatible = "lg,lp120up1",
1725 .data = &lg_lp120up1,
1726 }, {
Thierry Redingec7c5652013-11-15 15:59:32 +01001727 .compatible = "lg,lp129qe",
1728 .data = &lg_lp129qe,
1729 }, {
jianwei wangc6e87f92015-07-29 16:30:02 +08001730 .compatible = "nec,nl4827hc19-05b",
1731 .data = &nec_nl4827hc19_05b,
1732 }, {
Fabien Lahoudere05ec0e42016-10-17 11:38:01 +02001733 .compatible = "nvd,9128",
1734 .data = &nvd_9128,
1735 }, {
Gary Bissona99fb622015-06-10 18:44:23 +02001736 .compatible = "okaya,rs800480t-7x0gp",
1737 .data = &okaya_rs800480t_7x0gp,
1738 }, {
Maxime Ripardcf5c9e62016-03-23 17:38:34 +01001739 .compatible = "olimex,lcd-olinuxino-43-ts",
1740 .data = &olimex_lcd_olinuxino_43ts,
1741 }, {
Eric Anholte8b6f562016-03-24 17:23:48 -07001742 .compatible = "ontat,yx700wv03",
1743 .data = &ontat_yx700wv03,
1744 }, {
Philipp Zabel725c9d42015-02-11 18:50:11 +01001745 .compatible = "ortustech,com43h4m85ulc",
1746 .data = &ortustech_com43h4m85ulc,
1747 }, {
Josh Wud2a6f0f2015-10-08 17:42:41 +02001748 .compatible = "qiaodian,qd43003c0-40",
1749 .data = &qd43003c0_40,
1750 }, {
Yakir Yang0330eaf2016-06-12 10:56:13 +08001751 .compatible = "samsung,lsn122dl01-c01",
1752 .data = &samsung_lsn122dl01_c01,
1753 }, {
Marc Dietrich6d54e3d2013-12-21 21:38:12 +01001754 .compatible = "samsung,ltn101nt05",
1755 .data = &samsung_ltn101nt05,
1756 }, {
Stéphane Marchesin0c934302015-03-18 10:52:18 +01001757 .compatible = "samsung,ltn140at29-301",
1758 .data = &samsung_ltn140at29_301,
1759 }, {
Joshua Clayton592aa022016-07-06 15:59:16 -07001760 .compatible = "sharp,lq101k1ly04",
1761 .data = &sharp_lq101k1ly04,
1762 }, {
Yakir Yang739c7de2016-06-12 10:56:35 +08001763 .compatible = "sharp,lq123p1jx31",
1764 .data = &sharp_lq123p1jx31,
1765 }, {
Gustaf Lindström0f9cdd72016-10-04 17:29:21 +02001766 .compatible = "sharp,lq150x1lg11",
1767 .data = &sharp_lq150x1lg11,
1768 }, {
Boris BREZILLON9c6615b2015-03-19 14:43:00 +01001769 .compatible = "shelly,sca07010-bfn-lnn",
1770 .data = &shelly_sca07010_bfn_lnn,
1771 }, {
Douglas Anderson9bb34c42016-06-10 10:02:07 -07001772 .compatible = "starry,kr122ea0sra",
1773 .data = &starry_kr122ea0sra,
1774 }, {
Bhuvanchandra DV227e4f42016-05-05 11:47:07 +05301775 .compatible = "tpk,f07a-0102",
1776 .data = &tpk_f07a_0102,
1777 }, {
1778 .compatible = "tpk,f10a-0102",
1779 .data = &tpk_f10a_0102,
1780 }, {
Maciej S. Szmigiero06a9dc62016-02-13 22:52:03 +01001781 .compatible = "urt,umsh-8596md-t",
1782 .data = &urt_umsh_8596md_parallel,
1783 }, {
1784 .compatible = "urt,umsh-8596md-1t",
1785 .data = &urt_umsh_8596md_parallel,
1786 }, {
1787 .compatible = "urt,umsh-8596md-7t",
1788 .data = &urt_umsh_8596md_parallel,
1789 }, {
1790 .compatible = "urt,umsh-8596md-11t",
1791 .data = &urt_umsh_8596md_lvds,
1792 }, {
1793 .compatible = "urt,umsh-8596md-19t",
1794 .data = &urt_umsh_8596md_lvds,
1795 }, {
1796 .compatible = "urt,umsh-8596md-20t",
1797 .data = &urt_umsh_8596md_parallel,
1798 }, {
Thierry Reding280921d2013-08-30 15:10:14 +02001799 /* sentinel */
1800 }
1801};
1802MODULE_DEVICE_TABLE(of, platform_of_match);
1803
1804static int panel_simple_platform_probe(struct platform_device *pdev)
1805{
1806 const struct of_device_id *id;
1807
1808 id = of_match_node(platform_of_match, pdev->dev.of_node);
1809 if (!id)
1810 return -ENODEV;
1811
1812 return panel_simple_probe(&pdev->dev, id->data);
1813}
1814
1815static int panel_simple_platform_remove(struct platform_device *pdev)
1816{
1817 return panel_simple_remove(&pdev->dev);
1818}
1819
Thierry Redingd02fd932014-04-29 17:21:21 +02001820static void panel_simple_platform_shutdown(struct platform_device *pdev)
1821{
1822 panel_simple_shutdown(&pdev->dev);
1823}
1824
Thierry Reding280921d2013-08-30 15:10:14 +02001825static struct platform_driver panel_simple_platform_driver = {
1826 .driver = {
1827 .name = "panel-simple",
Thierry Reding280921d2013-08-30 15:10:14 +02001828 .of_match_table = platform_of_match,
1829 },
1830 .probe = panel_simple_platform_probe,
1831 .remove = panel_simple_platform_remove,
Thierry Redingd02fd932014-04-29 17:21:21 +02001832 .shutdown = panel_simple_platform_shutdown,
Thierry Reding280921d2013-08-30 15:10:14 +02001833};
1834
Thierry Reding210fcd92013-11-22 19:27:11 +01001835struct panel_desc_dsi {
1836 struct panel_desc desc;
1837
Thierry Reding462658b2014-03-14 11:24:57 +01001838 unsigned long flags;
Thierry Reding210fcd92013-11-22 19:27:11 +01001839 enum mipi_dsi_pixel_format format;
1840 unsigned int lanes;
1841};
1842
Thierry Redingd718d792015-04-08 16:52:33 +02001843static const struct drm_display_mode auo_b080uan01_mode = {
1844 .clock = 154500,
1845 .hdisplay = 1200,
1846 .hsync_start = 1200 + 62,
1847 .hsync_end = 1200 + 62 + 4,
1848 .htotal = 1200 + 62 + 4 + 62,
1849 .vdisplay = 1920,
1850 .vsync_start = 1920 + 9,
1851 .vsync_end = 1920 + 9 + 2,
1852 .vtotal = 1920 + 9 + 2 + 8,
1853 .vrefresh = 60,
1854};
1855
1856static const struct panel_desc_dsi auo_b080uan01 = {
1857 .desc = {
1858 .modes = &auo_b080uan01_mode,
1859 .num_modes = 1,
1860 .bpc = 8,
1861 .size = {
1862 .width = 108,
1863 .height = 272,
1864 },
1865 },
1866 .flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_CLOCK_NON_CONTINUOUS,
1867 .format = MIPI_DSI_FMT_RGB888,
1868 .lanes = 4,
1869};
1870
Chris Zhongc8521962015-11-20 16:15:37 +08001871static const struct drm_display_mode boe_tv080wum_nl0_mode = {
1872 .clock = 160000,
1873 .hdisplay = 1200,
1874 .hsync_start = 1200 + 120,
1875 .hsync_end = 1200 + 120 + 20,
1876 .htotal = 1200 + 120 + 20 + 21,
1877 .vdisplay = 1920,
1878 .vsync_start = 1920 + 21,
1879 .vsync_end = 1920 + 21 + 3,
1880 .vtotal = 1920 + 21 + 3 + 18,
1881 .vrefresh = 60,
1882 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
1883};
1884
1885static const struct panel_desc_dsi boe_tv080wum_nl0 = {
1886 .desc = {
1887 .modes = &boe_tv080wum_nl0_mode,
1888 .num_modes = 1,
1889 .size = {
1890 .width = 107,
1891 .height = 172,
1892 },
1893 },
1894 .flags = MIPI_DSI_MODE_VIDEO |
1895 MIPI_DSI_MODE_VIDEO_BURST |
1896 MIPI_DSI_MODE_VIDEO_SYNC_PULSE,
1897 .format = MIPI_DSI_FMT_RGB888,
1898 .lanes = 4,
1899};
1900
Alexandre Courbot712ac1b2014-01-21 18:57:10 +09001901static const struct drm_display_mode lg_ld070wx3_sl01_mode = {
1902 .clock = 71000,
1903 .hdisplay = 800,
1904 .hsync_start = 800 + 32,
1905 .hsync_end = 800 + 32 + 1,
1906 .htotal = 800 + 32 + 1 + 57,
1907 .vdisplay = 1280,
1908 .vsync_start = 1280 + 28,
1909 .vsync_end = 1280 + 28 + 1,
1910 .vtotal = 1280 + 28 + 1 + 14,
1911 .vrefresh = 60,
1912};
1913
1914static const struct panel_desc_dsi lg_ld070wx3_sl01 = {
1915 .desc = {
1916 .modes = &lg_ld070wx3_sl01_mode,
1917 .num_modes = 1,
Thierry Redingd7a839c2014-11-06 10:11:01 +01001918 .bpc = 8,
Alexandre Courbot712ac1b2014-01-21 18:57:10 +09001919 .size = {
1920 .width = 94,
1921 .height = 151,
1922 },
1923 },
Alexandre Courbot5e4cc272014-07-08 21:32:12 +09001924 .flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_CLOCK_NON_CONTINUOUS,
Alexandre Courbot712ac1b2014-01-21 18:57:10 +09001925 .format = MIPI_DSI_FMT_RGB888,
1926 .lanes = 4,
1927};
1928
Alexandre Courbot499ce852014-01-21 18:57:09 +09001929static const struct drm_display_mode lg_lh500wx1_sd03_mode = {
1930 .clock = 67000,
1931 .hdisplay = 720,
1932 .hsync_start = 720 + 12,
1933 .hsync_end = 720 + 12 + 4,
1934 .htotal = 720 + 12 + 4 + 112,
1935 .vdisplay = 1280,
1936 .vsync_start = 1280 + 8,
1937 .vsync_end = 1280 + 8 + 4,
1938 .vtotal = 1280 + 8 + 4 + 12,
1939 .vrefresh = 60,
1940};
1941
1942static const struct panel_desc_dsi lg_lh500wx1_sd03 = {
1943 .desc = {
1944 .modes = &lg_lh500wx1_sd03_mode,
1945 .num_modes = 1,
Thierry Redingd7a839c2014-11-06 10:11:01 +01001946 .bpc = 8,
Alexandre Courbot499ce852014-01-21 18:57:09 +09001947 .size = {
1948 .width = 62,
1949 .height = 110,
1950 },
1951 },
1952 .flags = MIPI_DSI_MODE_VIDEO,
1953 .format = MIPI_DSI_FMT_RGB888,
1954 .lanes = 4,
1955};
1956
Thierry Reding280921d2013-08-30 15:10:14 +02001957static const struct drm_display_mode panasonic_vvx10f004b00_mode = {
1958 .clock = 157200,
1959 .hdisplay = 1920,
1960 .hsync_start = 1920 + 154,
1961 .hsync_end = 1920 + 154 + 16,
1962 .htotal = 1920 + 154 + 16 + 32,
1963 .vdisplay = 1200,
1964 .vsync_start = 1200 + 17,
1965 .vsync_end = 1200 + 17 + 2,
1966 .vtotal = 1200 + 17 + 2 + 16,
1967 .vrefresh = 60,
1968};
1969
Thierry Reding210fcd92013-11-22 19:27:11 +01001970static const struct panel_desc_dsi panasonic_vvx10f004b00 = {
1971 .desc = {
1972 .modes = &panasonic_vvx10f004b00_mode,
1973 .num_modes = 1,
Thierry Redingd7a839c2014-11-06 10:11:01 +01001974 .bpc = 8,
Thierry Reding210fcd92013-11-22 19:27:11 +01001975 .size = {
1976 .width = 217,
1977 .height = 136,
1978 },
Thierry Reding280921d2013-08-30 15:10:14 +02001979 },
Alexandre Courbot5e4cc272014-07-08 21:32:12 +09001980 .flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_MODE_VIDEO_SYNC_PULSE |
1981 MIPI_DSI_CLOCK_NON_CONTINUOUS,
Thierry Reding210fcd92013-11-22 19:27:11 +01001982 .format = MIPI_DSI_FMT_RGB888,
1983 .lanes = 4,
1984};
1985
1986static const struct of_device_id dsi_of_match[] = {
1987 {
Thierry Redingd718d792015-04-08 16:52:33 +02001988 .compatible = "auo,b080uan01",
1989 .data = &auo_b080uan01
1990 }, {
Chris Zhongc8521962015-11-20 16:15:37 +08001991 .compatible = "boe,tv080wum-nl0",
1992 .data = &boe_tv080wum_nl0
1993 }, {
Alexandre Courbot712ac1b2014-01-21 18:57:10 +09001994 .compatible = "lg,ld070wx3-sl01",
1995 .data = &lg_ld070wx3_sl01
1996 }, {
Alexandre Courbot499ce852014-01-21 18:57:09 +09001997 .compatible = "lg,lh500wx1-sd03",
1998 .data = &lg_lh500wx1_sd03
1999 }, {
Thierry Reding210fcd92013-11-22 19:27:11 +01002000 .compatible = "panasonic,vvx10f004b00",
2001 .data = &panasonic_vvx10f004b00
2002 }, {
2003 /* sentinel */
2004 }
2005};
2006MODULE_DEVICE_TABLE(of, dsi_of_match);
2007
2008static int panel_simple_dsi_probe(struct mipi_dsi_device *dsi)
2009{
2010 const struct panel_desc_dsi *desc;
2011 const struct of_device_id *id;
2012 int err;
2013
2014 id = of_match_node(dsi_of_match, dsi->dev.of_node);
2015 if (!id)
2016 return -ENODEV;
2017
2018 desc = id->data;
2019
2020 err = panel_simple_probe(&dsi->dev, &desc->desc);
2021 if (err < 0)
2022 return err;
2023
Thierry Reding462658b2014-03-14 11:24:57 +01002024 dsi->mode_flags = desc->flags;
Thierry Reding210fcd92013-11-22 19:27:11 +01002025 dsi->format = desc->format;
2026 dsi->lanes = desc->lanes;
2027
2028 return mipi_dsi_attach(dsi);
2029}
2030
2031static int panel_simple_dsi_remove(struct mipi_dsi_device *dsi)
2032{
2033 int err;
2034
2035 err = mipi_dsi_detach(dsi);
2036 if (err < 0)
2037 dev_err(&dsi->dev, "failed to detach from DSI host: %d\n", err);
2038
2039 return panel_simple_remove(&dsi->dev);
2040}
2041
Thierry Redingd02fd932014-04-29 17:21:21 +02002042static void panel_simple_dsi_shutdown(struct mipi_dsi_device *dsi)
2043{
2044 panel_simple_shutdown(&dsi->dev);
2045}
2046
Thierry Reding210fcd92013-11-22 19:27:11 +01002047static struct mipi_dsi_driver panel_simple_dsi_driver = {
2048 .driver = {
2049 .name = "panel-simple-dsi",
Thierry Reding210fcd92013-11-22 19:27:11 +01002050 .of_match_table = dsi_of_match,
2051 },
2052 .probe = panel_simple_dsi_probe,
2053 .remove = panel_simple_dsi_remove,
Thierry Redingd02fd932014-04-29 17:21:21 +02002054 .shutdown = panel_simple_dsi_shutdown,
Thierry Reding280921d2013-08-30 15:10:14 +02002055};
2056
2057static int __init panel_simple_init(void)
2058{
Thierry Reding210fcd92013-11-22 19:27:11 +01002059 int err;
2060
2061 err = platform_driver_register(&panel_simple_platform_driver);
2062 if (err < 0)
2063 return err;
2064
2065 if (IS_ENABLED(CONFIG_DRM_MIPI_DSI)) {
2066 err = mipi_dsi_driver_register(&panel_simple_dsi_driver);
2067 if (err < 0)
2068 return err;
2069 }
2070
2071 return 0;
Thierry Reding280921d2013-08-30 15:10:14 +02002072}
2073module_init(panel_simple_init);
2074
2075static void __exit panel_simple_exit(void)
2076{
Thierry Reding210fcd92013-11-22 19:27:11 +01002077 if (IS_ENABLED(CONFIG_DRM_MIPI_DSI))
2078 mipi_dsi_driver_unregister(&panel_simple_dsi_driver);
2079
Thierry Reding280921d2013-08-30 15:10:14 +02002080 platform_driver_unregister(&panel_simple_platform_driver);
2081}
2082module_exit(panel_simple_exit);
2083
2084MODULE_AUTHOR("Thierry Reding <treding@nvidia.com>");
2085MODULE_DESCRIPTION("DRM Driver for Simple Panels");
2086MODULE_LICENSE("GPL and additional rights");