blob: 59f023bb70157e73576d4ebd650a2aae57a9a3dd [file] [log] [blame]
Chris Wilson05235c52016-07-20 09:21:08 +01001/*
2 * Copyright © 2008-2015 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24
Chris Wilsonfa545cb2016-08-04 07:52:35 +010025#include <linux/prefetch.h>
Chris Wilsonb52992c2016-10-28 13:58:24 +010026#include <linux/dma-fence-array.h>
Ingo Molnare6017572017-02-01 16:36:40 +010027#include <linux/sched.h>
28#include <linux/sched/clock.h>
Ingo Molnarf361bf42017-02-03 23:47:37 +010029#include <linux/sched/signal.h>
Chris Wilsonfa545cb2016-08-04 07:52:35 +010030
Chris Wilson05235c52016-07-20 09:21:08 +010031#include "i915_drv.h"
32
Chris Wilsonf54d1862016-10-25 13:00:45 +010033static const char *i915_fence_get_driver_name(struct dma_fence *fence)
Chris Wilson04769652016-07-20 09:21:11 +010034{
35 return "i915";
36}
37
Chris Wilsonf54d1862016-10-25 13:00:45 +010038static const char *i915_fence_get_timeline_name(struct dma_fence *fence)
Chris Wilson04769652016-07-20 09:21:11 +010039{
Chris Wilson05506b52017-03-30 12:16:14 +010040 /* The timeline struct (as part of the ppgtt underneath a context)
41 * may be freed when the request is no longer in use by the GPU.
42 * We could extend the life of a context to beyond that of all
43 * fences, possibly keeping the hw resource around indefinitely,
44 * or we just give them a false name. Since
45 * dma_fence_ops.get_timeline_name is a debug feature, the occasional
46 * lie seems justifiable.
47 */
48 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
49 return "signaled";
50
Chris Wilson73cb9702016-10-28 13:58:46 +010051 return to_request(fence)->timeline->common->name;
Chris Wilson04769652016-07-20 09:21:11 +010052}
53
Chris Wilsonf54d1862016-10-25 13:00:45 +010054static bool i915_fence_signaled(struct dma_fence *fence)
Chris Wilson04769652016-07-20 09:21:11 +010055{
56 return i915_gem_request_completed(to_request(fence));
57}
58
Chris Wilsonf54d1862016-10-25 13:00:45 +010059static bool i915_fence_enable_signaling(struct dma_fence *fence)
Chris Wilson04769652016-07-20 09:21:11 +010060{
61 if (i915_fence_signaled(fence))
62 return false;
63
Chris Wilsonf7b02a52017-04-26 09:06:59 +010064 intel_engine_enable_signaling(to_request(fence), true);
Chris Wilson9f90ff32017-06-08 12:14:02 +010065 return !i915_fence_signaled(fence);
Chris Wilson04769652016-07-20 09:21:11 +010066}
67
Chris Wilsonf54d1862016-10-25 13:00:45 +010068static signed long i915_fence_wait(struct dma_fence *fence,
Chris Wilson04769652016-07-20 09:21:11 +010069 bool interruptible,
Chris Wilsone95433c2016-10-28 13:58:27 +010070 signed long timeout)
Chris Wilson04769652016-07-20 09:21:11 +010071{
Chris Wilsone95433c2016-10-28 13:58:27 +010072 return i915_wait_request(to_request(fence), interruptible, timeout);
Chris Wilson04769652016-07-20 09:21:11 +010073}
74
Chris Wilsonf54d1862016-10-25 13:00:45 +010075static void i915_fence_release(struct dma_fence *fence)
Chris Wilson04769652016-07-20 09:21:11 +010076{
77 struct drm_i915_gem_request *req = to_request(fence);
78
Chris Wilsonfc158402016-11-25 13:17:18 +000079 /* The request is put onto a RCU freelist (i.e. the address
80 * is immediately reused), mark the fences as being freed now.
81 * Otherwise the debugobjects for the fences are only marked as
82 * freed when the slab cache itself is freed, and so we would get
83 * caught trying to reuse dead objects.
84 */
85 i915_sw_fence_fini(&req->submit);
Chris Wilsonfc158402016-11-25 13:17:18 +000086
Chris Wilson04769652016-07-20 09:21:11 +010087 kmem_cache_free(req->i915->requests, req);
88}
89
Chris Wilsonf54d1862016-10-25 13:00:45 +010090const struct dma_fence_ops i915_fence_ops = {
Chris Wilson04769652016-07-20 09:21:11 +010091 .get_driver_name = i915_fence_get_driver_name,
92 .get_timeline_name = i915_fence_get_timeline_name,
93 .enable_signaling = i915_fence_enable_signaling,
94 .signaled = i915_fence_signaled,
95 .wait = i915_fence_wait,
96 .release = i915_fence_release,
Chris Wilson04769652016-07-20 09:21:11 +010097};
98
Chris Wilson05235c52016-07-20 09:21:08 +010099static inline void
100i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
101{
Chris Wilsonc8659ef2017-03-02 12:25:25 +0000102 struct drm_i915_file_private *file_priv;
Chris Wilson05235c52016-07-20 09:21:08 +0100103
Chris Wilsonc8659ef2017-03-02 12:25:25 +0000104 file_priv = request->file_priv;
Chris Wilson05235c52016-07-20 09:21:08 +0100105 if (!file_priv)
106 return;
107
108 spin_lock(&file_priv->mm.lock);
Chris Wilsonc8659ef2017-03-02 12:25:25 +0000109 if (request->file_priv) {
110 list_del(&request->client_link);
111 request->file_priv = NULL;
112 }
Chris Wilson05235c52016-07-20 09:21:08 +0100113 spin_unlock(&file_priv->mm.lock);
Chris Wilson05235c52016-07-20 09:21:08 +0100114}
115
Chris Wilson52e54202016-11-14 20:41:02 +0000116static struct i915_dependency *
117i915_dependency_alloc(struct drm_i915_private *i915)
118{
119 return kmem_cache_alloc(i915->dependencies, GFP_KERNEL);
120}
121
122static void
123i915_dependency_free(struct drm_i915_private *i915,
124 struct i915_dependency *dep)
125{
126 kmem_cache_free(i915->dependencies, dep);
127}
128
129static void
130__i915_priotree_add_dependency(struct i915_priotree *pt,
131 struct i915_priotree *signal,
132 struct i915_dependency *dep,
133 unsigned long flags)
134{
Chris Wilson20311bd2016-11-14 20:41:03 +0000135 INIT_LIST_HEAD(&dep->dfs_link);
Chris Wilson52e54202016-11-14 20:41:02 +0000136 list_add(&dep->wait_link, &signal->waiters_list);
137 list_add(&dep->signal_link, &pt->signalers_list);
138 dep->signaler = signal;
139 dep->flags = flags;
140}
141
142static int
143i915_priotree_add_dependency(struct drm_i915_private *i915,
144 struct i915_priotree *pt,
145 struct i915_priotree *signal)
146{
147 struct i915_dependency *dep;
148
149 dep = i915_dependency_alloc(i915);
150 if (!dep)
151 return -ENOMEM;
152
153 __i915_priotree_add_dependency(pt, signal, dep, I915_DEPENDENCY_ALLOC);
154 return 0;
155}
156
157static void
158i915_priotree_fini(struct drm_i915_private *i915, struct i915_priotree *pt)
159{
160 struct i915_dependency *dep, *next;
161
Chris Wilson6c067572017-05-17 13:10:03 +0100162 GEM_BUG_ON(!list_empty(&pt->link));
Chris Wilson20311bd2016-11-14 20:41:03 +0000163
Chris Wilson52e54202016-11-14 20:41:02 +0000164 /* Everyone we depended upon (the fences we wait to be signaled)
165 * should retire before us and remove themselves from our list.
166 * However, retirement is run independently on each timeline and
167 * so we may be called out-of-order.
168 */
169 list_for_each_entry_safe(dep, next, &pt->signalers_list, signal_link) {
170 list_del(&dep->wait_link);
171 if (dep->flags & I915_DEPENDENCY_ALLOC)
172 i915_dependency_free(i915, dep);
173 }
174
175 /* Remove ourselves from everyone who depends upon us */
176 list_for_each_entry_safe(dep, next, &pt->waiters_list, wait_link) {
177 list_del(&dep->signal_link);
178 if (dep->flags & I915_DEPENDENCY_ALLOC)
179 i915_dependency_free(i915, dep);
180 }
181}
182
183static void
184i915_priotree_init(struct i915_priotree *pt)
185{
186 INIT_LIST_HEAD(&pt->signalers_list);
187 INIT_LIST_HEAD(&pt->waiters_list);
Chris Wilson6c067572017-05-17 13:10:03 +0100188 INIT_LIST_HEAD(&pt->link);
Chris Wilson7d1ea602017-09-28 20:39:00 +0100189 pt->priority = I915_PRIORITY_INVALID;
Chris Wilson52e54202016-11-14 20:41:02 +0000190}
191
Chris Wilson12d31732017-02-23 07:44:09 +0000192static int reset_all_global_seqno(struct drm_i915_private *i915, u32 seqno)
193{
Chris Wilson12d31732017-02-23 07:44:09 +0000194 struct intel_engine_cs *engine;
195 enum intel_engine_id id;
196 int ret;
197
198 /* Carefully retire all requests without writing to the rings */
199 ret = i915_gem_wait_for_idle(i915,
200 I915_WAIT_INTERRUPTIBLE |
201 I915_WAIT_LOCKED);
202 if (ret)
203 return ret;
204
Chris Wilson12d31732017-02-23 07:44:09 +0000205 /* If the seqno wraps around, we need to clear the breadcrumb rbtree */
206 for_each_engine(engine, i915, id) {
Chris Wilsonae351be2017-03-30 15:50:41 +0100207 struct i915_gem_timeline *timeline;
208 struct intel_timeline *tl = engine->timeline;
Chris Wilson12d31732017-02-23 07:44:09 +0000209
210 if (!i915_seqno_passed(seqno, tl->seqno)) {
211 /* spin until threads are complete */
212 while (intel_breadcrumbs_busy(engine))
213 cond_resched();
214 }
215
Chris Wilson4d535682017-07-21 13:32:26 +0100216 /* Check we are idle before we fiddle with hw state! */
217 GEM_BUG_ON(!intel_engine_is_idle(engine));
218 GEM_BUG_ON(i915_gem_active_isset(&engine->timeline->last_request));
219
Chris Wilson12d31732017-02-23 07:44:09 +0000220 /* Finally reset hw state */
Chris Wilson12d31732017-02-23 07:44:09 +0000221 intel_engine_init_global_seqno(engine, seqno);
Chris Wilson2ca9faa2017-04-05 16:30:54 +0100222 tl->seqno = seqno;
Chris Wilson12d31732017-02-23 07:44:09 +0000223
Chris Wilsonae351be2017-03-30 15:50:41 +0100224 list_for_each_entry(timeline, &i915->gt.timelines, link)
Chris Wilson7e8894e2017-05-03 10:39:22 +0100225 memset(timeline->engine[id].global_sync, 0,
226 sizeof(timeline->engine[id].global_sync));
Chris Wilson12d31732017-02-23 07:44:09 +0000227 }
228
229 return 0;
230}
231
232int i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno)
233{
234 struct drm_i915_private *dev_priv = to_i915(dev);
235
236 lockdep_assert_held(&dev_priv->drm.struct_mutex);
237
238 if (seqno == 0)
239 return -EINVAL;
240
241 /* HWS page needs to be set less than what we
242 * will inject to ring
243 */
244 return reset_all_global_seqno(dev_priv, seqno - 1);
245}
246
Chris Wilson636918f2017-08-17 15:47:19 +0100247static void mark_busy(struct drm_i915_private *i915)
Chris Wilson12d31732017-02-23 07:44:09 +0000248{
Chris Wilson636918f2017-08-17 15:47:19 +0100249 if (i915->gt.awake)
250 return;
251
252 GEM_BUG_ON(!i915->gt.active_requests);
253
254 intel_runtime_pm_get_noresume(i915);
Tvrtko Ursulinb6876372017-12-05 13:28:54 +0000255
256 /*
257 * It seems that the DMC likes to transition between the DC states a lot
258 * when there are no connected displays (no active power domains) during
259 * command submission.
260 *
261 * This activity has negative impact on the performance of the chip with
262 * huge latencies observed in the interrupt handler and elsewhere.
263 *
264 * Work around it by grabbing a GT IRQ power domain whilst there is any
265 * GT activity, preventing any DC state transitions.
266 */
267 intel_display_power_get(i915, POWER_DOMAIN_GT_IRQ);
268
Chris Wilson636918f2017-08-17 15:47:19 +0100269 i915->gt.awake = true;
270
271 intel_enable_gt_powersave(i915);
272 i915_update_gfx_val(i915);
273 if (INTEL_GEN(i915) >= 6)
274 gen6_rps_busy(i915);
Tvrtko Ursulinfeff0dc2017-11-21 18:18:46 +0000275 i915_pmu_gt_unparked(i915);
Chris Wilson636918f2017-08-17 15:47:19 +0100276
Chris Wilsonaba5e272017-10-25 15:39:41 +0100277 intel_engines_unpark(i915);
278
Chris Wilson636918f2017-08-17 15:47:19 +0100279 queue_delayed_work(i915->wq,
280 &i915->gt.retire_work,
281 round_jiffies_up_relative(HZ));
282}
283
284static int reserve_engine(struct intel_engine_cs *engine)
285{
286 struct drm_i915_private *i915 = engine->i915;
Chris Wilson12d31732017-02-23 07:44:09 +0000287 u32 active = ++engine->timeline->inflight_seqnos;
288 u32 seqno = engine->timeline->seqno;
289 int ret;
290
291 /* Reservation is fine until we need to wrap around */
Chris Wilson636918f2017-08-17 15:47:19 +0100292 if (unlikely(add_overflows(seqno, active))) {
293 ret = reset_all_global_seqno(i915, 0);
294 if (ret) {
295 engine->timeline->inflight_seqnos--;
296 return ret;
297 }
Chris Wilson12d31732017-02-23 07:44:09 +0000298 }
299
Chris Wilson636918f2017-08-17 15:47:19 +0100300 if (!i915->gt.active_requests++)
301 mark_busy(i915);
302
Chris Wilson12d31732017-02-23 07:44:09 +0000303 return 0;
304}
305
Chris Wilson636918f2017-08-17 15:47:19 +0100306static void unreserve_engine(struct intel_engine_cs *engine)
Chris Wilson9b6586a2017-02-23 07:44:08 +0000307{
Chris Wilson636918f2017-08-17 15:47:19 +0100308 struct drm_i915_private *i915 = engine->i915;
309
310 if (!--i915->gt.active_requests) {
311 /* Cancel the mark_busy() from our reserve_engine() */
312 GEM_BUG_ON(!i915->gt.awake);
313 mod_delayed_work(i915->wq,
314 &i915->gt.idle_work,
315 msecs_to_jiffies(100));
316 }
317
Chris Wilson9b6586a2017-02-23 07:44:08 +0000318 GEM_BUG_ON(!engine->timeline->inflight_seqnos);
319 engine->timeline->inflight_seqnos--;
320}
321
Chris Wilsonfa545cb2016-08-04 07:52:35 +0100322void i915_gem_retire_noop(struct i915_gem_active *active,
323 struct drm_i915_gem_request *request)
324{
325 /* Space left intentionally blank */
326}
327
Chris Wilsoncbb60b42017-04-06 18:00:28 +0100328static void advance_ring(struct drm_i915_gem_request *request)
329{
330 unsigned int tail;
331
332 /* We know the GPU must have read the request to have
333 * sent us the seqno + interrupt, so use the position
334 * of tail of the request to update the last known position
335 * of the GPU head.
336 *
337 * Note this requires that we are always called in request
338 * completion order.
339 */
Chris Wilsone6ba9992017-04-25 14:00:49 +0100340 if (list_is_last(&request->ring_link, &request->ring->request_list)) {
341 /* We may race here with execlists resubmitting this request
342 * as we retire it. The resubmission will move the ring->tail
343 * forwards (to request->wa_tail). We either read the
344 * current value that was written to hw, or the value that
345 * is just about to be. Either works, if we miss the last two
346 * noops - they are safe to be replayed on a reset.
347 */
348 tail = READ_ONCE(request->ring->tail);
349 } else {
Chris Wilsoncbb60b42017-04-06 18:00:28 +0100350 tail = request->postfix;
Chris Wilsone6ba9992017-04-25 14:00:49 +0100351 }
Chris Wilsoncbb60b42017-04-06 18:00:28 +0100352 list_del(&request->ring_link);
353
354 request->ring->head = tail;
355}
356
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100357static void free_capture_list(struct drm_i915_gem_request *request)
358{
359 struct i915_gem_capture_list *capture;
360
361 capture = request->capture_list;
362 while (capture) {
363 struct i915_gem_capture_list *next = capture->next;
364
365 kfree(capture);
366 capture = next;
367 }
368}
369
Chris Wilson05235c52016-07-20 09:21:08 +0100370static void i915_gem_request_retire(struct drm_i915_gem_request *request)
371{
Chris Wilsone8a9c582016-12-18 15:37:20 +0000372 struct intel_engine_cs *engine = request->engine;
Chris Wilsonfa545cb2016-08-04 07:52:35 +0100373 struct i915_gem_active *active, *next;
374
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100375 lockdep_assert_held(&request->i915->drm.struct_mutex);
Chris Wilson48bc2a42016-11-25 13:17:17 +0000376 GEM_BUG_ON(!i915_sw_fence_signaled(&request->submit));
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100377 GEM_BUG_ON(!i915_gem_request_completed(request));
Chris Wilson43020552016-11-15 16:46:20 +0000378 GEM_BUG_ON(!request->i915->gt.active_requests);
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100379
Chris Wilson05235c52016-07-20 09:21:08 +0100380 trace_i915_gem_request_retire(request);
Chris Wilson80b204b2016-10-28 13:58:58 +0100381
Chris Wilsone8a9c582016-12-18 15:37:20 +0000382 spin_lock_irq(&engine->timeline->lock);
Chris Wilsone95433c2016-10-28 13:58:27 +0100383 list_del_init(&request->link);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000384 spin_unlock_irq(&engine->timeline->lock);
Chris Wilson05235c52016-07-20 09:21:08 +0100385
Chris Wilson636918f2017-08-17 15:47:19 +0100386 unreserve_engine(request->engine);
Chris Wilsoncbb60b42017-04-06 18:00:28 +0100387 advance_ring(request);
Chris Wilson05235c52016-07-20 09:21:08 +0100388
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100389 free_capture_list(request);
390
Chris Wilsonfa545cb2016-08-04 07:52:35 +0100391 /* Walk through the active list, calling retire on each. This allows
392 * objects to track their GPU activity and mark themselves as idle
393 * when their *last* active request is completed (updating state
394 * tracking lists for eviction, active references for GEM, etc).
395 *
396 * As the ->retire() may free the node, we decouple it first and
397 * pass along the auxiliary information (to avoid dereferencing
398 * the node after the callback).
399 */
400 list_for_each_entry_safe(active, next, &request->active_list, link) {
401 /* In microbenchmarks or focusing upon time inside the kernel,
402 * we may spend an inordinate amount of time simply handling
403 * the retirement of requests and processing their callbacks.
404 * Of which, this loop itself is particularly hot due to the
405 * cache misses when jumping around the list of i915_gem_active.
406 * So we try to keep this loop as streamlined as possible and
407 * also prefetch the next i915_gem_active to try and hide
408 * the likely cache miss.
409 */
410 prefetchw(next);
411
412 INIT_LIST_HEAD(&active->link);
Chris Wilson0eafec62016-08-04 16:32:41 +0100413 RCU_INIT_POINTER(active->request, NULL);
Chris Wilsonfa545cb2016-08-04 07:52:35 +0100414
415 active->retire(active, request);
416 }
417
Chris Wilson05235c52016-07-20 09:21:08 +0100418 i915_gem_request_remove_from_client(request);
419
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +0200420 /* Retirement decays the ban score as it is a sign of ctx progress */
Chris Wilson77b25a92017-07-21 13:32:30 +0100421 atomic_dec_if_positive(&request->ctx->ban_score);
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +0200422
Chris Wilsone8a9c582016-12-18 15:37:20 +0000423 /* The backing object for the context is done after switching to the
424 * *next* context. Therefore we cannot retire the previous context until
425 * the next context has already started running. However, since we
426 * cannot take the required locks at i915_gem_request_submit() we
427 * defer the unpinning of the active context to now, retirement of
428 * the subsequent request.
429 */
430 if (engine->last_retired_context)
431 engine->context_unpin(engine, engine->last_retired_context);
432 engine->last_retired_context = request->ctx;
Chris Wilsond07f0e52016-10-28 13:58:44 +0100433
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100434 spin_lock_irq(&request->lock);
435 if (request->waitboost)
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100436 atomic_dec(&request->i915->gt_pm.rps.num_waiters);
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100437 dma_fence_signal_locked(&request->fence);
438 spin_unlock_irq(&request->lock);
Chris Wilson52e54202016-11-14 20:41:02 +0000439
440 i915_priotree_fini(request->i915, &request->priotree);
Chris Wilsone8a261e2016-07-20 13:31:49 +0100441 i915_gem_request_put(request);
Chris Wilson05235c52016-07-20 09:21:08 +0100442}
443
444void i915_gem_request_retire_upto(struct drm_i915_gem_request *req)
445{
446 struct intel_engine_cs *engine = req->engine;
447 struct drm_i915_gem_request *tmp;
448
449 lockdep_assert_held(&req->i915->drm.struct_mutex);
Chris Wilson4ffd6e02016-11-25 13:17:15 +0000450 GEM_BUG_ON(!i915_gem_request_completed(req));
451
Chris Wilsone95433c2016-10-28 13:58:27 +0100452 if (list_empty(&req->link))
453 return;
Chris Wilson05235c52016-07-20 09:21:08 +0100454
455 do {
Chris Wilson73cb9702016-10-28 13:58:46 +0100456 tmp = list_first_entry(&engine->timeline->requests,
Chris Wilsonefdf7c02016-08-04 07:52:33 +0100457 typeof(*tmp), link);
Chris Wilson05235c52016-07-20 09:21:08 +0100458
459 i915_gem_request_retire(tmp);
460 } while (tmp != req);
Chris Wilson05235c52016-07-20 09:21:08 +0100461}
462
Chris Wilson9b6586a2017-02-23 07:44:08 +0000463static u32 timeline_get_seqno(struct intel_timeline *tl)
Chris Wilson05235c52016-07-20 09:21:08 +0100464{
Chris Wilson9b6586a2017-02-23 07:44:08 +0000465 return ++tl->seqno;
Chris Wilson05235c52016-07-20 09:21:08 +0100466}
467
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000468void __i915_gem_request_submit(struct drm_i915_gem_request *request)
Chris Wilson5590af32016-09-09 14:11:54 +0100469{
Chris Wilson73cb9702016-10-28 13:58:46 +0100470 struct intel_engine_cs *engine = request->engine;
Chris Wilsonf2d13292016-10-28 13:58:57 +0100471 struct intel_timeline *timeline;
472 u32 seqno;
Chris Wilson5590af32016-09-09 14:11:54 +0100473
Chris Wilsone60a8702017-03-02 11:51:30 +0000474 GEM_BUG_ON(!irqs_disabled());
Chris Wilson67520412017-03-02 13:28:01 +0000475 lockdep_assert_held(&engine->timeline->lock);
Chris Wilsone60a8702017-03-02 11:51:30 +0000476
Chris Wilsonfe497892017-02-23 07:44:13 +0000477 trace_i915_gem_request_execute(request);
478
Chris Wilson80b204b2016-10-28 13:58:58 +0100479 /* Transfer from per-context onto the global per-engine timeline */
480 timeline = engine->timeline;
481 GEM_BUG_ON(timeline == request->timeline);
Chris Wilson5590af32016-09-09 14:11:54 +0100482
Chris Wilson9b6586a2017-02-23 07:44:08 +0000483 seqno = timeline_get_seqno(timeline);
Chris Wilsonf2d13292016-10-28 13:58:57 +0100484 GEM_BUG_ON(!seqno);
485 GEM_BUG_ON(i915_seqno_passed(intel_engine_get_seqno(engine), seqno));
486
Chris Wilsonf2d13292016-10-28 13:58:57 +0100487 /* We may be recursing from the signal callback of another i915 fence */
488 spin_lock_nested(&request->lock, SINGLE_DEPTH_NESTING);
489 request->global_seqno = seqno;
490 if (test_bit(DMA_FENCE_FLAG_ENABLE_SIGNAL_BIT, &request->fence.flags))
Chris Wilsonf7b02a52017-04-26 09:06:59 +0100491 intel_engine_enable_signaling(request, false);
Chris Wilsonf2d13292016-10-28 13:58:57 +0100492 spin_unlock(&request->lock);
493
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100494 engine->emit_breadcrumb(request,
495 request->ring->vaddr + request->postfix);
Chris Wilson5590af32016-09-09 14:11:54 +0100496
Chris Wilsonbb894852016-11-14 20:40:57 +0000497 spin_lock(&request->timeline->lock);
Chris Wilson80b204b2016-10-28 13:58:58 +0100498 list_move_tail(&request->link, &timeline->requests);
499 spin_unlock(&request->timeline->lock);
500
Chris Wilsonfe497892017-02-23 07:44:13 +0000501 wake_up_all(&request->execute);
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000502}
Chris Wilson23902e42016-11-14 20:40:58 +0000503
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000504void i915_gem_request_submit(struct drm_i915_gem_request *request)
505{
506 struct intel_engine_cs *engine = request->engine;
507 unsigned long flags;
508
509 /* Will be called from irq-context when using foreign fences. */
510 spin_lock_irqsave(&engine->timeline->lock, flags);
511
512 __i915_gem_request_submit(request);
513
514 spin_unlock_irqrestore(&engine->timeline->lock, flags);
515}
516
Chris Wilsond6a22892017-02-23 07:44:17 +0000517void __i915_gem_request_unsubmit(struct drm_i915_gem_request *request)
518{
519 struct intel_engine_cs *engine = request->engine;
520 struct intel_timeline *timeline;
521
Chris Wilsone60a8702017-03-02 11:51:30 +0000522 GEM_BUG_ON(!irqs_disabled());
Chris Wilson67520412017-03-02 13:28:01 +0000523 lockdep_assert_held(&engine->timeline->lock);
Chris Wilsond6a22892017-02-23 07:44:17 +0000524
525 /* Only unwind in reverse order, required so that the per-context list
526 * is kept in seqno/ring order.
527 */
528 GEM_BUG_ON(request->global_seqno != engine->timeline->seqno);
529 engine->timeline->seqno--;
530
531 /* We may be recursing from the signal callback of another i915 fence */
532 spin_lock_nested(&request->lock, SINGLE_DEPTH_NESTING);
533 request->global_seqno = 0;
534 if (test_bit(DMA_FENCE_FLAG_ENABLE_SIGNAL_BIT, &request->fence.flags))
535 intel_engine_cancel_signaling(request);
536 spin_unlock(&request->lock);
537
538 /* Transfer back from the global per-engine timeline to per-context */
539 timeline = request->timeline;
540 GEM_BUG_ON(timeline == engine->timeline);
541
542 spin_lock(&timeline->lock);
543 list_move(&request->link, &timeline->requests);
544 spin_unlock(&timeline->lock);
545
546 /* We don't need to wake_up any waiters on request->execute, they
547 * will get woken by any other event or us re-adding this request
548 * to the engine timeline (__i915_gem_request_submit()). The waiters
549 * should be quite adapt at finding that the request now has a new
550 * global_seqno to the one they went to sleep on.
551 */
552}
553
554void i915_gem_request_unsubmit(struct drm_i915_gem_request *request)
555{
556 struct intel_engine_cs *engine = request->engine;
557 unsigned long flags;
558
559 /* Will be called from irq-context when using foreign fences. */
560 spin_lock_irqsave(&engine->timeline->lock, flags);
561
562 __i915_gem_request_unsubmit(request);
563
564 spin_unlock_irqrestore(&engine->timeline->lock, flags);
565}
566
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000567static int __i915_sw_fence_call
568submit_notify(struct i915_sw_fence *fence, enum i915_sw_fence_notify state)
569{
Chris Wilson48bc2a42016-11-25 13:17:17 +0000570 struct drm_i915_gem_request *request =
571 container_of(fence, typeof(*request), submit);
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000572
Chris Wilson48bc2a42016-11-25 13:17:17 +0000573 switch (state) {
574 case FENCE_COMPLETE:
Tvrtko Ursulin354d0362017-02-21 11:01:42 +0000575 trace_i915_gem_request_submit(request);
Daniel Vetteraf7a8ff2017-10-11 11:10:19 +0200576 /*
577 * We need to serialize use of the submit_request() callback with its
578 * hotplugging performed during an emergency i915_gem_set_wedged().
579 * We use the RCU mechanism to mark the critical section in order to
580 * force i915_gem_set_wedged() to wait until the submit_request() is
581 * completed before proceeding.
582 */
583 rcu_read_lock();
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000584 request->engine->submit_request(request);
Daniel Vetteraf7a8ff2017-10-11 11:10:19 +0200585 rcu_read_unlock();
Chris Wilson48bc2a42016-11-25 13:17:17 +0000586 break;
587
588 case FENCE_FREE:
589 i915_gem_request_put(request);
590 break;
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000591 }
Chris Wilson80b204b2016-10-28 13:58:58 +0100592
Chris Wilson5590af32016-09-09 14:11:54 +0100593 return NOTIFY_DONE;
594}
595
Chris Wilson8e637172016-08-02 22:50:26 +0100596/**
597 * i915_gem_request_alloc - allocate a request structure
598 *
599 * @engine: engine that we wish to issue the request on.
600 * @ctx: context that the request will be associated with.
Chris Wilson8e637172016-08-02 22:50:26 +0100601 *
602 * Returns a pointer to the allocated request if successful,
603 * or an error code if not.
604 */
605struct drm_i915_gem_request *
606i915_gem_request_alloc(struct intel_engine_cs *engine,
607 struct i915_gem_context *ctx)
Chris Wilson05235c52016-07-20 09:21:08 +0100608{
609 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson05235c52016-07-20 09:21:08 +0100610 struct drm_i915_gem_request *req;
Chris Wilson266a2402017-05-04 10:33:08 +0100611 struct intel_ring *ring;
Chris Wilson05235c52016-07-20 09:21:08 +0100612 int ret;
613
Chris Wilson28176ef2016-10-28 13:58:56 +0100614 lockdep_assert_held(&dev_priv->drm.struct_mutex);
615
Chris Wilsone7af3112017-10-03 21:34:48 +0100616 /*
617 * Preempt contexts are reserved for exclusive use to inject a
618 * preemption context switch. They are never to be used for any trivial
619 * request!
620 */
621 GEM_BUG_ON(ctx == dev_priv->preempt_context);
622
Chris Wilson05235c52016-07-20 09:21:08 +0100623 /* ABI: Before userspace accesses the GPU (e.g. execbuffer), report
Chris Wilson6ffb7d02017-01-14 16:23:33 +0000624 * EIO if the GPU is already wedged.
Chris Wilson05235c52016-07-20 09:21:08 +0100625 */
Chris Wilson6ffb7d02017-01-14 16:23:33 +0000626 if (i915_terminally_wedged(&dev_priv->gpu_error))
627 return ERR_PTR(-EIO);
Chris Wilson05235c52016-07-20 09:21:08 +0100628
Chris Wilsone8a9c582016-12-18 15:37:20 +0000629 /* Pinning the contexts may generate requests in order to acquire
630 * GGTT space, so do this first before we reserve a seqno for
631 * ourselves.
632 */
Chris Wilson266a2402017-05-04 10:33:08 +0100633 ring = engine->context_pin(engine, ctx);
634 if (IS_ERR(ring))
635 return ERR_CAST(ring);
636 GEM_BUG_ON(!ring);
Chris Wilson28176ef2016-10-28 13:58:56 +0100637
Chris Wilson636918f2017-08-17 15:47:19 +0100638 ret = reserve_engine(engine);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000639 if (ret)
640 goto err_unpin;
641
Chris Wilson3fef5cd2017-11-20 10:20:02 +0000642 ret = intel_ring_wait_for_space(ring, MIN_SPACE_FOR_ADD_REQUEST);
643 if (ret)
644 goto err_unreserve;
645
Chris Wilson9b5f4e52016-07-20 09:21:09 +0100646 /* Move the oldest request to the slab-cache (if not in use!) */
Chris Wilson73cb9702016-10-28 13:58:46 +0100647 req = list_first_entry_or_null(&engine->timeline->requests,
Chris Wilsonefdf7c02016-08-04 07:52:33 +0100648 typeof(*req), link);
Chris Wilson754c9fd2017-02-23 07:44:14 +0000649 if (req && i915_gem_request_completed(req))
Chris Wilson2a1d7752016-07-26 12:01:51 +0100650 i915_gem_request_retire(req);
Chris Wilson9b5f4e52016-07-20 09:21:09 +0100651
Chris Wilson5a198b82016-08-09 09:23:34 +0100652 /* Beware: Dragons be flying overhead.
653 *
654 * We use RCU to look up requests in flight. The lookups may
655 * race with the request being allocated from the slab freelist.
656 * That is the request we are writing to here, may be in the process
Chris Wilson1426f712016-08-09 17:03:22 +0100657 * of being read by __i915_gem_active_get_rcu(). As such,
Chris Wilson5a198b82016-08-09 09:23:34 +0100658 * we have to be very careful when overwriting the contents. During
659 * the RCU lookup, we change chase the request->engine pointer,
Chris Wilson65e47602016-10-28 13:58:49 +0100660 * read the request->global_seqno and increment the reference count.
Chris Wilson5a198b82016-08-09 09:23:34 +0100661 *
662 * The reference count is incremented atomically. If it is zero,
663 * the lookup knows the request is unallocated and complete. Otherwise,
664 * it is either still in use, or has been reallocated and reset
Chris Wilsonf54d1862016-10-25 13:00:45 +0100665 * with dma_fence_init(). This increment is safe for release as we
666 * check that the request we have a reference to and matches the active
Chris Wilson5a198b82016-08-09 09:23:34 +0100667 * request.
668 *
669 * Before we increment the refcount, we chase the request->engine
670 * pointer. We must not call kmem_cache_zalloc() or else we set
671 * that pointer to NULL and cause a crash during the lookup. If
672 * we see the request is completed (based on the value of the
673 * old engine and seqno), the lookup is complete and reports NULL.
674 * If we decide the request is not completed (new engine or seqno),
675 * then we grab a reference and double check that it is still the
676 * active request - which it won't be and restart the lookup.
677 *
678 * Do not use kmem_cache_zalloc() here!
679 */
Chris Wilson31c70f92017-12-12 18:06:52 +0000680 req = kmem_cache_alloc(dev_priv->requests,
681 GFP_KERNEL | __GFP_RETRY_MAYFAIL | __GFP_NOWARN);
682 if (unlikely(!req)) {
683 /* Ratelimit ourselves to prevent oom from malicious clients */
684 ret = i915_gem_wait_for_idle(dev_priv,
685 I915_WAIT_LOCKED |
686 I915_WAIT_INTERRUPTIBLE);
687 if (ret)
688 goto err_unreserve;
689
690 req = kmem_cache_alloc(dev_priv->requests, GFP_KERNEL);
691 if (!req) {
692 ret = -ENOMEM;
693 goto err_unreserve;
694 }
Chris Wilson28176ef2016-10-28 13:58:56 +0100695 }
Chris Wilson05235c52016-07-20 09:21:08 +0100696
Chris Wilson80b204b2016-10-28 13:58:58 +0100697 req->timeline = i915_gem_context_lookup_timeline(ctx, engine);
698 GEM_BUG_ON(req->timeline == engine->timeline);
Chris Wilson73cb9702016-10-28 13:58:46 +0100699
Chris Wilson04769652016-07-20 09:21:11 +0100700 spin_lock_init(&req->lock);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100701 dma_fence_init(&req->fence,
702 &i915_fence_ops,
703 &req->lock,
Chris Wilson73cb9702016-10-28 13:58:46 +0100704 req->timeline->fence_context,
Chris Wilson9b6586a2017-02-23 07:44:08 +0000705 timeline_get_seqno(req->timeline));
Chris Wilson04769652016-07-20 09:21:11 +0100706
Chris Wilson48bc2a42016-11-25 13:17:17 +0000707 /* We bump the ref for the fence chain */
708 i915_sw_fence_init(&i915_gem_request_get(req)->submit, submit_notify);
Chris Wilsonfe497892017-02-23 07:44:13 +0000709 init_waitqueue_head(&req->execute);
Chris Wilson5590af32016-09-09 14:11:54 +0100710
Chris Wilson52e54202016-11-14 20:41:02 +0000711 i915_priotree_init(&req->priotree);
712
Chris Wilsonfa545cb2016-08-04 07:52:35 +0100713 INIT_LIST_HEAD(&req->active_list);
Chris Wilson05235c52016-07-20 09:21:08 +0100714 req->i915 = dev_priv;
715 req->engine = engine;
Chris Wilsone8a9c582016-12-18 15:37:20 +0000716 req->ctx = ctx;
Chris Wilson266a2402017-05-04 10:33:08 +0100717 req->ring = ring;
Chris Wilson05235c52016-07-20 09:21:08 +0100718
Chris Wilson5a198b82016-08-09 09:23:34 +0100719 /* No zalloc, must clear what we need by hand */
Chris Wilsonf2d13292016-10-28 13:58:57 +0100720 req->global_seqno = 0;
Chris Wilson5a198b82016-08-09 09:23:34 +0100721 req->file_priv = NULL;
Chris Wilson058d88c2016-08-15 10:49:06 +0100722 req->batch = NULL;
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100723 req->capture_list = NULL;
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100724 req->waitboost = false;
Chris Wilson5a198b82016-08-09 09:23:34 +0100725
Chris Wilson05235c52016-07-20 09:21:08 +0100726 /*
727 * Reserve space in the ring buffer for all the commands required to
728 * eventually emit this request. This is to guarantee that the
729 * i915_add_request() call can't fail. Note that the reserve may need
730 * to be redone if the request is not actually submitted straight
731 * away, e.g. because a GPU scheduler has deferred it.
732 */
733 req->reserved_space = MIN_SPACE_FOR_ADD_REQUEST;
Chris Wilson98f29e82016-10-28 13:58:51 +0100734 GEM_BUG_ON(req->reserved_space < engine->emit_breadcrumb_sz);
Chris Wilson05235c52016-07-20 09:21:08 +0100735
Chris Wilson21131842017-11-20 10:20:01 +0000736 /*
737 * Record the position of the start of the request so that
Chris Wilsond0454462016-08-15 10:48:40 +0100738 * should we detect the updated seqno part-way through the
739 * GPU processing the request, we never over-estimate the
740 * position of the head.
741 */
Chris Wilsone6ba9992017-04-25 14:00:49 +0100742 req->head = req->ring->emit;
Chris Wilsond0454462016-08-15 10:48:40 +0100743
Chris Wilson21131842017-11-20 10:20:01 +0000744 /* Unconditionally invalidate GPU caches and TLBs. */
745 ret = engine->emit_flush(req, EMIT_INVALIDATE);
746 if (ret)
Chris Wilsonb1c24a62017-11-23 15:26:30 +0000747 goto err_unwind;
Chris Wilson21131842017-11-20 10:20:01 +0000748
749 ret = engine->request_alloc(req);
Chris Wilsonb1c24a62017-11-23 15:26:30 +0000750 if (ret)
751 goto err_unwind;
Chris Wilson21131842017-11-20 10:20:01 +0000752
Chris Wilson9b6586a2017-02-23 07:44:08 +0000753 /* Check that we didn't interrupt ourselves with a new request */
754 GEM_BUG_ON(req->timeline->seqno != req->fence.seqno);
Chris Wilson8e637172016-08-02 22:50:26 +0100755 return req;
Chris Wilson05235c52016-07-20 09:21:08 +0100756
Chris Wilsonb1c24a62017-11-23 15:26:30 +0000757err_unwind:
758 req->ring->emit = req->head;
759
Chris Wilson1618bdb2016-11-25 13:17:16 +0000760 /* Make sure we didn't add ourselves to external state before freeing */
761 GEM_BUG_ON(!list_empty(&req->active_list));
762 GEM_BUG_ON(!list_empty(&req->priotree.signalers_list));
763 GEM_BUG_ON(!list_empty(&req->priotree.waiters_list));
764
Chris Wilson05235c52016-07-20 09:21:08 +0100765 kmem_cache_free(dev_priv->requests, req);
Chris Wilson28176ef2016-10-28 13:58:56 +0100766err_unreserve:
Chris Wilson636918f2017-08-17 15:47:19 +0100767 unreserve_engine(engine);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000768err_unpin:
769 engine->context_unpin(engine, ctx);
Chris Wilson8e637172016-08-02 22:50:26 +0100770 return ERR_PTR(ret);
Chris Wilson05235c52016-07-20 09:21:08 +0100771}
772
Chris Wilsona2bc4692016-09-09 14:11:56 +0100773static int
774i915_gem_request_await_request(struct drm_i915_gem_request *to,
775 struct drm_i915_gem_request *from)
776{
Chris Wilson85e17f52016-10-28 13:58:53 +0100777 int ret;
Chris Wilsona2bc4692016-09-09 14:11:56 +0100778
779 GEM_BUG_ON(to == from);
Chris Wilsonceae14b2017-05-03 10:39:20 +0100780 GEM_BUG_ON(to->timeline == from->timeline);
Chris Wilsona2bc4692016-09-09 14:11:56 +0100781
Chris Wilsonade0b0c2017-04-22 09:15:37 +0100782 if (i915_gem_request_completed(from))
783 return 0;
784
Chris Wilson52e54202016-11-14 20:41:02 +0000785 if (to->engine->schedule) {
786 ret = i915_priotree_add_dependency(to->i915,
787 &to->priotree,
788 &from->priotree);
789 if (ret < 0)
790 return ret;
791 }
792
Chris Wilson73cb9702016-10-28 13:58:46 +0100793 if (to->engine == from->engine) {
794 ret = i915_sw_fence_await_sw_fence_gfp(&to->submit,
795 &from->submit,
Chris Wilson2abe2f82017-12-12 18:06:51 +0000796 I915_FENCE_GFP);
Chris Wilson73cb9702016-10-28 13:58:46 +0100797 return ret < 0 ? ret : 0;
798 }
799
Chris Wilson6b567082017-06-08 12:14:05 +0100800 if (to->engine->semaphore.sync_to) {
801 u32 seqno;
Chris Wilson65e47602016-10-28 13:58:49 +0100802
Chris Wilson49f08592017-05-03 10:39:24 +0100803 GEM_BUG_ON(!from->engine->semaphore.signal);
804
Chris Wilson6b567082017-06-08 12:14:05 +0100805 seqno = i915_gem_request_global_seqno(from);
806 if (!seqno)
807 goto await_dma_fence;
808
Chris Wilsonfc9d4d22017-05-03 10:39:23 +0100809 if (seqno <= to->timeline->global_sync[from->engine->id])
810 return 0;
811
812 trace_i915_gem_ring_sync_to(to, from);
Chris Wilsona2bc4692016-09-09 14:11:56 +0100813 ret = to->engine->semaphore.sync_to(to, from);
814 if (ret)
815 return ret;
Chris Wilsonfc9d4d22017-05-03 10:39:23 +0100816
817 to->timeline->global_sync[from->engine->id] = seqno;
Chris Wilson6b567082017-06-08 12:14:05 +0100818 return 0;
Chris Wilsona2bc4692016-09-09 14:11:56 +0100819 }
820
Chris Wilsonfc9d4d22017-05-03 10:39:23 +0100821await_dma_fence:
822 ret = i915_sw_fence_await_dma_fence(&to->submit,
823 &from->fence, 0,
Chris Wilson2abe2f82017-12-12 18:06:51 +0000824 I915_FENCE_GFP);
Chris Wilsonfc9d4d22017-05-03 10:39:23 +0100825 return ret < 0 ? ret : 0;
Chris Wilsona2bc4692016-09-09 14:11:56 +0100826}
827
Chris Wilsonb52992c2016-10-28 13:58:24 +0100828int
829i915_gem_request_await_dma_fence(struct drm_i915_gem_request *req,
830 struct dma_fence *fence)
831{
Chris Wilson29ef3fa2017-05-03 10:39:19 +0100832 struct dma_fence **child = &fence;
833 unsigned int nchild = 1;
Chris Wilsonb52992c2016-10-28 13:58:24 +0100834 int ret;
Chris Wilsonb52992c2016-10-28 13:58:24 +0100835
836 /* Note that if the fence-array was created in signal-on-any mode,
837 * we should *not* decompose it into its individual fences. However,
838 * we don't currently store which mode the fence-array is operating
839 * in. Fortunately, the only user of signal-on-any is private to
840 * amdgpu and we should not see any incoming fence-array from
841 * sync-file being in signal-on-any mode.
842 */
Chris Wilson29ef3fa2017-05-03 10:39:19 +0100843 if (dma_fence_is_array(fence)) {
844 struct dma_fence_array *array = to_dma_fence_array(fence);
Chris Wilsonb52992c2016-10-28 13:58:24 +0100845
Chris Wilson29ef3fa2017-05-03 10:39:19 +0100846 child = array->fences;
847 nchild = array->num_fences;
848 GEM_BUG_ON(!nchild);
849 }
Chris Wilsonb52992c2016-10-28 13:58:24 +0100850
Chris Wilson29ef3fa2017-05-03 10:39:19 +0100851 do {
852 fence = *child++;
853 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
854 continue;
855
Chris Wilsonceae14b2017-05-03 10:39:20 +0100856 /*
857 * Requests on the same timeline are explicitly ordered, along
858 * with their dependencies, by i915_add_request() which ensures
859 * that requests are submitted in-order through each ring.
860 */
861 if (fence->context == req->fence.context)
862 continue;
863
Chris Wilson47979482017-05-03 10:39:21 +0100864 /* Squash repeated waits to the same timelines */
865 if (fence->context != req->i915->mm.unordered_timeline &&
866 intel_timeline_sync_is_later(req->timeline, fence))
867 continue;
868
Chris Wilson29ef3fa2017-05-03 10:39:19 +0100869 if (dma_fence_is_i915(fence))
Chris Wilsonb52992c2016-10-28 13:58:24 +0100870 ret = i915_gem_request_await_request(req,
Chris Wilson29ef3fa2017-05-03 10:39:19 +0100871 to_request(fence));
Chris Wilsonb52992c2016-10-28 13:58:24 +0100872 else
Chris Wilson29ef3fa2017-05-03 10:39:19 +0100873 ret = i915_sw_fence_await_dma_fence(&req->submit, fence,
874 I915_FENCE_TIMEOUT,
Chris Wilson2abe2f82017-12-12 18:06:51 +0000875 I915_FENCE_GFP);
Chris Wilsonb52992c2016-10-28 13:58:24 +0100876 if (ret < 0)
877 return ret;
Chris Wilson47979482017-05-03 10:39:21 +0100878
879 /* Record the latest fence used against each timeline */
880 if (fence->context != req->i915->mm.unordered_timeline)
881 intel_timeline_sync_set(req->timeline, fence);
Chris Wilson29ef3fa2017-05-03 10:39:19 +0100882 } while (--nchild);
Chris Wilsonb52992c2016-10-28 13:58:24 +0100883
884 return 0;
885}
886
Chris Wilsona2bc4692016-09-09 14:11:56 +0100887/**
888 * i915_gem_request_await_object - set this request to (async) wait upon a bo
889 *
890 * @to: request we are wishing to use
891 * @obj: object which may be in use on another ring.
892 *
893 * This code is meant to abstract object synchronization with the GPU.
894 * Conceptually we serialise writes between engines inside the GPU.
895 * We only allow one engine to write into a buffer at any time, but
896 * multiple readers. To ensure each has a coherent view of memory, we must:
897 *
898 * - If there is an outstanding write request to the object, the new
899 * request must wait for it to complete (either CPU or in hw, requests
900 * on the same ring will be naturally ordered).
901 *
902 * - If we are a write request (pending_write_domain is set), the new
903 * request must wait for outstanding read requests to complete.
904 *
905 * Returns 0 if successful, else propagates up the lower layer error.
906 */
907int
908i915_gem_request_await_object(struct drm_i915_gem_request *to,
909 struct drm_i915_gem_object *obj,
910 bool write)
911{
Chris Wilsond07f0e52016-10-28 13:58:44 +0100912 struct dma_fence *excl;
913 int ret = 0;
Chris Wilsona2bc4692016-09-09 14:11:56 +0100914
915 if (write) {
Chris Wilsond07f0e52016-10-28 13:58:44 +0100916 struct dma_fence **shared;
917 unsigned int count, i;
Chris Wilsona2bc4692016-09-09 14:11:56 +0100918
Chris Wilsond07f0e52016-10-28 13:58:44 +0100919 ret = reservation_object_get_fences_rcu(obj->resv,
920 &excl, &count, &shared);
Chris Wilsona2bc4692016-09-09 14:11:56 +0100921 if (ret)
922 return ret;
Chris Wilsond07f0e52016-10-28 13:58:44 +0100923
924 for (i = 0; i < count; i++) {
925 ret = i915_gem_request_await_dma_fence(to, shared[i]);
926 if (ret)
927 break;
928
929 dma_fence_put(shared[i]);
930 }
931
932 for (; i < count; i++)
933 dma_fence_put(shared[i]);
934 kfree(shared);
935 } else {
936 excl = reservation_object_get_excl_rcu(obj->resv);
Chris Wilsona2bc4692016-09-09 14:11:56 +0100937 }
938
Chris Wilsond07f0e52016-10-28 13:58:44 +0100939 if (excl) {
940 if (ret == 0)
941 ret = i915_gem_request_await_dma_fence(to, excl);
942
943 dma_fence_put(excl);
944 }
945
946 return ret;
Chris Wilsona2bc4692016-09-09 14:11:56 +0100947}
948
Chris Wilson05235c52016-07-20 09:21:08 +0100949/*
950 * NB: This function is not allowed to fail. Doing so would mean the the
951 * request is not being tracked for completion but the work itself is
952 * going to happen on the hardware. This would be a Bad Thing(tm).
953 */
Chris Wilson17f298cf2016-08-10 13:41:46 +0100954void __i915_add_request(struct drm_i915_gem_request *request, bool flush_caches)
Chris Wilson05235c52016-07-20 09:21:08 +0100955{
Chris Wilson95b2ab52016-08-15 10:48:46 +0100956 struct intel_engine_cs *engine = request->engine;
957 struct intel_ring *ring = request->ring;
Chris Wilson73cb9702016-10-28 13:58:46 +0100958 struct intel_timeline *timeline = request->timeline;
Chris Wilson0a046a02016-09-09 14:12:00 +0100959 struct drm_i915_gem_request *prev;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000960 u32 *cs;
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100961 int err;
Chris Wilson05235c52016-07-20 09:21:08 +0100962
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100963 lockdep_assert_held(&request->i915->drm.struct_mutex);
Chris Wilson0f25dff2016-09-09 14:11:55 +0100964 trace_i915_gem_request_add(request);
965
Chris Wilsonc781c972017-01-11 14:08:58 +0000966 /* Make sure that no request gazumped us - if it was allocated after
967 * our i915_gem_request_alloc() and called __i915_add_request() before
968 * us, the timeline will hold its seqno which is later than ours.
969 */
Chris Wilson9b6586a2017-02-23 07:44:08 +0000970 GEM_BUG_ON(timeline->seqno != request->fence.seqno);
Chris Wilsonc781c972017-01-11 14:08:58 +0000971
Chris Wilson05235c52016-07-20 09:21:08 +0100972 /*
973 * To ensure that this call will not fail, space for its emissions
974 * should already have been reserved in the ring buffer. Let the ring
975 * know that it is time to use that space up.
976 */
Chris Wilson05235c52016-07-20 09:21:08 +0100977 request->reserved_space = 0;
978
979 /*
980 * Emit any outstanding flushes - execbuf can fail to emit the flush
981 * after having emitted the batchbuffer command. Hence we need to fix
982 * things up similar to emitting the lazy request. The difference here
983 * is that the flush _must_ happen before the next request, no matter
984 * what.
985 */
986 if (flush_caches) {
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100987 err = engine->emit_flush(request, EMIT_FLUSH);
Chris Wilsonc7fe7d22016-08-02 22:50:24 +0100988
Chris Wilson05235c52016-07-20 09:21:08 +0100989 /* Not allowed to fail! */
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100990 WARN(err, "engine->emit_flush() failed: %d!\n", err);
Chris Wilson05235c52016-07-20 09:21:08 +0100991 }
992
Chris Wilsond0454462016-08-15 10:48:40 +0100993 /* Record the position of the start of the breadcrumb so that
Chris Wilson05235c52016-07-20 09:21:08 +0100994 * should we detect the updated seqno part-way through the
995 * GPU processing the request, we never over-estimate the
Chris Wilsond0454462016-08-15 10:48:40 +0100996 * position of the ring's HEAD.
Chris Wilson05235c52016-07-20 09:21:08 +0100997 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000998 cs = intel_ring_begin(request, engine->emit_breadcrumb_sz);
999 GEM_BUG_ON(IS_ERR(cs));
1000 request->postfix = intel_ring_offset(request, cs);
Chris Wilson05235c52016-07-20 09:21:08 +01001001
Chris Wilson0f25dff2016-09-09 14:11:55 +01001002 /* Seal the request and mark it as pending execution. Note that
1003 * we may inspect this state, without holding any locks, during
1004 * hangcheck. Hence we apply the barrier to ensure that we do not
1005 * see a more recent value in the hws than we are tracking.
1006 */
Chris Wilson0a046a02016-09-09 14:12:00 +01001007
Chris Wilson73cb9702016-10-28 13:58:46 +01001008 prev = i915_gem_active_raw(&timeline->last_request,
Chris Wilson0a046a02016-09-09 14:12:00 +01001009 &request->i915->drm.struct_mutex);
Chris Wilson52e54202016-11-14 20:41:02 +00001010 if (prev) {
Chris Wilson0a046a02016-09-09 14:12:00 +01001011 i915_sw_fence_await_sw_fence(&request->submit, &prev->submit,
1012 &request->submitq);
Chris Wilson52e54202016-11-14 20:41:02 +00001013 if (engine->schedule)
1014 __i915_priotree_add_dependency(&request->priotree,
1015 &prev->priotree,
1016 &request->dep,
1017 0);
1018 }
Chris Wilson0a046a02016-09-09 14:12:00 +01001019
Chris Wilson80b204b2016-10-28 13:58:58 +01001020 spin_lock_irq(&timeline->lock);
Chris Wilsonf2d13292016-10-28 13:58:57 +01001021 list_add_tail(&request->link, &timeline->requests);
Chris Wilson80b204b2016-10-28 13:58:58 +01001022 spin_unlock_irq(&timeline->lock);
Chris Wilson28176ef2016-10-28 13:58:56 +01001023
Chris Wilson9b6586a2017-02-23 07:44:08 +00001024 GEM_BUG_ON(timeline->seqno != request->fence.seqno);
Chris Wilson73cb9702016-10-28 13:58:46 +01001025 i915_gem_active_set(&timeline->last_request, request);
Chris Wilsonf2d13292016-10-28 13:58:57 +01001026
Chris Wilson0f25dff2016-09-09 14:11:55 +01001027 list_add_tail(&request->ring_link, &ring->request_list);
Chris Wilsonf2d13292016-10-28 13:58:57 +01001028 request->emitted_jiffies = jiffies;
Chris Wilson0f25dff2016-09-09 14:11:55 +01001029
Chris Wilson0de91362016-11-14 20:41:01 +00001030 /* Let the backend know a new request has arrived that may need
1031 * to adjust the existing execution schedule due to a high priority
1032 * request - i.e. we may want to preempt the current request in order
1033 * to run a high priority dependency chain *before* we can execute this
1034 * request.
1035 *
1036 * This is called before the request is ready to run so that we can
1037 * decide whether to preempt the entire chain so that it is ready to
1038 * run at the earliest possible convenience.
1039 */
1040 if (engine->schedule)
Chris Wilson9f792eb2016-11-14 20:41:04 +00001041 engine->schedule(request, request->ctx->priority);
Chris Wilson0de91362016-11-14 20:41:01 +00001042
Chris Wilson5590af32016-09-09 14:11:54 +01001043 local_bh_disable();
1044 i915_sw_fence_commit(&request->submit);
1045 local_bh_enable(); /* Kick the execlists tasklet if just scheduled */
Chris Wilson05235c52016-07-20 09:21:08 +01001046}
1047
1048static unsigned long local_clock_us(unsigned int *cpu)
1049{
1050 unsigned long t;
1051
1052 /* Cheaply and approximately convert from nanoseconds to microseconds.
1053 * The result and subsequent calculations are also defined in the same
1054 * approximate microseconds units. The principal source of timing
1055 * error here is from the simple truncation.
1056 *
1057 * Note that local_clock() is only defined wrt to the current CPU;
1058 * the comparisons are no longer valid if we switch CPUs. Instead of
1059 * blocking preemption for the entire busywait, we can detect the CPU
1060 * switch and use that as indicator of system load and a reason to
1061 * stop busywaiting, see busywait_stop().
1062 */
1063 *cpu = get_cpu();
1064 t = local_clock() >> 10;
1065 put_cpu();
1066
1067 return t;
1068}
1069
1070static bool busywait_stop(unsigned long timeout, unsigned int cpu)
1071{
1072 unsigned int this_cpu;
1073
1074 if (time_after(local_clock_us(&this_cpu), timeout))
1075 return true;
1076
1077 return this_cpu != cpu;
1078}
1079
Chris Wilsonb2f2f0f2017-09-22 13:03:33 +01001080static bool __i915_spin_request(const struct drm_i915_gem_request *req,
1081 u32 seqno, int state, unsigned long timeout_us)
Chris Wilson05235c52016-07-20 09:21:08 +01001082{
Chris Wilsonc33ed062017-02-17 15:13:01 +00001083 struct intel_engine_cs *engine = req->engine;
1084 unsigned int irq, cpu;
Chris Wilson05235c52016-07-20 09:21:08 +01001085
Chris Wilsonb2f2f0f2017-09-22 13:03:33 +01001086 GEM_BUG_ON(!seqno);
1087
1088 /*
1089 * Only wait for the request if we know it is likely to complete.
1090 *
1091 * We don't track the timestamps around requests, nor the average
1092 * request length, so we do not have a good indicator that this
1093 * request will complete within the timeout. What we do know is the
1094 * order in which requests are executed by the engine and so we can
1095 * tell if the request has started. If the request hasn't started yet,
1096 * it is a fair assumption that it will not complete within our
1097 * relatively short timeout.
1098 */
1099 if (!i915_seqno_passed(intel_engine_get_seqno(engine), seqno - 1))
1100 return false;
1101
Chris Wilson05235c52016-07-20 09:21:08 +01001102 /* When waiting for high frequency requests, e.g. during synchronous
1103 * rendering split between the CPU and GPU, the finite amount of time
1104 * required to set up the irq and wait upon it limits the response
1105 * rate. By busywaiting on the request completion for a short while we
1106 * can service the high frequency waits as quick as possible. However,
1107 * if it is a slow request, we want to sleep as quickly as possible.
1108 * The tradeoff between waiting and sleeping is roughly the time it
1109 * takes to sleep on a request, on the order of a microsecond.
1110 */
1111
Chris Wilsonc33ed062017-02-17 15:13:01 +00001112 irq = atomic_read(&engine->irq_count);
Chris Wilson05235c52016-07-20 09:21:08 +01001113 timeout_us += local_clock_us(&cpu);
1114 do {
Chris Wilsonb2f2f0f2017-09-22 13:03:33 +01001115 if (i915_seqno_passed(intel_engine_get_seqno(engine), seqno))
Chris Wilsona3df2c82017-09-21 22:09:03 +01001116 return seqno == i915_gem_request_global_seqno(req);
Chris Wilson05235c52016-07-20 09:21:08 +01001117
Chris Wilsonc33ed062017-02-17 15:13:01 +00001118 /* Seqno are meant to be ordered *before* the interrupt. If
1119 * we see an interrupt without a corresponding seqno advance,
1120 * assume we won't see one in the near future but require
1121 * the engine->seqno_barrier() to fixup coherency.
1122 */
1123 if (atomic_read(&engine->irq_count) != irq)
1124 break;
1125
Chris Wilson05235c52016-07-20 09:21:08 +01001126 if (signal_pending_state(state, current))
1127 break;
1128
1129 if (busywait_stop(timeout_us, cpu))
1130 break;
1131
Christian Borntraegerf2f09a42016-10-25 11:03:14 +02001132 cpu_relax();
Chris Wilson05235c52016-07-20 09:21:08 +01001133 } while (!need_resched());
1134
1135 return false;
1136}
1137
Chris Wilsone0705112017-02-23 07:44:20 +00001138static bool __i915_wait_request_check_and_reset(struct drm_i915_gem_request *request)
Chris Wilson4680816b2016-10-28 13:58:48 +01001139{
Chris Wilson8c185ec2017-03-16 17:13:02 +00001140 if (likely(!i915_reset_handoff(&request->i915->gpu_error)))
Chris Wilsone0705112017-02-23 07:44:20 +00001141 return false;
Chris Wilson4680816b2016-10-28 13:58:48 +01001142
Chris Wilsone0705112017-02-23 07:44:20 +00001143 __set_current_state(TASK_RUNNING);
Chris Wilson535275d2017-07-21 13:32:37 +01001144 i915_reset(request->i915, 0);
Chris Wilsone0705112017-02-23 07:44:20 +00001145 return true;
Chris Wilson4680816b2016-10-28 13:58:48 +01001146}
1147
Chris Wilson05235c52016-07-20 09:21:08 +01001148/**
Chris Wilson776f3232016-08-04 07:52:40 +01001149 * i915_wait_request - wait until execution of request has finished
Chris Wilsone95433c2016-10-28 13:58:27 +01001150 * @req: the request to wait upon
Chris Wilsonea746f32016-09-09 14:11:49 +01001151 * @flags: how to wait
Chris Wilsone95433c2016-10-28 13:58:27 +01001152 * @timeout: how long to wait in jiffies
Chris Wilson05235c52016-07-20 09:21:08 +01001153 *
Chris Wilsone95433c2016-10-28 13:58:27 +01001154 * i915_wait_request() waits for the request to be completed, for a
1155 * maximum of @timeout jiffies (with MAX_SCHEDULE_TIMEOUT implying an
1156 * unbounded wait).
Chris Wilson05235c52016-07-20 09:21:08 +01001157 *
Chris Wilsone95433c2016-10-28 13:58:27 +01001158 * If the caller holds the struct_mutex, the caller must pass I915_WAIT_LOCKED
1159 * in via the flags, and vice versa if the struct_mutex is not held, the caller
1160 * must not specify that the wait is locked.
1161 *
1162 * Returns the remaining time (in jiffies) if the request completed, which may
1163 * be zero or -ETIME if the request is unfinished after the timeout expires.
1164 * May return -EINTR is called with I915_WAIT_INTERRUPTIBLE and a signal is
1165 * pending before the request completes.
Chris Wilson05235c52016-07-20 09:21:08 +01001166 */
Chris Wilsone95433c2016-10-28 13:58:27 +01001167long i915_wait_request(struct drm_i915_gem_request *req,
1168 unsigned int flags,
1169 long timeout)
Chris Wilson05235c52016-07-20 09:21:08 +01001170{
Chris Wilsonea746f32016-09-09 14:11:49 +01001171 const int state = flags & I915_WAIT_INTERRUPTIBLE ?
1172 TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE;
Chris Wilson4b36b2e2017-02-23 07:44:10 +00001173 wait_queue_head_t *errq = &req->i915->gpu_error.wait_queue;
Chris Wilsona49625f2017-02-23 07:44:19 +00001174 DEFINE_WAIT_FUNC(reset, default_wake_function);
1175 DEFINE_WAIT_FUNC(exec, default_wake_function);
Chris Wilson05235c52016-07-20 09:21:08 +01001176 struct intel_wait wait;
Chris Wilson05235c52016-07-20 09:21:08 +01001177
1178 might_sleep();
Chris Wilson22dd3bb2016-09-09 14:11:50 +01001179#if IS_ENABLED(CONFIG_LOCKDEP)
Chris Wilsone95433c2016-10-28 13:58:27 +01001180 GEM_BUG_ON(debug_locks &&
1181 !!lockdep_is_held(&req->i915->drm.struct_mutex) !=
Chris Wilson22dd3bb2016-09-09 14:11:50 +01001182 !!(flags & I915_WAIT_LOCKED));
1183#endif
Chris Wilsone95433c2016-10-28 13:58:27 +01001184 GEM_BUG_ON(timeout < 0);
Chris Wilson05235c52016-07-20 09:21:08 +01001185
Chris Wilson05235c52016-07-20 09:21:08 +01001186 if (i915_gem_request_completed(req))
Chris Wilsone95433c2016-10-28 13:58:27 +01001187 return timeout;
Chris Wilson05235c52016-07-20 09:21:08 +01001188
Chris Wilsone95433c2016-10-28 13:58:27 +01001189 if (!timeout)
1190 return -ETIME;
Chris Wilson05235c52016-07-20 09:21:08 +01001191
Tvrtko Ursulin936925022017-02-21 11:00:24 +00001192 trace_i915_gem_request_wait_begin(req, flags);
Chris Wilson05235c52016-07-20 09:21:08 +01001193
Chris Wilsona49625f2017-02-23 07:44:19 +00001194 add_wait_queue(&req->execute, &exec);
Chris Wilson7de53bf2017-02-23 07:44:11 +00001195 if (flags & I915_WAIT_LOCKED)
1196 add_wait_queue(errq, &reset);
1197
Chris Wilson56299fb2017-02-27 20:58:48 +00001198 intel_wait_init(&wait, req);
Chris Wilson754c9fd2017-02-23 07:44:14 +00001199
Chris Wilsond6a22892017-02-23 07:44:17 +00001200restart:
Chris Wilson0f2f61d2017-02-23 07:44:22 +00001201 do {
1202 set_current_state(state);
1203 if (intel_wait_update_request(&wait, req))
1204 break;
Chris Wilson754c9fd2017-02-23 07:44:14 +00001205
Chris Wilson0f2f61d2017-02-23 07:44:22 +00001206 if (flags & I915_WAIT_LOCKED &&
1207 __i915_wait_request_check_and_reset(req))
1208 continue;
Chris Wilson541ca6e2017-02-23 07:44:12 +00001209
Chris Wilson0f2f61d2017-02-23 07:44:22 +00001210 if (signal_pending_state(state, current)) {
1211 timeout = -ERESTARTSYS;
Chris Wilson4680816b2016-10-28 13:58:48 +01001212 goto complete;
Chris Wilson0f2f61d2017-02-23 07:44:22 +00001213 }
Chris Wilson4680816b2016-10-28 13:58:48 +01001214
Chris Wilson0f2f61d2017-02-23 07:44:22 +00001215 if (!timeout) {
1216 timeout = -ETIME;
1217 goto complete;
1218 }
Chris Wilson541ca6e2017-02-23 07:44:12 +00001219
Chris Wilson0f2f61d2017-02-23 07:44:22 +00001220 timeout = io_schedule_timeout(timeout);
1221 } while (1);
Chris Wilson541ca6e2017-02-23 07:44:12 +00001222
Chris Wilson0f2f61d2017-02-23 07:44:22 +00001223 GEM_BUG_ON(!intel_wait_has_seqno(&wait));
Chris Wilsonfe497892017-02-23 07:44:13 +00001224 GEM_BUG_ON(!i915_sw_fence_signaled(&req->submit));
Chris Wilson4680816b2016-10-28 13:58:48 +01001225
Daniel Vetter437c3082016-08-05 18:11:24 +02001226 /* Optimistic short spin before touching IRQs */
Chris Wilsonb2f2f0f2017-09-22 13:03:33 +01001227 if (__i915_spin_request(req, wait.seqno, state, 5))
Chris Wilson05235c52016-07-20 09:21:08 +01001228 goto complete;
1229
1230 set_current_state(state);
Chris Wilson05235c52016-07-20 09:21:08 +01001231 if (intel_engine_add_wait(req->engine, &wait))
1232 /* In order to check that we haven't missed the interrupt
1233 * as we enabled it, we need to kick ourselves to do a
1234 * coherent check on the seqno before we sleep.
1235 */
1236 goto wakeup;
1237
Chris Wilson24f417e2017-02-23 07:44:21 +00001238 if (flags & I915_WAIT_LOCKED)
1239 __i915_wait_request_check_and_reset(req);
1240
Chris Wilson05235c52016-07-20 09:21:08 +01001241 for (;;) {
1242 if (signal_pending_state(state, current)) {
Chris Wilsone95433c2016-10-28 13:58:27 +01001243 timeout = -ERESTARTSYS;
Chris Wilson05235c52016-07-20 09:21:08 +01001244 break;
1245 }
1246
Chris Wilsone95433c2016-10-28 13:58:27 +01001247 if (!timeout) {
1248 timeout = -ETIME;
Chris Wilson05235c52016-07-20 09:21:08 +01001249 break;
1250 }
1251
Chris Wilsone95433c2016-10-28 13:58:27 +01001252 timeout = io_schedule_timeout(timeout);
1253
Chris Wilson754c9fd2017-02-23 07:44:14 +00001254 if (intel_wait_complete(&wait) &&
1255 intel_wait_check_request(&wait, req))
Chris Wilson05235c52016-07-20 09:21:08 +01001256 break;
1257
1258 set_current_state(state);
1259
1260wakeup:
1261 /* Carefully check if the request is complete, giving time
1262 * for the seqno to be visible following the interrupt.
1263 * We also have to check in case we are kicked by the GPU
1264 * reset in order to drop the struct_mutex.
1265 */
1266 if (__i915_request_irq_complete(req))
1267 break;
1268
Chris Wilson221fe792016-09-09 14:11:51 +01001269 /* If the GPU is hung, and we hold the lock, reset the GPU
1270 * and then check for completion. On a full reset, the engine's
1271 * HW seqno will be advanced passed us and we are complete.
1272 * If we do a partial reset, we have to wait for the GPU to
1273 * resume and update the breadcrumb.
1274 *
1275 * If we don't hold the mutex, we can just wait for the worker
1276 * to come along and update the breadcrumb (either directly
1277 * itself, or indirectly by recovering the GPU).
1278 */
1279 if (flags & I915_WAIT_LOCKED &&
Chris Wilsone0705112017-02-23 07:44:20 +00001280 __i915_wait_request_check_and_reset(req))
Chris Wilson221fe792016-09-09 14:11:51 +01001281 continue;
Chris Wilson221fe792016-09-09 14:11:51 +01001282
Chris Wilson05235c52016-07-20 09:21:08 +01001283 /* Only spin if we know the GPU is processing this request */
Chris Wilsonb2f2f0f2017-09-22 13:03:33 +01001284 if (__i915_spin_request(req, wait.seqno, state, 2))
Chris Wilson05235c52016-07-20 09:21:08 +01001285 break;
Chris Wilsond6a22892017-02-23 07:44:17 +00001286
1287 if (!intel_wait_check_request(&wait, req)) {
1288 intel_engine_remove_wait(req->engine, &wait);
1289 goto restart;
1290 }
Chris Wilson05235c52016-07-20 09:21:08 +01001291 }
Chris Wilson05235c52016-07-20 09:21:08 +01001292
1293 intel_engine_remove_wait(req->engine, &wait);
Chris Wilson05235c52016-07-20 09:21:08 +01001294complete:
Chris Wilsona49625f2017-02-23 07:44:19 +00001295 __set_current_state(TASK_RUNNING);
Chris Wilson7de53bf2017-02-23 07:44:11 +00001296 if (flags & I915_WAIT_LOCKED)
1297 remove_wait_queue(errq, &reset);
Chris Wilsona49625f2017-02-23 07:44:19 +00001298 remove_wait_queue(&req->execute, &exec);
Chris Wilson05235c52016-07-20 09:21:08 +01001299 trace_i915_gem_request_wait_end(req);
1300
Chris Wilsone95433c2016-10-28 13:58:27 +01001301 return timeout;
Chris Wilson05235c52016-07-20 09:21:08 +01001302}
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001303
Chris Wilson28176ef2016-10-28 13:58:56 +01001304static void engine_retire_requests(struct intel_engine_cs *engine)
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001305{
1306 struct drm_i915_gem_request *request, *next;
Chris Wilson754c9fd2017-02-23 07:44:14 +00001307 u32 seqno = intel_engine_get_seqno(engine);
1308 LIST_HEAD(retire);
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001309
Chris Wilson754c9fd2017-02-23 07:44:14 +00001310 spin_lock_irq(&engine->timeline->lock);
Chris Wilson73cb9702016-10-28 13:58:46 +01001311 list_for_each_entry_safe(request, next,
1312 &engine->timeline->requests, link) {
Chris Wilson754c9fd2017-02-23 07:44:14 +00001313 if (!i915_seqno_passed(seqno, request->global_seqno))
1314 break;
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001315
Chris Wilson754c9fd2017-02-23 07:44:14 +00001316 list_move_tail(&request->link, &retire);
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001317 }
Chris Wilson754c9fd2017-02-23 07:44:14 +00001318 spin_unlock_irq(&engine->timeline->lock);
1319
1320 list_for_each_entry_safe(request, next, &retire, link)
1321 i915_gem_request_retire(request);
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001322}
1323
1324void i915_gem_retire_requests(struct drm_i915_private *dev_priv)
1325{
1326 struct intel_engine_cs *engine;
Chris Wilson28176ef2016-10-28 13:58:56 +01001327 enum intel_engine_id id;
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001328
1329 lockdep_assert_held(&dev_priv->drm.struct_mutex);
1330
Chris Wilson28176ef2016-10-28 13:58:56 +01001331 if (!dev_priv->gt.active_requests)
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001332 return;
1333
Chris Wilson28176ef2016-10-28 13:58:56 +01001334 for_each_engine(engine, dev_priv, id)
1335 engine_retire_requests(engine);
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001336}
Chris Wilsonc835c552017-02-13 17:15:21 +00001337
1338#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
1339#include "selftests/mock_request.c"
1340#include "selftests/i915_gem_request.c"
1341#endif