blob: 5ca3e22d051293b31bd3e0a2e19a668aee90f365 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11002 * arch/powerpc/sysdev/dart_iommu.c
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
Olof Johansson91f14482005-11-21 02:12:32 -06004 * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11005 * Copyright (C) 2005 Benjamin Herrenschmidt <benh@kernel.crashing.org>,
6 * IBM Corporation
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * Based on pSeries_iommu.c:
9 * Copyright (C) 2001 Mike Corrigan & Dave Engebretsen, IBM Corporation
Olof Johansson91f14482005-11-21 02:12:32 -060010 * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 *
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110012 * Dynamic DMA mapping support, Apple U3, U4 & IBM CPC925 "DART" iommu.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 *
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110014 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070015 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License as published by
17 * the Free Software Foundation; either version 2 of the License, or
18 * (at your option) any later version.
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110019 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070020 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110024 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070025 * You should have received a copy of the GNU General Public License
26 * along with this program; if not, write to the Free Software
27 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
28 */
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/init.h>
31#include <linux/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032#include <linux/mm.h>
33#include <linux/spinlock.h>
34#include <linux/string.h>
35#include <linux/pci.h>
36#include <linux/dma-mapping.h>
37#include <linux/vmalloc.h>
Johannes Berg7e115802007-05-03 22:28:32 +100038#include <linux/suspend.h>
Yinghai Lu95f72d12010-07-12 14:36:09 +100039#include <linux/memblock.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/gfp.h>
Randy Dunlap514c6032018-04-05 16:25:34 -070041#include <linux/kmemleak.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <asm/io.h>
43#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <asm/iommu.h>
45#include <asm/pci-bridge.h>
46#include <asm/machdep.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <asm/cacheflush.h>
Stephen Rothwelld3878992005-09-28 02:50:25 +100048#include <asm/ppc-pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
David Gibson9933f292005-11-02 15:13:20 +110050#include "dart.h"
51
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +100052/* DART table address and size */
53static u32 *dart_tablebase;
Linus Torvalds1da177e2005-04-16 15:20:36 -070054static unsigned long dart_tablesize;
55
Linus Torvalds1da177e2005-04-16 15:20:36 -070056/* Mapped base address for the dart */
Al Viro6fa2ffe2006-02-01 07:28:02 -050057static unsigned int __iomem *dart;
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
59/* Dummy val that entries are set to when unused */
60static unsigned int dart_emptyval;
61
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110062static struct iommu_table iommu_table_dart;
63static int iommu_table_dart_inited;
Linus Torvalds1da177e2005-04-16 15:20:36 -070064static int dart_dirty;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110065static int dart_is_u4;
Linus Torvalds1da177e2005-04-16 15:20:36 -070066
Benjamin Herrenschmidt8fb07c02010-08-30 19:24:18 +000067#define DART_U4_BYPASS_BASE 0x8000000000ull
68
Linus Torvalds1da177e2005-04-16 15:20:36 -070069#define DBG(...)
70
Anton Blanchardd900bd72012-10-03 18:57:10 +000071static DEFINE_SPINLOCK(invalidate_lock);
72
Linus Torvalds1da177e2005-04-16 15:20:36 -070073static inline void dart_tlb_invalidate_all(void)
74{
75 unsigned long l = 0;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110076 unsigned int reg, inv_bit;
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 unsigned long limit;
Anton Blanchardd900bd72012-10-03 18:57:10 +000078 unsigned long flags;
79
80 spin_lock_irqsave(&invalidate_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -070081
82 DBG("dart: flush\n");
83
84 /* To invalidate the DART, set the DARTCNTL_FLUSHTLB bit in the
85 * control register and wait for it to clear.
86 *
87 * Gotcha: Sometimes, the DART won't detect that the bit gets
88 * set. If so, clear it and set it again.
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110089 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070090
91 limit = 0;
92
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110093 inv_bit = dart_is_u4 ? DART_CNTL_U4_FLUSHTLB : DART_CNTL_U3_FLUSHTLB;
Linus Torvalds1da177e2005-04-16 15:20:36 -070094retry:
Linus Torvalds1da177e2005-04-16 15:20:36 -070095 l = 0;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110096 reg = DART_IN(DART_CNTL);
97 reg |= inv_bit;
98 DART_OUT(DART_CNTL, reg);
99
100 while ((DART_IN(DART_CNTL) & inv_bit) && l < (1L << limit))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101 l++;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100102 if (l == (1L << limit)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103 if (limit < 4) {
104 limit++;
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700105 reg = DART_IN(DART_CNTL);
106 reg &= ~inv_bit;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100107 DART_OUT(DART_CNTL, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108 goto retry;
109 } else
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100110 panic("DART: TLB did not flush after waiting a long "
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111 "time. Buggy U3 ?");
112 }
Anton Blanchardd900bd72012-10-03 18:57:10 +0000113
114 spin_unlock_irqrestore(&invalidate_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115}
116
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700117static inline void dart_tlb_invalidate_one(unsigned long bus_rpn)
118{
119 unsigned int reg;
120 unsigned int l, limit;
Anton Blanchardd900bd72012-10-03 18:57:10 +0000121 unsigned long flags;
122
123 spin_lock_irqsave(&invalidate_lock, flags);
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700124
125 reg = DART_CNTL_U4_ENABLE | DART_CNTL_U4_IONE |
126 (bus_rpn & DART_CNTL_U4_IONE_MASK);
127 DART_OUT(DART_CNTL, reg);
128
129 limit = 0;
130wait_more:
131 l = 0;
132 while ((DART_IN(DART_CNTL) & DART_CNTL_U4_IONE) && l < (1L << limit)) {
133 rmb();
134 l++;
135 }
136
137 if (l == (1L << limit)) {
138 if (limit < 4) {
139 limit++;
140 goto wait_more;
141 } else
142 panic("DART: TLB did not flush after waiting a long "
143 "time. Buggy U4 ?");
144 }
Anton Blanchardd900bd72012-10-03 18:57:10 +0000145
146 spin_unlock_irqrestore(&invalidate_lock, flags);
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700147}
148
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000149static void dart_cache_sync(unsigned int *base, unsigned int count)
150{
151 /*
152 * We add 1 to the number of entries to flush, following a
153 * comment in Darwin indicating that the memory controller
154 * can prefetch unmapped memory under some circumstances.
155 */
156 unsigned long start = (unsigned long)base;
157 unsigned long end = start + (count + 1) * sizeof(unsigned int);
158 unsigned int tmp;
159
160 /* Perform a standard cache flush */
161 flush_inval_dcache_range(start, end);
162
163 /*
164 * Perform the sequence described in the CPC925 manual to
165 * ensure all the data gets to a point the cache incoherent
166 * DART hardware will see.
167 */
168 asm volatile(" sync;"
169 " isync;"
170 " dcbf 0,%1;"
171 " sync;"
172 " isync;"
173 " lwz %0,0(%1);"
174 " isync" : "=r" (tmp) : "r" (end) : "memory");
175}
176
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177static void dart_flush(struct iommu_table *tbl)
178{
Benjamin Herrenschmidteeac5c12006-09-13 22:12:52 +1000179 mb();
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700180 if (dart_dirty) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 dart_tlb_invalidate_all();
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700182 dart_dirty = 0;
183 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184}
185
Robert Jennings6490c492008-07-24 04:31:16 +1000186static int dart_build(struct iommu_table *tbl, long index,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187 long npages, unsigned long uaddr,
Mark Nelson4f3dd8a2008-07-16 05:51:47 +1000188 enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700189 unsigned long attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190{
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000191 unsigned int *dp, *orig_dp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 unsigned int rpn;
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700193 long l;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194
195 DBG("dart: build at: %lx, %lx, addr: %x\n", index, npages, uaddr);
196
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000197 orig_dp = dp = ((unsigned int*)tbl->it_base) + index;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100198
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200199 /* On U3, all memory is contiguous, so we can move this
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 * out of the loop.
201 */
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700202 l = npages;
203 while (l--) {
Michael Ellerman579468a2012-07-25 21:19:52 +0000204 rpn = __pa(uaddr) >> DART_PAGE_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205
206 *(dp++) = DARTMAP_VALID | (rpn & DARTMAP_RPNMASK);
207
Olof Johanssond0035c622005-09-20 13:46:44 +1000208 uaddr += DART_PAGE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209 }
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000210 dart_cache_sync(orig_dp, npages);
Benjamin Herrenschmidteeac5c12006-09-13 22:12:52 +1000211
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700212 if (dart_is_u4) {
213 rpn = index;
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700214 while (npages--)
215 dart_tlb_invalidate_one(rpn++);
216 } else {
217 dart_dirty = 1;
218 }
Robert Jennings6490c492008-07-24 04:31:16 +1000219 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220}
221
222
223static void dart_free(struct iommu_table *tbl, long index, long npages)
224{
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000225 unsigned int *dp, *orig_dp;
226 long orig_npages = npages;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100227
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228 /* We don't worry about flushing the TLB cache. The only drawback of
229 * not doing it is that we won't catch buggy device drivers doing
230 * bad DMAs, but then no 32-bit architecture ever does either.
231 */
232
233 DBG("dart: free at: %lx, %lx\n", index, npages);
234
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000235 orig_dp = dp = ((unsigned int *)tbl->it_base) + index;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100236
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237 while (npages--)
238 *(dp++) = dart_emptyval;
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000239
240 dart_cache_sync(orig_dp, orig_npages);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241}
242
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000243static void allocate_dart(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244{
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000245 unsigned long tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000247 /* 512 pages (2MB) is max DART tablesize. */
248 dart_tablesize = 1UL << 21;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000250 /*
251 * 16MB (1 << 24) alignment. We allocate a full 16Mb chuck since we
252 * will blow up an entire large page anyway in the kernel mapping.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 */
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000254 dart_tablebase = __va(memblock_alloc_base(1UL<<24,
255 1UL<<24, 0x80000000L));
256
257 /* There is no point scanning the DART space for leaks*/
258 kmemleak_no_scan((void *)dart_tablebase);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259
260 /* Allocate a spare page to map all invalid DART pages. We need to do
261 * that to work around what looks like a problem with the HT bridge
262 * prefetching into invalid pages and corrupting data
263 */
Yinghai Lu95f72d12010-07-12 14:36:09 +1000264 tmp = memblock_alloc(DART_PAGE_SIZE, DART_PAGE_SIZE);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100265 dart_emptyval = DARTMAP_VALID | ((tmp >> DART_PAGE_SHIFT) &
266 DARTMAP_RPNMASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000268 printk(KERN_INFO "DART table allocated at: %p\n", dart_tablebase);
269}
270
271static int __init dart_init(struct device_node *dart_node)
272{
273 unsigned int i;
274 unsigned long base, size;
275 struct resource r;
276
277 /* IOMMU disabled by the user ? bail out */
278 if (iommu_is_off)
279 return -ENODEV;
280
281 /*
282 * Only use the DART if the machine has more than 1GB of RAM
283 * or if requested with iommu=on on cmdline.
284 *
285 * 1GB of RAM is picked as limit because some default devices
286 * (i.e. Airport Extreme) have 30 bit address range limits.
287 */
288
289 if (!iommu_force_on && memblock_end_of_DRAM() <= 0x40000000ull)
290 return -ENODEV;
291
292 /* Get DART registers */
293 if (of_address_to_resource(dart_node, 0, &r))
294 panic("DART: can't get register base ! ");
295
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100296 /* Map in DART registers */
Joe Perches28f65c112011-06-09 09:13:32 -0700297 dart = ioremap(r.start, resource_size(&r));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 if (dart == NULL)
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100299 panic("DART: Cannot map registers!");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000301 /* Allocate the DART and dummy page */
302 allocate_dart();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303
304 /* Fill initial table */
305 for (i = 0; i < dart_tablesize/4; i++)
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000306 dart_tablebase[i] = dart_emptyval;
307
308 /* Push to memory */
309 dart_cache_sync(dart_tablebase, dart_tablesize / sizeof(u32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310
311 /* Initialize DART with table base and enable it. */
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000312 base = ((unsigned long)dart_tablebase) >> DART_PAGE_SHIFT;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100313 size = dart_tablesize >> DART_PAGE_SHIFT;
314 if (dart_is_u4) {
Benjamin Herrenschmidt56c8eae2005-12-19 16:49:07 +1100315 size &= DART_SIZE_U4_SIZE_MASK;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100316 DART_OUT(DART_BASE_U4, base);
317 DART_OUT(DART_SIZE_U4, size);
318 DART_OUT(DART_CNTL, DART_CNTL_U4_ENABLE);
319 } else {
Benjamin Herrenschmidt56c8eae2005-12-19 16:49:07 +1100320 size &= DART_CNTL_U3_SIZE_MASK;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100321 DART_OUT(DART_CNTL,
322 DART_CNTL_U3_ENABLE |
323 (base << DART_CNTL_U3_BASE_SHIFT) |
324 (size << DART_CNTL_U3_SIZE_SHIFT));
325 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326
327 /* Invalidate DART to get rid of possible stale TLBs */
328 dart_tlb_invalidate_all();
329
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100330 printk(KERN_INFO "DART IOMMU initialized for %s type chipset\n",
331 dart_is_u4 ? "U4" : "U3");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332
333 return 0;
334}
335
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +1000336static struct iommu_table_ops iommu_dart_ops = {
337 .set = dart_build,
338 .clear = dart_free,
339 .flush = dart_flush,
340};
341
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100342static void iommu_table_dart_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100344 iommu_table_dart.it_busno = 0;
345 iommu_table_dart.it_offset = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346 /* it_size is in number of entries */
Linas Vepstas5d2efba2006-10-30 16:15:59 +1100347 iommu_table_dart.it_size = dart_tablesize / sizeof(u32);
Alistair Popple67bfa0e2014-01-29 15:20:12 +1100348 iommu_table_dart.it_page_shift = IOMMU_PAGE_SHIFT_4K;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
350 /* Initialize the common IOMMU code */
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000351 iommu_table_dart.it_base = (unsigned long)dart_tablebase;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100352 iommu_table_dart.it_index = 0;
353 iommu_table_dart.it_blocksize = 1;
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +1000354 iommu_table_dart.it_ops = &iommu_dart_ops;
Anton Blanchardca1588e2006-06-10 20:58:08 +1000355 iommu_init_table(&iommu_table_dart, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356
357 /* Reserve the last page of the DART to avoid possible prefetch
358 * past the DART mapped area
359 */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100360 set_bit(iommu_table_dart.it_size - 1, iommu_table_dart.it_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361}
362
Benjamin Herrenschmidt8fb07c02010-08-30 19:24:18 +0000363static void pci_dma_dev_setup_dart(struct pci_dev *dev)
364{
Benjamin Herrenschmidte91c25112015-06-24 15:25:27 +1000365 if (dart_is_u4)
366 set_dma_offset(&dev->dev, DART_U4_BYPASS_BASE);
367 set_iommu_table_base(&dev->dev, &iommu_table_dart);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368}
369
Benjamin Herrenschmidt12d04ee2006-11-11 17:25:02 +1100370static void pci_dma_bus_setup_dart(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100372 if (!iommu_table_dart_inited) {
373 iommu_table_dart_inited = 1;
374 iommu_table_dart_setup();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376}
377
Benjamin Herrenschmidt8fb07c02010-08-30 19:24:18 +0000378static bool dart_device_on_pcie(struct device *dev)
379{
380 struct device_node *np = of_node_get(dev->of_node);
381
382 while(np) {
383 if (of_device_is_compatible(np, "U4-pcie") ||
384 of_device_is_compatible(np, "u4-pcie")) {
385 of_node_put(np);
386 return true;
387 }
388 np = of_get_next_parent(np);
389 }
390 return false;
391}
392
393static int dart_dma_set_mask(struct device *dev, u64 dma_mask)
394{
395 if (!dev->dma_mask || !dma_supported(dev, dma_mask))
396 return -EIO;
397
398 /* U4 supports a DART bypass, we use it for 64-bit capable
399 * devices to improve performances. However, that only works
400 * for devices connected to U4 own PCIe interface, not bridged
401 * through hypertransport. We need the device to support at
402 * least 40 bits of addresses.
403 */
404 if (dart_device_on_pcie(dev) && dma_mask >= DMA_BIT_MASK(40)) {
405 dev_info(dev, "Using 64-bit DMA iommu bypass\n");
Christoph Hellwig2d9d6f62017-12-22 10:58:24 +0100406 set_dma_ops(dev, &dma_nommu_ops);
Benjamin Herrenschmidt8fb07c02010-08-30 19:24:18 +0000407 } else {
408 dev_info(dev, "Using 32-bit DMA via iommu\n");
409 set_dma_ops(dev, &dma_iommu_ops);
410 }
Benjamin Herrenschmidt8fb07c02010-08-30 19:24:18 +0000411
412 *dev->dma_mask = dma_mask;
413 return 0;
414}
415
Daniel Axtens798248a2015-03-31 16:00:48 +1100416void __init iommu_init_early_dart(struct pci_controller_ops *controller_ops)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417{
418 struct device_node *dn;
419
420 /* Find the DART in the device-tree */
421 dn = of_find_compatible_node(NULL, "dart", "u3-dart");
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100422 if (dn == NULL) {
423 dn = of_find_compatible_node(NULL, "dart", "u4-dart");
424 if (dn == NULL)
Nishanth Aravamudan34c4d012010-10-18 07:27:02 +0000425 return; /* use default direct_dma_ops */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100426 dart_is_u4 = 1;
427 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428
Benjamin Herrenschmidt8fb07c02010-08-30 19:24:18 +0000429 /* Initialize the DART HW */
430 if (dart_init(dn) != 0)
431 goto bail;
432
Benjamin Herrenschmidt8fb07c02010-08-30 19:24:18 +0000433 /* Setup bypass if supported */
434 if (dart_is_u4)
435 ppc_md.dma_set_mask = dart_dma_set_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436
Daniel Axtens771e5692015-03-31 16:00:57 +1100437 controller_ops->dma_dev_setup = pci_dma_dev_setup_dart;
438 controller_ops->dma_bus_setup = pci_dma_bus_setup_dart;
439
Benjamin Herrenschmidt8fb07c02010-08-30 19:24:18 +0000440 /* Setup pci_dma ops */
441 set_pci_dma_ops(&dma_iommu_ops);
442 return;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100443
444 bail:
445 /* If init failed, use direct iommu and null setup functions */
Daniel Axtens771e5692015-03-31 16:00:57 +1100446 controller_ops->dma_dev_setup = NULL;
447 controller_ops->dma_bus_setup = NULL;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100448
449 /* Setup pci_dma ops */
Christoph Hellwig2d9d6f62017-12-22 10:58:24 +0100450 set_pci_dma_ops(&dma_nommu_ops);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451}
452
Johannes Berg7e115802007-05-03 22:28:32 +1000453#ifdef CONFIG_PM
Johannes Berg7e115802007-05-03 22:28:32 +1000454static void iommu_dart_restore(void)
455{
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000456 dart_cache_sync(dart_tablebase, dart_tablesize / sizeof(u32));
Johannes Berg7e115802007-05-03 22:28:32 +1000457 dart_tlb_invalidate_all();
458}
459
460static int __init iommu_init_late_dart(void)
461{
Johannes Berg7e115802007-05-03 22:28:32 +1000462 if (!dart_tablebase)
463 return 0;
464
Johannes Berg7e115802007-05-03 22:28:32 +1000465 ppc_md.iommu_restore = iommu_dart_restore;
466
467 return 0;
468}
469
470late_initcall(iommu_init_late_dart);
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000471#endif /* CONFIG_PM */