yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2015 Advanced Micro Devices, Inc. |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice shall be included in |
| 12 | * all copies or substantial portions of the Software. |
| 13 | * |
| 14 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 15 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 16 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 17 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 18 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 19 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 20 | * OTHER DEALINGS IN THE SOFTWARE. |
| 21 | */ |
| 22 | |
| 23 | #ifndef __AMD_SHARED_H__ |
| 24 | #define __AMD_SHARED_H__ |
| 25 | |
Akshu Agrawal | f674bd2 | 2017-06-28 14:08:09 +0530 | [diff] [blame] | 26 | #include <drm/amd_asic_type.h> |
Jammy Zhou | 0b2daf0 | 2015-07-21 17:41:48 +0800 | [diff] [blame] | 27 | |
Rex Zhu | cfa289f | 2017-09-06 15:27:59 +0800 | [diff] [blame] | 28 | |
Akshu Agrawal | f674bd2 | 2017-06-28 14:08:09 +0530 | [diff] [blame] | 29 | #define AMD_MAX_USEC_TIMEOUT 200000 /* 200 ms */ |
Jammy Zhou | 2f7d10b | 2015-07-22 11:29:01 +0800 | [diff] [blame] | 30 | |
| 31 | /* |
| 32 | * Chip flags |
| 33 | */ |
| 34 | enum amd_chip_flags { |
| 35 | AMD_ASIC_MASK = 0x0000ffffUL, |
| 36 | AMD_FLAGS_MASK = 0xffff0000UL, |
| 37 | AMD_IS_MOBILITY = 0x00010000UL, |
| 38 | AMD_IS_APU = 0x00020000UL, |
| 39 | AMD_IS_PX = 0x00040000UL, |
| 40 | AMD_EXP_HW_SUPPORT = 0x00080000UL, |
| 41 | }; |
| 42 | |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 43 | enum amd_ip_block_type { |
| 44 | AMD_IP_BLOCK_TYPE_COMMON, |
| 45 | AMD_IP_BLOCK_TYPE_GMC, |
| 46 | AMD_IP_BLOCK_TYPE_IH, |
| 47 | AMD_IP_BLOCK_TYPE_SMC, |
Huang Rui | 0e5ca0d | 2017-03-03 18:37:23 -0500 | [diff] [blame] | 48 | AMD_IP_BLOCK_TYPE_PSP, |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 49 | AMD_IP_BLOCK_TYPE_DCE, |
| 50 | AMD_IP_BLOCK_TYPE_GFX, |
| 51 | AMD_IP_BLOCK_TYPE_SDMA, |
| 52 | AMD_IP_BLOCK_TYPE_UVD, |
| 53 | AMD_IP_BLOCK_TYPE_VCE, |
Maruthi Bayyavarapu | a8fe58c | 2015-09-22 17:05:20 -0400 | [diff] [blame] | 54 | AMD_IP_BLOCK_TYPE_ACP, |
Leo Liu | 3ea975e | 2016-12-28 13:04:16 -0500 | [diff] [blame] | 55 | AMD_IP_BLOCK_TYPE_VCN |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 56 | }; |
| 57 | |
| 58 | enum amd_clockgating_state { |
| 59 | AMD_CG_STATE_GATE = 0, |
| 60 | AMD_CG_STATE_UNGATE, |
| 61 | }; |
| 62 | |
Rex Zhu | e5d03ac | 2016-12-23 14:39:41 +0800 | [diff] [blame] | 63 | |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 64 | enum amd_powergating_state { |
| 65 | AMD_PG_STATE_GATE = 0, |
| 66 | AMD_PG_STATE_UNGATE, |
| 67 | }; |
| 68 | |
Rex Zhu | cfa289f | 2017-09-06 15:27:59 +0800 | [diff] [blame] | 69 | |
Alex Deucher | e3b04bc | 2016-02-05 10:56:22 -0500 | [diff] [blame] | 70 | /* CG flags */ |
| 71 | #define AMD_CG_SUPPORT_GFX_MGCG (1 << 0) |
| 72 | #define AMD_CG_SUPPORT_GFX_MGLS (1 << 1) |
| 73 | #define AMD_CG_SUPPORT_GFX_CGCG (1 << 2) |
| 74 | #define AMD_CG_SUPPORT_GFX_CGLS (1 << 3) |
| 75 | #define AMD_CG_SUPPORT_GFX_CGTS (1 << 4) |
| 76 | #define AMD_CG_SUPPORT_GFX_CGTS_LS (1 << 5) |
| 77 | #define AMD_CG_SUPPORT_GFX_CP_LS (1 << 6) |
| 78 | #define AMD_CG_SUPPORT_GFX_RLC_LS (1 << 7) |
| 79 | #define AMD_CG_SUPPORT_MC_LS (1 << 8) |
| 80 | #define AMD_CG_SUPPORT_MC_MGCG (1 << 9) |
| 81 | #define AMD_CG_SUPPORT_SDMA_LS (1 << 10) |
| 82 | #define AMD_CG_SUPPORT_SDMA_MGCG (1 << 11) |
| 83 | #define AMD_CG_SUPPORT_BIF_LS (1 << 12) |
| 84 | #define AMD_CG_SUPPORT_UVD_MGCG (1 << 13) |
| 85 | #define AMD_CG_SUPPORT_VCE_MGCG (1 << 14) |
| 86 | #define AMD_CG_SUPPORT_HDP_LS (1 << 15) |
| 87 | #define AMD_CG_SUPPORT_HDP_MGCG (1 << 16) |
Alex Deucher | 4fae91c | 2016-04-08 00:52:24 -0400 | [diff] [blame] | 88 | #define AMD_CG_SUPPORT_ROM_MGCG (1 << 17) |
Rex Zhu | 398d82c | 2016-12-09 13:27:27 +0800 | [diff] [blame] | 89 | #define AMD_CG_SUPPORT_DRM_LS (1 << 18) |
| 90 | #define AMD_CG_SUPPORT_BIF_MGCG (1 << 19) |
| 91 | #define AMD_CG_SUPPORT_GFX_3D_CGCG (1 << 20) |
| 92 | #define AMD_CG_SUPPORT_GFX_3D_CGLS (1 << 21) |
Huang Rui | e929c98 | 2017-01-18 16:53:16 +0800 | [diff] [blame] | 93 | #define AMD_CG_SUPPORT_DRM_MGCG (1 << 22) |
Huang Rui | c773a63 | 2017-01-17 10:18:31 +0800 | [diff] [blame] | 94 | #define AMD_CG_SUPPORT_DF_MGCG (1 << 23) |
Rex Zhu | 8dbb8cd | 2018-05-16 20:10:25 +0800 | [diff] [blame] | 95 | #define AMD_CG_SUPPORT_VCN_MGCG (1 << 24) |
Alex Deucher | e3b04bc | 2016-02-05 10:56:22 -0500 | [diff] [blame] | 96 | /* PG flags */ |
| 97 | #define AMD_PG_SUPPORT_GFX_PG (1 << 0) |
| 98 | #define AMD_PG_SUPPORT_GFX_SMG (1 << 1) |
| 99 | #define AMD_PG_SUPPORT_GFX_DMG (1 << 2) |
| 100 | #define AMD_PG_SUPPORT_UVD (1 << 3) |
| 101 | #define AMD_PG_SUPPORT_VCE (1 << 4) |
| 102 | #define AMD_PG_SUPPORT_CP (1 << 5) |
| 103 | #define AMD_PG_SUPPORT_GDS (1 << 6) |
| 104 | #define AMD_PG_SUPPORT_RLC_SMU_HS (1 << 7) |
| 105 | #define AMD_PG_SUPPORT_SDMA (1 << 8) |
| 106 | #define AMD_PG_SUPPORT_ACP (1 << 9) |
| 107 | #define AMD_PG_SUPPORT_SAMU (1 << 10) |
Alex Deucher | 6b0432b | 2016-05-04 10:06:21 -0400 | [diff] [blame] | 108 | #define AMD_PG_SUPPORT_GFX_QUICK_MG (1 << 11) |
| 109 | #define AMD_PG_SUPPORT_GFX_PIPELINE (1 << 12) |
Hawking Zhang | f8386b3 | 2017-06-19 14:39:02 +0800 | [diff] [blame] | 110 | #define AMD_PG_SUPPORT_MMHUB (1 << 13) |
Rex Zhu | 8dbb8cd | 2018-05-16 20:10:25 +0800 | [diff] [blame] | 111 | #define AMD_PG_SUPPORT_VCN (1 << 14) |
Alex Deucher | e3b04bc | 2016-02-05 10:56:22 -0500 | [diff] [blame] | 112 | |
Huang Rui | fa7bd27 | 2018-03-13 15:13:46 +0800 | [diff] [blame] | 113 | enum PP_FEATURE_MASK { |
| 114 | PP_SCLK_DPM_MASK = 0x1, |
| 115 | PP_MCLK_DPM_MASK = 0x2, |
| 116 | PP_PCIE_DPM_MASK = 0x4, |
| 117 | PP_SCLK_DEEP_SLEEP_MASK = 0x8, |
| 118 | PP_POWER_CONTAINMENT_MASK = 0x10, |
| 119 | PP_UVD_HANDSHAKE_MASK = 0x20, |
| 120 | PP_SMC_VOLTAGE_CONTROL_MASK = 0x40, |
| 121 | PP_VBI_TIME_SUPPORT_MASK = 0x80, |
| 122 | PP_ULV_MASK = 0x100, |
| 123 | PP_ENABLE_GFX_CG_THRU_SMU = 0x200, |
| 124 | PP_CLOCK_STRETCH_MASK = 0x400, |
| 125 | PP_OD_FUZZY_FAN_CONTROL_MASK = 0x800, |
| 126 | PP_SOCCLK_DPM_MASK = 0x1000, |
| 127 | PP_DCEFCLK_DPM_MASK = 0x2000, |
| 128 | PP_OVERDRIVE_MASK = 0x4000, |
Huang Rui | 6f92ad2 | 2018-03-02 14:16:06 +0800 | [diff] [blame] | 129 | PP_GFXOFF_MASK = 0x8000, |
Huang Rui | fa7bd27 | 2018-03-13 15:13:46 +0800 | [diff] [blame] | 130 | PP_ACG_MASK = 0x10000, |
| 131 | }; |
| 132 | |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 133 | struct amd_ip_funcs { |
Tom St Denis | 88a907d | 2016-05-04 14:28:35 -0400 | [diff] [blame] | 134 | /* Name of IP block */ |
| 135 | char *name; |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 136 | /* sets up early driver state (pre sw_init), does not configure hw - Optional */ |
| 137 | int (*early_init)(void *handle); |
| 138 | /* sets up late driver/hw state (post hw_init) - Optional */ |
| 139 | int (*late_init)(void *handle); |
| 140 | /* sets up driver state, does not configure hw */ |
| 141 | int (*sw_init)(void *handle); |
| 142 | /* tears down driver state, does not configure hw */ |
| 143 | int (*sw_fini)(void *handle); |
| 144 | /* sets up the hw state */ |
| 145 | int (*hw_init)(void *handle); |
| 146 | /* tears down the hw state */ |
| 147 | int (*hw_fini)(void *handle); |
Monk Liu | 212cb3b | 2016-05-19 14:35:17 +0800 | [diff] [blame] | 148 | void (*late_fini)(void *handle); |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 149 | /* handles IP specific hw/sw changes for suspend */ |
| 150 | int (*suspend)(void *handle); |
| 151 | /* handles IP specific hw/sw changes for resume */ |
| 152 | int (*resume)(void *handle); |
| 153 | /* returns current IP block idle status */ |
| 154 | bool (*is_idle)(void *handle); |
| 155 | /* poll for idle */ |
| 156 | int (*wait_for_idle)(void *handle); |
Chunming Zhou | 63fbf42 | 2016-07-15 11:19:20 +0800 | [diff] [blame] | 157 | /* check soft reset the IP block */ |
Alex Deucher | da146d3 | 2016-10-13 16:07:03 -0400 | [diff] [blame] | 158 | bool (*check_soft_reset)(void *handle); |
Chunming Zhou | d31a501 | 2016-07-18 10:04:34 +0800 | [diff] [blame] | 159 | /* pre soft reset the IP block */ |
| 160 | int (*pre_soft_reset)(void *handle); |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 161 | /* soft reset the IP block */ |
| 162 | int (*soft_reset)(void *handle); |
Chunming Zhou | 35d782f | 2016-07-15 15:57:13 +0800 | [diff] [blame] | 163 | /* post soft reset the IP block */ |
| 164 | int (*post_soft_reset)(void *handle); |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 165 | /* enable/disable cg for the IP block */ |
| 166 | int (*set_clockgating_state)(void *handle, |
| 167 | enum amd_clockgating_state state); |
| 168 | /* enable/disable pg for the IP block */ |
| 169 | int (*set_powergating_state)(void *handle, |
| 170 | enum amd_powergating_state state); |
Huang Rui | 6cb2d4e | 2017-01-05 18:44:41 +0800 | [diff] [blame] | 171 | /* get current clockgating status */ |
| 172 | void (*get_clockgating_state)(void *handle, u32 *flags); |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 173 | }; |
| 174 | |
Rex Zhu | f93f0c3 | 2017-09-06 16:08:03 +0800 | [diff] [blame] | 175 | |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 176 | #endif /* __AMD_SHARED_H__ */ |