blob: 78ab8b5b25aa0206295388b4687b392db493a5db [file] [log] [blame]
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
Greg Rosedc641b72013-12-18 13:45:51 +00004 * Copyright(c) 2013 - 2014 Intel Corporation.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Greg Rosedc641b72013-12-18 13:45:51 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
Mitch Williams1c112a62014-04-04 04:43:06 +000027#include <linux/prefetch.h>
Mitch Williamsa132af22015-01-24 09:58:35 +000028#include <net/busy_poll.h>
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000029#include "i40e.h"
Jesse Brandeburg206812b2014-02-12 01:45:33 +000030#include "i40e_prototype.h"
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000031
32static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
33 u32 td_tag)
34{
35 return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
36 ((u64)td_cmd << I40E_TXD_QW1_CMD_SHIFT) |
37 ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
38 ((u64)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
39 ((u64)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT));
40}
41
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000042#define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000043#define I40E_FD_CLEAN_DELAY 10
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000044/**
45 * i40e_program_fdir_filter - Program a Flow Director filter
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000046 * @fdir_data: Packet data that will be filter parameters
47 * @raw_packet: the pre-allocated packet buffer for FDir
Jeff Kirsherb40c82e62015-02-27 09:18:34 +000048 * @pf: The PF pointer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000049 * @add: True for add/update, False for remove
50 **/
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000051int i40e_program_fdir_filter(struct i40e_fdir_filter *fdir_data, u8 *raw_packet,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000052 struct i40e_pf *pf, bool add)
53{
54 struct i40e_filter_program_desc *fdir_desc;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000055 struct i40e_tx_buffer *tx_buf, *first;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000056 struct i40e_tx_desc *tx_desc;
57 struct i40e_ring *tx_ring;
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000058 unsigned int fpt, dcc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000059 struct i40e_vsi *vsi;
60 struct device *dev;
61 dma_addr_t dma;
62 u32 td_cmd = 0;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000063 u16 delay = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000064 u16 i;
65
66 /* find existing FDIR VSI */
67 vsi = NULL;
Mitch Williams505682c2014-05-20 08:01:37 +000068 for (i = 0; i < pf->num_alloc_vsi; i++)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000069 if (pf->vsi[i] && pf->vsi[i]->type == I40E_VSI_FDIR)
70 vsi = pf->vsi[i];
71 if (!vsi)
72 return -ENOENT;
73
Alexander Duyck9f65e152013-09-28 06:00:58 +000074 tx_ring = vsi->tx_rings[0];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000075 dev = tx_ring->dev;
76
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000077 /* we need two descriptors to add/del a filter and we can wait */
78 do {
79 if (I40E_DESC_UNUSED(tx_ring) > 1)
80 break;
81 msleep_interruptible(1);
82 delay++;
83 } while (delay < I40E_FD_CLEAN_DELAY);
84
85 if (!(I40E_DESC_UNUSED(tx_ring) > 1))
86 return -EAGAIN;
87
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000088 dma = dma_map_single(dev, raw_packet,
89 I40E_FDIR_MAX_RAW_PACKET_SIZE, DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000090 if (dma_mapping_error(dev, dma))
91 goto dma_fail;
92
93 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +000094 i = tx_ring->next_to_use;
95 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000096 first = &tx_ring->tx_bi[i];
97 memset(first, 0, sizeof(struct i40e_tx_buffer));
Alexander Duyckfc4ac672013-09-28 06:00:22 +000098
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000099 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000100
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000101 fpt = (fdir_data->q_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
102 I40E_TXD_FLTR_QW0_QINDEX_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000103
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000104 fpt |= (fdir_data->flex_off << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT) &
105 I40E_TXD_FLTR_QW0_FLEXOFF_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000106
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000107 fpt |= (fdir_data->pctype << I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) &
108 I40E_TXD_FLTR_QW0_PCTYPE_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000109
110 /* Use LAN VSI Id if not programmed by user */
111 if (fdir_data->dest_vsi == 0)
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000112 fpt |= (pf->vsi[pf->lan_vsi]->id) <<
113 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000114 else
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000115 fpt |= ((u32)fdir_data->dest_vsi <<
116 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT) &
117 I40E_TXD_FLTR_QW0_DEST_VSI_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000118
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000119 dcc = I40E_TX_DESC_DTYPE_FILTER_PROG;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000120
121 if (add)
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000122 dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
123 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000124 else
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000125 dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
126 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000127
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000128 dcc |= (fdir_data->dest_ctl << I40E_TXD_FLTR_QW1_DEST_SHIFT) &
129 I40E_TXD_FLTR_QW1_DEST_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000130
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000131 dcc |= (fdir_data->fd_status << I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT) &
132 I40E_TXD_FLTR_QW1_FD_STATUS_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000133
134 if (fdir_data->cnt_index != 0) {
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000135 dcc |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
136 dcc |= ((u32)fdir_data->cnt_index <<
137 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +0000138 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000139 }
140
Jesse Brandeburg99753ea2014-06-04 04:22:49 +0000141 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(fpt);
142 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000143 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dcc);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000144 fdir_desc->fd_id = cpu_to_le32(fdir_data->fd_id);
145
146 /* Now program a dummy descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000147 i = tx_ring->next_to_use;
148 tx_desc = I40E_TX_DESC(tx_ring, i);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000149 tx_buf = &tx_ring->tx_bi[i];
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000150
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000151 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
152
153 memset(tx_buf, 0, sizeof(struct i40e_tx_buffer));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000154
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000155 /* record length, and DMA address */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000156 dma_unmap_len_set(tx_buf, len, I40E_FDIR_MAX_RAW_PACKET_SIZE);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000157 dma_unmap_addr_set(tx_buf, dma, dma);
158
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000159 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000160 td_cmd = I40E_TXD_CMD | I40E_TX_DESC_CMD_DUMMY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000161
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000162 tx_buf->tx_flags = I40E_TX_FLAGS_FD_SB;
163 tx_buf->raw_buf = (void *)raw_packet;
164
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000165 tx_desc->cmd_type_offset_bsz =
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000166 build_ctob(td_cmd, 0, I40E_FDIR_MAX_RAW_PACKET_SIZE, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000167
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000168 /* set the timestamp */
169 tx_buf->time_stamp = jiffies;
170
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000171 /* Force memory writes to complete before letting h/w
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000172 * know there are new descriptors to fetch.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000173 */
174 wmb();
175
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000176 /* Mark the data descriptor to be watched */
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000177 first->next_to_watch = tx_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000178
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000179 writel(tx_ring->next_to_use, tx_ring->tail);
180 return 0;
181
182dma_fail:
183 return -1;
184}
185
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000186#define IP_HEADER_OFFSET 14
187#define I40E_UDPIP_DUMMY_PACKET_LEN 42
188/**
189 * i40e_add_del_fdir_udpv4 - Add/Remove UDPv4 filters
190 * @vsi: pointer to the targeted VSI
191 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000192 * @add: true adds a filter, false removes it
193 *
194 * Returns 0 if the filters were successfully added or removed
195 **/
196static int i40e_add_del_fdir_udpv4(struct i40e_vsi *vsi,
197 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000198 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000199{
200 struct i40e_pf *pf = vsi->back;
201 struct udphdr *udp;
202 struct iphdr *ip;
203 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000204 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000205 int ret;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000206 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
207 0x45, 0, 0, 0x1c, 0, 0, 0x40, 0, 0x40, 0x11, 0, 0, 0, 0, 0, 0,
208 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
209
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000210 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
211 if (!raw_packet)
212 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000213 memcpy(raw_packet, packet, I40E_UDPIP_DUMMY_PACKET_LEN);
214
215 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
216 udp = (struct udphdr *)(raw_packet + IP_HEADER_OFFSET
217 + sizeof(struct iphdr));
218
219 ip->daddr = fd_data->dst_ip[0];
220 udp->dest = fd_data->dst_port;
221 ip->saddr = fd_data->src_ip[0];
222 udp->source = fd_data->src_port;
223
Kevin Scottb2d36c02014-04-09 05:58:59 +0000224 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_UDP;
225 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
226 if (ret) {
227 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000228 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
229 fd_data->pctype, fd_data->fd_id, ret);
Kevin Scottb2d36c02014-04-09 05:58:59 +0000230 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000231 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000232 if (add)
233 dev_info(&pf->pdev->dev,
234 "Filter OK for PCTYPE %d loc = %d\n",
235 fd_data->pctype, fd_data->fd_id);
236 else
237 dev_info(&pf->pdev->dev,
238 "Filter deleted for PCTYPE %d loc = %d\n",
239 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000240 }
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000241 return err ? -EOPNOTSUPP : 0;
242}
243
244#define I40E_TCPIP_DUMMY_PACKET_LEN 54
245/**
246 * i40e_add_del_fdir_tcpv4 - Add/Remove TCPv4 filters
247 * @vsi: pointer to the targeted VSI
248 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000249 * @add: true adds a filter, false removes it
250 *
251 * Returns 0 if the filters were successfully added or removed
252 **/
253static int i40e_add_del_fdir_tcpv4(struct i40e_vsi *vsi,
254 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000255 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000256{
257 struct i40e_pf *pf = vsi->back;
258 struct tcphdr *tcp;
259 struct iphdr *ip;
260 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000261 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000262 int ret;
263 /* Dummy packet */
264 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
265 0x45, 0, 0, 0x28, 0, 0, 0x40, 0, 0x40, 0x6, 0, 0, 0, 0, 0, 0,
266 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x80, 0x11,
267 0x0, 0x72, 0, 0, 0, 0};
268
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000269 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
270 if (!raw_packet)
271 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000272 memcpy(raw_packet, packet, I40E_TCPIP_DUMMY_PACKET_LEN);
273
274 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
275 tcp = (struct tcphdr *)(raw_packet + IP_HEADER_OFFSET
276 + sizeof(struct iphdr));
277
278 ip->daddr = fd_data->dst_ip[0];
279 tcp->dest = fd_data->dst_port;
280 ip->saddr = fd_data->src_ip[0];
281 tcp->source = fd_data->src_port;
282
283 if (add) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000284 pf->fd_tcp_rule++;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000285 if (pf->flags & I40E_FLAG_FD_ATR_ENABLED) {
286 dev_info(&pf->pdev->dev, "Forcing ATR off, sideband rules for TCP/IPv4 flow being applied\n");
287 pf->flags &= ~I40E_FLAG_FD_ATR_ENABLED;
288 }
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000289 } else {
290 pf->fd_tcp_rule = (pf->fd_tcp_rule > 0) ?
291 (pf->fd_tcp_rule - 1) : 0;
292 if (pf->fd_tcp_rule == 0) {
293 pf->flags |= I40E_FLAG_FD_ATR_ENABLED;
294 dev_info(&pf->pdev->dev, "ATR re-enabled due to no sideband TCP/IPv4 rules\n");
295 }
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000296 }
297
Kevin Scottb2d36c02014-04-09 05:58:59 +0000298 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_TCP;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000299 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
300
301 if (ret) {
302 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000303 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
304 fd_data->pctype, fd_data->fd_id, ret);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000305 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000306 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000307 if (add)
308 dev_info(&pf->pdev->dev, "Filter OK for PCTYPE %d loc = %d)\n",
309 fd_data->pctype, fd_data->fd_id);
310 else
311 dev_info(&pf->pdev->dev,
312 "Filter deleted for PCTYPE %d loc = %d\n",
313 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000314 }
315
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000316 return err ? -EOPNOTSUPP : 0;
317}
318
319/**
320 * i40e_add_del_fdir_sctpv4 - Add/Remove SCTPv4 Flow Director filters for
321 * a specific flow spec
322 * @vsi: pointer to the targeted VSI
323 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000324 * @add: true adds a filter, false removes it
325 *
Jean Sacren21d3efd2014-03-17 18:14:39 +0000326 * Always returns -EOPNOTSUPP
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000327 **/
328static int i40e_add_del_fdir_sctpv4(struct i40e_vsi *vsi,
329 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000330 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000331{
332 return -EOPNOTSUPP;
333}
334
335#define I40E_IP_DUMMY_PACKET_LEN 34
336/**
337 * i40e_add_del_fdir_ipv4 - Add/Remove IPv4 Flow Director filters for
338 * a specific flow spec
339 * @vsi: pointer to the targeted VSI
340 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000341 * @add: true adds a filter, false removes it
342 *
343 * Returns 0 if the filters were successfully added or removed
344 **/
345static int i40e_add_del_fdir_ipv4(struct i40e_vsi *vsi,
346 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000347 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000348{
349 struct i40e_pf *pf = vsi->back;
350 struct iphdr *ip;
351 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000352 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000353 int ret;
354 int i;
355 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
356 0x45, 0, 0, 0x14, 0, 0, 0x40, 0, 0x40, 0x10, 0, 0, 0, 0, 0, 0,
357 0, 0, 0, 0};
358
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000359 for (i = I40E_FILTER_PCTYPE_NONF_IPV4_OTHER;
360 i <= I40E_FILTER_PCTYPE_FRAG_IPV4; i++) {
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000361 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
362 if (!raw_packet)
363 return -ENOMEM;
364 memcpy(raw_packet, packet, I40E_IP_DUMMY_PACKET_LEN);
365 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
366
367 ip->saddr = fd_data->src_ip[0];
368 ip->daddr = fd_data->dst_ip[0];
369 ip->protocol = 0;
370
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000371 fd_data->pctype = i;
372 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
373
374 if (ret) {
375 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000376 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
377 fd_data->pctype, fd_data->fd_id, ret);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000378 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000379 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000380 if (add)
381 dev_info(&pf->pdev->dev,
382 "Filter OK for PCTYPE %d loc = %d\n",
383 fd_data->pctype, fd_data->fd_id);
384 else
385 dev_info(&pf->pdev->dev,
386 "Filter deleted for PCTYPE %d loc = %d\n",
387 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000388 }
389 }
390
391 return err ? -EOPNOTSUPP : 0;
392}
393
394/**
395 * i40e_add_del_fdir - Build raw packets to add/del fdir filter
396 * @vsi: pointer to the targeted VSI
397 * @cmd: command to get or set RX flow classification rules
398 * @add: true adds a filter, false removes it
399 *
400 **/
401int i40e_add_del_fdir(struct i40e_vsi *vsi,
402 struct i40e_fdir_filter *input, bool add)
403{
404 struct i40e_pf *pf = vsi->back;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000405 int ret;
406
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000407 switch (input->flow_type & ~FLOW_EXT) {
408 case TCP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000409 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000410 break;
411 case UDP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000412 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000413 break;
414 case SCTP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000415 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000416 break;
417 case IPV4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000418 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000419 break;
420 case IP_USER_FLOW:
421 switch (input->ip4_proto) {
422 case IPPROTO_TCP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000423 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000424 break;
425 case IPPROTO_UDP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000426 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000427 break;
428 case IPPROTO_SCTP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000429 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000430 break;
431 default:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000432 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000433 break;
434 }
435 break;
436 default:
Jakub Kicinskic5ffe7e2014-04-02 10:33:22 +0000437 dev_info(&pf->pdev->dev, "Could not specify spec type %d\n",
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000438 input->flow_type);
439 ret = -EINVAL;
440 }
441
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000442 /* The buffer allocated here is freed by the i40e_clean_tx_ring() */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000443 return ret;
444}
445
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000446/**
447 * i40e_fd_handle_status - check the Programming Status for FD
448 * @rx_ring: the Rx ring for this descriptor
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000449 * @rx_desc: the Rx descriptor for programming Status, not a packet descriptor.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000450 * @prog_id: the id originally used for programming
451 *
452 * This is used to verify if the FD programming or invalidation
453 * requested by SW to the HW is successful or not and take actions accordingly.
454 **/
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000455static void i40e_fd_handle_status(struct i40e_ring *rx_ring,
456 union i40e_rx_desc *rx_desc, u8 prog_id)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000457{
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000458 struct i40e_pf *pf = rx_ring->vsi->back;
459 struct pci_dev *pdev = pf->pdev;
460 u32 fcnt_prog, fcnt_avail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000461 u32 error;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000462 u64 qw;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000463
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000464 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000465 error = (qw & I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK) >>
466 I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT;
467
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000468 if (error == (0x1 << I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT)) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000469 if ((rx_desc->wb.qword0.hi_dword.fd_id != 0) ||
470 (I40E_DEBUG_FD & pf->hw.debug_mask))
471 dev_warn(&pdev->dev, "ntuple filter loc = %d, could not be added\n",
472 rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000473
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000474 /* Check if the programming error is for ATR.
475 * If so, auto disable ATR and set a state for
476 * flush in progress. Next time we come here if flush is in
477 * progress do nothing, once flush is complete the state will
478 * be cleared.
479 */
480 if (test_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state))
481 return;
482
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000483 pf->fd_add_err++;
484 /* store the current atr filter count */
485 pf->fd_atr_cnt = i40e_get_current_atr_cnt(pf);
486
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000487 if ((rx_desc->wb.qword0.hi_dword.fd_id == 0) &&
488 (pf->auto_disable_flags & I40E_FLAG_FD_SB_ENABLED)) {
489 pf->auto_disable_flags |= I40E_FLAG_FD_ATR_ENABLED;
490 set_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state);
491 }
492
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000493 /* filter programming failed most likely due to table full */
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000494 fcnt_prog = i40e_get_global_fd_count(pf);
Anjali Singhai Jain12957382014-06-04 04:22:47 +0000495 fcnt_avail = pf->fdir_pf_filter_count;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000496 /* If ATR is running fcnt_prog can quickly change,
497 * if we are very close to full, it makes sense to disable
498 * FD ATR/SB and then re-enable it when there is room.
499 */
500 if (fcnt_prog >= (fcnt_avail - I40E_FDIR_BUFFER_FULL_MARGIN)) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000501 if ((pf->flags & I40E_FLAG_FD_SB_ENABLED) &&
Anjali Singhai Jainb814ba62014-06-04 20:41:48 +0000502 !(pf->auto_disable_flags &
Anjali Singhai Jainb814ba62014-06-04 20:41:48 +0000503 I40E_FLAG_FD_SB_ENABLED)) {
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000504 dev_warn(&pdev->dev, "FD filter space full, new ntuple rules will not be added\n");
505 pf->auto_disable_flags |=
506 I40E_FLAG_FD_SB_ENABLED;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000507 }
508 } else {
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000509 dev_info(&pdev->dev,
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000510 "FD filter programming failed due to incorrect filter parameters\n");
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000511 }
512 } else if (error ==
513 (0x1 << I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT)) {
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000514 if (I40E_DEBUG_FD & pf->hw.debug_mask)
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000515 dev_info(&pdev->dev, "ntuple filter fd_id = %d, could not be removed\n",
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000516 rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000517 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000518}
519
520/**
Alexander Duycka5e9c572013-09-28 06:00:27 +0000521 * i40e_unmap_and_free_tx_resource - Release a Tx buffer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000522 * @ring: the ring that owns the buffer
523 * @tx_buffer: the buffer to free
524 **/
Alexander Duycka5e9c572013-09-28 06:00:27 +0000525static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
526 struct i40e_tx_buffer *tx_buffer)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000527{
Alexander Duycka5e9c572013-09-28 06:00:27 +0000528 if (tx_buffer->skb) {
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000529 if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
530 kfree(tx_buffer->raw_buf);
531 else
532 dev_kfree_skb_any(tx_buffer->skb);
533
Alexander Duycka5e9c572013-09-28 06:00:27 +0000534 if (dma_unmap_len(tx_buffer, len))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000535 dma_unmap_single(ring->dev,
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000536 dma_unmap_addr(tx_buffer, dma),
537 dma_unmap_len(tx_buffer, len),
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000538 DMA_TO_DEVICE);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000539 } else if (dma_unmap_len(tx_buffer, len)) {
540 dma_unmap_page(ring->dev,
541 dma_unmap_addr(tx_buffer, dma),
542 dma_unmap_len(tx_buffer, len),
543 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000544 }
Alexander Duycka5e9c572013-09-28 06:00:27 +0000545 tx_buffer->next_to_watch = NULL;
546 tx_buffer->skb = NULL;
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000547 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000548 /* tx_buffer must be completely set up in the transmit path */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000549}
550
551/**
552 * i40e_clean_tx_ring - Free any empty Tx buffers
553 * @tx_ring: ring to be cleaned
554 **/
555void i40e_clean_tx_ring(struct i40e_ring *tx_ring)
556{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000557 unsigned long bi_size;
558 u16 i;
559
560 /* ring already cleared, nothing to do */
561 if (!tx_ring->tx_bi)
562 return;
563
564 /* Free all the Tx ring sk_buffs */
Alexander Duycka5e9c572013-09-28 06:00:27 +0000565 for (i = 0; i < tx_ring->count; i++)
566 i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000567
568 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
569 memset(tx_ring->tx_bi, 0, bi_size);
570
571 /* Zero out the descriptor ring */
572 memset(tx_ring->desc, 0, tx_ring->size);
573
574 tx_ring->next_to_use = 0;
575 tx_ring->next_to_clean = 0;
Alexander Duyck7070ce02013-09-28 06:00:37 +0000576
577 if (!tx_ring->netdev)
578 return;
579
580 /* cleanup Tx queue statistics */
581 netdev_tx_reset_queue(netdev_get_tx_queue(tx_ring->netdev,
582 tx_ring->queue_index));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000583}
584
585/**
586 * i40e_free_tx_resources - Free Tx resources per queue
587 * @tx_ring: Tx descriptor ring for a specific queue
588 *
589 * Free all transmit software resources
590 **/
591void i40e_free_tx_resources(struct i40e_ring *tx_ring)
592{
593 i40e_clean_tx_ring(tx_ring);
594 kfree(tx_ring->tx_bi);
595 tx_ring->tx_bi = NULL;
596
597 if (tx_ring->desc) {
598 dma_free_coherent(tx_ring->dev, tx_ring->size,
599 tx_ring->desc, tx_ring->dma);
600 tx_ring->desc = NULL;
601 }
602}
603
604/**
Jesse Brandeburga68de582015-02-24 05:26:03 +0000605 * i40e_get_head - Retrieve head from head writeback
606 * @tx_ring: tx ring to fetch head of
607 *
608 * Returns value of Tx ring head based on value stored
609 * in head write-back location
610 **/
611static inline u32 i40e_get_head(struct i40e_ring *tx_ring)
612{
613 void *head = (struct i40e_tx_desc *)tx_ring->desc + tx_ring->count;
614
615 return le32_to_cpu(*(volatile __le32 *)head);
616}
617
618/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000619 * i40e_get_tx_pending - how many tx descriptors not processed
620 * @tx_ring: the ring of descriptors
621 *
622 * Since there is no access to the ring head register
623 * in XL710, we need to use our local copies
624 **/
625static u32 i40e_get_tx_pending(struct i40e_ring *ring)
626{
Jesse Brandeburga68de582015-02-24 05:26:03 +0000627 u32 head, tail;
628
629 head = i40e_get_head(ring);
630 tail = readl(ring->tail);
631
632 if (head != tail)
633 return (head < tail) ?
634 tail - head : (tail + ring->count - head);
635
636 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000637}
638
639/**
640 * i40e_check_tx_hang - Is there a hang in the Tx queue
641 * @tx_ring: the ring of descriptors
642 **/
643static bool i40e_check_tx_hang(struct i40e_ring *tx_ring)
644{
Jesse Brandeburga68de582015-02-24 05:26:03 +0000645 u32 tx_done = tx_ring->stats.packets;
646 u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000647 u32 tx_pending = i40e_get_tx_pending(tx_ring);
Anjali Singhai Jain810b3ae2014-07-10 07:58:25 +0000648 struct i40e_pf *pf = tx_ring->vsi->back;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000649 bool ret = false;
650
651 clear_check_for_tx_hang(tx_ring);
652
653 /* Check for a hung queue, but be thorough. This verifies
654 * that a transmit has been completed since the previous
655 * check AND there is at least one packet pending. The
656 * ARMED bit is set to indicate a potential hang. The
657 * bit is cleared if a pause frame is received to remove
658 * false hang detection due to PFC or 802.3x frames. By
659 * requiring this to fail twice we avoid races with
660 * PFC clearing the ARMED bit and conditions where we
661 * run the check_tx_hang logic with a transmit completion
662 * pending but without time to complete it yet.
663 */
Jesse Brandeburga68de582015-02-24 05:26:03 +0000664 if ((tx_done_old == tx_done) && tx_pending) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000665 /* make sure it is true for two checks in a row */
666 ret = test_and_set_bit(__I40E_HANG_CHECK_ARMED,
667 &tx_ring->state);
Jesse Brandeburga68de582015-02-24 05:26:03 +0000668 } else if (tx_done_old == tx_done &&
669 (tx_pending < I40E_MIN_DESC_PENDING) && (tx_pending > 0)) {
Anjali Singhai Jain810b3ae2014-07-10 07:58:25 +0000670 if (I40E_DEBUG_FLOW & pf->hw.debug_mask)
671 dev_info(tx_ring->dev, "HW needs some more descs to do a cacheline flush. tx_pending %d, queue %d",
672 tx_pending, tx_ring->queue_index);
673 pf->tx_sluggish_count++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000674 } else {
675 /* update completed stats and disarm the hang check */
Jesse Brandeburga68de582015-02-24 05:26:03 +0000676 tx_ring->tx_stats.tx_done_old = tx_done;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000677 clear_bit(__I40E_HANG_CHECK_ARMED, &tx_ring->state);
678 }
679
680 return ret;
681}
682
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000683#define WB_STRIDE 0x3
684
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000685/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000686 * i40e_clean_tx_irq - Reclaim resources after transmit completes
687 * @tx_ring: tx ring to clean
688 * @budget: how many cleans we're allowed
689 *
690 * Returns true if there's any budget left (e.g. the clean is finished)
691 **/
692static bool i40e_clean_tx_irq(struct i40e_ring *tx_ring, int budget)
693{
694 u16 i = tx_ring->next_to_clean;
695 struct i40e_tx_buffer *tx_buf;
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000696 struct i40e_tx_desc *tx_head;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000697 struct i40e_tx_desc *tx_desc;
698 unsigned int total_packets = 0;
699 unsigned int total_bytes = 0;
700
701 tx_buf = &tx_ring->tx_bi[i];
702 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000703 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000704
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000705 tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring));
706
Alexander Duycka5e9c572013-09-28 06:00:27 +0000707 do {
708 struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000709
710 /* if next_to_watch is not set then there is no work pending */
711 if (!eop_desc)
712 break;
713
Alexander Duycka5e9c572013-09-28 06:00:27 +0000714 /* prevent any other reads prior to eop_desc */
715 read_barrier_depends();
716
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000717 /* we have caught up to head, no work left to do */
718 if (tx_head == tx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000719 break;
720
Alexander Duyckc304fda2013-09-28 06:00:12 +0000721 /* clear next_to_watch to prevent false hangs */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000722 tx_buf->next_to_watch = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000723
Alexander Duycka5e9c572013-09-28 06:00:27 +0000724 /* update the statistics for this packet */
725 total_bytes += tx_buf->bytecount;
726 total_packets += tx_buf->gso_segs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000727
Alexander Duycka5e9c572013-09-28 06:00:27 +0000728 /* free the skb */
Rick Jonesa81fb042014-09-17 03:56:20 +0000729 dev_consume_skb_any(tx_buf->skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000730
Alexander Duycka5e9c572013-09-28 06:00:27 +0000731 /* unmap skb header data */
732 dma_unmap_single(tx_ring->dev,
733 dma_unmap_addr(tx_buf, dma),
734 dma_unmap_len(tx_buf, len),
735 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000736
Alexander Duycka5e9c572013-09-28 06:00:27 +0000737 /* clear tx_buffer data */
738 tx_buf->skb = NULL;
739 dma_unmap_len_set(tx_buf, len, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000740
Alexander Duycka5e9c572013-09-28 06:00:27 +0000741 /* unmap remaining buffers */
742 while (tx_desc != eop_desc) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000743
744 tx_buf++;
745 tx_desc++;
746 i++;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000747 if (unlikely(!i)) {
748 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000749 tx_buf = tx_ring->tx_bi;
750 tx_desc = I40E_TX_DESC(tx_ring, 0);
751 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000752
Alexander Duycka5e9c572013-09-28 06:00:27 +0000753 /* unmap any remaining paged data */
754 if (dma_unmap_len(tx_buf, len)) {
755 dma_unmap_page(tx_ring->dev,
756 dma_unmap_addr(tx_buf, dma),
757 dma_unmap_len(tx_buf, len),
758 DMA_TO_DEVICE);
759 dma_unmap_len_set(tx_buf, len, 0);
760 }
761 }
762
763 /* move us one more past the eop_desc for start of next pkt */
764 tx_buf++;
765 tx_desc++;
766 i++;
767 if (unlikely(!i)) {
768 i -= tx_ring->count;
769 tx_buf = tx_ring->tx_bi;
770 tx_desc = I40E_TX_DESC(tx_ring, 0);
771 }
772
Jesse Brandeburg016890b2015-02-27 09:15:31 +0000773 prefetch(tx_desc);
774
Alexander Duycka5e9c572013-09-28 06:00:27 +0000775 /* update budget accounting */
776 budget--;
777 } while (likely(budget));
778
779 i += tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000780 tx_ring->next_to_clean = i;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000781 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +0000782 tx_ring->stats.bytes += total_bytes;
783 tx_ring->stats.packets += total_packets;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000784 u64_stats_update_end(&tx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000785 tx_ring->q_vector->tx.total_bytes += total_bytes;
786 tx_ring->q_vector->tx.total_packets += total_packets;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000787
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000788 /* check to see if there are any non-cache aligned descriptors
789 * waiting to be written back, and kick the hardware to force
790 * them to be written back in case of napi polling
791 */
792 if (budget &&
793 !((i & WB_STRIDE) == WB_STRIDE) &&
794 !test_bit(__I40E_DOWN, &tx_ring->vsi->state) &&
795 (I40E_DESC_UNUSED(tx_ring) != tx_ring->count))
796 tx_ring->arm_wb = true;
797 else
798 tx_ring->arm_wb = false;
799
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000800 if (check_for_tx_hang(tx_ring) && i40e_check_tx_hang(tx_ring)) {
801 /* schedule immediate reset if we believe we hung */
802 dev_info(tx_ring->dev, "Detected Tx Unit Hang\n"
803 " VSI <%d>\n"
804 " Tx Queue <%d>\n"
805 " next_to_use <%x>\n"
806 " next_to_clean <%x>\n",
807 tx_ring->vsi->seid,
808 tx_ring->queue_index,
809 tx_ring->next_to_use, i);
810 dev_info(tx_ring->dev, "tx_bi[next_to_clean]\n"
811 " time_stamp <%lx>\n"
812 " jiffies <%lx>\n",
813 tx_ring->tx_bi[i].time_stamp, jiffies);
814
815 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
816
817 dev_info(tx_ring->dev,
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000818 "tx hang detected on queue %d, reset requested\n",
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000819 tx_ring->queue_index);
820
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000821 /* do not fire the reset immediately, wait for the stack to
822 * decide we are truly stuck, also prevents every queue from
823 * simultaneously requesting a reset
824 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000825
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000826 /* the adapter is about to reset, no point in enabling polling */
827 budget = 1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000828 }
829
Alexander Duyck7070ce02013-09-28 06:00:37 +0000830 netdev_tx_completed_queue(netdev_get_tx_queue(tx_ring->netdev,
831 tx_ring->queue_index),
832 total_packets, total_bytes);
833
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000834#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
835 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
836 (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
837 /* Make sure that anybody stopping the queue after this
838 * sees the new next_to_clean.
839 */
840 smp_mb();
841 if (__netif_subqueue_stopped(tx_ring->netdev,
842 tx_ring->queue_index) &&
843 !test_bit(__I40E_DOWN, &tx_ring->vsi->state)) {
844 netif_wake_subqueue(tx_ring->netdev,
845 tx_ring->queue_index);
846 ++tx_ring->tx_stats.restart_queue;
847 }
848 }
849
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000850 return !!budget;
851}
852
853/**
854 * i40e_force_wb - Arm hardware to do a wb on noncache aligned descriptors
855 * @vsi: the VSI we care about
856 * @q_vector: the vector on which to force writeback
857 *
858 **/
859static void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector)
860{
861 u32 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
Jesse Brandeburg97bf75f2015-02-27 09:18:32 +0000862 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK | /* set noitr */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000863 I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK |
Anjali Singhai Jainc29af372015-01-10 01:07:19 +0000864 I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK;
865 /* allow 00 to be written to the index */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000866
867 wr32(&vsi->back->hw,
868 I40E_PFINT_DYN_CTLN(q_vector->v_idx + vsi->base_vector - 1),
869 val);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000870}
871
872/**
873 * i40e_set_new_dynamic_itr - Find new ITR level
874 * @rc: structure containing ring performance data
875 *
876 * Stores a new ITR value based on packets and byte counts during
877 * the last interrupt. The advantage of per interrupt computation
878 * is faster updates and more accurate ITR for the current traffic
879 * pattern. Constants in this function were computed based on
880 * theoretical maximum wire speed and thresholds were set based on
881 * testing data as well as attempting to minimize response time
882 * while increasing bulk throughput.
883 **/
884static void i40e_set_new_dynamic_itr(struct i40e_ring_container *rc)
885{
886 enum i40e_latency_range new_latency_range = rc->latency_range;
887 u32 new_itr = rc->itr;
888 int bytes_per_int;
889
890 if (rc->total_packets == 0 || !rc->itr)
891 return;
892
893 /* simple throttlerate management
894 * 0-10MB/s lowest (100000 ints/s)
895 * 10-20MB/s low (20000 ints/s)
896 * 20-1249MB/s bulk (8000 ints/s)
897 */
898 bytes_per_int = rc->total_bytes / rc->itr;
899 switch (rc->itr) {
900 case I40E_LOWEST_LATENCY:
901 if (bytes_per_int > 10)
902 new_latency_range = I40E_LOW_LATENCY;
903 break;
904 case I40E_LOW_LATENCY:
905 if (bytes_per_int > 20)
906 new_latency_range = I40E_BULK_LATENCY;
907 else if (bytes_per_int <= 10)
908 new_latency_range = I40E_LOWEST_LATENCY;
909 break;
910 case I40E_BULK_LATENCY:
911 if (bytes_per_int <= 20)
912 rc->latency_range = I40E_LOW_LATENCY;
913 break;
914 }
915
916 switch (new_latency_range) {
917 case I40E_LOWEST_LATENCY:
918 new_itr = I40E_ITR_100K;
919 break;
920 case I40E_LOW_LATENCY:
921 new_itr = I40E_ITR_20K;
922 break;
923 case I40E_BULK_LATENCY:
924 new_itr = I40E_ITR_8K;
925 break;
926 default:
927 break;
928 }
929
930 if (new_itr != rc->itr) {
931 /* do an exponential smoothing */
932 new_itr = (10 * new_itr * rc->itr) /
933 ((9 * new_itr) + rc->itr);
934 rc->itr = new_itr & I40E_MAX_ITR;
935 }
936
937 rc->total_bytes = 0;
938 rc->total_packets = 0;
939}
940
941/**
942 * i40e_update_dynamic_itr - Adjust ITR based on bytes per int
943 * @q_vector: the vector to adjust
944 **/
945static void i40e_update_dynamic_itr(struct i40e_q_vector *q_vector)
946{
947 u16 vector = q_vector->vsi->base_vector + q_vector->v_idx;
948 struct i40e_hw *hw = &q_vector->vsi->back->hw;
949 u32 reg_addr;
950 u16 old_itr;
951
952 reg_addr = I40E_PFINT_ITRN(I40E_RX_ITR, vector - 1);
953 old_itr = q_vector->rx.itr;
954 i40e_set_new_dynamic_itr(&q_vector->rx);
955 if (old_itr != q_vector->rx.itr)
956 wr32(hw, reg_addr, q_vector->rx.itr);
957
958 reg_addr = I40E_PFINT_ITRN(I40E_TX_ITR, vector - 1);
959 old_itr = q_vector->tx.itr;
960 i40e_set_new_dynamic_itr(&q_vector->tx);
961 if (old_itr != q_vector->tx.itr)
962 wr32(hw, reg_addr, q_vector->tx.itr);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000963}
964
965/**
966 * i40e_clean_programming_status - clean the programming status descriptor
967 * @rx_ring: the rx ring that has this descriptor
968 * @rx_desc: the rx descriptor written back by HW
969 *
970 * Flow director should handle FD_FILTER_STATUS to check its filter programming
971 * status being successful or not and take actions accordingly. FCoE should
972 * handle its context/filter programming/invalidation status and take actions.
973 *
974 **/
975static void i40e_clean_programming_status(struct i40e_ring *rx_ring,
976 union i40e_rx_desc *rx_desc)
977{
978 u64 qw;
979 u8 id;
980
981 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
982 id = (qw & I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK) >>
983 I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT;
984
985 if (id == I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS)
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000986 i40e_fd_handle_status(rx_ring, rx_desc, id);
Vasu Dev38e00432014-08-01 13:27:03 -0700987#ifdef I40E_FCOE
988 else if ((id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_PROG_STATUS) ||
989 (id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_INVL_STATUS))
990 i40e_fcoe_handle_status(rx_ring, rx_desc, id);
991#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000992}
993
994/**
995 * i40e_setup_tx_descriptors - Allocate the Tx descriptors
996 * @tx_ring: the tx ring to set up
997 *
998 * Return 0 on success, negative on error
999 **/
1000int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring)
1001{
1002 struct device *dev = tx_ring->dev;
1003 int bi_size;
1004
1005 if (!dev)
1006 return -ENOMEM;
1007
1008 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
1009 tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
1010 if (!tx_ring->tx_bi)
1011 goto err;
1012
1013 /* round up to nearest 4K */
1014 tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +00001015 /* add u32 for head writeback, align after this takes care of
1016 * guaranteeing this is at least one cache line in size
1017 */
1018 tx_ring->size += sizeof(u32);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001019 tx_ring->size = ALIGN(tx_ring->size, 4096);
1020 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
1021 &tx_ring->dma, GFP_KERNEL);
1022 if (!tx_ring->desc) {
1023 dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
1024 tx_ring->size);
1025 goto err;
1026 }
1027
1028 tx_ring->next_to_use = 0;
1029 tx_ring->next_to_clean = 0;
1030 return 0;
1031
1032err:
1033 kfree(tx_ring->tx_bi);
1034 tx_ring->tx_bi = NULL;
1035 return -ENOMEM;
1036}
1037
1038/**
1039 * i40e_clean_rx_ring - Free Rx buffers
1040 * @rx_ring: ring to be cleaned
1041 **/
1042void i40e_clean_rx_ring(struct i40e_ring *rx_ring)
1043{
1044 struct device *dev = rx_ring->dev;
1045 struct i40e_rx_buffer *rx_bi;
1046 unsigned long bi_size;
1047 u16 i;
1048
1049 /* ring already cleared, nothing to do */
1050 if (!rx_ring->rx_bi)
1051 return;
1052
Mitch Williamsa132af22015-01-24 09:58:35 +00001053 if (ring_is_ps_enabled(rx_ring)) {
1054 int bufsz = ALIGN(rx_ring->rx_hdr_len, 256) * rx_ring->count;
1055
1056 rx_bi = &rx_ring->rx_bi[0];
1057 if (rx_bi->hdr_buf) {
1058 dma_free_coherent(dev,
1059 bufsz,
1060 rx_bi->hdr_buf,
1061 rx_bi->dma);
1062 for (i = 0; i < rx_ring->count; i++) {
1063 rx_bi = &rx_ring->rx_bi[i];
1064 rx_bi->dma = 0;
Shannon Nelson37a29732015-02-27 09:15:19 +00001065 rx_bi->hdr_buf = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00001066 }
1067 }
1068 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001069 /* Free all the Rx ring sk_buffs */
1070 for (i = 0; i < rx_ring->count; i++) {
1071 rx_bi = &rx_ring->rx_bi[i];
1072 if (rx_bi->dma) {
1073 dma_unmap_single(dev,
1074 rx_bi->dma,
1075 rx_ring->rx_buf_len,
1076 DMA_FROM_DEVICE);
1077 rx_bi->dma = 0;
1078 }
1079 if (rx_bi->skb) {
1080 dev_kfree_skb(rx_bi->skb);
1081 rx_bi->skb = NULL;
1082 }
1083 if (rx_bi->page) {
1084 if (rx_bi->page_dma) {
1085 dma_unmap_page(dev,
1086 rx_bi->page_dma,
1087 PAGE_SIZE / 2,
1088 DMA_FROM_DEVICE);
1089 rx_bi->page_dma = 0;
1090 }
1091 __free_page(rx_bi->page);
1092 rx_bi->page = NULL;
1093 rx_bi->page_offset = 0;
1094 }
1095 }
1096
1097 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1098 memset(rx_ring->rx_bi, 0, bi_size);
1099
1100 /* Zero out the descriptor ring */
1101 memset(rx_ring->desc, 0, rx_ring->size);
1102
1103 rx_ring->next_to_clean = 0;
1104 rx_ring->next_to_use = 0;
1105}
1106
1107/**
1108 * i40e_free_rx_resources - Free Rx resources
1109 * @rx_ring: ring to clean the resources from
1110 *
1111 * Free all receive software resources
1112 **/
1113void i40e_free_rx_resources(struct i40e_ring *rx_ring)
1114{
1115 i40e_clean_rx_ring(rx_ring);
1116 kfree(rx_ring->rx_bi);
1117 rx_ring->rx_bi = NULL;
1118
1119 if (rx_ring->desc) {
1120 dma_free_coherent(rx_ring->dev, rx_ring->size,
1121 rx_ring->desc, rx_ring->dma);
1122 rx_ring->desc = NULL;
1123 }
1124}
1125
1126/**
Mitch Williamsa132af22015-01-24 09:58:35 +00001127 * i40e_alloc_rx_headers - allocate rx header buffers
1128 * @rx_ring: ring to alloc buffers
1129 *
1130 * Allocate rx header buffers for the entire ring. As these are static,
1131 * this is only called when setting up a new ring.
1132 **/
1133void i40e_alloc_rx_headers(struct i40e_ring *rx_ring)
1134{
1135 struct device *dev = rx_ring->dev;
1136 struct i40e_rx_buffer *rx_bi;
1137 dma_addr_t dma;
1138 void *buffer;
1139 int buf_size;
1140 int i;
1141
1142 if (rx_ring->rx_bi[0].hdr_buf)
1143 return;
1144 /* Make sure the buffers don't cross cache line boundaries. */
1145 buf_size = ALIGN(rx_ring->rx_hdr_len, 256);
1146 buffer = dma_alloc_coherent(dev, buf_size * rx_ring->count,
1147 &dma, GFP_KERNEL);
1148 if (!buffer)
1149 return;
1150 for (i = 0; i < rx_ring->count; i++) {
1151 rx_bi = &rx_ring->rx_bi[i];
1152 rx_bi->dma = dma + (i * buf_size);
1153 rx_bi->hdr_buf = buffer + (i * buf_size);
1154 }
1155}
1156
1157/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001158 * i40e_setup_rx_descriptors - Allocate Rx descriptors
1159 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
1160 *
1161 * Returns 0 on success, negative on failure
1162 **/
1163int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring)
1164{
1165 struct device *dev = rx_ring->dev;
1166 int bi_size;
1167
1168 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1169 rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
1170 if (!rx_ring->rx_bi)
1171 goto err;
1172
Carolyn Wybornyf217d6c2015-02-09 17:42:31 -08001173 u64_stats_init(&rx_ring->syncp);
Carolyn Wyborny638702b2015-01-24 09:58:32 +00001174
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001175 /* Round up to nearest 4K */
1176 rx_ring->size = ring_is_16byte_desc_enabled(rx_ring)
1177 ? rx_ring->count * sizeof(union i40e_16byte_rx_desc)
1178 : rx_ring->count * sizeof(union i40e_32byte_rx_desc);
1179 rx_ring->size = ALIGN(rx_ring->size, 4096);
1180 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
1181 &rx_ring->dma, GFP_KERNEL);
1182
1183 if (!rx_ring->desc) {
1184 dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
1185 rx_ring->size);
1186 goto err;
1187 }
1188
1189 rx_ring->next_to_clean = 0;
1190 rx_ring->next_to_use = 0;
1191
1192 return 0;
1193err:
1194 kfree(rx_ring->rx_bi);
1195 rx_ring->rx_bi = NULL;
1196 return -ENOMEM;
1197}
1198
1199/**
1200 * i40e_release_rx_desc - Store the new tail and head values
1201 * @rx_ring: ring to bump
1202 * @val: new head index
1203 **/
1204static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
1205{
1206 rx_ring->next_to_use = val;
1207 /* Force memory writes to complete before letting h/w
1208 * know there are new descriptors to fetch. (Only
1209 * applicable for weak-ordered memory model archs,
1210 * such as IA-64).
1211 */
1212 wmb();
1213 writel(val, rx_ring->tail);
1214}
1215
1216/**
Mitch Williamsa132af22015-01-24 09:58:35 +00001217 * i40e_alloc_rx_buffers_ps - Replace used receive buffers; packet split
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001218 * @rx_ring: ring to place buffers on
1219 * @cleaned_count: number of buffers to replace
1220 **/
Mitch Williamsa132af22015-01-24 09:58:35 +00001221void i40e_alloc_rx_buffers_ps(struct i40e_ring *rx_ring, u16 cleaned_count)
1222{
1223 u16 i = rx_ring->next_to_use;
1224 union i40e_rx_desc *rx_desc;
1225 struct i40e_rx_buffer *bi;
1226
1227 /* do nothing if no valid netdev defined */
1228 if (!rx_ring->netdev || !cleaned_count)
1229 return;
1230
1231 while (cleaned_count--) {
1232 rx_desc = I40E_RX_DESC(rx_ring, i);
1233 bi = &rx_ring->rx_bi[i];
1234
1235 if (bi->skb) /* desc is in use */
1236 goto no_buffers;
1237 if (!bi->page) {
1238 bi->page = alloc_page(GFP_ATOMIC);
1239 if (!bi->page) {
1240 rx_ring->rx_stats.alloc_page_failed++;
1241 goto no_buffers;
1242 }
1243 }
1244
1245 if (!bi->page_dma) {
1246 /* use a half page if we're re-using */
1247 bi->page_offset ^= PAGE_SIZE / 2;
1248 bi->page_dma = dma_map_page(rx_ring->dev,
1249 bi->page,
1250 bi->page_offset,
1251 PAGE_SIZE / 2,
1252 DMA_FROM_DEVICE);
1253 if (dma_mapping_error(rx_ring->dev,
1254 bi->page_dma)) {
1255 rx_ring->rx_stats.alloc_page_failed++;
1256 bi->page_dma = 0;
1257 goto no_buffers;
1258 }
1259 }
1260
1261 dma_sync_single_range_for_device(rx_ring->dev,
1262 bi->dma,
1263 0,
1264 rx_ring->rx_hdr_len,
1265 DMA_FROM_DEVICE);
1266 /* Refresh the desc even if buffer_addrs didn't change
1267 * because each write-back erases this info.
1268 */
1269 rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
1270 rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
1271 i++;
1272 if (i == rx_ring->count)
1273 i = 0;
1274 }
1275
1276no_buffers:
1277 if (rx_ring->next_to_use != i)
1278 i40e_release_rx_desc(rx_ring, i);
1279}
1280
1281/**
1282 * i40e_alloc_rx_buffers_1buf - Replace used receive buffers; single buffer
1283 * @rx_ring: ring to place buffers on
1284 * @cleaned_count: number of buffers to replace
1285 **/
1286void i40e_alloc_rx_buffers_1buf(struct i40e_ring *rx_ring, u16 cleaned_count)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001287{
1288 u16 i = rx_ring->next_to_use;
1289 union i40e_rx_desc *rx_desc;
1290 struct i40e_rx_buffer *bi;
1291 struct sk_buff *skb;
1292
1293 /* do nothing if no valid netdev defined */
1294 if (!rx_ring->netdev || !cleaned_count)
1295 return;
1296
1297 while (cleaned_count--) {
1298 rx_desc = I40E_RX_DESC(rx_ring, i);
1299 bi = &rx_ring->rx_bi[i];
1300 skb = bi->skb;
1301
1302 if (!skb) {
1303 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1304 rx_ring->rx_buf_len);
1305 if (!skb) {
Mitch Williams420136c2013-12-18 13:45:59 +00001306 rx_ring->rx_stats.alloc_buff_failed++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001307 goto no_buffers;
1308 }
1309 /* initialize queue mapping */
1310 skb_record_rx_queue(skb, rx_ring->queue_index);
1311 bi->skb = skb;
1312 }
1313
1314 if (!bi->dma) {
1315 bi->dma = dma_map_single(rx_ring->dev,
1316 skb->data,
1317 rx_ring->rx_buf_len,
1318 DMA_FROM_DEVICE);
1319 if (dma_mapping_error(rx_ring->dev, bi->dma)) {
Mitch Williams420136c2013-12-18 13:45:59 +00001320 rx_ring->rx_stats.alloc_buff_failed++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001321 bi->dma = 0;
1322 goto no_buffers;
1323 }
1324 }
1325
Mitch Williamsa132af22015-01-24 09:58:35 +00001326 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
1327 rx_desc->read.hdr_addr = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001328 i++;
1329 if (i == rx_ring->count)
1330 i = 0;
1331 }
1332
1333no_buffers:
1334 if (rx_ring->next_to_use != i)
1335 i40e_release_rx_desc(rx_ring, i);
1336}
1337
1338/**
1339 * i40e_receive_skb - Send a completed packet up the stack
1340 * @rx_ring: rx ring in play
1341 * @skb: packet to send up
1342 * @vlan_tag: vlan tag for packet
1343 **/
1344static void i40e_receive_skb(struct i40e_ring *rx_ring,
1345 struct sk_buff *skb, u16 vlan_tag)
1346{
1347 struct i40e_q_vector *q_vector = rx_ring->q_vector;
1348 struct i40e_vsi *vsi = rx_ring->vsi;
1349 u64 flags = vsi->back->flags;
1350
1351 if (vlan_tag & VLAN_VID_MASK)
1352 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
1353
1354 if (flags & I40E_FLAG_IN_NETPOLL)
1355 netif_rx(skb);
1356 else
1357 napi_gro_receive(&q_vector->napi, skb);
1358}
1359
1360/**
1361 * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
1362 * @vsi: the VSI we care about
1363 * @skb: skb currently being received and modified
1364 * @rx_status: status value of last descriptor in packet
1365 * @rx_error: error value of last descriptor in packet
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001366 * @rx_ptype: ptype value of last descriptor in packet
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001367 **/
1368static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
1369 struct sk_buff *skb,
1370 u32 rx_status,
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001371 u32 rx_error,
1372 u16 rx_ptype)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001373{
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001374 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(rx_ptype);
1375 bool ipv4 = false, ipv6 = false;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001376 bool ipv4_tunnel, ipv6_tunnel;
1377 __wsum rx_udp_csum;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001378 struct iphdr *iph;
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001379 __sum16 csum;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001380
Anjali Singhai Jainf8faaa42015-02-24 06:58:48 +00001381 ipv4_tunnel = (rx_ptype >= I40E_RX_PTYPE_GRENAT4_MAC_PAY3) &&
1382 (rx_ptype <= I40E_RX_PTYPE_GRENAT4_MACVLAN_IPV6_ICMP_PAY4);
1383 ipv6_tunnel = (rx_ptype >= I40E_RX_PTYPE_GRENAT6_MAC_PAY3) &&
1384 (rx_ptype <= I40E_RX_PTYPE_GRENAT6_MACVLAN_IPV6_ICMP_PAY4);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001385
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001386 skb->ip_summed = CHECKSUM_NONE;
1387
1388 /* Rx csum enabled and ip headers found? */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001389 if (!(vsi->netdev->features & NETIF_F_RXCSUM))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001390 return;
1391
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001392 /* did the hardware decode the packet and checksum? */
1393 if (!(rx_status & (1 << I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
1394 return;
1395
1396 /* both known and outer_ip must be set for the below code to work */
1397 if (!(decoded.known && decoded.outer_ip))
1398 return;
1399
1400 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1401 decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4)
1402 ipv4 = true;
1403 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1404 decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6)
1405 ipv6 = true;
1406
1407 if (ipv4 &&
1408 (rx_error & ((1 << I40E_RX_DESC_ERROR_IPE_SHIFT) |
1409 (1 << I40E_RX_DESC_ERROR_EIPE_SHIFT))))
1410 goto checksum_fail;
1411
Jesse Brandeburgddf1d0d2014-02-13 03:48:39 -08001412 /* likely incorrect csum if alternate IP extension headers found */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001413 if (ipv6 &&
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001414 rx_status & (1 << I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
1415 /* don't increment checksum err here, non-fatal err */
Shannon Nelson8ee75a82013-12-21 05:44:46 +00001416 return;
1417
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001418 /* there was some L4 error, count error and punt packet to the stack */
1419 if (rx_error & (1 << I40E_RX_DESC_ERROR_L4E_SHIFT))
1420 goto checksum_fail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001421
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001422 /* handle packets that were not able to be checksummed due
1423 * to arrival speed, in this case the stack can compute
1424 * the csum.
1425 */
1426 if (rx_error & (1 << I40E_RX_DESC_ERROR_PPRS_SHIFT))
1427 return;
1428
1429 /* If VXLAN traffic has an outer UDPv4 checksum we need to check
1430 * it in the driver, hardware does not do it for us.
1431 * Since L3L4P bit was set we assume a valid IHL value (>=5)
1432 * so the total length of IPv4 header is IHL*4 bytes
1433 * The UDP_0 bit *may* bet set if the *inner* header is UDP
1434 */
Anjali Singhaif6385972014-12-19 02:58:11 +00001435 if (ipv4_tunnel) {
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001436 skb->transport_header = skb->mac_header +
1437 sizeof(struct ethhdr) +
1438 (ip_hdr(skb)->ihl * 4);
1439
1440 /* Add 4 bytes for VLAN tagged packets */
1441 skb->transport_header += (skb->protocol == htons(ETH_P_8021Q) ||
1442 skb->protocol == htons(ETH_P_8021AD))
1443 ? VLAN_HLEN : 0;
1444
Anjali Singhaif6385972014-12-19 02:58:11 +00001445 if ((ip_hdr(skb)->protocol == IPPROTO_UDP) &&
1446 (udp_hdr(skb)->check != 0)) {
1447 rx_udp_csum = udp_csum(skb);
1448 iph = ip_hdr(skb);
1449 csum = csum_tcpudp_magic(
1450 iph->saddr, iph->daddr,
1451 (skb->len - skb_transport_offset(skb)),
1452 IPPROTO_UDP, rx_udp_csum);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001453
Anjali Singhaif6385972014-12-19 02:58:11 +00001454 if (udp_hdr(skb)->check != csum)
1455 goto checksum_fail;
1456
1457 } /* else its GRE and so no outer UDP header */
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001458 }
1459
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001460 skb->ip_summed = CHECKSUM_UNNECESSARY;
Tom Herbertfa4ba692014-08-27 21:27:32 -07001461 skb->csum_level = ipv4_tunnel || ipv6_tunnel;
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001462
1463 return;
1464
1465checksum_fail:
1466 vsi->back->hw_csum_rx_error++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001467}
1468
1469/**
1470 * i40e_rx_hash - returns the hash value from the Rx descriptor
1471 * @ring: descriptor ring
1472 * @rx_desc: specific descriptor
1473 **/
1474static inline u32 i40e_rx_hash(struct i40e_ring *ring,
1475 union i40e_rx_desc *rx_desc)
1476{
Jesse Brandeburg8a494922013-11-20 10:02:49 +00001477 const __le64 rss_mask =
1478 cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
1479 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);
1480
1481 if ((ring->netdev->features & NETIF_F_RXHASH) &&
1482 (rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask)
1483 return le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
1484 else
1485 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001486}
1487
1488/**
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001489 * i40e_ptype_to_hash - get a hash type
1490 * @ptype: the ptype value from the descriptor
1491 *
1492 * Returns a hash type to be used by skb_set_hash
1493 **/
1494static inline enum pkt_hash_types i40e_ptype_to_hash(u8 ptype)
1495{
1496 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);
1497
1498 if (!decoded.known)
1499 return PKT_HASH_TYPE_NONE;
1500
1501 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1502 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
1503 return PKT_HASH_TYPE_L4;
1504 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1505 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
1506 return PKT_HASH_TYPE_L3;
1507 else
1508 return PKT_HASH_TYPE_L2;
1509}
1510
1511/**
Mitch Williamsa132af22015-01-24 09:58:35 +00001512 * i40e_clean_rx_irq_ps - Reclaim resources after receive; packet split
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001513 * @rx_ring: rx ring to clean
1514 * @budget: how many cleans we're allowed
1515 *
1516 * Returns true if there's any budget left (e.g. the clean is finished)
1517 **/
Mitch Williamsa132af22015-01-24 09:58:35 +00001518static int i40e_clean_rx_irq_ps(struct i40e_ring *rx_ring, int budget)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001519{
1520 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1521 u16 rx_packet_len, rx_header_len, rx_sph, rx_hbo;
1522 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
1523 const int current_node = numa_node_id();
1524 struct i40e_vsi *vsi = rx_ring->vsi;
1525 u16 i = rx_ring->next_to_clean;
1526 union i40e_rx_desc *rx_desc;
1527 u32 rx_error, rx_status;
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001528 u8 rx_ptype;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001529 u64 qword;
1530
Eric W. Biederman390f86d2014-03-14 17:59:10 -07001531 if (budget <= 0)
1532 return 0;
1533
Mitch Williamsa132af22015-01-24 09:58:35 +00001534 do {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001535 struct i40e_rx_buffer *rx_bi;
1536 struct sk_buff *skb;
1537 u16 vlan_tag;
Mitch Williamsa132af22015-01-24 09:58:35 +00001538 /* return some buffers to hardware, one at a time is too slow */
1539 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
1540 i40e_alloc_rx_buffers_ps(rx_ring, cleaned_count);
1541 cleaned_count = 0;
1542 }
1543
1544 i = rx_ring->next_to_clean;
1545 rx_desc = I40E_RX_DESC(rx_ring, i);
1546 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1547 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1548 I40E_RXD_QW1_STATUS_SHIFT;
1549
1550 if (!(rx_status & (1 << I40E_RX_DESC_STATUS_DD_SHIFT)))
1551 break;
1552
1553 /* This memory barrier is needed to keep us from reading
1554 * any other fields out of the rx_desc until we know the
1555 * DD bit is set.
1556 */
Alexander Duyck67317162015-04-08 18:49:43 -07001557 dma_rmb();
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001558 if (i40e_rx_is_programming_status(qword)) {
1559 i40e_clean_programming_status(rx_ring, rx_desc);
Mitch Williamsa132af22015-01-24 09:58:35 +00001560 I40E_RX_INCREMENT(rx_ring, i);
1561 continue;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001562 }
1563 rx_bi = &rx_ring->rx_bi[i];
1564 skb = rx_bi->skb;
Mitch Williamsa132af22015-01-24 09:58:35 +00001565 if (likely(!skb)) {
1566 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1567 rx_ring->rx_hdr_len);
Jesse Brandeburg8b6ed9c2015-03-31 00:45:01 -07001568 if (!skb) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001569 rx_ring->rx_stats.alloc_buff_failed++;
Jesse Brandeburg8b6ed9c2015-03-31 00:45:01 -07001570 break;
1571 }
1572
Mitch Williamsa132af22015-01-24 09:58:35 +00001573 /* initialize queue mapping */
1574 skb_record_rx_queue(skb, rx_ring->queue_index);
1575 /* we are reusing so sync this buffer for CPU use */
1576 dma_sync_single_range_for_cpu(rx_ring->dev,
1577 rx_bi->dma,
1578 0,
1579 rx_ring->rx_hdr_len,
1580 DMA_FROM_DEVICE);
1581 }
Mitch Williams829af3a2013-12-18 13:46:00 +00001582 rx_packet_len = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1583 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
1584 rx_header_len = (qword & I40E_RXD_QW1_LENGTH_HBUF_MASK) >>
1585 I40E_RXD_QW1_LENGTH_HBUF_SHIFT;
1586 rx_sph = (qword & I40E_RXD_QW1_LENGTH_SPH_MASK) >>
1587 I40E_RXD_QW1_LENGTH_SPH_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001588
Mitch Williams829af3a2013-12-18 13:46:00 +00001589 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1590 I40E_RXD_QW1_ERROR_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001591 rx_hbo = rx_error & (1 << I40E_RX_DESC_ERROR_HBO_SHIFT);
1592 rx_error &= ~(1 << I40E_RX_DESC_ERROR_HBO_SHIFT);
1593
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001594 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1595 I40E_RXD_QW1_PTYPE_SHIFT;
Mitch Williamsa132af22015-01-24 09:58:35 +00001596 prefetch(rx_bi->page);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001597 rx_bi->skb = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00001598 cleaned_count++;
1599 if (rx_hbo || rx_sph) {
1600 int len;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001601 if (rx_hbo)
1602 len = I40E_RX_HDR_SIZE;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001603 else
Mitch Williamsa132af22015-01-24 09:58:35 +00001604 len = rx_header_len;
1605 memcpy(__skb_put(skb, len), rx_bi->hdr_buf, len);
1606 } else if (skb->len == 0) {
1607 int len;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001608
Mitch Williamsa132af22015-01-24 09:58:35 +00001609 len = (rx_packet_len > skb_headlen(skb) ?
1610 skb_headlen(skb) : rx_packet_len);
1611 memcpy(__skb_put(skb, len),
1612 rx_bi->page + rx_bi->page_offset,
1613 len);
1614 rx_bi->page_offset += len;
1615 rx_packet_len -= len;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001616 }
1617
1618 /* Get the rest of the data if this was a header split */
Mitch Williamsa132af22015-01-24 09:58:35 +00001619 if (rx_packet_len) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001620 skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
1621 rx_bi->page,
1622 rx_bi->page_offset,
1623 rx_packet_len);
1624
1625 skb->len += rx_packet_len;
1626 skb->data_len += rx_packet_len;
1627 skb->truesize += rx_packet_len;
1628
1629 if ((page_count(rx_bi->page) == 1) &&
1630 (page_to_nid(rx_bi->page) == current_node))
1631 get_page(rx_bi->page);
1632 else
1633 rx_bi->page = NULL;
1634
1635 dma_unmap_page(rx_ring->dev,
1636 rx_bi->page_dma,
1637 PAGE_SIZE / 2,
1638 DMA_FROM_DEVICE);
1639 rx_bi->page_dma = 0;
1640 }
Mitch Williamsa132af22015-01-24 09:58:35 +00001641 I40E_RX_INCREMENT(rx_ring, i);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001642
1643 if (unlikely(
1644 !(rx_status & (1 << I40E_RX_DESC_STATUS_EOF_SHIFT)))) {
1645 struct i40e_rx_buffer *next_buffer;
1646
1647 next_buffer = &rx_ring->rx_bi[i];
Mitch Williamsa132af22015-01-24 09:58:35 +00001648 next_buffer->skb = skb;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001649 rx_ring->rx_stats.non_eop_descs++;
Mitch Williamsa132af22015-01-24 09:58:35 +00001650 continue;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001651 }
1652
1653 /* ERR_MASK will only have valid bits if EOP set */
1654 if (unlikely(rx_error & (1 << I40E_RX_DESC_ERROR_RXE_SHIFT))) {
1655 dev_kfree_skb_any(skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00001656 continue;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001657 }
1658
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001659 skb_set_hash(skb, i40e_rx_hash(rx_ring, rx_desc),
1660 i40e_ptype_to_hash(rx_ptype));
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00001661 if (unlikely(rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK)) {
1662 i40e_ptp_rx_hwtstamp(vsi->back, skb, (rx_status &
1663 I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
1664 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT);
1665 rx_ring->last_rx_timestamp = jiffies;
1666 }
1667
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001668 /* probably a little skewed due to removing CRC */
1669 total_rx_bytes += skb->len;
1670 total_rx_packets++;
1671
1672 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001673
1674 i40e_rx_checksum(vsi, skb, rx_status, rx_error, rx_ptype);
1675
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001676 vlan_tag = rx_status & (1 << I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)
1677 ? le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1)
1678 : 0;
Vasu Dev38e00432014-08-01 13:27:03 -07001679#ifdef I40E_FCOE
1680 if (!i40e_fcoe_handle_offload(rx_ring, rx_desc, skb)) {
1681 dev_kfree_skb_any(skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00001682 continue;
Vasu Dev38e00432014-08-01 13:27:03 -07001683 }
1684#endif
Mitch Williamsa132af22015-01-24 09:58:35 +00001685 skb_mark_napi_id(skb, &rx_ring->q_vector->napi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001686 i40e_receive_skb(rx_ring, skb, vlan_tag);
1687
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001688 rx_desc->wb.qword1.status_error_len = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001689
Mitch Williamsa132af22015-01-24 09:58:35 +00001690 } while (likely(total_rx_packets < budget));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001691
Alexander Duyck980e9b12013-09-28 06:01:03 +00001692 u64_stats_update_begin(&rx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +00001693 rx_ring->stats.packets += total_rx_packets;
1694 rx_ring->stats.bytes += total_rx_bytes;
Alexander Duyck980e9b12013-09-28 06:01:03 +00001695 u64_stats_update_end(&rx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001696 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1697 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1698
Mitch Williamsa132af22015-01-24 09:58:35 +00001699 return total_rx_packets;
1700}
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001701
Mitch Williamsa132af22015-01-24 09:58:35 +00001702/**
1703 * i40e_clean_rx_irq_1buf - Reclaim resources after receive; single buffer
1704 * @rx_ring: rx ring to clean
1705 * @budget: how many cleans we're allowed
1706 *
1707 * Returns number of packets cleaned
1708 **/
1709static int i40e_clean_rx_irq_1buf(struct i40e_ring *rx_ring, int budget)
1710{
1711 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1712 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
1713 struct i40e_vsi *vsi = rx_ring->vsi;
1714 union i40e_rx_desc *rx_desc;
1715 u32 rx_error, rx_status;
1716 u16 rx_packet_len;
1717 u8 rx_ptype;
1718 u64 qword;
1719 u16 i;
1720
1721 do {
1722 struct i40e_rx_buffer *rx_bi;
1723 struct sk_buff *skb;
1724 u16 vlan_tag;
1725 /* return some buffers to hardware, one at a time is too slow */
1726 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
1727 i40e_alloc_rx_buffers_1buf(rx_ring, cleaned_count);
1728 cleaned_count = 0;
1729 }
1730
1731 i = rx_ring->next_to_clean;
1732 rx_desc = I40E_RX_DESC(rx_ring, i);
1733 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1734 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1735 I40E_RXD_QW1_STATUS_SHIFT;
1736
1737 if (!(rx_status & (1 << I40E_RX_DESC_STATUS_DD_SHIFT)))
1738 break;
1739
1740 /* This memory barrier is needed to keep us from reading
1741 * any other fields out of the rx_desc until we know the
1742 * DD bit is set.
1743 */
Alexander Duyck67317162015-04-08 18:49:43 -07001744 dma_rmb();
Mitch Williamsa132af22015-01-24 09:58:35 +00001745
1746 if (i40e_rx_is_programming_status(qword)) {
1747 i40e_clean_programming_status(rx_ring, rx_desc);
1748 I40E_RX_INCREMENT(rx_ring, i);
1749 continue;
1750 }
1751 rx_bi = &rx_ring->rx_bi[i];
1752 skb = rx_bi->skb;
1753 prefetch(skb->data);
1754
1755 rx_packet_len = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1756 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
1757
1758 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1759 I40E_RXD_QW1_ERROR_SHIFT;
1760 rx_error &= ~(1 << I40E_RX_DESC_ERROR_HBO_SHIFT);
1761
1762 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1763 I40E_RXD_QW1_PTYPE_SHIFT;
1764 rx_bi->skb = NULL;
1765 cleaned_count++;
1766
1767 /* Get the header and possibly the whole packet
1768 * If this is an skb from previous receive dma will be 0
1769 */
1770 skb_put(skb, rx_packet_len);
1771 dma_unmap_single(rx_ring->dev, rx_bi->dma, rx_ring->rx_buf_len,
1772 DMA_FROM_DEVICE);
1773 rx_bi->dma = 0;
1774
1775 I40E_RX_INCREMENT(rx_ring, i);
1776
1777 if (unlikely(
1778 !(rx_status & (1 << I40E_RX_DESC_STATUS_EOF_SHIFT)))) {
1779 rx_ring->rx_stats.non_eop_descs++;
1780 continue;
1781 }
1782
1783 /* ERR_MASK will only have valid bits if EOP set */
1784 if (unlikely(rx_error & (1 << I40E_RX_DESC_ERROR_RXE_SHIFT))) {
1785 dev_kfree_skb_any(skb);
1786 /* TODO: shouldn't we increment a counter indicating the
1787 * drop?
1788 */
1789 continue;
1790 }
1791
1792 skb_set_hash(skb, i40e_rx_hash(rx_ring, rx_desc),
1793 i40e_ptype_to_hash(rx_ptype));
1794 if (unlikely(rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK)) {
1795 i40e_ptp_rx_hwtstamp(vsi->back, skb, (rx_status &
1796 I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
1797 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT);
1798 rx_ring->last_rx_timestamp = jiffies;
1799 }
1800
1801 /* probably a little skewed due to removing CRC */
1802 total_rx_bytes += skb->len;
1803 total_rx_packets++;
1804
1805 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
1806
1807 i40e_rx_checksum(vsi, skb, rx_status, rx_error, rx_ptype);
1808
1809 vlan_tag = rx_status & (1 << I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)
1810 ? le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1)
1811 : 0;
1812#ifdef I40E_FCOE
1813 if (!i40e_fcoe_handle_offload(rx_ring, rx_desc, skb)) {
1814 dev_kfree_skb_any(skb);
1815 continue;
1816 }
1817#endif
1818 i40e_receive_skb(rx_ring, skb, vlan_tag);
1819
Mitch Williamsa132af22015-01-24 09:58:35 +00001820 rx_desc->wb.qword1.status_error_len = 0;
1821 } while (likely(total_rx_packets < budget));
1822
1823 u64_stats_update_begin(&rx_ring->syncp);
1824 rx_ring->stats.packets += total_rx_packets;
1825 rx_ring->stats.bytes += total_rx_bytes;
1826 u64_stats_update_end(&rx_ring->syncp);
1827 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1828 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1829
1830 return total_rx_packets;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001831}
1832
1833/**
1834 * i40e_napi_poll - NAPI polling Rx/Tx cleanup routine
1835 * @napi: napi struct with our devices info in it
1836 * @budget: amount of work driver is allowed to do this pass, in packets
1837 *
1838 * This function will clean all queues associated with a q_vector.
1839 *
1840 * Returns the amount of work done
1841 **/
1842int i40e_napi_poll(struct napi_struct *napi, int budget)
1843{
1844 struct i40e_q_vector *q_vector =
1845 container_of(napi, struct i40e_q_vector, napi);
1846 struct i40e_vsi *vsi = q_vector->vsi;
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001847 struct i40e_ring *ring;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001848 bool clean_complete = true;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001849 bool arm_wb = false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001850 int budget_per_ring;
Mitch Williamsa132af22015-01-24 09:58:35 +00001851 int cleaned;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001852
1853 if (test_bit(__I40E_DOWN, &vsi->state)) {
1854 napi_complete(napi);
1855 return 0;
1856 }
1857
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001858 /* Since the actual Tx work is minimal, we can give the Tx a larger
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001859 * budget and be more aggressive about cleaning up the Tx descriptors.
1860 */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001861 i40e_for_each_ring(ring, q_vector->tx) {
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001862 clean_complete &= i40e_clean_tx_irq(ring, vsi->work_limit);
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001863 arm_wb |= ring->arm_wb;
1864 }
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001865
1866 /* We attempt to distribute budget to each Rx queue fairly, but don't
1867 * allow the budget to go below 1 because that would exit polling early.
1868 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001869 budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001870
Mitch Williamsa132af22015-01-24 09:58:35 +00001871 i40e_for_each_ring(ring, q_vector->rx) {
1872 if (ring_is_ps_enabled(ring))
1873 cleaned = i40e_clean_rx_irq_ps(ring, budget_per_ring);
1874 else
1875 cleaned = i40e_clean_rx_irq_1buf(ring, budget_per_ring);
1876 /* if we didn't clean as many as budgeted, we must be done */
1877 clean_complete &= (budget_per_ring != cleaned);
1878 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001879
1880 /* If work not completed, return budget and polling will return */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001881 if (!clean_complete) {
1882 if (arm_wb)
1883 i40e_force_wb(vsi, q_vector);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001884 return budget;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001885 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001886
1887 /* Work is done so exit the polling mode and re-enable the interrupt */
1888 napi_complete(napi);
1889 if (ITR_IS_DYNAMIC(vsi->rx_itr_setting) ||
1890 ITR_IS_DYNAMIC(vsi->tx_itr_setting))
1891 i40e_update_dynamic_itr(q_vector);
1892
1893 if (!test_bit(__I40E_DOWN, &vsi->state)) {
1894 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
1895 i40e_irq_dynamic_enable(vsi,
1896 q_vector->v_idx + vsi->base_vector);
1897 } else {
1898 struct i40e_hw *hw = &vsi->back->hw;
1899 /* We re-enable the queue 0 cause, but
1900 * don't worry about dynamic_enable
1901 * because we left it on for the other
1902 * possible interrupts during napi
1903 */
1904 u32 qval = rd32(hw, I40E_QINT_RQCTL(0));
1905 qval |= I40E_QINT_RQCTL_CAUSE_ENA_MASK;
1906 wr32(hw, I40E_QINT_RQCTL(0), qval);
1907
1908 qval = rd32(hw, I40E_QINT_TQCTL(0));
1909 qval |= I40E_QINT_TQCTL_CAUSE_ENA_MASK;
1910 wr32(hw, I40E_QINT_TQCTL(0), qval);
Shannon Nelson116a57d2013-09-28 07:13:59 +00001911
1912 i40e_irq_dynamic_enable_icr0(vsi->back);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001913 }
1914 }
1915
1916 return 0;
1917}
1918
1919/**
1920 * i40e_atr - Add a Flow Director ATR filter
1921 * @tx_ring: ring to add programming descriptor to
1922 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001923 * @tx_flags: send tx flags
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001924 * @protocol: wire protocol
1925 **/
1926static void i40e_atr(struct i40e_ring *tx_ring, struct sk_buff *skb,
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001927 u32 tx_flags, __be16 protocol)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001928{
1929 struct i40e_filter_program_desc *fdir_desc;
1930 struct i40e_pf *pf = tx_ring->vsi->back;
1931 union {
1932 unsigned char *network;
1933 struct iphdr *ipv4;
1934 struct ipv6hdr *ipv6;
1935 } hdr;
1936 struct tcphdr *th;
1937 unsigned int hlen;
1938 u32 flex_ptype, dtype_cmd;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00001939 u16 i;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001940
1941 /* make sure ATR is enabled */
Jesse Brandeburg60ea5f82014-01-17 15:36:34 -08001942 if (!(pf->flags & I40E_FLAG_FD_ATR_ENABLED))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001943 return;
1944
Anjali Singhai Jain04294e32015-02-27 09:15:28 +00001945 if ((pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
1946 return;
1947
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001948 /* if sampling is disabled do nothing */
1949 if (!tx_ring->atr_sample_rate)
1950 return;
1951
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001952 if (!(tx_flags & (I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6)))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001953 return;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001954
1955 if (!(tx_flags & I40E_TX_FLAGS_VXLAN_TUNNEL)) {
1956 /* snag network header to get L4 type and address */
1957 hdr.network = skb_network_header(skb);
1958
1959 /* Currently only IPv4/IPv6 with TCP is supported
1960 * access ihl as u8 to avoid unaligned access on ia64
1961 */
1962 if (tx_flags & I40E_TX_FLAGS_IPV4)
1963 hlen = (hdr.network[0] & 0x0F) << 2;
1964 else if (protocol == htons(ETH_P_IPV6))
1965 hlen = sizeof(struct ipv6hdr);
1966 else
1967 return;
1968 } else {
1969 hdr.network = skb_inner_network_header(skb);
1970 hlen = skb_inner_network_header_len(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001971 }
1972
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001973 /* Currently only IPv4/IPv6 with TCP is supported
1974 * Note: tx_flags gets modified to reflect inner protocols in
1975 * tx_enable_csum function if encap is enabled.
1976 */
1977 if ((tx_flags & I40E_TX_FLAGS_IPV4) &&
1978 (hdr.ipv4->protocol != IPPROTO_TCP))
1979 return;
1980 else if ((tx_flags & I40E_TX_FLAGS_IPV6) &&
1981 (hdr.ipv6->nexthdr != IPPROTO_TCP))
1982 return;
1983
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001984 th = (struct tcphdr *)(hdr.network + hlen);
1985
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00001986 /* Due to lack of space, no more new filters can be programmed */
1987 if (th->syn && (pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
1988 return;
1989
1990 tx_ring->atr_count++;
1991
Anjali Singhai Jaince806782014-03-06 08:59:54 +00001992 /* sample on all syn/fin/rst packets or once every atr sample rate */
1993 if (!th->fin &&
1994 !th->syn &&
1995 !th->rst &&
1996 (tx_ring->atr_count < tx_ring->atr_sample_rate))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001997 return;
1998
1999 tx_ring->atr_count = 0;
2000
2001 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002002 i = tx_ring->next_to_use;
2003 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
2004
2005 i++;
2006 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002007
2008 flex_ptype = (tx_ring->queue_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
2009 I40E_TXD_FLTR_QW0_QINDEX_MASK;
2010 flex_ptype |= (protocol == htons(ETH_P_IP)) ?
2011 (I40E_FILTER_PCTYPE_NONF_IPV4_TCP <<
2012 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) :
2013 (I40E_FILTER_PCTYPE_NONF_IPV6_TCP <<
2014 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
2015
2016 flex_ptype |= tx_ring->vsi->id << I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
2017
2018 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
2019
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002020 dtype_cmd |= (th->fin || th->rst) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002021 (I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
2022 I40E_TXD_FLTR_QW1_PCMD_SHIFT) :
2023 (I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
2024 I40E_TXD_FLTR_QW1_PCMD_SHIFT);
2025
2026 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX <<
2027 I40E_TXD_FLTR_QW1_DEST_SHIFT;
2028
2029 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID <<
2030 I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT;
2031
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002032 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
Anjali Singhai Jain60ccd452015-04-16 20:06:01 -04002033 if (!(tx_flags & I40E_TX_FLAGS_VXLAN_TUNNEL))
2034 dtype_cmd |=
2035 ((u32)I40E_FD_ATR_STAT_IDX(pf->hw.pf_id) <<
2036 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2037 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
2038 else
2039 dtype_cmd |=
2040 ((u32)I40E_FD_ATR_TUNNEL_STAT_IDX(pf->hw.pf_id) <<
2041 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2042 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002043
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002044 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002045 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002046 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002047 fdir_desc->fd_id = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002048}
2049
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002050/**
2051 * i40e_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
2052 * @skb: send buffer
2053 * @tx_ring: ring to send buffer on
2054 * @flags: the tx flags to be set
2055 *
2056 * Checks the skb and set up correspondingly several generic transmit flags
2057 * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
2058 *
2059 * Returns error code indicate the frame should be dropped upon error and the
2060 * otherwise returns 0 to indicate the flags has been set properly.
2061 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002062#ifdef I40E_FCOE
2063int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
2064 struct i40e_ring *tx_ring,
2065 u32 *flags)
2066#else
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002067static int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
2068 struct i40e_ring *tx_ring,
2069 u32 *flags)
Vasu Dev38e00432014-08-01 13:27:03 -07002070#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002071{
2072 __be16 protocol = skb->protocol;
2073 u32 tx_flags = 0;
2074
Greg Rose31eaacc2015-03-31 00:45:03 -07002075 if (protocol == htons(ETH_P_8021Q) &&
2076 !(tx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) {
2077 /* When HW VLAN acceleration is turned off by the user the
2078 * stack sets the protocol to 8021q so that the driver
2079 * can take any steps required to support the SW only
2080 * VLAN handling. In our case the driver doesn't need
2081 * to take any further steps so just set the protocol
2082 * to the encapsulated ethertype.
2083 */
2084 skb->protocol = vlan_get_protocol(skb);
2085 goto out;
2086 }
2087
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002088 /* if we have a HW VLAN tag being added, default to the HW one */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002089 if (skb_vlan_tag_present(skb)) {
2090 tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002091 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2092 /* else if it is a SW VLAN, check the next protocol and store the tag */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002093 } else if (protocol == htons(ETH_P_8021Q)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002094 struct vlan_hdr *vhdr, _vhdr;
2095 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
2096 if (!vhdr)
2097 return -EINVAL;
2098
2099 protocol = vhdr->h_vlan_encapsulated_proto;
2100 tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
2101 tx_flags |= I40E_TX_FLAGS_SW_VLAN;
2102 }
2103
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002104 if (!(tx_ring->vsi->back->flags & I40E_FLAG_DCB_ENABLED))
2105 goto out;
2106
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002107 /* Insert 802.1p priority into VLAN header */
Vasu Dev38e00432014-08-01 13:27:03 -07002108 if ((tx_flags & (I40E_TX_FLAGS_HW_VLAN | I40E_TX_FLAGS_SW_VLAN)) ||
2109 (skb->priority != TC_PRIO_CONTROL)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002110 tx_flags &= ~I40E_TX_FLAGS_VLAN_PRIO_MASK;
2111 tx_flags |= (skb->priority & 0x7) <<
2112 I40E_TX_FLAGS_VLAN_PRIO_SHIFT;
2113 if (tx_flags & I40E_TX_FLAGS_SW_VLAN) {
2114 struct vlan_ethhdr *vhdr;
Francois Romieudd225bc2014-03-30 03:14:48 +00002115 int rc;
2116
2117 rc = skb_cow_head(skb, 0);
2118 if (rc < 0)
2119 return rc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002120 vhdr = (struct vlan_ethhdr *)skb->data;
2121 vhdr->h_vlan_TCI = htons(tx_flags >>
2122 I40E_TX_FLAGS_VLAN_SHIFT);
2123 } else {
2124 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2125 }
2126 }
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002127
2128out:
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002129 *flags = tx_flags;
2130 return 0;
2131}
2132
2133/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002134 * i40e_tso - set up the tso context descriptor
2135 * @tx_ring: ptr to the ring to send
2136 * @skb: ptr to the skb we're sending
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002137 * @hdr_len: ptr to the size of the packet header
2138 * @cd_tunneling: ptr to context descriptor bits
2139 *
2140 * Returns 0 if no TSO can happen, 1 if tso is going, or error
2141 **/
2142static int i40e_tso(struct i40e_ring *tx_ring, struct sk_buff *skb,
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002143 u8 *hdr_len, u64 *cd_type_cmd_tso_mss,
2144 u32 *cd_tunneling)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002145{
2146 u32 cd_cmd, cd_tso_len, cd_mss;
Francois Romieudd225bc2014-03-30 03:14:48 +00002147 struct ipv6hdr *ipv6h;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002148 struct tcphdr *tcph;
2149 struct iphdr *iph;
2150 u32 l4len;
2151 int err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002152
2153 if (!skb_is_gso(skb))
2154 return 0;
2155
Francois Romieudd225bc2014-03-30 03:14:48 +00002156 err = skb_cow_head(skb, 0);
2157 if (err < 0)
2158 return err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002159
Anjali Singhaidf230752014-12-19 02:58:16 +00002160 iph = skb->encapsulation ? inner_ip_hdr(skb) : ip_hdr(skb);
2161 ipv6h = skb->encapsulation ? inner_ipv6_hdr(skb) : ipv6_hdr(skb);
2162
2163 if (iph->version == 4) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002164 tcph = skb->encapsulation ? inner_tcp_hdr(skb) : tcp_hdr(skb);
2165 iph->tot_len = 0;
2166 iph->check = 0;
2167 tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr,
2168 0, IPPROTO_TCP, 0);
Anjali Singhaidf230752014-12-19 02:58:16 +00002169 } else if (ipv6h->version == 6) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002170 tcph = skb->encapsulation ? inner_tcp_hdr(skb) : tcp_hdr(skb);
2171 ipv6h->payload_len = 0;
2172 tcph->check = ~csum_ipv6_magic(&ipv6h->saddr, &ipv6h->daddr,
2173 0, IPPROTO_TCP, 0);
2174 }
2175
2176 l4len = skb->encapsulation ? inner_tcp_hdrlen(skb) : tcp_hdrlen(skb);
2177 *hdr_len = (skb->encapsulation
2178 ? (skb_inner_transport_header(skb) - skb->data)
2179 : skb_transport_offset(skb)) + l4len;
2180
2181 /* find the field values */
2182 cd_cmd = I40E_TX_CTX_DESC_TSO;
2183 cd_tso_len = skb->len - *hdr_len;
2184 cd_mss = skb_shinfo(skb)->gso_size;
Mitch Williams829af3a2013-12-18 13:46:00 +00002185 *cd_type_cmd_tso_mss |= ((u64)cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
2186 ((u64)cd_tso_len <<
2187 I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
2188 ((u64)cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002189 return 1;
2190}
2191
2192/**
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002193 * i40e_tsyn - set up the tsyn context descriptor
2194 * @tx_ring: ptr to the ring to send
2195 * @skb: ptr to the skb we're sending
2196 * @tx_flags: the collected send information
2197 *
2198 * Returns 0 if no Tx timestamp can happen and 1 if the timestamp will happen
2199 **/
2200static int i40e_tsyn(struct i40e_ring *tx_ring, struct sk_buff *skb,
2201 u32 tx_flags, u64 *cd_type_cmd_tso_mss)
2202{
2203 struct i40e_pf *pf;
2204
2205 if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)))
2206 return 0;
2207
2208 /* Tx timestamps cannot be sampled when doing TSO */
2209 if (tx_flags & I40E_TX_FLAGS_TSO)
2210 return 0;
2211
2212 /* only timestamp the outbound packet if the user has requested it and
2213 * we are not already transmitting a packet to be timestamped
2214 */
2215 pf = i40e_netdev_to_pf(tx_ring->netdev);
Jacob Keller22b47772014-12-14 01:55:09 +00002216 if (!(pf->flags & I40E_FLAG_PTP))
2217 return 0;
2218
Jakub Kicinski9ce34f02014-03-15 14:55:42 +00002219 if (pf->ptp_tx &&
2220 !test_and_set_bit_lock(__I40E_PTP_TX_IN_PROGRESS, &pf->state)) {
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002221 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2222 pf->ptp_tx_skb = skb_get(skb);
2223 } else {
2224 return 0;
2225 }
2226
2227 *cd_type_cmd_tso_mss |= (u64)I40E_TX_CTX_DESC_TSYN <<
2228 I40E_TXD_CTX_QW1_CMD_SHIFT;
2229
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002230 return 1;
2231}
2232
2233/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002234 * i40e_tx_enable_csum - Enable Tx checksum offloads
2235 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002236 * @tx_flags: pointer to Tx flags currently set
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002237 * @td_cmd: Tx descriptor command bits to set
2238 * @td_offset: Tx descriptor header offsets to set
2239 * @cd_tunneling: ptr to context desc bits
2240 **/
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002241static void i40e_tx_enable_csum(struct sk_buff *skb, u32 *tx_flags,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002242 u32 *td_cmd, u32 *td_offset,
2243 struct i40e_ring *tx_ring,
2244 u32 *cd_tunneling)
2245{
2246 struct ipv6hdr *this_ipv6_hdr;
2247 unsigned int this_tcp_hdrlen;
2248 struct iphdr *this_ip_hdr;
2249 u32 network_hdr_len;
2250 u8 l4_hdr = 0;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002251 u32 l4_tunnel = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002252
2253 if (skb->encapsulation) {
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002254 switch (ip_hdr(skb)->protocol) {
2255 case IPPROTO_UDP:
2256 l4_tunnel = I40E_TXD_CTX_UDP_TUNNELING;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002257 *tx_flags |= I40E_TX_FLAGS_VXLAN_TUNNEL;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002258 break;
2259 default:
2260 return;
2261 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002262 network_hdr_len = skb_inner_network_header_len(skb);
2263 this_ip_hdr = inner_ip_hdr(skb);
2264 this_ipv6_hdr = inner_ipv6_hdr(skb);
2265 this_tcp_hdrlen = inner_tcp_hdrlen(skb);
2266
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002267 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
2268 if (*tx_flags & I40E_TX_FLAGS_TSO) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002269 *cd_tunneling |= I40E_TX_CTX_EXT_IP_IPV4;
2270 ip_hdr(skb)->check = 0;
2271 } else {
2272 *cd_tunneling |=
2273 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
2274 }
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002275 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Anjali Singhaidf230752014-12-19 02:58:16 +00002276 *cd_tunneling |= I40E_TX_CTX_EXT_IP_IPV6;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002277 if (*tx_flags & I40E_TX_FLAGS_TSO)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002278 ip_hdr(skb)->check = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002279 }
2280
2281 /* Now set the ctx descriptor fields */
2282 *cd_tunneling |= (skb_network_header_len(skb) >> 2) <<
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002283 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT |
2284 l4_tunnel |
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002285 ((skb_inner_network_offset(skb) -
2286 skb_transport_offset(skb)) >> 1) <<
2287 I40E_TXD_CTX_QW0_NATLEN_SHIFT;
Anjali Singhaidf230752014-12-19 02:58:16 +00002288 if (this_ip_hdr->version == 6) {
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002289 *tx_flags &= ~I40E_TX_FLAGS_IPV4;
2290 *tx_flags |= I40E_TX_FLAGS_IPV6;
Anjali Singhaidf230752014-12-19 02:58:16 +00002291 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002292 } else {
2293 network_hdr_len = skb_network_header_len(skb);
2294 this_ip_hdr = ip_hdr(skb);
2295 this_ipv6_hdr = ipv6_hdr(skb);
2296 this_tcp_hdrlen = tcp_hdrlen(skb);
2297 }
2298
2299 /* Enable IP checksum offloads */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002300 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002301 l4_hdr = this_ip_hdr->protocol;
2302 /* the stack computes the IP header already, the only time we
2303 * need the hardware to recompute it is in the case of TSO.
2304 */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002305 if (*tx_flags & I40E_TX_FLAGS_TSO) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002306 *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV4_CSUM;
2307 this_ip_hdr->check = 0;
2308 } else {
2309 *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV4;
2310 }
2311 /* Now set the td_offset for IP header length */
2312 *td_offset = (network_hdr_len >> 2) <<
2313 I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002314 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002315 l4_hdr = this_ipv6_hdr->nexthdr;
2316 *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
2317 /* Now set the td_offset for IP header length */
2318 *td_offset = (network_hdr_len >> 2) <<
2319 I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
2320 }
2321 /* words in MACLEN + dwords in IPLEN + dwords in L4Len */
2322 *td_offset |= (skb_network_offset(skb) >> 1) <<
2323 I40E_TX_DESC_LENGTH_MACLEN_SHIFT;
2324
2325 /* Enable L4 checksum offloads */
2326 switch (l4_hdr) {
2327 case IPPROTO_TCP:
2328 /* enable checksum offloads */
2329 *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
2330 *td_offset |= (this_tcp_hdrlen >> 2) <<
2331 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2332 break;
2333 case IPPROTO_SCTP:
2334 /* enable SCTP checksum offload */
2335 *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
2336 *td_offset |= (sizeof(struct sctphdr) >> 2) <<
2337 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2338 break;
2339 case IPPROTO_UDP:
2340 /* enable UDP checksum offload */
2341 *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
2342 *td_offset |= (sizeof(struct udphdr) >> 2) <<
2343 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2344 break;
2345 default:
2346 break;
2347 }
2348}
2349
2350/**
2351 * i40e_create_tx_ctx Build the Tx context descriptor
2352 * @tx_ring: ring to create the descriptor on
2353 * @cd_type_cmd_tso_mss: Quad Word 1
2354 * @cd_tunneling: Quad Word 0 - bits 0-31
2355 * @cd_l2tag2: Quad Word 0 - bits 32-63
2356 **/
2357static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
2358 const u64 cd_type_cmd_tso_mss,
2359 const u32 cd_tunneling, const u32 cd_l2tag2)
2360{
2361 struct i40e_tx_context_desc *context_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002362 int i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002363
Jesse Brandeburgff40dd52014-02-14 02:14:41 +00002364 if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
2365 !cd_tunneling && !cd_l2tag2)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002366 return;
2367
2368 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002369 context_desc = I40E_TX_CTXTDESC(tx_ring, i);
2370
2371 i++;
2372 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002373
2374 /* cpu_to_le32 and assign to struct fields */
2375 context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
2376 context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
Jesse Brandeburg3efbbb22014-06-04 20:41:54 +00002377 context_desc->rsvd = cpu_to_le16(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002378 context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
2379}
2380
2381/**
Eric Dumazet4567dc12014-10-07 13:30:23 -07002382 * __i40e_maybe_stop_tx - 2nd level check for tx stop conditions
2383 * @tx_ring: the ring to be checked
2384 * @size: the size buffer we want to assure is available
2385 *
2386 * Returns -EBUSY if a stop is needed, else 0
2387 **/
2388static inline int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
2389{
2390 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
2391 /* Memory barrier before checking head and tail */
2392 smp_mb();
2393
2394 /* Check again in a case another CPU has just made room available. */
2395 if (likely(I40E_DESC_UNUSED(tx_ring) < size))
2396 return -EBUSY;
2397
2398 /* A reprieve! - use start_queue because it doesn't call schedule */
2399 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
2400 ++tx_ring->tx_stats.restart_queue;
2401 return 0;
2402}
2403
2404/**
2405 * i40e_maybe_stop_tx - 1st level check for tx stop conditions
2406 * @tx_ring: the ring to be checked
2407 * @size: the size buffer we want to assure is available
2408 *
2409 * Returns 0 if stop is not needed
2410 **/
2411#ifdef I40E_FCOE
2412int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
2413#else
2414static int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
2415#endif
2416{
2417 if (likely(I40E_DESC_UNUSED(tx_ring) >= size))
2418 return 0;
2419 return __i40e_maybe_stop_tx(tx_ring, size);
2420}
2421
2422/**
Anjali Singhai71da6192015-02-21 06:42:35 +00002423 * i40e_chk_linearize - Check if there are more than 8 fragments per packet
2424 * @skb: send buffer
2425 * @tx_flags: collected send information
2426 * @hdr_len: size of the packet header
2427 *
2428 * Note: Our HW can't scatter-gather more than 8 fragments to build
2429 * a packet on the wire and so we need to figure out the cases where we
2430 * need to linearize the skb.
2431 **/
2432static bool i40e_chk_linearize(struct sk_buff *skb, u32 tx_flags,
2433 const u8 hdr_len)
2434{
2435 struct skb_frag_struct *frag;
2436 bool linearize = false;
2437 unsigned int size = 0;
2438 u16 num_frags;
2439 u16 gso_segs;
2440
2441 num_frags = skb_shinfo(skb)->nr_frags;
2442 gso_segs = skb_shinfo(skb)->gso_segs;
2443
2444 if (tx_flags & (I40E_TX_FLAGS_TSO | I40E_TX_FLAGS_FSO)) {
2445 u16 j = 1;
2446
2447 if (num_frags < (I40E_MAX_BUFFER_TXD))
2448 goto linearize_chk_done;
2449 /* try the simple math, if we have too many frags per segment */
2450 if (DIV_ROUND_UP((num_frags + gso_segs), gso_segs) >
2451 I40E_MAX_BUFFER_TXD) {
2452 linearize = true;
2453 goto linearize_chk_done;
2454 }
2455 frag = &skb_shinfo(skb)->frags[0];
2456 size = hdr_len;
2457 /* we might still have more fragments per segment */
2458 do {
2459 size += skb_frag_size(frag);
2460 frag++; j++;
2461 if (j == I40E_MAX_BUFFER_TXD) {
2462 if (size < skb_shinfo(skb)->gso_size) {
2463 linearize = true;
2464 break;
2465 }
2466 j = 1;
2467 size -= skb_shinfo(skb)->gso_size;
2468 if (size)
2469 j++;
2470 size += hdr_len;
2471 }
2472 num_frags--;
2473 } while (num_frags);
2474 } else {
2475 if (num_frags >= I40E_MAX_BUFFER_TXD)
2476 linearize = true;
2477 }
2478
2479linearize_chk_done:
2480 return linearize;
2481}
2482
2483/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002484 * i40e_tx_map - Build the Tx descriptor
2485 * @tx_ring: ring to send buffer on
2486 * @skb: send buffer
2487 * @first: first buffer info buffer to use
2488 * @tx_flags: collected send information
2489 * @hdr_len: size of the packet header
2490 * @td_cmd: the command field in the descriptor
2491 * @td_offset: offset for checksum or crc
2492 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002493#ifdef I40E_FCOE
2494void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
2495 struct i40e_tx_buffer *first, u32 tx_flags,
2496 const u8 hdr_len, u32 td_cmd, u32 td_offset)
2497#else
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002498static void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
2499 struct i40e_tx_buffer *first, u32 tx_flags,
2500 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Vasu Dev38e00432014-08-01 13:27:03 -07002501#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002502{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002503 unsigned int data_len = skb->data_len;
2504 unsigned int size = skb_headlen(skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002505 struct skb_frag_struct *frag;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002506 struct i40e_tx_buffer *tx_bi;
2507 struct i40e_tx_desc *tx_desc;
Alexander Duycka5e9c572013-09-28 06:00:27 +00002508 u16 i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002509 u32 td_tag = 0;
2510 dma_addr_t dma;
2511 u16 gso_segs;
2512
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002513 if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
2514 td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
2515 td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
2516 I40E_TX_FLAGS_VLAN_SHIFT;
2517 }
2518
Alexander Duycka5e9c572013-09-28 06:00:27 +00002519 if (tx_flags & (I40E_TX_FLAGS_TSO | I40E_TX_FLAGS_FSO))
2520 gso_segs = skb_shinfo(skb)->gso_segs;
2521 else
2522 gso_segs = 1;
2523
2524 /* multiply data chunks by size of headers */
2525 first->bytecount = skb->len - hdr_len + (gso_segs * hdr_len);
2526 first->gso_segs = gso_segs;
2527 first->skb = skb;
2528 first->tx_flags = tx_flags;
2529
2530 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
2531
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002532 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002533 tx_bi = first;
2534
2535 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
2536 if (dma_mapping_error(tx_ring->dev, dma))
2537 goto dma_error;
2538
2539 /* record length, and DMA address */
2540 dma_unmap_len_set(tx_bi, len, size);
2541 dma_unmap_addr_set(tx_bi, dma, dma);
2542
2543 tx_desc->buffer_addr = cpu_to_le64(dma);
2544
2545 while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002546 tx_desc->cmd_type_offset_bsz =
2547 build_ctob(td_cmd, td_offset,
2548 I40E_MAX_DATA_PER_TXD, td_tag);
2549
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002550 tx_desc++;
2551 i++;
2552 if (i == tx_ring->count) {
2553 tx_desc = I40E_TX_DESC(tx_ring, 0);
2554 i = 0;
2555 }
Alexander Duycka5e9c572013-09-28 06:00:27 +00002556
2557 dma += I40E_MAX_DATA_PER_TXD;
2558 size -= I40E_MAX_DATA_PER_TXD;
2559
2560 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002561 }
2562
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002563 if (likely(!data_len))
2564 break;
2565
Alexander Duycka5e9c572013-09-28 06:00:27 +00002566 tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
2567 size, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002568
2569 tx_desc++;
2570 i++;
2571 if (i == tx_ring->count) {
2572 tx_desc = I40E_TX_DESC(tx_ring, 0);
2573 i = 0;
2574 }
2575
Alexander Duycka5e9c572013-09-28 06:00:27 +00002576 size = skb_frag_size(frag);
2577 data_len -= size;
2578
2579 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
2580 DMA_TO_DEVICE);
2581
2582 tx_bi = &tx_ring->tx_bi[i];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002583 }
2584
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +00002585 /* Place RS bit on last descriptor of any packet that spans across the
2586 * 4th descriptor (WB_STRIDE aka 0x3) in a 64B cacheline.
2587 */
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +00002588 if (((i & WB_STRIDE) != WB_STRIDE) &&
2589 (first <= &tx_ring->tx_bi[i]) &&
2590 (first >= &tx_ring->tx_bi[i & ~WB_STRIDE])) {
2591 tx_desc->cmd_type_offset_bsz =
2592 build_ctob(td_cmd, td_offset, size, td_tag) |
2593 cpu_to_le64((u64)I40E_TX_DESC_CMD_EOP <<
2594 I40E_TXD_QW1_CMD_SHIFT);
2595 } else {
2596 tx_desc->cmd_type_offset_bsz =
2597 build_ctob(td_cmd, td_offset, size, td_tag) |
2598 cpu_to_le64((u64)I40E_TXD_CMD <<
2599 I40E_TXD_QW1_CMD_SHIFT);
2600 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002601
Alexander Duyck7070ce02013-09-28 06:00:37 +00002602 netdev_tx_sent_queue(netdev_get_tx_queue(tx_ring->netdev,
2603 tx_ring->queue_index),
2604 first->bytecount);
2605
Alexander Duycka5e9c572013-09-28 06:00:27 +00002606 /* set the timestamp */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002607 first->time_stamp = jiffies;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002608
2609 /* Force memory writes to complete before letting h/w
2610 * know there are new descriptors to fetch. (Only
2611 * applicable for weak-ordered memory model archs,
2612 * such as IA-64).
2613 */
2614 wmb();
2615
Alexander Duycka5e9c572013-09-28 06:00:27 +00002616 /* set next_to_watch value indicating a packet is present */
2617 first->next_to_watch = tx_desc;
2618
2619 i++;
2620 if (i == tx_ring->count)
2621 i = 0;
2622
2623 tx_ring->next_to_use = i;
2624
Eric Dumazet4567dc12014-10-07 13:30:23 -07002625 i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002626 /* notify HW of packet */
Eric Dumazet4567dc12014-10-07 13:30:23 -07002627 if (!skb->xmit_more ||
2628 netif_xmit_stopped(netdev_get_tx_queue(tx_ring->netdev,
2629 tx_ring->queue_index)))
2630 writel(i, tx_ring->tail);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002631
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002632 return;
2633
2634dma_error:
Alexander Duycka5e9c572013-09-28 06:00:27 +00002635 dev_info(tx_ring->dev, "TX DMA map failed\n");
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002636
2637 /* clear dma mappings for failed tx_bi map */
2638 for (;;) {
2639 tx_bi = &tx_ring->tx_bi[i];
Alexander Duycka5e9c572013-09-28 06:00:27 +00002640 i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002641 if (tx_bi == first)
2642 break;
2643 if (i == 0)
2644 i = tx_ring->count;
2645 i--;
2646 }
2647
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002648 tx_ring->next_to_use = i;
2649}
2650
2651/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002652 * i40e_xmit_descriptor_count - calculate number of tx descriptors needed
2653 * @skb: send buffer
2654 * @tx_ring: ring to send buffer on
2655 *
2656 * Returns number of data descriptors needed for this skb. Returns 0 to indicate
2657 * there is not enough descriptors available in this ring since we need at least
2658 * one descriptor.
2659 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002660#ifdef I40E_FCOE
2661int i40e_xmit_descriptor_count(struct sk_buff *skb,
2662 struct i40e_ring *tx_ring)
2663#else
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002664static int i40e_xmit_descriptor_count(struct sk_buff *skb,
2665 struct i40e_ring *tx_ring)
Vasu Dev38e00432014-08-01 13:27:03 -07002666#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002667{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002668 unsigned int f;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002669 int count = 0;
2670
2671 /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
2672 * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
Jesse Brandeburgbe560522014-02-06 05:51:13 +00002673 * + 4 desc gap to avoid the cache line where head is,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002674 * + 1 desc for context descriptor,
2675 * otherwise try next time
2676 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002677 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
2678 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
Jesse Brandeburg980093e2014-05-10 04:49:12 +00002679
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002680 count += TXD_USE_COUNT(skb_headlen(skb));
Jesse Brandeburgbe560522014-02-06 05:51:13 +00002681 if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002682 tx_ring->tx_stats.tx_busy++;
2683 return 0;
2684 }
2685 return count;
2686}
2687
2688/**
2689 * i40e_xmit_frame_ring - Sends buffer on Tx ring
2690 * @skb: send buffer
2691 * @tx_ring: ring to send buffer on
2692 *
2693 * Returns NETDEV_TX_OK if sent, else an error code
2694 **/
2695static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
2696 struct i40e_ring *tx_ring)
2697{
2698 u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
2699 u32 cd_tunneling = 0, cd_l2tag2 = 0;
2700 struct i40e_tx_buffer *first;
2701 u32 td_offset = 0;
2702 u32 tx_flags = 0;
2703 __be16 protocol;
2704 u32 td_cmd = 0;
2705 u8 hdr_len = 0;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002706 int tsyn;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002707 int tso;
2708 if (0 == i40e_xmit_descriptor_count(skb, tx_ring))
2709 return NETDEV_TX_BUSY;
2710
2711 /* prepare the xmit flags */
2712 if (i40e_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
2713 goto out_drop;
2714
2715 /* obtain protocol of skb */
Vlad Yasevich3d34dd02014-08-25 10:34:52 -04002716 protocol = vlan_get_protocol(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002717
2718 /* record the location of the first descriptor for this packet */
2719 first = &tx_ring->tx_bi[tx_ring->next_to_use];
2720
2721 /* setup IPv4/IPv6 offloads */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002722 if (protocol == htons(ETH_P_IP))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002723 tx_flags |= I40E_TX_FLAGS_IPV4;
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002724 else if (protocol == htons(ETH_P_IPV6))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002725 tx_flags |= I40E_TX_FLAGS_IPV6;
2726
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002727 tso = i40e_tso(tx_ring, skb, &hdr_len,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002728 &cd_type_cmd_tso_mss, &cd_tunneling);
2729
2730 if (tso < 0)
2731 goto out_drop;
2732 else if (tso)
2733 tx_flags |= I40E_TX_FLAGS_TSO;
2734
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002735 tsyn = i40e_tsyn(tx_ring, skb, tx_flags, &cd_type_cmd_tso_mss);
2736
2737 if (tsyn)
2738 tx_flags |= I40E_TX_FLAGS_TSYN;
2739
Anjali Singhai71da6192015-02-21 06:42:35 +00002740 if (i40e_chk_linearize(skb, tx_flags, hdr_len))
2741 if (skb_linearize(skb))
2742 goto out_drop;
2743
Jakub Kicinski259afec2014-03-15 14:55:37 +00002744 skb_tx_timestamp(skb);
2745
Alexander Duyckb1941302013-09-28 06:00:32 +00002746 /* always enable CRC insertion offload */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002747 td_cmd |= I40E_TX_DESC_CMD_ICRC;
2748
Alexander Duyckb1941302013-09-28 06:00:32 +00002749 /* Always offload the checksum, since it's in the data descriptor */
2750 if (skb->ip_summed == CHECKSUM_PARTIAL) {
2751 tx_flags |= I40E_TX_FLAGS_CSUM;
2752
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002753 i40e_tx_enable_csum(skb, &tx_flags, &td_cmd, &td_offset,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002754 tx_ring, &cd_tunneling);
Alexander Duyckb1941302013-09-28 06:00:32 +00002755 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002756
2757 i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
2758 cd_tunneling, cd_l2tag2);
2759
2760 /* Add Flow Director ATR if it's enabled.
2761 *
2762 * NOTE: this must always be directly before the data descriptor.
2763 */
2764 i40e_atr(tx_ring, skb, tx_flags, protocol);
2765
2766 i40e_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
2767 td_cmd, td_offset);
2768
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002769 return NETDEV_TX_OK;
2770
2771out_drop:
2772 dev_kfree_skb_any(skb);
2773 return NETDEV_TX_OK;
2774}
2775
2776/**
2777 * i40e_lan_xmit_frame - Selects the correct VSI and Tx queue to send buffer
2778 * @skb: send buffer
2779 * @netdev: network interface device structure
2780 *
2781 * Returns NETDEV_TX_OK if sent, else an error code
2782 **/
2783netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
2784{
2785 struct i40e_netdev_priv *np = netdev_priv(netdev);
2786 struct i40e_vsi *vsi = np->vsi;
Alexander Duyck9f65e152013-09-28 06:00:58 +00002787 struct i40e_ring *tx_ring = vsi->tx_rings[skb->queue_mapping];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002788
2789 /* hardware can't handle really short frames, hardware padding works
2790 * beyond this point
2791 */
Alexander Duycka94d9e22014-12-03 08:17:39 -08002792 if (skb_put_padto(skb, I40E_MIN_TX_LEN))
2793 return NETDEV_TX_OK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002794
2795 return i40e_xmit_frame_ring(skb, tx_ring);
2796}