blob: 95c0582eae774779b831f47d8ef45bbc53efe475 [file] [log] [blame]
Jesse Barnes317c35d2008-08-25 15:11:06 -07001/*
2 *
3 * Copyright 2008 (c) Intel Corporation
4 * Jesse Barnes <jbarnes@virtuousgeek.org>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sub license, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the
15 * next paragraph) shall be included in all copies or substantial portions
16 * of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
19 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
20 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
21 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
22 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
23 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
24 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
25 */
26
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/i915_drm.h>
Eric Anholtf0217c42009-12-01 11:56:30 -080029#include "intel_drv.h"
Eugeni Dodonov5e5b7fa2012-01-07 23:40:34 -020030#include "i915_reg.h"
Jesse Barnes317c35d2008-08-25 15:11:06 -070031
32static bool i915_pipe_enabled(struct drm_device *dev, enum pipe pipe)
33{
34 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang42048782009-10-21 15:27:01 +080035 u32 dpll_reg;
Jesse Barnes317c35d2008-08-25 15:11:06 -070036
Eugeni Dodonov07c1e8c2012-01-07 23:40:35 -020037 /* On IVB, 3rd pipe shares PLL with another one */
38 if (pipe > 1)
39 return false;
40
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080041 if (HAS_PCH_SPLIT(dev))
Jesse Barnesee7b9f92012-04-20 17:11:53 +010042 dpll_reg = _PCH_DPLL(pipe);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080043 else
44 dpll_reg = (pipe == PIPE_A) ? _DPLL_A : _DPLL_B;
Zhenyu Wang42048782009-10-21 15:27:01 +080045
46 return (I915_READ(dpll_reg) & DPLL_VCO_ENABLE);
Jesse Barnes317c35d2008-08-25 15:11:06 -070047}
48
49static void i915_save_palette(struct drm_device *dev, enum pipe pipe)
50{
51 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080052 unsigned long reg = (pipe == PIPE_A ? _PALETTE_A : _PALETTE_B);
Jesse Barnes317c35d2008-08-25 15:11:06 -070053 u32 *array;
54 int i;
55
56 if (!i915_pipe_enabled(dev, pipe))
57 return;
58
Chris Wilson90eb77b2010-08-14 14:41:23 +010059 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080060 reg = (pipe == PIPE_A) ? _LGC_PALETTE_A : _LGC_PALETTE_B;
Zhenyu Wang42048782009-10-21 15:27:01 +080061
Jesse Barnes317c35d2008-08-25 15:11:06 -070062 if (pipe == PIPE_A)
Daniel Vetterf4c956a2012-11-02 19:55:02 +010063 array = dev_priv->regfile.save_palette_a;
Jesse Barnes317c35d2008-08-25 15:11:06 -070064 else
Daniel Vetterf4c956a2012-11-02 19:55:02 +010065 array = dev_priv->regfile.save_palette_b;
Jesse Barnes317c35d2008-08-25 15:11:06 -070066
Akshay Joshi0206e352011-08-16 15:34:10 -040067 for (i = 0; i < 256; i++)
Jesse Barnes317c35d2008-08-25 15:11:06 -070068 array[i] = I915_READ(reg + (i << 2));
69}
70
71static void i915_restore_palette(struct drm_device *dev, enum pipe pipe)
72{
73 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080074 unsigned long reg = (pipe == PIPE_A ? _PALETTE_A : _PALETTE_B);
Jesse Barnes317c35d2008-08-25 15:11:06 -070075 u32 *array;
76 int i;
77
78 if (!i915_pipe_enabled(dev, pipe))
79 return;
80
Chris Wilson90eb77b2010-08-14 14:41:23 +010081 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080082 reg = (pipe == PIPE_A) ? _LGC_PALETTE_A : _LGC_PALETTE_B;
Zhenyu Wang42048782009-10-21 15:27:01 +080083
Jesse Barnes317c35d2008-08-25 15:11:06 -070084 if (pipe == PIPE_A)
Daniel Vetterf4c956a2012-11-02 19:55:02 +010085 array = dev_priv->regfile.save_palette_a;
Jesse Barnes317c35d2008-08-25 15:11:06 -070086 else
Daniel Vetterf4c956a2012-11-02 19:55:02 +010087 array = dev_priv->regfile.save_palette_b;
Jesse Barnes317c35d2008-08-25 15:11:06 -070088
Akshay Joshi0206e352011-08-16 15:34:10 -040089 for (i = 0; i < 256; i++)
Jesse Barnes317c35d2008-08-25 15:11:06 -070090 I915_WRITE(reg + (i << 2), array[i]);
91}
92
93static u8 i915_read_indexed(struct drm_device *dev, u16 index_port, u16 data_port, u8 reg)
94{
95 struct drm_i915_private *dev_priv = dev->dev_private;
96
97 I915_WRITE8(index_port, reg);
98 return I915_READ8(data_port);
99}
100
101static u8 i915_read_ar(struct drm_device *dev, u16 st01, u8 reg, u16 palette_enable)
102{
103 struct drm_i915_private *dev_priv = dev->dev_private;
104
105 I915_READ8(st01);
106 I915_WRITE8(VGA_AR_INDEX, palette_enable | reg);
107 return I915_READ8(VGA_AR_DATA_READ);
108}
109
110static void i915_write_ar(struct drm_device *dev, u16 st01, u8 reg, u8 val, u16 palette_enable)
111{
112 struct drm_i915_private *dev_priv = dev->dev_private;
113
114 I915_READ8(st01);
115 I915_WRITE8(VGA_AR_INDEX, palette_enable | reg);
116 I915_WRITE8(VGA_AR_DATA_WRITE, val);
117}
118
119static void i915_write_indexed(struct drm_device *dev, u16 index_port, u16 data_port, u8 reg, u8 val)
120{
121 struct drm_i915_private *dev_priv = dev->dev_private;
122
123 I915_WRITE8(index_port, reg);
124 I915_WRITE8(data_port, val);
125}
126
127static void i915_save_vga(struct drm_device *dev)
128{
129 struct drm_i915_private *dev_priv = dev->dev_private;
130 int i;
131 u16 cr_index, cr_data, st01;
132
133 /* VGA color palette registers */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100134 dev_priv->regfile.saveDACMASK = I915_READ8(VGA_DACMASK);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700135
136 /* MSR bits */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100137 dev_priv->regfile.saveMSR = I915_READ8(VGA_MSR_READ);
138 if (dev_priv->regfile.saveMSR & VGA_MSR_CGA_MODE) {
Jesse Barnes317c35d2008-08-25 15:11:06 -0700139 cr_index = VGA_CR_INDEX_CGA;
140 cr_data = VGA_CR_DATA_CGA;
141 st01 = VGA_ST01_CGA;
142 } else {
143 cr_index = VGA_CR_INDEX_MDA;
144 cr_data = VGA_CR_DATA_MDA;
145 st01 = VGA_ST01_MDA;
146 }
147
148 /* CRT controller regs */
149 i915_write_indexed(dev, cr_index, cr_data, 0x11,
150 i915_read_indexed(dev, cr_index, cr_data, 0x11) &
151 (~0x80));
152 for (i = 0; i <= 0x24; i++)
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100153 dev_priv->regfile.saveCR[i] =
Jesse Barnes317c35d2008-08-25 15:11:06 -0700154 i915_read_indexed(dev, cr_index, cr_data, i);
155 /* Make sure we don't turn off CR group 0 writes */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100156 dev_priv->regfile.saveCR[0x11] &= ~0x80;
Jesse Barnes317c35d2008-08-25 15:11:06 -0700157
158 /* Attribute controller registers */
159 I915_READ8(st01);
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100160 dev_priv->regfile.saveAR_INDEX = I915_READ8(VGA_AR_INDEX);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700161 for (i = 0; i <= 0x14; i++)
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100162 dev_priv->regfile.saveAR[i] = i915_read_ar(dev, st01, i, 0);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700163 I915_READ8(st01);
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100164 I915_WRITE8(VGA_AR_INDEX, dev_priv->regfile.saveAR_INDEX);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700165 I915_READ8(st01);
166
167 /* Graphics controller registers */
168 for (i = 0; i < 9; i++)
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100169 dev_priv->regfile.saveGR[i] =
Jesse Barnes317c35d2008-08-25 15:11:06 -0700170 i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, i);
171
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100172 dev_priv->regfile.saveGR[0x10] =
Jesse Barnes317c35d2008-08-25 15:11:06 -0700173 i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x10);
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100174 dev_priv->regfile.saveGR[0x11] =
Jesse Barnes317c35d2008-08-25 15:11:06 -0700175 i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x11);
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100176 dev_priv->regfile.saveGR[0x18] =
Jesse Barnes317c35d2008-08-25 15:11:06 -0700177 i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x18);
178
179 /* Sequencer registers */
180 for (i = 0; i < 8; i++)
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100181 dev_priv->regfile.saveSR[i] =
Jesse Barnes317c35d2008-08-25 15:11:06 -0700182 i915_read_indexed(dev, VGA_SR_INDEX, VGA_SR_DATA, i);
183}
184
185static void i915_restore_vga(struct drm_device *dev)
186{
187 struct drm_i915_private *dev_priv = dev->dev_private;
188 int i;
189 u16 cr_index, cr_data, st01;
190
191 /* MSR bits */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100192 I915_WRITE8(VGA_MSR_WRITE, dev_priv->regfile.saveMSR);
193 if (dev_priv->regfile.saveMSR & VGA_MSR_CGA_MODE) {
Jesse Barnes317c35d2008-08-25 15:11:06 -0700194 cr_index = VGA_CR_INDEX_CGA;
195 cr_data = VGA_CR_DATA_CGA;
196 st01 = VGA_ST01_CGA;
197 } else {
198 cr_index = VGA_CR_INDEX_MDA;
199 cr_data = VGA_CR_DATA_MDA;
200 st01 = VGA_ST01_MDA;
201 }
202
203 /* Sequencer registers, don't write SR07 */
204 for (i = 0; i < 7; i++)
205 i915_write_indexed(dev, VGA_SR_INDEX, VGA_SR_DATA, i,
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100206 dev_priv->regfile.saveSR[i]);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700207
208 /* CRT controller regs */
209 /* Enable CR group 0 writes */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100210 i915_write_indexed(dev, cr_index, cr_data, 0x11, dev_priv->regfile.saveCR[0x11]);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700211 for (i = 0; i <= 0x24; i++)
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100212 i915_write_indexed(dev, cr_index, cr_data, i, dev_priv->regfile.saveCR[i]);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700213
214 /* Graphics controller regs */
215 for (i = 0; i < 9; i++)
216 i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, i,
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100217 dev_priv->regfile.saveGR[i]);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700218
219 i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x10,
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100220 dev_priv->regfile.saveGR[0x10]);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700221 i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x11,
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100222 dev_priv->regfile.saveGR[0x11]);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700223 i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x18,
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100224 dev_priv->regfile.saveGR[0x18]);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700225
226 /* Attribute controller registers */
227 I915_READ8(st01); /* switch back to index mode */
228 for (i = 0; i <= 0x14; i++)
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100229 i915_write_ar(dev, st01, i, dev_priv->regfile.saveAR[i], 0);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700230 I915_READ8(st01); /* switch back to index mode */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100231 I915_WRITE8(VGA_AR_INDEX, dev_priv->regfile.saveAR_INDEX | 0x20);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700232 I915_READ8(st01);
233
234 /* VGA color palette registers */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100235 I915_WRITE8(VGA_DACMASK, dev_priv->regfile.saveDACMASK);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700236}
237
Zhao Yakuifccdaba2009-07-08 14:13:14 +0800238static void i915_save_modeset_reg(struct drm_device *dev)
Jesse Barnes317c35d2008-08-25 15:11:06 -0700239{
240 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson312817a2010-11-22 11:50:11 +0000241 int i;
Jesse Barnes317c35d2008-08-25 15:11:06 -0700242
Zhao Yakuifccdaba2009-07-08 14:13:14 +0800243 if (drm_core_check_feature(dev, DRIVER_MODESET))
244 return;
Ben Gamari1341d652009-09-14 17:48:42 -0400245
Chris Wilsonf3c91c12010-11-21 09:56:00 +0000246 /* Cursor state */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100247 dev_priv->regfile.saveCURACNTR = I915_READ(_CURACNTR);
248 dev_priv->regfile.saveCURAPOS = I915_READ(_CURAPOS);
249 dev_priv->regfile.saveCURABASE = I915_READ(_CURABASE);
250 dev_priv->regfile.saveCURBCNTR = I915_READ(_CURBCNTR);
251 dev_priv->regfile.saveCURBPOS = I915_READ(_CURBPOS);
252 dev_priv->regfile.saveCURBBASE = I915_READ(_CURBBASE);
Chris Wilsonf3c91c12010-11-21 09:56:00 +0000253 if (IS_GEN2(dev))
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100254 dev_priv->regfile.saveCURSIZE = I915_READ(CURSIZE);
Chris Wilsonf3c91c12010-11-21 09:56:00 +0000255
Chris Wilson90eb77b2010-08-14 14:41:23 +0100256 if (HAS_PCH_SPLIT(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100257 dev_priv->regfile.savePCH_DREF_CONTROL = I915_READ(PCH_DREF_CONTROL);
258 dev_priv->regfile.saveDISP_ARB_CTL = I915_READ(DISP_ARB_CTL);
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000259 }
260
Jesse Barnes317c35d2008-08-25 15:11:06 -0700261 /* Pipe & plane A info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100262 dev_priv->regfile.savePIPEACONF = I915_READ(_PIPEACONF);
263 dev_priv->regfile.savePIPEASRC = I915_READ(_PIPEASRC);
Chris Wilson90eb77b2010-08-14 14:41:23 +0100264 if (HAS_PCH_SPLIT(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100265 dev_priv->regfile.saveFPA0 = I915_READ(_PCH_FPA0);
266 dev_priv->regfile.saveFPA1 = I915_READ(_PCH_FPA1);
267 dev_priv->regfile.saveDPLL_A = I915_READ(_PCH_DPLL_A);
Zhenyu Wang42048782009-10-21 15:27:01 +0800268 } else {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100269 dev_priv->regfile.saveFPA0 = I915_READ(_FPA0);
270 dev_priv->regfile.saveFPA1 = I915_READ(_FPA1);
271 dev_priv->regfile.saveDPLL_A = I915_READ(_DPLL_A);
Zhenyu Wang42048782009-10-21 15:27:01 +0800272 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100273 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100274 dev_priv->regfile.saveDPLL_A_MD = I915_READ(_DPLL_A_MD);
275 dev_priv->regfile.saveHTOTAL_A = I915_READ(_HTOTAL_A);
276 dev_priv->regfile.saveHBLANK_A = I915_READ(_HBLANK_A);
277 dev_priv->regfile.saveHSYNC_A = I915_READ(_HSYNC_A);
278 dev_priv->regfile.saveVTOTAL_A = I915_READ(_VTOTAL_A);
279 dev_priv->regfile.saveVBLANK_A = I915_READ(_VBLANK_A);
280 dev_priv->regfile.saveVSYNC_A = I915_READ(_VSYNC_A);
Chris Wilson90eb77b2010-08-14 14:41:23 +0100281 if (!HAS_PCH_SPLIT(dev))
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100282 dev_priv->regfile.saveBCLRPAT_A = I915_READ(_BCLRPAT_A);
Zhenyu Wang42048782009-10-21 15:27:01 +0800283
Chris Wilson90eb77b2010-08-14 14:41:23 +0100284 if (HAS_PCH_SPLIT(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100285 dev_priv->regfile.savePIPEA_DATA_M1 = I915_READ(_PIPEA_DATA_M1);
286 dev_priv->regfile.savePIPEA_DATA_N1 = I915_READ(_PIPEA_DATA_N1);
287 dev_priv->regfile.savePIPEA_LINK_M1 = I915_READ(_PIPEA_LINK_M1);
288 dev_priv->regfile.savePIPEA_LINK_N1 = I915_READ(_PIPEA_LINK_N1);
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000289
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100290 dev_priv->regfile.saveFDI_TXA_CTL = I915_READ(_FDI_TXA_CTL);
291 dev_priv->regfile.saveFDI_RXA_CTL = I915_READ(_FDI_RXA_CTL);
Zhenyu Wang42048782009-10-21 15:27:01 +0800292
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100293 dev_priv->regfile.savePFA_CTL_1 = I915_READ(_PFA_CTL_1);
294 dev_priv->regfile.savePFA_WIN_SZ = I915_READ(_PFA_WIN_SZ);
295 dev_priv->regfile.savePFA_WIN_POS = I915_READ(_PFA_WIN_POS);
Zhenyu Wang42048782009-10-21 15:27:01 +0800296
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100297 dev_priv->regfile.saveTRANSACONF = I915_READ(_TRANSACONF);
298 dev_priv->regfile.saveTRANS_HTOTAL_A = I915_READ(_TRANS_HTOTAL_A);
299 dev_priv->regfile.saveTRANS_HBLANK_A = I915_READ(_TRANS_HBLANK_A);
300 dev_priv->regfile.saveTRANS_HSYNC_A = I915_READ(_TRANS_HSYNC_A);
301 dev_priv->regfile.saveTRANS_VTOTAL_A = I915_READ(_TRANS_VTOTAL_A);
302 dev_priv->regfile.saveTRANS_VBLANK_A = I915_READ(_TRANS_VBLANK_A);
303 dev_priv->regfile.saveTRANS_VSYNC_A = I915_READ(_TRANS_VSYNC_A);
Zhenyu Wang42048782009-10-21 15:27:01 +0800304 }
Jesse Barnes317c35d2008-08-25 15:11:06 -0700305
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100306 dev_priv->regfile.saveDSPACNTR = I915_READ(_DSPACNTR);
307 dev_priv->regfile.saveDSPASTRIDE = I915_READ(_DSPASTRIDE);
308 dev_priv->regfile.saveDSPASIZE = I915_READ(_DSPASIZE);
309 dev_priv->regfile.saveDSPAPOS = I915_READ(_DSPAPOS);
310 dev_priv->regfile.saveDSPAADDR = I915_READ(_DSPAADDR);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100311 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100312 dev_priv->regfile.saveDSPASURF = I915_READ(_DSPASURF);
313 dev_priv->regfile.saveDSPATILEOFF = I915_READ(_DSPATILEOFF);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700314 }
315 i915_save_palette(dev, PIPE_A);
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100316 dev_priv->regfile.savePIPEASTAT = I915_READ(_PIPEASTAT);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700317
318 /* Pipe & plane B info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100319 dev_priv->regfile.savePIPEBCONF = I915_READ(_PIPEBCONF);
320 dev_priv->regfile.savePIPEBSRC = I915_READ(_PIPEBSRC);
Chris Wilson90eb77b2010-08-14 14:41:23 +0100321 if (HAS_PCH_SPLIT(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100322 dev_priv->regfile.saveFPB0 = I915_READ(_PCH_FPB0);
323 dev_priv->regfile.saveFPB1 = I915_READ(_PCH_FPB1);
324 dev_priv->regfile.saveDPLL_B = I915_READ(_PCH_DPLL_B);
Zhenyu Wang42048782009-10-21 15:27:01 +0800325 } else {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100326 dev_priv->regfile.saveFPB0 = I915_READ(_FPB0);
327 dev_priv->regfile.saveFPB1 = I915_READ(_FPB1);
328 dev_priv->regfile.saveDPLL_B = I915_READ(_DPLL_B);
Zhenyu Wang42048782009-10-21 15:27:01 +0800329 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100330 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100331 dev_priv->regfile.saveDPLL_B_MD = I915_READ(_DPLL_B_MD);
332 dev_priv->regfile.saveHTOTAL_B = I915_READ(_HTOTAL_B);
333 dev_priv->regfile.saveHBLANK_B = I915_READ(_HBLANK_B);
334 dev_priv->regfile.saveHSYNC_B = I915_READ(_HSYNC_B);
335 dev_priv->regfile.saveVTOTAL_B = I915_READ(_VTOTAL_B);
336 dev_priv->regfile.saveVBLANK_B = I915_READ(_VBLANK_B);
337 dev_priv->regfile.saveVSYNC_B = I915_READ(_VSYNC_B);
Chris Wilson90eb77b2010-08-14 14:41:23 +0100338 if (!HAS_PCH_SPLIT(dev))
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100339 dev_priv->regfile.saveBCLRPAT_B = I915_READ(_BCLRPAT_B);
Zhenyu Wang42048782009-10-21 15:27:01 +0800340
Chris Wilson90eb77b2010-08-14 14:41:23 +0100341 if (HAS_PCH_SPLIT(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100342 dev_priv->regfile.savePIPEB_DATA_M1 = I915_READ(_PIPEB_DATA_M1);
343 dev_priv->regfile.savePIPEB_DATA_N1 = I915_READ(_PIPEB_DATA_N1);
344 dev_priv->regfile.savePIPEB_LINK_M1 = I915_READ(_PIPEB_LINK_M1);
345 dev_priv->regfile.savePIPEB_LINK_N1 = I915_READ(_PIPEB_LINK_N1);
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000346
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100347 dev_priv->regfile.saveFDI_TXB_CTL = I915_READ(_FDI_TXB_CTL);
348 dev_priv->regfile.saveFDI_RXB_CTL = I915_READ(_FDI_RXB_CTL);
Zhenyu Wang42048782009-10-21 15:27:01 +0800349
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100350 dev_priv->regfile.savePFB_CTL_1 = I915_READ(_PFB_CTL_1);
351 dev_priv->regfile.savePFB_WIN_SZ = I915_READ(_PFB_WIN_SZ);
352 dev_priv->regfile.savePFB_WIN_POS = I915_READ(_PFB_WIN_POS);
Zhenyu Wang42048782009-10-21 15:27:01 +0800353
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100354 dev_priv->regfile.saveTRANSBCONF = I915_READ(_TRANSBCONF);
355 dev_priv->regfile.saveTRANS_HTOTAL_B = I915_READ(_TRANS_HTOTAL_B);
356 dev_priv->regfile.saveTRANS_HBLANK_B = I915_READ(_TRANS_HBLANK_B);
357 dev_priv->regfile.saveTRANS_HSYNC_B = I915_READ(_TRANS_HSYNC_B);
358 dev_priv->regfile.saveTRANS_VTOTAL_B = I915_READ(_TRANS_VTOTAL_B);
359 dev_priv->regfile.saveTRANS_VBLANK_B = I915_READ(_TRANS_VBLANK_B);
360 dev_priv->regfile.saveTRANS_VSYNC_B = I915_READ(_TRANS_VSYNC_B);
Zhenyu Wang42048782009-10-21 15:27:01 +0800361 }
Jesse Barnes317c35d2008-08-25 15:11:06 -0700362
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100363 dev_priv->regfile.saveDSPBCNTR = I915_READ(_DSPBCNTR);
364 dev_priv->regfile.saveDSPBSTRIDE = I915_READ(_DSPBSTRIDE);
365 dev_priv->regfile.saveDSPBSIZE = I915_READ(_DSPBSIZE);
366 dev_priv->regfile.saveDSPBPOS = I915_READ(_DSPBPOS);
367 dev_priv->regfile.saveDSPBADDR = I915_READ(_DSPBADDR);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100368 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100369 dev_priv->regfile.saveDSPBSURF = I915_READ(_DSPBSURF);
370 dev_priv->regfile.saveDSPBTILEOFF = I915_READ(_DSPBTILEOFF);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700371 }
372 i915_save_palette(dev, PIPE_B);
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100373 dev_priv->regfile.savePIPEBSTAT = I915_READ(_PIPEBSTAT);
Chris Wilson312817a2010-11-22 11:50:11 +0000374
375 /* Fences */
376 switch (INTEL_INFO(dev)->gen) {
Daniel Vetter775d17b2011-10-09 21:52:01 +0200377 case 7:
Chris Wilson312817a2010-11-22 11:50:11 +0000378 case 6:
379 for (i = 0; i < 16; i++)
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100380 dev_priv->regfile.saveFENCE[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
Chris Wilson312817a2010-11-22 11:50:11 +0000381 break;
382 case 5:
383 case 4:
384 for (i = 0; i < 16; i++)
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100385 dev_priv->regfile.saveFENCE[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
Chris Wilson312817a2010-11-22 11:50:11 +0000386 break;
387 case 3:
388 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
389 for (i = 0; i < 8; i++)
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100390 dev_priv->regfile.saveFENCE[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
Chris Wilson312817a2010-11-22 11:50:11 +0000391 case 2:
392 for (i = 0; i < 8; i++)
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100393 dev_priv->regfile.saveFENCE[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
Chris Wilson312817a2010-11-22 11:50:11 +0000394 break;
395 }
396
Daniel Vetter7fdd74a2012-10-11 20:08:25 +0200397 /* CRT state */
398 if (HAS_PCH_SPLIT(dev))
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100399 dev_priv->regfile.saveADPA = I915_READ(PCH_ADPA);
Daniel Vetter7fdd74a2012-10-11 20:08:25 +0200400 else
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100401 dev_priv->regfile.saveADPA = I915_READ(ADPA);
Daniel Vetter7fdd74a2012-10-11 20:08:25 +0200402
Zhao Yakuifccdaba2009-07-08 14:13:14 +0800403 return;
404}
Ben Gamari1341d652009-09-14 17:48:42 -0400405
Zhao Yakuifccdaba2009-07-08 14:13:14 +0800406static void i915_restore_modeset_reg(struct drm_device *dev)
407{
408 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang42048782009-10-21 15:27:01 +0800409 int dpll_a_reg, fpa0_reg, fpa1_reg;
410 int dpll_b_reg, fpb0_reg, fpb1_reg;
Chris Wilson312817a2010-11-22 11:50:11 +0000411 int i;
Jesse Barnes317c35d2008-08-25 15:11:06 -0700412
Zhao Yakuifccdaba2009-07-08 14:13:14 +0800413 if (drm_core_check_feature(dev, DRIVER_MODESET))
414 return;
415
Chris Wilson312817a2010-11-22 11:50:11 +0000416 /* Fences */
417 switch (INTEL_INFO(dev)->gen) {
Daniel Vetter775d17b2011-10-09 21:52:01 +0200418 case 7:
Chris Wilson312817a2010-11-22 11:50:11 +0000419 case 6:
420 for (i = 0; i < 16; i++)
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100421 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (i * 8), dev_priv->regfile.saveFENCE[i]);
Chris Wilson312817a2010-11-22 11:50:11 +0000422 break;
423 case 5:
424 case 4:
425 for (i = 0; i < 16; i++)
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100426 I915_WRITE64(FENCE_REG_965_0 + (i * 8), dev_priv->regfile.saveFENCE[i]);
Chris Wilson312817a2010-11-22 11:50:11 +0000427 break;
428 case 3:
429 case 2:
430 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
431 for (i = 0; i < 8; i++)
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100432 I915_WRITE(FENCE_REG_945_8 + (i * 4), dev_priv->regfile.saveFENCE[i+8]);
Chris Wilson312817a2010-11-22 11:50:11 +0000433 for (i = 0; i < 8; i++)
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100434 I915_WRITE(FENCE_REG_830_0 + (i * 4), dev_priv->regfile.saveFENCE[i]);
Chris Wilson312817a2010-11-22 11:50:11 +0000435 break;
436 }
437
438
Chris Wilson90eb77b2010-08-14 14:41:23 +0100439 if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800440 dpll_a_reg = _PCH_DPLL_A;
441 dpll_b_reg = _PCH_DPLL_B;
442 fpa0_reg = _PCH_FPA0;
443 fpb0_reg = _PCH_FPB0;
444 fpa1_reg = _PCH_FPA1;
445 fpb1_reg = _PCH_FPB1;
Zhenyu Wang42048782009-10-21 15:27:01 +0800446 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800447 dpll_a_reg = _DPLL_A;
448 dpll_b_reg = _DPLL_B;
449 fpa0_reg = _FPA0;
450 fpb0_reg = _FPB0;
451 fpa1_reg = _FPA1;
452 fpb1_reg = _FPB1;
Zhenyu Wang42048782009-10-21 15:27:01 +0800453 }
454
Chris Wilson90eb77b2010-08-14 14:41:23 +0100455 if (HAS_PCH_SPLIT(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100456 I915_WRITE(PCH_DREF_CONTROL, dev_priv->regfile.savePCH_DREF_CONTROL);
457 I915_WRITE(DISP_ARB_CTL, dev_priv->regfile.saveDISP_ARB_CTL);
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000458 }
459
Zhao Yakuifccdaba2009-07-08 14:13:14 +0800460 /* Pipe & plane A info */
461 /* Prime the clock */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100462 if (dev_priv->regfile.saveDPLL_A & DPLL_VCO_ENABLE) {
463 I915_WRITE(dpll_a_reg, dev_priv->regfile.saveDPLL_A &
Zhao Yakuifccdaba2009-07-08 14:13:14 +0800464 ~DPLL_VCO_ENABLE);
Chris Wilson72bcb262010-08-14 14:41:22 +0100465 POSTING_READ(dpll_a_reg);
466 udelay(150);
Zhao Yakuifccdaba2009-07-08 14:13:14 +0800467 }
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100468 I915_WRITE(fpa0_reg, dev_priv->regfile.saveFPA0);
469 I915_WRITE(fpa1_reg, dev_priv->regfile.saveFPA1);
Zhao Yakuifccdaba2009-07-08 14:13:14 +0800470 /* Actually enable it */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100471 I915_WRITE(dpll_a_reg, dev_priv->regfile.saveDPLL_A);
Chris Wilson72bcb262010-08-14 14:41:22 +0100472 POSTING_READ(dpll_a_reg);
473 udelay(150);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100474 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100475 I915_WRITE(_DPLL_A_MD, dev_priv->regfile.saveDPLL_A_MD);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800476 POSTING_READ(_DPLL_A_MD);
Chris Wilson72bcb262010-08-14 14:41:22 +0100477 }
478 udelay(150);
Zhao Yakuifccdaba2009-07-08 14:13:14 +0800479
480 /* Restore mode */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100481 I915_WRITE(_HTOTAL_A, dev_priv->regfile.saveHTOTAL_A);
482 I915_WRITE(_HBLANK_A, dev_priv->regfile.saveHBLANK_A);
483 I915_WRITE(_HSYNC_A, dev_priv->regfile.saveHSYNC_A);
484 I915_WRITE(_VTOTAL_A, dev_priv->regfile.saveVTOTAL_A);
485 I915_WRITE(_VBLANK_A, dev_priv->regfile.saveVBLANK_A);
486 I915_WRITE(_VSYNC_A, dev_priv->regfile.saveVSYNC_A);
Chris Wilson90eb77b2010-08-14 14:41:23 +0100487 if (!HAS_PCH_SPLIT(dev))
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100488 I915_WRITE(_BCLRPAT_A, dev_priv->regfile.saveBCLRPAT_A);
Zhenyu Wang42048782009-10-21 15:27:01 +0800489
Chris Wilson90eb77b2010-08-14 14:41:23 +0100490 if (HAS_PCH_SPLIT(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100491 I915_WRITE(_PIPEA_DATA_M1, dev_priv->regfile.savePIPEA_DATA_M1);
492 I915_WRITE(_PIPEA_DATA_N1, dev_priv->regfile.savePIPEA_DATA_N1);
493 I915_WRITE(_PIPEA_LINK_M1, dev_priv->regfile.savePIPEA_LINK_M1);
494 I915_WRITE(_PIPEA_LINK_N1, dev_priv->regfile.savePIPEA_LINK_N1);
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000495
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100496 I915_WRITE(_FDI_RXA_CTL, dev_priv->regfile.saveFDI_RXA_CTL);
497 I915_WRITE(_FDI_TXA_CTL, dev_priv->regfile.saveFDI_TXA_CTL);
Zhenyu Wang42048782009-10-21 15:27:01 +0800498
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100499 I915_WRITE(_PFA_CTL_1, dev_priv->regfile.savePFA_CTL_1);
500 I915_WRITE(_PFA_WIN_SZ, dev_priv->regfile.savePFA_WIN_SZ);
501 I915_WRITE(_PFA_WIN_POS, dev_priv->regfile.savePFA_WIN_POS);
Zhenyu Wang42048782009-10-21 15:27:01 +0800502
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100503 I915_WRITE(_TRANSACONF, dev_priv->regfile.saveTRANSACONF);
504 I915_WRITE(_TRANS_HTOTAL_A, dev_priv->regfile.saveTRANS_HTOTAL_A);
505 I915_WRITE(_TRANS_HBLANK_A, dev_priv->regfile.saveTRANS_HBLANK_A);
506 I915_WRITE(_TRANS_HSYNC_A, dev_priv->regfile.saveTRANS_HSYNC_A);
507 I915_WRITE(_TRANS_VTOTAL_A, dev_priv->regfile.saveTRANS_VTOTAL_A);
508 I915_WRITE(_TRANS_VBLANK_A, dev_priv->regfile.saveTRANS_VBLANK_A);
509 I915_WRITE(_TRANS_VSYNC_A, dev_priv->regfile.saveTRANS_VSYNC_A);
Zhenyu Wang42048782009-10-21 15:27:01 +0800510 }
Zhao Yakuifccdaba2009-07-08 14:13:14 +0800511
512 /* Restore plane info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100513 I915_WRITE(_DSPASIZE, dev_priv->regfile.saveDSPASIZE);
514 I915_WRITE(_DSPAPOS, dev_priv->regfile.saveDSPAPOS);
515 I915_WRITE(_PIPEASRC, dev_priv->regfile.savePIPEASRC);
516 I915_WRITE(_DSPAADDR, dev_priv->regfile.saveDSPAADDR);
517 I915_WRITE(_DSPASTRIDE, dev_priv->regfile.saveDSPASTRIDE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100518 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100519 I915_WRITE(_DSPASURF, dev_priv->regfile.saveDSPASURF);
520 I915_WRITE(_DSPATILEOFF, dev_priv->regfile.saveDSPATILEOFF);
Zhao Yakuifccdaba2009-07-08 14:13:14 +0800521 }
522
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100523 I915_WRITE(_PIPEACONF, dev_priv->regfile.savePIPEACONF);
Zhao Yakuifccdaba2009-07-08 14:13:14 +0800524
525 i915_restore_palette(dev, PIPE_A);
526 /* Enable the plane */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100527 I915_WRITE(_DSPACNTR, dev_priv->regfile.saveDSPACNTR);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800528 I915_WRITE(_DSPAADDR, I915_READ(_DSPAADDR));
Zhao Yakuifccdaba2009-07-08 14:13:14 +0800529
530 /* Pipe & plane B info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100531 if (dev_priv->regfile.saveDPLL_B & DPLL_VCO_ENABLE) {
532 I915_WRITE(dpll_b_reg, dev_priv->regfile.saveDPLL_B &
Zhao Yakuifccdaba2009-07-08 14:13:14 +0800533 ~DPLL_VCO_ENABLE);
Chris Wilson72bcb262010-08-14 14:41:22 +0100534 POSTING_READ(dpll_b_reg);
535 udelay(150);
Zhao Yakuifccdaba2009-07-08 14:13:14 +0800536 }
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100537 I915_WRITE(fpb0_reg, dev_priv->regfile.saveFPB0);
538 I915_WRITE(fpb1_reg, dev_priv->regfile.saveFPB1);
Zhao Yakuifccdaba2009-07-08 14:13:14 +0800539 /* Actually enable it */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100540 I915_WRITE(dpll_b_reg, dev_priv->regfile.saveDPLL_B);
Chris Wilson72bcb262010-08-14 14:41:22 +0100541 POSTING_READ(dpll_b_reg);
542 udelay(150);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100543 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100544 I915_WRITE(_DPLL_B_MD, dev_priv->regfile.saveDPLL_B_MD);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800545 POSTING_READ(_DPLL_B_MD);
Chris Wilson72bcb262010-08-14 14:41:22 +0100546 }
547 udelay(150);
Zhao Yakuifccdaba2009-07-08 14:13:14 +0800548
549 /* Restore mode */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100550 I915_WRITE(_HTOTAL_B, dev_priv->regfile.saveHTOTAL_B);
551 I915_WRITE(_HBLANK_B, dev_priv->regfile.saveHBLANK_B);
552 I915_WRITE(_HSYNC_B, dev_priv->regfile.saveHSYNC_B);
553 I915_WRITE(_VTOTAL_B, dev_priv->regfile.saveVTOTAL_B);
554 I915_WRITE(_VBLANK_B, dev_priv->regfile.saveVBLANK_B);
555 I915_WRITE(_VSYNC_B, dev_priv->regfile.saveVSYNC_B);
Chris Wilson90eb77b2010-08-14 14:41:23 +0100556 if (!HAS_PCH_SPLIT(dev))
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100557 I915_WRITE(_BCLRPAT_B, dev_priv->regfile.saveBCLRPAT_B);
Zhenyu Wang42048782009-10-21 15:27:01 +0800558
Chris Wilson90eb77b2010-08-14 14:41:23 +0100559 if (HAS_PCH_SPLIT(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100560 I915_WRITE(_PIPEB_DATA_M1, dev_priv->regfile.savePIPEB_DATA_M1);
561 I915_WRITE(_PIPEB_DATA_N1, dev_priv->regfile.savePIPEB_DATA_N1);
562 I915_WRITE(_PIPEB_LINK_M1, dev_priv->regfile.savePIPEB_LINK_M1);
563 I915_WRITE(_PIPEB_LINK_N1, dev_priv->regfile.savePIPEB_LINK_N1);
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000564
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100565 I915_WRITE(_FDI_RXB_CTL, dev_priv->regfile.saveFDI_RXB_CTL);
566 I915_WRITE(_FDI_TXB_CTL, dev_priv->regfile.saveFDI_TXB_CTL);
Zhenyu Wang42048782009-10-21 15:27:01 +0800567
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100568 I915_WRITE(_PFB_CTL_1, dev_priv->regfile.savePFB_CTL_1);
569 I915_WRITE(_PFB_WIN_SZ, dev_priv->regfile.savePFB_WIN_SZ);
570 I915_WRITE(_PFB_WIN_POS, dev_priv->regfile.savePFB_WIN_POS);
Zhenyu Wang42048782009-10-21 15:27:01 +0800571
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100572 I915_WRITE(_TRANSBCONF, dev_priv->regfile.saveTRANSBCONF);
573 I915_WRITE(_TRANS_HTOTAL_B, dev_priv->regfile.saveTRANS_HTOTAL_B);
574 I915_WRITE(_TRANS_HBLANK_B, dev_priv->regfile.saveTRANS_HBLANK_B);
575 I915_WRITE(_TRANS_HSYNC_B, dev_priv->regfile.saveTRANS_HSYNC_B);
576 I915_WRITE(_TRANS_VTOTAL_B, dev_priv->regfile.saveTRANS_VTOTAL_B);
577 I915_WRITE(_TRANS_VBLANK_B, dev_priv->regfile.saveTRANS_VBLANK_B);
578 I915_WRITE(_TRANS_VSYNC_B, dev_priv->regfile.saveTRANS_VSYNC_B);
Zhenyu Wang42048782009-10-21 15:27:01 +0800579 }
Zhao Yakuifccdaba2009-07-08 14:13:14 +0800580
581 /* Restore plane info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100582 I915_WRITE(_DSPBSIZE, dev_priv->regfile.saveDSPBSIZE);
583 I915_WRITE(_DSPBPOS, dev_priv->regfile.saveDSPBPOS);
584 I915_WRITE(_PIPEBSRC, dev_priv->regfile.savePIPEBSRC);
585 I915_WRITE(_DSPBADDR, dev_priv->regfile.saveDSPBADDR);
586 I915_WRITE(_DSPBSTRIDE, dev_priv->regfile.saveDSPBSTRIDE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100587 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100588 I915_WRITE(_DSPBSURF, dev_priv->regfile.saveDSPBSURF);
589 I915_WRITE(_DSPBTILEOFF, dev_priv->regfile.saveDSPBTILEOFF);
Zhao Yakuifccdaba2009-07-08 14:13:14 +0800590 }
591
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100592 I915_WRITE(_PIPEBCONF, dev_priv->regfile.savePIPEBCONF);
Zhao Yakuifccdaba2009-07-08 14:13:14 +0800593
594 i915_restore_palette(dev, PIPE_B);
595 /* Enable the plane */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100596 I915_WRITE(_DSPBCNTR, dev_priv->regfile.saveDSPBCNTR);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800597 I915_WRITE(_DSPBADDR, I915_READ(_DSPBADDR));
Zhao Yakuifccdaba2009-07-08 14:13:14 +0800598
Chris Wilsonf3c91c12010-11-21 09:56:00 +0000599 /* Cursor state */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100600 I915_WRITE(_CURAPOS, dev_priv->regfile.saveCURAPOS);
601 I915_WRITE(_CURACNTR, dev_priv->regfile.saveCURACNTR);
602 I915_WRITE(_CURABASE, dev_priv->regfile.saveCURABASE);
603 I915_WRITE(_CURBPOS, dev_priv->regfile.saveCURBPOS);
604 I915_WRITE(_CURBCNTR, dev_priv->regfile.saveCURBCNTR);
605 I915_WRITE(_CURBBASE, dev_priv->regfile.saveCURBBASE);
Chris Wilsonf3c91c12010-11-21 09:56:00 +0000606 if (IS_GEN2(dev))
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100607 I915_WRITE(CURSIZE, dev_priv->regfile.saveCURSIZE);
Chris Wilsonf3c91c12010-11-21 09:56:00 +0000608
Daniel Vetter7fdd74a2012-10-11 20:08:25 +0200609 /* CRT state */
610 if (HAS_PCH_SPLIT(dev))
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100611 I915_WRITE(PCH_ADPA, dev_priv->regfile.saveADPA);
Daniel Vetter7fdd74a2012-10-11 20:08:25 +0200612 else
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100613 I915_WRITE(ADPA, dev_priv->regfile.saveADPA);
Daniel Vetter7fdd74a2012-10-11 20:08:25 +0200614
Zhao Yakuifccdaba2009-07-08 14:13:14 +0800615 return;
616}
Ben Gamari1341d652009-09-14 17:48:42 -0400617
Keith Packardd70bed12011-06-29 00:30:34 -0700618static void i915_save_display(struct drm_device *dev)
Zhao Yakuifccdaba2009-07-08 14:13:14 +0800619{
620 struct drm_i915_private *dev_priv = dev->dev_private;
Zhao Yakuifccdaba2009-07-08 14:13:14 +0800621
622 /* Display arbitration control */
Paulo Zanoni8de0add2013-01-18 18:29:03 -0200623 if (INTEL_INFO(dev)->gen <= 4)
624 dev_priv->regfile.saveDSPARB = I915_READ(DSPARB);
Zhao Yakuifccdaba2009-07-08 14:13:14 +0800625
626 /* This is only meaningful in non-KMS mode */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100627 /* Don't regfile.save them in KMS mode */
Zhao Yakuifccdaba2009-07-08 14:13:14 +0800628 i915_save_modeset_reg(dev);
Ben Gamari1341d652009-09-14 17:48:42 -0400629
Jesse Barnes317c35d2008-08-25 15:11:06 -0700630 /* LVDS state */
Chris Wilson90eb77b2010-08-14 14:41:23 +0100631 if (HAS_PCH_SPLIT(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100632 dev_priv->regfile.savePP_CONTROL = I915_READ(PCH_PP_CONTROL);
633 dev_priv->regfile.saveBLC_PWM_CTL = I915_READ(BLC_PWM_PCH_CTL1);
634 dev_priv->regfile.saveBLC_PWM_CTL2 = I915_READ(BLC_PWM_PCH_CTL2);
635 dev_priv->regfile.saveBLC_CPU_PWM_CTL = I915_READ(BLC_PWM_CPU_CTL);
636 dev_priv->regfile.saveBLC_CPU_PWM_CTL2 = I915_READ(BLC_PWM_CPU_CTL2);
637 dev_priv->regfile.saveLVDS = I915_READ(PCH_LVDS);
Zhenyu Wang42048782009-10-21 15:27:01 +0800638 } else {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100639 dev_priv->regfile.savePP_CONTROL = I915_READ(PP_CONTROL);
640 dev_priv->regfile.savePFIT_PGM_RATIOS = I915_READ(PFIT_PGM_RATIOS);
641 dev_priv->regfile.saveBLC_PWM_CTL = I915_READ(BLC_PWM_CTL);
642 dev_priv->regfile.saveBLC_HIST_CTL = I915_READ(BLC_HIST_CTL);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100643 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100644 dev_priv->regfile.saveBLC_PWM_CTL2 = I915_READ(BLC_PWM_CTL2);
Zhenyu Wang42048782009-10-21 15:27:01 +0800645 if (IS_MOBILE(dev) && !IS_I830(dev))
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100646 dev_priv->regfile.saveLVDS = I915_READ(LVDS);
Zhenyu Wang42048782009-10-21 15:27:01 +0800647 }
648
Chris Wilson90eb77b2010-08-14 14:41:23 +0100649 if (!IS_I830(dev) && !IS_845G(dev) && !HAS_PCH_SPLIT(dev))
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100650 dev_priv->regfile.savePFIT_CONTROL = I915_READ(PFIT_CONTROL);
Zhenyu Wang42048782009-10-21 15:27:01 +0800651
Chris Wilson90eb77b2010-08-14 14:41:23 +0100652 if (HAS_PCH_SPLIT(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100653 dev_priv->regfile.savePP_ON_DELAYS = I915_READ(PCH_PP_ON_DELAYS);
654 dev_priv->regfile.savePP_OFF_DELAYS = I915_READ(PCH_PP_OFF_DELAYS);
655 dev_priv->regfile.savePP_DIVISOR = I915_READ(PCH_PP_DIVISOR);
Zhenyu Wang42048782009-10-21 15:27:01 +0800656 } else {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100657 dev_priv->regfile.savePP_ON_DELAYS = I915_READ(PP_ON_DELAYS);
658 dev_priv->regfile.savePP_OFF_DELAYS = I915_READ(PP_OFF_DELAYS);
659 dev_priv->regfile.savePP_DIVISOR = I915_READ(PP_DIVISOR);
Zhenyu Wang42048782009-10-21 15:27:01 +0800660 }
Jesse Barnes317c35d2008-08-25 15:11:06 -0700661
Daniel Vetterf81183f2012-10-17 11:32:55 +0200662 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
663 /* Display Port state */
664 if (SUPPORTS_INTEGRATED_DP(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100665 dev_priv->regfile.saveDP_B = I915_READ(DP_B);
666 dev_priv->regfile.saveDP_C = I915_READ(DP_C);
667 dev_priv->regfile.saveDP_D = I915_READ(DP_D);
668 dev_priv->regfile.savePIPEA_GMCH_DATA_M = I915_READ(_PIPEA_GMCH_DATA_M);
669 dev_priv->regfile.savePIPEB_GMCH_DATA_M = I915_READ(_PIPEB_GMCH_DATA_M);
670 dev_priv->regfile.savePIPEA_GMCH_DATA_N = I915_READ(_PIPEA_GMCH_DATA_N);
671 dev_priv->regfile.savePIPEB_GMCH_DATA_N = I915_READ(_PIPEB_GMCH_DATA_N);
672 dev_priv->regfile.savePIPEA_DP_LINK_M = I915_READ(_PIPEA_DP_LINK_M);
673 dev_priv->regfile.savePIPEB_DP_LINK_M = I915_READ(_PIPEB_DP_LINK_M);
674 dev_priv->regfile.savePIPEA_DP_LINK_N = I915_READ(_PIPEA_DP_LINK_N);
675 dev_priv->regfile.savePIPEB_DP_LINK_N = I915_READ(_PIPEB_DP_LINK_N);
Daniel Vetterf81183f2012-10-17 11:32:55 +0200676 }
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100677 /* FIXME: regfile.save TV & SDVO state */
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700678 }
Jesse Barnes317c35d2008-08-25 15:11:06 -0700679
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100680 /* Only regfile.save FBC state on the platform that supports FBC */
Zhao Yakuia2c459e2010-03-19 17:05:10 +0800681 if (I915_HAS_FBC(dev)) {
Chris Wilson90eb77b2010-08-14 14:41:23 +0100682 if (HAS_PCH_SPLIT(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100683 dev_priv->regfile.saveDPFC_CB_BASE = I915_READ(ILK_DPFC_CB_BASE);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +0800684 } else if (IS_GM45(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100685 dev_priv->regfile.saveDPFC_CB_BASE = I915_READ(DPFC_CB_BASE);
Zhao Yakuia2c459e2010-03-19 17:05:10 +0800686 } else {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100687 dev_priv->regfile.saveFBC_CFB_BASE = I915_READ(FBC_CFB_BASE);
688 dev_priv->regfile.saveFBC_LL_BASE = I915_READ(FBC_LL_BASE);
689 dev_priv->regfile.saveFBC_CONTROL2 = I915_READ(FBC_CONTROL2);
690 dev_priv->regfile.saveFBC_CONTROL = I915_READ(FBC_CONTROL);
Zhao Yakuia2c459e2010-03-19 17:05:10 +0800691 }
Jesse Barnes06027f92009-10-05 13:47:26 -0700692 }
Jesse Barnes317c35d2008-08-25 15:11:06 -0700693
Jesse Barnes317c35d2008-08-25 15:11:06 -0700694 /* VGA state */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100695 dev_priv->regfile.saveVGA0 = I915_READ(VGA0);
696 dev_priv->regfile.saveVGA1 = I915_READ(VGA1);
697 dev_priv->regfile.saveVGA_PD = I915_READ(VGA_PD);
Chris Wilson90eb77b2010-08-14 14:41:23 +0100698 if (HAS_PCH_SPLIT(dev))
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100699 dev_priv->regfile.saveVGACNTRL = I915_READ(CPU_VGACNTRL);
Zhenyu Wang42048782009-10-21 15:27:01 +0800700 else
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100701 dev_priv->regfile.saveVGACNTRL = I915_READ(VGACNTRL);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700702
Jesse Barnes317c35d2008-08-25 15:11:06 -0700703 i915_save_vga(dev);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700704}
705
Keith Packardd70bed12011-06-29 00:30:34 -0700706static void i915_restore_display(struct drm_device *dev)
Jesse Barnes317c35d2008-08-25 15:11:06 -0700707{
708 struct drm_i915_private *dev_priv = dev->dev_private;
Peng Li461cba22008-11-18 12:39:02 +0800709
Keith Packard881ee982008-11-02 23:08:44 -0800710 /* Display arbitration */
Paulo Zanoni8de0add2013-01-18 18:29:03 -0200711 if (INTEL_INFO(dev)->gen <= 4)
712 I915_WRITE(DSPARB, dev_priv->regfile.saveDSPARB);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700713
Daniel Vetterf81183f2012-10-17 11:32:55 +0200714 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
715 /* Display port ratios (must be done before clock is set) */
716 if (SUPPORTS_INTEGRATED_DP(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100717 I915_WRITE(_PIPEA_GMCH_DATA_M, dev_priv->regfile.savePIPEA_GMCH_DATA_M);
718 I915_WRITE(_PIPEB_GMCH_DATA_M, dev_priv->regfile.savePIPEB_GMCH_DATA_M);
719 I915_WRITE(_PIPEA_GMCH_DATA_N, dev_priv->regfile.savePIPEA_GMCH_DATA_N);
720 I915_WRITE(_PIPEB_GMCH_DATA_N, dev_priv->regfile.savePIPEB_GMCH_DATA_N);
721 I915_WRITE(_PIPEA_DP_LINK_M, dev_priv->regfile.savePIPEA_DP_LINK_M);
722 I915_WRITE(_PIPEB_DP_LINK_M, dev_priv->regfile.savePIPEB_DP_LINK_M);
723 I915_WRITE(_PIPEA_DP_LINK_N, dev_priv->regfile.savePIPEA_DP_LINK_N);
724 I915_WRITE(_PIPEB_DP_LINK_N, dev_priv->regfile.savePIPEB_DP_LINK_N);
Daniel Vetterf81183f2012-10-17 11:32:55 +0200725 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700726 }
Ben Gamari1341d652009-09-14 17:48:42 -0400727
Zhao Yakuifccdaba2009-07-08 14:13:14 +0800728 /* This is only meaningful in non-KMS mode */
729 /* Don't restore them in KMS mode */
730 i915_restore_modeset_reg(dev);
Ben Gamari1341d652009-09-14 17:48:42 -0400731
Jesse Barnes317c35d2008-08-25 15:11:06 -0700732 /* LVDS state */
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100733 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100734 I915_WRITE(BLC_PWM_CTL2, dev_priv->regfile.saveBLC_PWM_CTL2);
Zhenyu Wang42048782009-10-21 15:27:01 +0800735
Chris Wilson90eb77b2010-08-14 14:41:23 +0100736 if (HAS_PCH_SPLIT(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100737 I915_WRITE(PCH_LVDS, dev_priv->regfile.saveLVDS);
Zhenyu Wang42048782009-10-21 15:27:01 +0800738 } else if (IS_MOBILE(dev) && !IS_I830(dev))
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100739 I915_WRITE(LVDS, dev_priv->regfile.saveLVDS);
Zhenyu Wang42048782009-10-21 15:27:01 +0800740
Chris Wilson90eb77b2010-08-14 14:41:23 +0100741 if (!IS_I830(dev) && !IS_845G(dev) && !HAS_PCH_SPLIT(dev))
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100742 I915_WRITE(PFIT_CONTROL, dev_priv->regfile.savePFIT_CONTROL);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700743
Chris Wilson90eb77b2010-08-14 14:41:23 +0100744 if (HAS_PCH_SPLIT(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100745 I915_WRITE(BLC_PWM_PCH_CTL1, dev_priv->regfile.saveBLC_PWM_CTL);
746 I915_WRITE(BLC_PWM_PCH_CTL2, dev_priv->regfile.saveBLC_PWM_CTL2);
Takashi Iwai6db65cb2012-06-21 15:30:41 +0200747 /* NOTE: BLC_PWM_CPU_CTL must be written after BLC_PWM_CPU_CTL2;
748 * otherwise we get blank eDP screen after S3 on some machines
749 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100750 I915_WRITE(BLC_PWM_CPU_CTL2, dev_priv->regfile.saveBLC_CPU_PWM_CTL2);
751 I915_WRITE(BLC_PWM_CPU_CTL, dev_priv->regfile.saveBLC_CPU_PWM_CTL);
752 I915_WRITE(PCH_PP_ON_DELAYS, dev_priv->regfile.savePP_ON_DELAYS);
753 I915_WRITE(PCH_PP_OFF_DELAYS, dev_priv->regfile.savePP_OFF_DELAYS);
754 I915_WRITE(PCH_PP_DIVISOR, dev_priv->regfile.savePP_DIVISOR);
755 I915_WRITE(PCH_PP_CONTROL, dev_priv->regfile.savePP_CONTROL);
Jesse Barnes88271da2011-01-05 12:01:24 -0800756 I915_WRITE(RSTDBYCTL,
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100757 dev_priv->regfile.saveMCHBAR_RENDER_STANDBY);
Zhenyu Wang42048782009-10-21 15:27:01 +0800758 } else {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100759 I915_WRITE(PFIT_PGM_RATIOS, dev_priv->regfile.savePFIT_PGM_RATIOS);
760 I915_WRITE(BLC_PWM_CTL, dev_priv->regfile.saveBLC_PWM_CTL);
761 I915_WRITE(BLC_HIST_CTL, dev_priv->regfile.saveBLC_HIST_CTL);
762 I915_WRITE(PP_ON_DELAYS, dev_priv->regfile.savePP_ON_DELAYS);
763 I915_WRITE(PP_OFF_DELAYS, dev_priv->regfile.savePP_OFF_DELAYS);
764 I915_WRITE(PP_DIVISOR, dev_priv->regfile.savePP_DIVISOR);
765 I915_WRITE(PP_CONTROL, dev_priv->regfile.savePP_CONTROL);
Zhenyu Wang42048782009-10-21 15:27:01 +0800766 }
Jesse Barnes317c35d2008-08-25 15:11:06 -0700767
Daniel Vetterf81183f2012-10-17 11:32:55 +0200768 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
769 /* Display Port state */
770 if (SUPPORTS_INTEGRATED_DP(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100771 I915_WRITE(DP_B, dev_priv->regfile.saveDP_B);
772 I915_WRITE(DP_C, dev_priv->regfile.saveDP_C);
773 I915_WRITE(DP_D, dev_priv->regfile.saveDP_D);
Daniel Vetterf81183f2012-10-17 11:32:55 +0200774 }
775 /* FIXME: restore TV & SDVO state */
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700776 }
Jesse Barnes317c35d2008-08-25 15:11:06 -0700777
Zhao Yakuia2c459e2010-03-19 17:05:10 +0800778 /* only restore FBC info on the platform that supports FBC*/
Chris Wilson43a95392011-07-08 12:22:36 +0100779 intel_disable_fbc(dev);
Zhao Yakuia2c459e2010-03-19 17:05:10 +0800780 if (I915_HAS_FBC(dev)) {
Chris Wilson90eb77b2010-08-14 14:41:23 +0100781 if (HAS_PCH_SPLIT(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100782 I915_WRITE(ILK_DPFC_CB_BASE, dev_priv->regfile.saveDPFC_CB_BASE);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +0800783 } else if (IS_GM45(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100784 I915_WRITE(DPFC_CB_BASE, dev_priv->regfile.saveDPFC_CB_BASE);
Zhao Yakuia2c459e2010-03-19 17:05:10 +0800785 } else {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100786 I915_WRITE(FBC_CFB_BASE, dev_priv->regfile.saveFBC_CFB_BASE);
787 I915_WRITE(FBC_LL_BASE, dev_priv->regfile.saveFBC_LL_BASE);
788 I915_WRITE(FBC_CONTROL2, dev_priv->regfile.saveFBC_CONTROL2);
789 I915_WRITE(FBC_CONTROL, dev_priv->regfile.saveFBC_CONTROL);
Zhao Yakuia2c459e2010-03-19 17:05:10 +0800790 }
Jesse Barnes06027f92009-10-05 13:47:26 -0700791 }
Jesse Barnes317c35d2008-08-25 15:11:06 -0700792 /* VGA state */
Chris Wilson90eb77b2010-08-14 14:41:23 +0100793 if (HAS_PCH_SPLIT(dev))
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100794 I915_WRITE(CPU_VGACNTRL, dev_priv->regfile.saveVGACNTRL);
Zhenyu Wang42048782009-10-21 15:27:01 +0800795 else
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100796 I915_WRITE(VGACNTRL, dev_priv->regfile.saveVGACNTRL);
Ben Widawsky483f1792011-06-22 09:55:01 -0700797
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100798 I915_WRITE(VGA0, dev_priv->regfile.saveVGA0);
799 I915_WRITE(VGA1, dev_priv->regfile.saveVGA1);
800 I915_WRITE(VGA_PD, dev_priv->regfile.saveVGA_PD);
Chris Wilson72bcb262010-08-14 14:41:22 +0100801 POSTING_READ(VGA_PD);
802 udelay(150);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700803
Ben Gamari1341d652009-09-14 17:48:42 -0400804 i915_restore_vga(dev);
805}
806
807int i915_save_state(struct drm_device *dev)
808{
809 struct drm_i915_private *dev_priv = dev->dev_private;
810 int i;
811
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100812 pci_read_config_byte(dev->pdev, LBB, &dev_priv->regfile.saveLBB);
Ben Gamari1341d652009-09-14 17:48:42 -0400813
Keith Packardd70bed12011-06-29 00:30:34 -0700814 mutex_lock(&dev->struct_mutex);
815
Ben Gamari1341d652009-09-14 17:48:42 -0400816 i915_save_display(dev);
817
Daniel Vetter905c27b2012-10-17 11:32:56 +0200818 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
819 /* Interrupt state */
820 if (HAS_PCH_SPLIT(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100821 dev_priv->regfile.saveDEIER = I915_READ(DEIER);
822 dev_priv->regfile.saveDEIMR = I915_READ(DEIMR);
823 dev_priv->regfile.saveGTIER = I915_READ(GTIER);
824 dev_priv->regfile.saveGTIMR = I915_READ(GTIMR);
825 dev_priv->regfile.saveFDI_RXA_IMR = I915_READ(_FDI_RXA_IMR);
826 dev_priv->regfile.saveFDI_RXB_IMR = I915_READ(_FDI_RXB_IMR);
827 dev_priv->regfile.saveMCHBAR_RENDER_STANDBY =
Daniel Vetter905c27b2012-10-17 11:32:56 +0200828 I915_READ(RSTDBYCTL);
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100829 dev_priv->regfile.savePCH_PORT_HOTPLUG = I915_READ(PCH_PORT_HOTPLUG);
Daniel Vetter905c27b2012-10-17 11:32:56 +0200830 } else {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100831 dev_priv->regfile.saveIER = I915_READ(IER);
832 dev_priv->regfile.saveIMR = I915_READ(IMR);
Daniel Vetter905c27b2012-10-17 11:32:56 +0200833 }
Zhenyu Wang42048782009-10-21 15:27:01 +0800834 }
Ben Gamari1341d652009-09-14 17:48:42 -0400835
Daniel Vetter8090c6b2012-06-24 16:42:32 +0200836 intel_disable_gt_powersave(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800837
Ben Gamari1341d652009-09-14 17:48:42 -0400838 /* Cache mode state */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100839 dev_priv->regfile.saveCACHE_MODE_0 = I915_READ(CACHE_MODE_0);
Ben Gamari1341d652009-09-14 17:48:42 -0400840
841 /* Memory Arbitration state */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100842 dev_priv->regfile.saveMI_ARB_STATE = I915_READ(MI_ARB_STATE);
Ben Gamari1341d652009-09-14 17:48:42 -0400843
844 /* Scratch space */
845 for (i = 0; i < 16; i++) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100846 dev_priv->regfile.saveSWF0[i] = I915_READ(SWF00 + (i << 2));
847 dev_priv->regfile.saveSWF1[i] = I915_READ(SWF10 + (i << 2));
Ben Gamari1341d652009-09-14 17:48:42 -0400848 }
849 for (i = 0; i < 3; i++)
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100850 dev_priv->regfile.saveSWF2[i] = I915_READ(SWF30 + (i << 2));
Ben Gamari1341d652009-09-14 17:48:42 -0400851
Keith Packardd70bed12011-06-29 00:30:34 -0700852 mutex_unlock(&dev->struct_mutex);
853
Ben Gamari1341d652009-09-14 17:48:42 -0400854 return 0;
855}
856
857int i915_restore_state(struct drm_device *dev)
858{
859 struct drm_i915_private *dev_priv = dev->dev_private;
860 int i;
861
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100862 pci_write_config_byte(dev->pdev, LBB, dev_priv->regfile.saveLBB);
Ben Gamari1341d652009-09-14 17:48:42 -0400863
Keith Packardd70bed12011-06-29 00:30:34 -0700864 mutex_lock(&dev->struct_mutex);
865
Ben Gamari1341d652009-09-14 17:48:42 -0400866 i915_restore_display(dev);
867
Daniel Vetter905c27b2012-10-17 11:32:56 +0200868 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
869 /* Interrupt state */
870 if (HAS_PCH_SPLIT(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100871 I915_WRITE(DEIER, dev_priv->regfile.saveDEIER);
872 I915_WRITE(DEIMR, dev_priv->regfile.saveDEIMR);
873 I915_WRITE(GTIER, dev_priv->regfile.saveGTIER);
874 I915_WRITE(GTIMR, dev_priv->regfile.saveGTIMR);
875 I915_WRITE(_FDI_RXA_IMR, dev_priv->regfile.saveFDI_RXA_IMR);
876 I915_WRITE(_FDI_RXB_IMR, dev_priv->regfile.saveFDI_RXB_IMR);
877 I915_WRITE(PCH_PORT_HOTPLUG, dev_priv->regfile.savePCH_PORT_HOTPLUG);
Daniel Vetter905c27b2012-10-17 11:32:56 +0200878 } else {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100879 I915_WRITE(IER, dev_priv->regfile.saveIER);
880 I915_WRITE(IMR, dev_priv->regfile.saveIMR);
Daniel Vetter905c27b2012-10-17 11:32:56 +0200881 }
Zhenyu Wang42048782009-10-21 15:27:01 +0800882 }
Keith Packardd70bed12011-06-29 00:30:34 -0700883
Jesse Barnes317c35d2008-08-25 15:11:06 -0700884 /* Cache mode state */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100885 I915_WRITE(CACHE_MODE_0, dev_priv->regfile.saveCACHE_MODE_0 | 0xffff0000);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700886
887 /* Memory arbitration state */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100888 I915_WRITE(MI_ARB_STATE, dev_priv->regfile.saveMI_ARB_STATE | 0xffff0000);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700889
890 for (i = 0; i < 16; i++) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100891 I915_WRITE(SWF00 + (i << 2), dev_priv->regfile.saveSWF0[i]);
892 I915_WRITE(SWF10 + (i << 2), dev_priv->regfile.saveSWF1[i]);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700893 }
894 for (i = 0; i < 3; i++)
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100895 I915_WRITE(SWF30 + (i << 2), dev_priv->regfile.saveSWF2[i]);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700896
Keith Packardd70bed12011-06-29 00:30:34 -0700897 mutex_unlock(&dev->struct_mutex);
898
Chris Wilsonf899fc62010-07-20 15:44:45 -0700899 intel_i2c_reset(dev);
Eric Anholtf0217c42009-12-01 11:56:30 -0800900
Jesse Barnes317c35d2008-08-25 15:11:06 -0700901 return 0;
902}