blob: 45419b3a2d1ee5a0a69dc742f7d3301b1f302bd6 [file] [log] [blame]
Juergen Beisertf31405c2008-07-05 10:02:59 +02001/*
2 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
3 * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
4 *
Holger Schurig260a1fd2009-01-26 16:34:53 +01005 * This contains i.MX27-specific hardware definitions. For those
6 * hardware pieces that are common between i.MX21 and i.MX27, have a
7 * look at mx2x.h.
8 *
Juergen Beisertf31405c2008-07-05 10:02:59 +02009 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; either version 2
12 * of the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
21 * MA 02110-1301, USA.
22 */
23
Uwe Kleine-König3cdd5442010-01-08 16:02:30 +010024#ifndef __MACH_MX27_H__
25#define __MACH_MX27_H__
Juergen Beisertf31405c2008-07-05 10:02:59 +020026
Uwe Kleine-Königa8dfb642010-01-07 11:27:17 +010027#ifndef __ASSEMBLER__
28#include <linux/io.h>
29#endif
30
Uwe Kleine-König2ae959f2009-11-13 21:31:31 +010031#define MX27_AIPI_BASE_ADDR 0x10000000
Uwe Kleine-König2ae959f2009-11-13 21:31:31 +010032#define MX27_AIPI_SIZE SZ_1M
33#define MX27_DMA_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x01000)
34#define MX27_WDOG_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x02000)
35#define MX27_GPT1_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x03000)
36#define MX27_GPT2_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x04000)
37#define MX27_GPT3_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x05000)
38#define MX27_PWM_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x06000)
39#define MX27_RTC_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x07000)
40#define MX27_KPP_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x08000)
41#define MX27_OWIRE_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x09000)
42#define MX27_UART1_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x0a000)
43#define MX27_UART2_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x0b000)
44#define MX27_UART3_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x0c000)
45#define MX27_UART4_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x0d000)
46#define MX27_CSPI1_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x0e000)
47#define MX27_CSPI2_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x0f000)
48#define MX27_SSI1_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x10000)
49#define MX27_SSI2_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x11000)
Uwe Kleine-Königc6987152010-06-16 17:25:40 +020050#define MX27_I2C1_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x12000)
Uwe Kleine-König2ae959f2009-11-13 21:31:31 +010051#define MX27_SDHC1_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x13000)
52#define MX27_SDHC2_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x14000)
53#define MX27_GPIO_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x15000)
54#define MX27_AUDMUX_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x16000)
55#define MX27_CSPI3_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x17000)
56#define MX27_MSHC_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x18000)
57#define MX27_GPT5_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x19000)
58#define MX27_GPT4_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x1a000)
59#define MX27_UART5_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x1b000)
60#define MX27_UART6_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x1c000)
61#define MX27_I2C2_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x1d000)
62#define MX27_SDHC3_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x1e000)
63#define MX27_GPT6_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x1f000)
64#define MX27_LCDC_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x21000)
65#define MX27_SLCDC_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x22000)
66#define MX27_VPU_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x23000)
Uwe Kleine-König2eb42d52010-11-05 18:52:09 +010067#define MX27_USB_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x24000)
68#define MX27_USB_OTG_BASE_ADDR (MX27_USB_BASE_ADDR + 0x0000)
69#define MX27_USB_HS1_BASE_ADDR (MX27_USB_BASE_ADDR + 0x0200)
70#define MX27_USB_HS2_BASE_ADDR (MX27_USB_BASE_ADDR + 0x0400)
Uwe Kleine-König2ae959f2009-11-13 21:31:31 +010071#define MX27_SAHARA_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x25000)
Uwe Kleine-Königb2997cb2010-11-02 17:50:55 +010072#define MX27_EMMAPP_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x26000)
73#define MX27_EMMAPRP_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x26400)
Uwe Kleine-König2ae959f2009-11-13 21:31:31 +010074#define MX27_CCM_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x27000)
75#define MX27_SYSCTRL_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x27800)
76#define MX27_IIM_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x28000)
77#define MX27_RTIC_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x2a000)
78#define MX27_FEC_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x2b000)
79#define MX27_SCC_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x2c000)
80#define MX27_ETB_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x3b000)
81#define MX27_ETB_RAM_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x3c000)
82#define MX27_JAM_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x3e000)
83#define MX27_MAX_BASE_ADDR (MX27_AIPI_BASE_ADDR + 0x3f000)
84
85#define MX27_AVIC_BASE_ADDR 0x10040000
Juergen Beisertf31405c2008-07-05 10:02:59 +020086
Holger Schurig260a1fd2009-01-26 16:34:53 +010087/* ROM patch */
Uwe Kleine-König26b10e72009-11-10 15:26:21 +010088#define MX27_ROMP_BASE_ADDR 0x10041000
Juergen Beisertf31405c2008-07-05 10:02:59 +020089
Uwe Kleine-König2ae959f2009-11-13 21:31:31 +010090#define MX27_SAHB1_BASE_ADDR 0x80000000
Uwe Kleine-König2ae959f2009-11-13 21:31:31 +010091#define MX27_SAHB1_SIZE SZ_1M
92#define MX27_CSI_BASE_ADDR (MX27_SAHB1_BASE_ADDR + 0x0000)
93#define MX27_ATA_BASE_ADDR (MX27_SAHB1_BASE_ADDR + 0x1000)
Juergen Beisertf31405c2008-07-05 10:02:59 +020094
Holger Schurig260a1fd2009-01-26 16:34:53 +010095/* Memory regions and CS */
Uwe Kleine-König26b10e72009-11-10 15:26:21 +010096#define MX27_SDRAM_BASE_ADDR 0xa0000000
97#define MX27_CSD1_BASE_ADDR 0xb0000000
Holger Schurig260a1fd2009-01-26 16:34:53 +010098
Uwe Kleine-König26b10e72009-11-10 15:26:21 +010099#define MX27_CS0_BASE_ADDR 0xc0000000
100#define MX27_CS1_BASE_ADDR 0xc8000000
101#define MX27_CS2_BASE_ADDR 0xd0000000
102#define MX27_CS3_BASE_ADDR 0xd2000000
103#define MX27_CS4_BASE_ADDR 0xd4000000
104#define MX27_CS5_BASE_ADDR 0xd6000000
Holger Schurig260a1fd2009-01-26 16:34:53 +0100105
Juergen Beisertf31405c2008-07-05 10:02:59 +0200106/* NAND, SDRAM, WEIM, M3IF, EMI controllers */
Uwe Kleine-König26b10e72009-11-10 15:26:21 +0100107#define MX27_X_MEMC_BASE_ADDR 0xd8000000
Uwe Kleine-König26b10e72009-11-10 15:26:21 +0100108#define MX27_X_MEMC_SIZE SZ_1M
109#define MX27_NFC_BASE_ADDR (MX27_X_MEMC_BASE_ADDR)
110#define MX27_SDRAMC_BASE_ADDR (MX27_X_MEMC_BASE_ADDR + 0x1000)
111#define MX27_WEIM_BASE_ADDR (MX27_X_MEMC_BASE_ADDR + 0x2000)
112#define MX27_M3IF_BASE_ADDR (MX27_X_MEMC_BASE_ADDR + 0x3000)
113#define MX27_PCMCIA_CTL_BASE_ADDR (MX27_X_MEMC_BASE_ADDR + 0x4000)
Juergen Beisertf31405c2008-07-05 10:02:59 +0200114
Uwe Kleine-Königa8dfb642010-01-07 11:27:17 +0100115#define MX27_WEIM_CSCRx_BASE_ADDR(cs) (MX27_WEIM_BASE_ADDR + (cs) * 0x10)
116#define MX27_WEIM_CSCRxU(cs) (MX27_WEIM_CSCRx_BASE_ADDR(cs))
117#define MX27_WEIM_CSCRxL(cs) (MX27_WEIM_CSCRx_BASE_ADDR(cs) + 0x4)
118#define MX27_WEIM_CSCRxA(cs) (MX27_WEIM_CSCRx_BASE_ADDR(cs) + 0x8)
119
Uwe Kleine-König26b10e72009-11-10 15:26:21 +0100120#define MX27_PCMCIA_MEM_BASE_ADDR 0xdc000000
Uwe Kleine-Königf73a42f2009-11-10 10:18:08 +0100121
122/* IRAM */
Uwe Kleine-König26b10e72009-11-10 15:26:21 +0100123#define MX27_IRAM_BASE_ADDR 0xffff4c00 /* internal ram */
Uwe Kleine-Königf73a42f2009-11-10 10:18:08 +0100124
Uwe Kleine-Königa9963142010-10-25 15:44:25 +0200125#define MX27_IO_P2V(x) IMX_IO_P2V(x)
Uwe Kleine-Königf5d7a132010-10-25 11:40:30 +0200126#define MX27_IO_ADDRESS(x) IOMEM(MX27_IO_P2V(x))
Uwe Kleine-Königbc9ea6c2009-12-16 17:30:27 +0100127
Uwe Kleine-Königa8dfb642010-01-07 11:27:17 +0100128#ifndef __ASSEMBLER__
129static inline void mx27_setup_weimcs(size_t cs,
130 unsigned upper, unsigned lower, unsigned addional)
131{
132 __raw_writel(upper, MX27_IO_ADDRESS(MX27_WEIM_CSCRxU(cs)));
133 __raw_writel(lower, MX27_IO_ADDRESS(MX27_WEIM_CSCRxL(cs)));
134 __raw_writel(addional, MX27_IO_ADDRESS(MX27_WEIM_CSCRxA(cs)));
135}
136#endif
137
Holger Schurig260a1fd2009-01-26 16:34:53 +0100138/* fixed interrupt numbers */
Uwe Kleine-König26b10e72009-11-10 15:26:21 +0100139#define MX27_INT_I2C2 1
140#define MX27_INT_GPT6 2
141#define MX27_INT_GPT5 3
142#define MX27_INT_GPT4 4
143#define MX27_INT_RTIC 5
Uwe Kleine-König2ae959f2009-11-13 21:31:31 +0100144#define MX27_INT_CSPI3 6
Uwe Kleine-König26b10e72009-11-10 15:26:21 +0100145#define MX27_INT_SDHC 7
Uwe Kleine-König2ae959f2009-11-13 21:31:31 +0100146#define MX27_INT_GPIO 8
Uwe Kleine-König26b10e72009-11-10 15:26:21 +0100147#define MX27_INT_SDHC3 9
Uwe Kleine-König2ae959f2009-11-13 21:31:31 +0100148#define MX27_INT_SDHC2 10
149#define MX27_INT_SDHC1 11
Uwe Kleine-Königc6987152010-06-16 17:25:40 +0200150#define MX27_INT_I2C1 12
Uwe Kleine-König2ae959f2009-11-13 21:31:31 +0100151#define MX27_INT_SSI2 13
152#define MX27_INT_SSI1 14
153#define MX27_INT_CSPI2 15
154#define MX27_INT_CSPI1 16
155#define MX27_INT_UART4 17
156#define MX27_INT_UART3 18
157#define MX27_INT_UART2 19
158#define MX27_INT_UART1 20
159#define MX27_INT_KPP 21
160#define MX27_INT_RTC 22
161#define MX27_INT_PWM 23
162#define MX27_INT_GPT3 24
163#define MX27_INT_GPT2 25
164#define MX27_INT_GPT1 26
165#define MX27_INT_WDOG 27
166#define MX27_INT_PCMCIA 28
Uwe Kleine-König00b57bf2010-08-23 11:25:52 +0200167#define MX27_INT_NFC 29
Uwe Kleine-König26b10e72009-11-10 15:26:21 +0100168#define MX27_INT_ATA 30
Uwe Kleine-König2ae959f2009-11-13 21:31:31 +0100169#define MX27_INT_CSI 31
170#define MX27_INT_DMACH0 32
171#define MX27_INT_DMACH1 33
172#define MX27_INT_DMACH2 34
173#define MX27_INT_DMACH3 35
174#define MX27_INT_DMACH4 36
175#define MX27_INT_DMACH5 37
176#define MX27_INT_DMACH6 38
177#define MX27_INT_DMACH7 39
178#define MX27_INT_DMACH8 40
179#define MX27_INT_DMACH9 41
180#define MX27_INT_DMACH10 42
181#define MX27_INT_DMACH11 43
182#define MX27_INT_DMACH12 44
183#define MX27_INT_DMACH13 45
184#define MX27_INT_DMACH14 46
185#define MX27_INT_DMACH15 47
Uwe Kleine-König26b10e72009-11-10 15:26:21 +0100186#define MX27_INT_UART6 48
187#define MX27_INT_UART5 49
188#define MX27_INT_FEC 50
Uwe Kleine-König2ae959f2009-11-13 21:31:31 +0100189#define MX27_INT_EMMAPRP 51
190#define MX27_INT_EMMAPP 52
Uwe Kleine-König26b10e72009-11-10 15:26:21 +0100191#define MX27_INT_VPU 53
Uwe Kleine-König2eb42d52010-11-05 18:52:09 +0100192#define MX27_INT_USB_HS1 54
193#define MX27_INT_USB_HS2 55
194#define MX27_INT_USB_OTG 56
Uwe Kleine-König26b10e72009-11-10 15:26:21 +0100195#define MX27_INT_SCC_SMN 57
196#define MX27_INT_SCC_SCM 58
197#define MX27_INT_SAHARA 59
Uwe Kleine-König2ae959f2009-11-13 21:31:31 +0100198#define MX27_INT_SLCDC 60
199#define MX27_INT_LCDC 61
Uwe Kleine-König26b10e72009-11-10 15:26:21 +0100200#define MX27_INT_IIM 62
201#define MX27_INT_CCM 63
Juergen Beisertf31405c2008-07-05 10:02:59 +0200202
203/* fixed DMA request numbers */
Uwe Kleine-König2ae959f2009-11-13 21:31:31 +0100204#define MX27_DMA_REQ_CSPI3_RX 1
205#define MX27_DMA_REQ_CSPI3_TX 2
206#define MX27_DMA_REQ_EXT 3
Uwe Kleine-König26b10e72009-11-10 15:26:21 +0100207#define MX27_DMA_REQ_MSHC 4
Uwe Kleine-König2ae959f2009-11-13 21:31:31 +0100208#define MX27_DMA_REQ_SDHC2 6
209#define MX27_DMA_REQ_SDHC1 7
210#define MX27_DMA_REQ_SSI2_RX0 8
211#define MX27_DMA_REQ_SSI2_TX0 9
212#define MX27_DMA_REQ_SSI2_RX1 10
213#define MX27_DMA_REQ_SSI2_TX1 11
214#define MX27_DMA_REQ_SSI1_RX0 12
215#define MX27_DMA_REQ_SSI1_TX0 13
216#define MX27_DMA_REQ_SSI1_RX1 14
217#define MX27_DMA_REQ_SSI1_TX1 15
218#define MX27_DMA_REQ_CSPI2_RX 16
219#define MX27_DMA_REQ_CSPI2_TX 17
220#define MX27_DMA_REQ_CSPI1_RX 18
221#define MX27_DMA_REQ_CSPI1_TX 19
222#define MX27_DMA_REQ_UART4_RX 20
223#define MX27_DMA_REQ_UART4_TX 21
224#define MX27_DMA_REQ_UART3_RX 22
225#define MX27_DMA_REQ_UART3_TX 23
226#define MX27_DMA_REQ_UART2_RX 24
227#define MX27_DMA_REQ_UART2_TX 25
228#define MX27_DMA_REQ_UART1_RX 26
229#define MX27_DMA_REQ_UART1_TX 27
Uwe Kleine-König26b10e72009-11-10 15:26:21 +0100230#define MX27_DMA_REQ_ATA_TX 28
231#define MX27_DMA_REQ_ATA_RCV 29
Uwe Kleine-König2ae959f2009-11-13 21:31:31 +0100232#define MX27_DMA_REQ_CSI_STAT 30
233#define MX27_DMA_REQ_CSI_RX 31
Uwe Kleine-König26b10e72009-11-10 15:26:21 +0100234#define MX27_DMA_REQ_UART5_TX 32
235#define MX27_DMA_REQ_UART5_RX 33
236#define MX27_DMA_REQ_UART6_TX 34
237#define MX27_DMA_REQ_UART6_RX 35
238#define MX27_DMA_REQ_SDHC3 36
239#define MX27_DMA_REQ_NFC 37
Juergen Beisertf31405c2008-07-05 10:02:59 +0200240
241/* silicon revisions specific to i.MX27 */
242#define CHIP_REV_1_0 0x00
243#define CHIP_REV_2_0 0x01
244
245#ifndef __ASSEMBLY__
246extern int mx27_revision(void);
247#endif
248
Uwe Kleine-König3cdd5442010-01-08 16:02:30 +0100249#endif /* ifndef __MACH_MX27_H__ */