blob: edb43ff7aeef94abbaa04c42b9b91aacef72cc8a [file] [log] [blame]
Catalin Marinas382266a2007-02-05 14:48:19 +01001/*
2 * arch/arm/mm/cache-l2x0.c - L210/L220 cache controller support
3 *
4 * Copyright (C) 2007 ARM Limited
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19#include <linux/init.h>
Catalin Marinas07620972007-07-20 11:42:40 +010020#include <linux/spinlock.h>
Russell Kingfced80c2008-09-06 12:10:45 +010021#include <linux/io.h>
Catalin Marinas382266a2007-02-05 14:48:19 +010022
23#include <asm/cacheflush.h>
Catalin Marinas382266a2007-02-05 14:48:19 +010024#include <asm/hardware/cache-l2x0.h>
25
26#define CACHE_LINE_SIZE 32
27
28static void __iomem *l2x0_base;
Catalin Marinas07620972007-07-20 11:42:40 +010029static DEFINE_SPINLOCK(l2x0_lock);
Jason McMullan64039be2010-05-05 18:59:37 +010030static uint32_t l2x0_way_mask; /* Bitmask of active ways */
Catalin Marinas382266a2007-02-05 14:48:19 +010031
Catalin Marinas9a6655e2010-08-31 13:05:22 +010032static inline void cache_wait_way(void __iomem *reg, unsigned long mask)
Catalin Marinas382266a2007-02-05 14:48:19 +010033{
Catalin Marinas9a6655e2010-08-31 13:05:22 +010034 /* wait for cache operation by line or way to complete */
Catalin Marinas6775a552010-07-28 22:01:25 +010035 while (readl_relaxed(reg) & mask)
Catalin Marinas382266a2007-02-05 14:48:19 +010036 ;
Catalin Marinas382266a2007-02-05 14:48:19 +010037}
38
Catalin Marinas9a6655e2010-08-31 13:05:22 +010039#ifdef CONFIG_CACHE_PL310
40static inline void cache_wait(void __iomem *reg, unsigned long mask)
41{
42 /* cache operations by line are atomic on PL310 */
43}
44#else
45#define cache_wait cache_wait_way
46#endif
47
Catalin Marinas382266a2007-02-05 14:48:19 +010048static inline void cache_sync(void)
49{
Russell King3d107432009-11-19 11:41:09 +000050 void __iomem *base = l2x0_base;
Catalin Marinas6775a552010-07-28 22:01:25 +010051 writel_relaxed(0, base + L2X0_CACHE_SYNC);
Russell King3d107432009-11-19 11:41:09 +000052 cache_wait(base + L2X0_CACHE_SYNC, 1);
Catalin Marinas382266a2007-02-05 14:48:19 +010053}
54
Santosh Shilimkar424d6b12010-02-04 19:35:06 +010055static inline void l2x0_clean_line(unsigned long addr)
56{
57 void __iomem *base = l2x0_base;
58 cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
Catalin Marinas6775a552010-07-28 22:01:25 +010059 writel_relaxed(addr, base + L2X0_CLEAN_LINE_PA);
Santosh Shilimkar424d6b12010-02-04 19:35:06 +010060}
61
62static inline void l2x0_inv_line(unsigned long addr)
63{
64 void __iomem *base = l2x0_base;
65 cache_wait(base + L2X0_INV_LINE_PA, 1);
Catalin Marinas6775a552010-07-28 22:01:25 +010066 writel_relaxed(addr, base + L2X0_INV_LINE_PA);
Santosh Shilimkar424d6b12010-02-04 19:35:06 +010067}
68
Santosh Shilimkar9e655822010-02-04 19:42:42 +010069#ifdef CONFIG_PL310_ERRATA_588369
70static void debug_writel(unsigned long val)
71{
72 extern void omap_smc1(u32 fn, u32 arg);
73
74 /*
75 * Texas Instrument secure monitor api to modify the
76 * PL310 Debug Control Register.
77 */
78 omap_smc1(0x100, val);
79}
80
81static inline void l2x0_flush_line(unsigned long addr)
82{
83 void __iomem *base = l2x0_base;
84
85 /* Clean by PA followed by Invalidate by PA */
86 cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
Catalin Marinas6775a552010-07-28 22:01:25 +010087 writel_relaxed(addr, base + L2X0_CLEAN_LINE_PA);
Santosh Shilimkar9e655822010-02-04 19:42:42 +010088 cache_wait(base + L2X0_INV_LINE_PA, 1);
Catalin Marinas6775a552010-07-28 22:01:25 +010089 writel_relaxed(addr, base + L2X0_INV_LINE_PA);
Santosh Shilimkar9e655822010-02-04 19:42:42 +010090}
91#else
92
93/* Optimised out for non-errata case */
94static inline void debug_writel(unsigned long val)
95{
96}
97
Santosh Shilimkar424d6b12010-02-04 19:35:06 +010098static inline void l2x0_flush_line(unsigned long addr)
99{
100 void __iomem *base = l2x0_base;
101 cache_wait(base + L2X0_CLEAN_INV_LINE_PA, 1);
Catalin Marinas6775a552010-07-28 22:01:25 +0100102 writel_relaxed(addr, base + L2X0_CLEAN_INV_LINE_PA);
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100103}
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100104#endif
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100105
Catalin Marinas23107c52010-03-24 16:48:53 +0100106static void l2x0_cache_sync(void)
107{
108 unsigned long flags;
109
110 spin_lock_irqsave(&l2x0_lock, flags);
111 cache_sync();
112 spin_unlock_irqrestore(&l2x0_lock, flags);
113}
114
Catalin Marinas382266a2007-02-05 14:48:19 +0100115static inline void l2x0_inv_all(void)
116{
Russell King0eb948d2009-11-19 11:12:15 +0000117 unsigned long flags;
118
Catalin Marinas382266a2007-02-05 14:48:19 +0100119 /* invalidate all ways */
Russell King0eb948d2009-11-19 11:12:15 +0000120 spin_lock_irqsave(&l2x0_lock, flags);
Catalin Marinas6775a552010-07-28 22:01:25 +0100121 writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_INV_WAY);
Catalin Marinas9a6655e2010-08-31 13:05:22 +0100122 cache_wait_way(l2x0_base + L2X0_INV_WAY, l2x0_way_mask);
Catalin Marinas382266a2007-02-05 14:48:19 +0100123 cache_sync();
Russell King0eb948d2009-11-19 11:12:15 +0000124 spin_unlock_irqrestore(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100125}
126
127static void l2x0_inv_range(unsigned long start, unsigned long end)
128{
Russell King3d107432009-11-19 11:41:09 +0000129 void __iomem *base = l2x0_base;
Russell King0eb948d2009-11-19 11:12:15 +0000130 unsigned long flags;
Catalin Marinas382266a2007-02-05 14:48:19 +0100131
Russell King0eb948d2009-11-19 11:12:15 +0000132 spin_lock_irqsave(&l2x0_lock, flags);
Rui Sousa4f6627a2007-09-15 00:56:19 +0100133 if (start & (CACHE_LINE_SIZE - 1)) {
134 start &= ~(CACHE_LINE_SIZE - 1);
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100135 debug_writel(0x03);
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100136 l2x0_flush_line(start);
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100137 debug_writel(0x00);
Rui Sousa4f6627a2007-09-15 00:56:19 +0100138 start += CACHE_LINE_SIZE;
139 }
140
141 if (end & (CACHE_LINE_SIZE - 1)) {
142 end &= ~(CACHE_LINE_SIZE - 1);
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100143 debug_writel(0x03);
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100144 l2x0_flush_line(end);
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100145 debug_writel(0x00);
Rui Sousa4f6627a2007-09-15 00:56:19 +0100146 }
147
Russell King0eb948d2009-11-19 11:12:15 +0000148 while (start < end) {
149 unsigned long blk_end = start + min(end - start, 4096UL);
150
151 while (start < blk_end) {
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100152 l2x0_inv_line(start);
Russell King0eb948d2009-11-19 11:12:15 +0000153 start += CACHE_LINE_SIZE;
154 }
155
156 if (blk_end < end) {
157 spin_unlock_irqrestore(&l2x0_lock, flags);
158 spin_lock_irqsave(&l2x0_lock, flags);
159 }
160 }
Russell King3d107432009-11-19 11:41:09 +0000161 cache_wait(base + L2X0_INV_LINE_PA, 1);
Catalin Marinas382266a2007-02-05 14:48:19 +0100162 cache_sync();
Russell King0eb948d2009-11-19 11:12:15 +0000163 spin_unlock_irqrestore(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100164}
165
166static void l2x0_clean_range(unsigned long start, unsigned long end)
167{
Russell King3d107432009-11-19 11:41:09 +0000168 void __iomem *base = l2x0_base;
Russell King0eb948d2009-11-19 11:12:15 +0000169 unsigned long flags;
Catalin Marinas382266a2007-02-05 14:48:19 +0100170
Russell King0eb948d2009-11-19 11:12:15 +0000171 spin_lock_irqsave(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100172 start &= ~(CACHE_LINE_SIZE - 1);
Russell King0eb948d2009-11-19 11:12:15 +0000173 while (start < end) {
174 unsigned long blk_end = start + min(end - start, 4096UL);
175
176 while (start < blk_end) {
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100177 l2x0_clean_line(start);
Russell King0eb948d2009-11-19 11:12:15 +0000178 start += CACHE_LINE_SIZE;
179 }
180
181 if (blk_end < end) {
182 spin_unlock_irqrestore(&l2x0_lock, flags);
183 spin_lock_irqsave(&l2x0_lock, flags);
184 }
185 }
Russell King3d107432009-11-19 11:41:09 +0000186 cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
Catalin Marinas382266a2007-02-05 14:48:19 +0100187 cache_sync();
Russell King0eb948d2009-11-19 11:12:15 +0000188 spin_unlock_irqrestore(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100189}
190
191static void l2x0_flush_range(unsigned long start, unsigned long end)
192{
Russell King3d107432009-11-19 11:41:09 +0000193 void __iomem *base = l2x0_base;
Russell King0eb948d2009-11-19 11:12:15 +0000194 unsigned long flags;
Catalin Marinas382266a2007-02-05 14:48:19 +0100195
Russell King0eb948d2009-11-19 11:12:15 +0000196 spin_lock_irqsave(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100197 start &= ~(CACHE_LINE_SIZE - 1);
Russell King0eb948d2009-11-19 11:12:15 +0000198 while (start < end) {
199 unsigned long blk_end = start + min(end - start, 4096UL);
200
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100201 debug_writel(0x03);
Russell King0eb948d2009-11-19 11:12:15 +0000202 while (start < blk_end) {
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100203 l2x0_flush_line(start);
Russell King0eb948d2009-11-19 11:12:15 +0000204 start += CACHE_LINE_SIZE;
205 }
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100206 debug_writel(0x00);
Russell King0eb948d2009-11-19 11:12:15 +0000207
208 if (blk_end < end) {
209 spin_unlock_irqrestore(&l2x0_lock, flags);
210 spin_lock_irqsave(&l2x0_lock, flags);
211 }
212 }
Russell King3d107432009-11-19 11:41:09 +0000213 cache_wait(base + L2X0_CLEAN_INV_LINE_PA, 1);
Catalin Marinas382266a2007-02-05 14:48:19 +0100214 cache_sync();
Russell King0eb948d2009-11-19 11:12:15 +0000215 spin_unlock_irqrestore(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100216}
217
218void __init l2x0_init(void __iomem *base, __u32 aux_val, __u32 aux_mask)
219{
220 __u32 aux;
Jason McMullan64039be2010-05-05 18:59:37 +0100221 __u32 cache_id;
222 int ways;
223 const char *type;
Catalin Marinas382266a2007-02-05 14:48:19 +0100224
225 l2x0_base = base;
226
Catalin Marinas6775a552010-07-28 22:01:25 +0100227 cache_id = readl_relaxed(l2x0_base + L2X0_CACHE_ID);
228 aux = readl_relaxed(l2x0_base + L2X0_AUX_CTRL);
Jason McMullan64039be2010-05-05 18:59:37 +0100229
Sascha Hauer4082cfa2010-07-08 08:36:21 +0100230 aux &= aux_mask;
231 aux |= aux_val;
232
Jason McMullan64039be2010-05-05 18:59:37 +0100233 /* Determine the number of ways */
234 switch (cache_id & L2X0_CACHE_ID_PART_MASK) {
235 case L2X0_CACHE_ID_PART_L310:
236 if (aux & (1 << 16))
237 ways = 16;
238 else
239 ways = 8;
240 type = "L310";
241 break;
242 case L2X0_CACHE_ID_PART_L210:
243 ways = (aux >> 13) & 0xf;
244 type = "L210";
245 break;
246 default:
247 /* Assume unknown chips have 8 ways */
248 ways = 8;
249 type = "L2x0 series";
250 break;
251 }
252
253 l2x0_way_mask = (1 << ways) - 1;
254
Srinidhi Kasagar48371cd2009-12-02 06:18:03 +0100255 /*
256 * Check if l2x0 controller is already enabled.
257 * If you are booting from non-secure mode
258 * accessing the below registers will fault.
259 */
Catalin Marinas6775a552010-07-28 22:01:25 +0100260 if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & 1)) {
Catalin Marinas382266a2007-02-05 14:48:19 +0100261
Srinidhi Kasagar48371cd2009-12-02 06:18:03 +0100262 /* l2x0 controller is disabled */
Catalin Marinas6775a552010-07-28 22:01:25 +0100263 writel_relaxed(aux, l2x0_base + L2X0_AUX_CTRL);
Catalin Marinas382266a2007-02-05 14:48:19 +0100264
Srinidhi Kasagar48371cd2009-12-02 06:18:03 +0100265 l2x0_inv_all();
266
267 /* enable L2X0 */
Catalin Marinas6775a552010-07-28 22:01:25 +0100268 writel_relaxed(1, l2x0_base + L2X0_CTRL);
Srinidhi Kasagar48371cd2009-12-02 06:18:03 +0100269 }
Catalin Marinas382266a2007-02-05 14:48:19 +0100270
271 outer_cache.inv_range = l2x0_inv_range;
272 outer_cache.clean_range = l2x0_clean_range;
273 outer_cache.flush_range = l2x0_flush_range;
Catalin Marinas23107c52010-03-24 16:48:53 +0100274 outer_cache.sync = l2x0_cache_sync;
Catalin Marinas382266a2007-02-05 14:48:19 +0100275
Jason McMullan64039be2010-05-05 18:59:37 +0100276 printk(KERN_INFO "%s cache controller enabled\n", type);
277 printk(KERN_INFO "l2x0: %d ways, CACHE_ID 0x%08x, AUX_CTRL 0x%08x\n",
278 ways, cache_id, aux);
Catalin Marinas382266a2007-02-05 14:48:19 +0100279}