blob: 71430a05ba898e44df78151dec478bd8b8810514 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070042#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080044#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Matt Roper465c1202014-05-29 08:06:54 -070046/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
Matt Roper3d7d6512014-06-10 08:28:13 -070071/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076#define DIV_ROUND_CLOSEST_ULL(ll, d) \
Matt Roper465c1202014-05-29 08:06:54 -070077({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
Chon Ming Leeef9348c2014-04-09 13:28:18 +030078
Daniel Vettercc365132014-06-18 13:59:13 +020079static void intel_increase_pllclock(struct drm_device *dev,
80 enum pipe pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +010081static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080082
Jesse Barnesf1f644d2013-06-27 00:39:25 +030083static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
84 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030085static void ironlake_pch_clock_get(struct intel_crtc *crtc,
86 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030087
Damien Lespiaue7457a92013-08-08 22:28:59 +010088static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
89 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080090static int intel_framebuffer_init(struct drm_device *dev,
91 struct intel_framebuffer *ifb,
92 struct drm_mode_fb_cmd2 *mode_cmd,
93 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020094static void intel_dp_set_m_n(struct intel_crtc *crtc);
95static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
96static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020097static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
98 struct intel_link_m_n *m_n);
99static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200100static void haswell_set_pipeconf(struct drm_crtc *crtc);
101static void intel_set_pipe_csc(struct drm_crtc *crtc);
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +0200102static void vlv_prepare_pll(struct intel_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100103
Jesse Barnes79e53942008-11-07 14:24:08 -0800104typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400105 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800106} intel_range_t;
107
108typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400109 int dot_limit;
110 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800111} intel_p2_t;
112
Ma Lingd4906092009-03-18 20:13:27 +0800113typedef struct intel_limit intel_limit_t;
114struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400115 intel_range_t dot, vco, n, m, m1, m2, p, p1;
116 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800117};
Jesse Barnes79e53942008-11-07 14:24:08 -0800118
Daniel Vetterd2acd212012-10-20 20:57:43 +0200119int
120intel_pch_rawclk(struct drm_device *dev)
121{
122 struct drm_i915_private *dev_priv = dev->dev_private;
123
124 WARN_ON(!HAS_PCH_SPLIT(dev));
125
126 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
127}
128
Chris Wilson021357a2010-09-07 20:54:59 +0100129static inline u32 /* units of 100MHz */
130intel_fdi_link_freq(struct drm_device *dev)
131{
Chris Wilson8b99e682010-10-13 09:59:17 +0100132 if (IS_GEN5(dev)) {
133 struct drm_i915_private *dev_priv = dev->dev_private;
134 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
135 } else
136 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100137}
138
Daniel Vetter5d536e22013-07-06 12:52:06 +0200139static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400140 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200141 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200142 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400143 .m = { .min = 96, .max = 140 },
144 .m1 = { .min = 18, .max = 26 },
145 .m2 = { .min = 6, .max = 16 },
146 .p = { .min = 4, .max = 128 },
147 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700148 .p2 = { .dot_limit = 165000,
149 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700150};
151
Daniel Vetter5d536e22013-07-06 12:52:06 +0200152static const intel_limit_t intel_limits_i8xx_dvo = {
153 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200154 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200155 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200156 .m = { .min = 96, .max = 140 },
157 .m1 = { .min = 18, .max = 26 },
158 .m2 = { .min = 6, .max = 16 },
159 .p = { .min = 4, .max = 128 },
160 .p1 = { .min = 2, .max = 33 },
161 .p2 = { .dot_limit = 165000,
162 .p2_slow = 4, .p2_fast = 4 },
163};
164
Keith Packarde4b36692009-06-05 19:22:17 -0700165static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400166 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200167 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200168 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400169 .m = { .min = 96, .max = 140 },
170 .m1 = { .min = 18, .max = 26 },
171 .m2 = { .min = 6, .max = 16 },
172 .p = { .min = 4, .max = 128 },
173 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700174 .p2 = { .dot_limit = 165000,
175 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700176};
Eric Anholt273e27c2011-03-30 13:01:10 -0700177
Keith Packarde4b36692009-06-05 19:22:17 -0700178static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400179 .dot = { .min = 20000, .max = 400000 },
180 .vco = { .min = 1400000, .max = 2800000 },
181 .n = { .min = 1, .max = 6 },
182 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100183 .m1 = { .min = 8, .max = 18 },
184 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400185 .p = { .min = 5, .max = 80 },
186 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700187 .p2 = { .dot_limit = 200000,
188 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700189};
190
191static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400192 .dot = { .min = 20000, .max = 400000 },
193 .vco = { .min = 1400000, .max = 2800000 },
194 .n = { .min = 1, .max = 6 },
195 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100196 .m1 = { .min = 8, .max = 18 },
197 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400198 .p = { .min = 7, .max = 98 },
199 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .p2 = { .dot_limit = 112000,
201 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700202};
203
Eric Anholt273e27c2011-03-30 13:01:10 -0700204
Keith Packarde4b36692009-06-05 19:22:17 -0700205static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700206 .dot = { .min = 25000, .max = 270000 },
207 .vco = { .min = 1750000, .max = 3500000},
208 .n = { .min = 1, .max = 4 },
209 .m = { .min = 104, .max = 138 },
210 .m1 = { .min = 17, .max = 23 },
211 .m2 = { .min = 5, .max = 11 },
212 .p = { .min = 10, .max = 30 },
213 .p1 = { .min = 1, .max = 3},
214 .p2 = { .dot_limit = 270000,
215 .p2_slow = 10,
216 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800217 },
Keith Packarde4b36692009-06-05 19:22:17 -0700218};
219
220static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700221 .dot = { .min = 22000, .max = 400000 },
222 .vco = { .min = 1750000, .max = 3500000},
223 .n = { .min = 1, .max = 4 },
224 .m = { .min = 104, .max = 138 },
225 .m1 = { .min = 16, .max = 23 },
226 .m2 = { .min = 5, .max = 11 },
227 .p = { .min = 5, .max = 80 },
228 .p1 = { .min = 1, .max = 8},
229 .p2 = { .dot_limit = 165000,
230 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700231};
232
233static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700234 .dot = { .min = 20000, .max = 115000 },
235 .vco = { .min = 1750000, .max = 3500000 },
236 .n = { .min = 1, .max = 3 },
237 .m = { .min = 104, .max = 138 },
238 .m1 = { .min = 17, .max = 23 },
239 .m2 = { .min = 5, .max = 11 },
240 .p = { .min = 28, .max = 112 },
241 .p1 = { .min = 2, .max = 8 },
242 .p2 = { .dot_limit = 0,
243 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800244 },
Keith Packarde4b36692009-06-05 19:22:17 -0700245};
246
247static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700248 .dot = { .min = 80000, .max = 224000 },
249 .vco = { .min = 1750000, .max = 3500000 },
250 .n = { .min = 1, .max = 3 },
251 .m = { .min = 104, .max = 138 },
252 .m1 = { .min = 17, .max = 23 },
253 .m2 = { .min = 5, .max = 11 },
254 .p = { .min = 14, .max = 42 },
255 .p1 = { .min = 2, .max = 6 },
256 .p2 = { .dot_limit = 0,
257 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800258 },
Keith Packarde4b36692009-06-05 19:22:17 -0700259};
260
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500261static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .dot = { .min = 20000, .max = 400000},
263 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700264 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400265 .n = { .min = 3, .max = 6 },
266 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700267 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400268 .m1 = { .min = 0, .max = 0 },
269 .m2 = { .min = 0, .max = 254 },
270 .p = { .min = 5, .max = 80 },
271 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .p2 = { .dot_limit = 200000,
273 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700274};
275
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500276static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .dot = { .min = 20000, .max = 400000 },
278 .vco = { .min = 1700000, .max = 3500000 },
279 .n = { .min = 3, .max = 6 },
280 .m = { .min = 2, .max = 256 },
281 .m1 = { .min = 0, .max = 0 },
282 .m2 = { .min = 0, .max = 254 },
283 .p = { .min = 7, .max = 112 },
284 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700285 .p2 = { .dot_limit = 112000,
286 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700287};
288
Eric Anholt273e27c2011-03-30 13:01:10 -0700289/* Ironlake / Sandybridge
290 *
291 * We calculate clock using (register_value + 2) for N/M1/M2, so here
292 * the range value for them is (actual_value - 2).
293 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800294static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700295 .dot = { .min = 25000, .max = 350000 },
296 .vco = { .min = 1760000, .max = 3510000 },
297 .n = { .min = 1, .max = 5 },
298 .m = { .min = 79, .max = 127 },
299 .m1 = { .min = 12, .max = 22 },
300 .m2 = { .min = 5, .max = 9 },
301 .p = { .min = 5, .max = 80 },
302 .p1 = { .min = 1, .max = 8 },
303 .p2 = { .dot_limit = 225000,
304 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700305};
306
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800307static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700308 .dot = { .min = 25000, .max = 350000 },
309 .vco = { .min = 1760000, .max = 3510000 },
310 .n = { .min = 1, .max = 3 },
311 .m = { .min = 79, .max = 118 },
312 .m1 = { .min = 12, .max = 22 },
313 .m2 = { .min = 5, .max = 9 },
314 .p = { .min = 28, .max = 112 },
315 .p1 = { .min = 2, .max = 8 },
316 .p2 = { .dot_limit = 225000,
317 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800318};
319
320static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700321 .dot = { .min = 25000, .max = 350000 },
322 .vco = { .min = 1760000, .max = 3510000 },
323 .n = { .min = 1, .max = 3 },
324 .m = { .min = 79, .max = 127 },
325 .m1 = { .min = 12, .max = 22 },
326 .m2 = { .min = 5, .max = 9 },
327 .p = { .min = 14, .max = 56 },
328 .p1 = { .min = 2, .max = 8 },
329 .p2 = { .dot_limit = 225000,
330 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800331};
332
Eric Anholt273e27c2011-03-30 13:01:10 -0700333/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800334static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700335 .dot = { .min = 25000, .max = 350000 },
336 .vco = { .min = 1760000, .max = 3510000 },
337 .n = { .min = 1, .max = 2 },
338 .m = { .min = 79, .max = 126 },
339 .m1 = { .min = 12, .max = 22 },
340 .m2 = { .min = 5, .max = 9 },
341 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400342 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700343 .p2 = { .dot_limit = 225000,
344 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800345};
346
347static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700348 .dot = { .min = 25000, .max = 350000 },
349 .vco = { .min = 1760000, .max = 3510000 },
350 .n = { .min = 1, .max = 3 },
351 .m = { .min = 79, .max = 126 },
352 .m1 = { .min = 12, .max = 22 },
353 .m2 = { .min = 5, .max = 9 },
354 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400355 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700356 .p2 = { .dot_limit = 225000,
357 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800358};
359
Ville Syrjälädc730512013-09-24 21:26:30 +0300360static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300361 /*
362 * These are the data rate limits (measured in fast clocks)
363 * since those are the strictest limits we have. The fast
364 * clock and actual rate limits are more relaxed, so checking
365 * them would make no difference.
366 */
367 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200368 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700369 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700370 .m1 = { .min = 2, .max = 3 },
371 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300372 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300373 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700374};
375
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300376static const intel_limit_t intel_limits_chv = {
377 /*
378 * These are the data rate limits (measured in fast clocks)
379 * since those are the strictest limits we have. The fast
380 * clock and actual rate limits are more relaxed, so checking
381 * them would make no difference.
382 */
383 .dot = { .min = 25000 * 5, .max = 540000 * 5},
384 .vco = { .min = 4860000, .max = 6700000 },
385 .n = { .min = 1, .max = 1 },
386 .m1 = { .min = 2, .max = 2 },
387 .m2 = { .min = 24 << 22, .max = 175 << 22 },
388 .p1 = { .min = 2, .max = 4 },
389 .p2 = { .p2_slow = 1, .p2_fast = 14 },
390};
391
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300392static void vlv_clock(int refclk, intel_clock_t *clock)
393{
394 clock->m = clock->m1 * clock->m2;
395 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200396 if (WARN_ON(clock->n == 0 || clock->p == 0))
397 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300398 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
399 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300400}
401
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300402/**
403 * Returns whether any output on the specified pipe is of the specified type
404 */
405static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
406{
407 struct drm_device *dev = crtc->dev;
408 struct intel_encoder *encoder;
409
410 for_each_encoder_on_crtc(dev, crtc, encoder)
411 if (encoder->type == type)
412 return true;
413
414 return false;
415}
416
Chris Wilson1b894b52010-12-14 20:04:54 +0000417static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
418 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800419{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800420 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800421 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800422
423 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100424 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000425 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800426 limit = &intel_limits_ironlake_dual_lvds_100m;
427 else
428 limit = &intel_limits_ironlake_dual_lvds;
429 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000430 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800431 limit = &intel_limits_ironlake_single_lvds_100m;
432 else
433 limit = &intel_limits_ironlake_single_lvds;
434 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200435 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800436 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800437
438 return limit;
439}
440
Ma Ling044c7c42009-03-18 20:13:23 +0800441static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
442{
443 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800444 const intel_limit_t *limit;
445
446 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100447 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700448 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800449 else
Keith Packarde4b36692009-06-05 19:22:17 -0700450 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800451 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
452 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700453 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800454 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700455 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800456 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700457 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800458
459 return limit;
460}
461
Chris Wilson1b894b52010-12-14 20:04:54 +0000462static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800463{
464 struct drm_device *dev = crtc->dev;
465 const intel_limit_t *limit;
466
Eric Anholtbad720f2009-10-22 16:11:14 -0700467 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000468 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800469 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800470 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500471 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800472 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500473 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800474 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500475 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300476 } else if (IS_CHERRYVIEW(dev)) {
477 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700478 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300479 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100480 } else if (!IS_GEN2(dev)) {
481 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
482 limit = &intel_limits_i9xx_lvds;
483 else
484 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800485 } else {
486 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700487 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200488 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700489 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200490 else
491 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 }
493 return limit;
494}
495
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500496/* m1 is reserved as 0 in Pineview, n is a ring counter */
497static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800498{
Shaohua Li21778322009-02-23 15:19:16 +0800499 clock->m = clock->m2 + 2;
500 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200501 if (WARN_ON(clock->n == 0 || clock->p == 0))
502 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300503 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
504 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800505}
506
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200507static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
508{
509 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
510}
511
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200512static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800513{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200514 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800515 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200516 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
517 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300518 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
519 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800520}
521
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300522static void chv_clock(int refclk, intel_clock_t *clock)
523{
524 clock->m = clock->m1 * clock->m2;
525 clock->p = clock->p1 * clock->p2;
526 if (WARN_ON(clock->n == 0 || clock->p == 0))
527 return;
528 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
529 clock->n << 22);
530 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
531}
532
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800533#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800534/**
535 * Returns whether the given set of divisors are valid for a given refclk with
536 * the given connectors.
537 */
538
Chris Wilson1b894b52010-12-14 20:04:54 +0000539static bool intel_PLL_is_valid(struct drm_device *dev,
540 const intel_limit_t *limit,
541 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800542{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300543 if (clock->n < limit->n.min || limit->n.max < clock->n)
544 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800545 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400546 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800547 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400548 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800549 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400550 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300551
552 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
553 if (clock->m1 <= clock->m2)
554 INTELPllInvalid("m1 <= m2\n");
555
556 if (!IS_VALLEYVIEW(dev)) {
557 if (clock->p < limit->p.min || limit->p.max < clock->p)
558 INTELPllInvalid("p out of range\n");
559 if (clock->m < limit->m.min || limit->m.max < clock->m)
560 INTELPllInvalid("m out of range\n");
561 }
562
Jesse Barnes79e53942008-11-07 14:24:08 -0800563 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400564 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800565 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
566 * connector, etc., rather than just a single range.
567 */
568 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400569 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800570
571 return true;
572}
573
Ma Lingd4906092009-03-18 20:13:27 +0800574static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200575i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800576 int target, int refclk, intel_clock_t *match_clock,
577 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800578{
579 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800580 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800581 int err = target;
582
Daniel Vettera210b022012-11-26 17:22:08 +0100583 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800584 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100585 * For LVDS just rely on its current settings for dual-channel.
586 * We haven't figured out how to reliably set up different
587 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100589 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800590 clock.p2 = limit->p2.p2_fast;
591 else
592 clock.p2 = limit->p2.p2_slow;
593 } else {
594 if (target < limit->p2.dot_limit)
595 clock.p2 = limit->p2.p2_slow;
596 else
597 clock.p2 = limit->p2.p2_fast;
598 }
599
Akshay Joshi0206e352011-08-16 15:34:10 -0400600 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800601
Zhao Yakui42158662009-11-20 11:24:18 +0800602 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
603 clock.m1++) {
604 for (clock.m2 = limit->m2.min;
605 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200606 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800607 break;
608 for (clock.n = limit->n.min;
609 clock.n <= limit->n.max; clock.n++) {
610 for (clock.p1 = limit->p1.min;
611 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 int this_err;
613
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200614 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000615 if (!intel_PLL_is_valid(dev, limit,
616 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800618 if (match_clock &&
619 clock.p != match_clock->p)
620 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800621
622 this_err = abs(clock.dot - target);
623 if (this_err < err) {
624 *best_clock = clock;
625 err = this_err;
626 }
627 }
628 }
629 }
630 }
631
632 return (err != target);
633}
634
Ma Lingd4906092009-03-18 20:13:27 +0800635static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200636pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
637 int target, int refclk, intel_clock_t *match_clock,
638 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200639{
640 struct drm_device *dev = crtc->dev;
641 intel_clock_t clock;
642 int err = target;
643
644 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
645 /*
646 * For LVDS just rely on its current settings for dual-channel.
647 * We haven't figured out how to reliably set up different
648 * single/dual channel state, if we even can.
649 */
650 if (intel_is_dual_link_lvds(dev))
651 clock.p2 = limit->p2.p2_fast;
652 else
653 clock.p2 = limit->p2.p2_slow;
654 } else {
655 if (target < limit->p2.dot_limit)
656 clock.p2 = limit->p2.p2_slow;
657 else
658 clock.p2 = limit->p2.p2_fast;
659 }
660
661 memset(best_clock, 0, sizeof(*best_clock));
662
663 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
664 clock.m1++) {
665 for (clock.m2 = limit->m2.min;
666 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200667 for (clock.n = limit->n.min;
668 clock.n <= limit->n.max; clock.n++) {
669 for (clock.p1 = limit->p1.min;
670 clock.p1 <= limit->p1.max; clock.p1++) {
671 int this_err;
672
673 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800674 if (!intel_PLL_is_valid(dev, limit,
675 &clock))
676 continue;
677 if (match_clock &&
678 clock.p != match_clock->p)
679 continue;
680
681 this_err = abs(clock.dot - target);
682 if (this_err < err) {
683 *best_clock = clock;
684 err = this_err;
685 }
686 }
687 }
688 }
689 }
690
691 return (err != target);
692}
693
Ma Lingd4906092009-03-18 20:13:27 +0800694static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200695g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
696 int target, int refclk, intel_clock_t *match_clock,
697 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800698{
699 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800700 intel_clock_t clock;
701 int max_n;
702 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400703 /* approximately equals target * 0.00585 */
704 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800705 found = false;
706
707 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100708 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800709 clock.p2 = limit->p2.p2_fast;
710 else
711 clock.p2 = limit->p2.p2_slow;
712 } else {
713 if (target < limit->p2.dot_limit)
714 clock.p2 = limit->p2.p2_slow;
715 else
716 clock.p2 = limit->p2.p2_fast;
717 }
718
719 memset(best_clock, 0, sizeof(*best_clock));
720 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200721 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800722 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200723 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800724 for (clock.m1 = limit->m1.max;
725 clock.m1 >= limit->m1.min; clock.m1--) {
726 for (clock.m2 = limit->m2.max;
727 clock.m2 >= limit->m2.min; clock.m2--) {
728 for (clock.p1 = limit->p1.max;
729 clock.p1 >= limit->p1.min; clock.p1--) {
730 int this_err;
731
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200732 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000733 if (!intel_PLL_is_valid(dev, limit,
734 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800735 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000736
737 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800738 if (this_err < err_most) {
739 *best_clock = clock;
740 err_most = this_err;
741 max_n = clock.n;
742 found = true;
743 }
744 }
745 }
746 }
747 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800748 return found;
749}
Ma Lingd4906092009-03-18 20:13:27 +0800750
Zhenyu Wang2c072452009-06-05 15:38:42 +0800751static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200752vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
753 int target, int refclk, intel_clock_t *match_clock,
754 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700755{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300756 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300757 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300758 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300759 /* min update 19.2 MHz */
760 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300761 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700762
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300763 target *= 5; /* fast clock */
764
765 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700766
767 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300768 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300769 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300770 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300771 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300772 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700773 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300774 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300775 unsigned int ppm, diff;
776
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300777 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
778 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300779
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300780 vlv_clock(refclk, &clock);
781
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300782 if (!intel_PLL_is_valid(dev, limit,
783 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300784 continue;
785
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300786 diff = abs(clock.dot - target);
787 ppm = div_u64(1000000ULL * diff, target);
788
789 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300790 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300791 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300792 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300793 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300794
Ville Syrjäläc6861222013-09-24 21:26:21 +0300795 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300796 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300797 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300798 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700799 }
800 }
801 }
802 }
803 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700804
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300805 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700806}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700807
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300808static bool
809chv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
810 int target, int refclk, intel_clock_t *match_clock,
811 intel_clock_t *best_clock)
812{
813 struct drm_device *dev = crtc->dev;
814 intel_clock_t clock;
815 uint64_t m2;
816 int found = false;
817
818 memset(best_clock, 0, sizeof(*best_clock));
819
820 /*
821 * Based on hardware doc, the n always set to 1, and m1 always
822 * set to 2. If requires to support 200Mhz refclk, we need to
823 * revisit this because n may not 1 anymore.
824 */
825 clock.n = 1, clock.m1 = 2;
826 target *= 5; /* fast clock */
827
828 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
829 for (clock.p2 = limit->p2.p2_fast;
830 clock.p2 >= limit->p2.p2_slow;
831 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
832
833 clock.p = clock.p1 * clock.p2;
834
835 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
836 clock.n) << 22, refclk * clock.m1);
837
838 if (m2 > INT_MAX/clock.m1)
839 continue;
840
841 clock.m2 = m2;
842
843 chv_clock(refclk, &clock);
844
845 if (!intel_PLL_is_valid(dev, limit, &clock))
846 continue;
847
848 /* based on hardware requirement, prefer bigger p
849 */
850 if (clock.p > best_clock->p) {
851 *best_clock = clock;
852 found = true;
853 }
854 }
855 }
856
857 return found;
858}
859
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300860bool intel_crtc_active(struct drm_crtc *crtc)
861{
862 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
863
864 /* Be paranoid as we can arrive here with only partial
865 * state retrieved from the hardware during setup.
866 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100867 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300868 * as Haswell has gained clock readout/fastboot support.
869 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000870 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300871 * properly reconstruct framebuffers.
872 */
Matt Roperf4510a22014-04-01 15:22:40 -0700873 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100874 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300875}
876
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200877enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
878 enum pipe pipe)
879{
880 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
881 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
882
Daniel Vetter3b117c82013-04-17 20:15:07 +0200883 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200884}
885
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200886static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300887{
888 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200889 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300890
891 frame = I915_READ(frame_reg);
892
893 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
Jesse Barnes93937072014-04-04 16:12:09 -0700894 WARN(1, "vblank wait timed out\n");
Paulo Zanonia928d532012-05-04 17:18:15 -0300895}
896
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700897/**
898 * intel_wait_for_vblank - wait for vblank on a given pipe
899 * @dev: drm device
900 * @pipe: pipe to wait for
901 *
902 * Wait for vblank to occur on a given pipe. Needed for various bits of
903 * mode setting code.
904 */
905void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800906{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700907 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800908 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700909
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200910 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
911 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300912 return;
913 }
914
Chris Wilson300387c2010-09-05 20:25:43 +0100915 /* Clear existing vblank status. Note this will clear any other
916 * sticky status fields as well.
917 *
918 * This races with i915_driver_irq_handler() with the result
919 * that either function could miss a vblank event. Here it is not
920 * fatal, as we will either wait upon the next vblank interrupt or
921 * timeout. Generally speaking intel_wait_for_vblank() is only
922 * called during modeset at which time the GPU should be idle and
923 * should *not* be performing page flips and thus not waiting on
924 * vblanks...
925 * Currently, the result of us stealing a vblank from the irq
926 * handler is that a single frame will be skipped during swapbuffers.
927 */
928 I915_WRITE(pipestat_reg,
929 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
930
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700931 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100932 if (wait_for(I915_READ(pipestat_reg) &
933 PIPE_VBLANK_INTERRUPT_STATUS,
934 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700935 DRM_DEBUG_KMS("vblank wait timed out\n");
936}
937
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300938static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
939{
940 struct drm_i915_private *dev_priv = dev->dev_private;
941 u32 reg = PIPEDSL(pipe);
942 u32 line1, line2;
943 u32 line_mask;
944
945 if (IS_GEN2(dev))
946 line_mask = DSL_LINEMASK_GEN2;
947 else
948 line_mask = DSL_LINEMASK_GEN3;
949
950 line1 = I915_READ(reg) & line_mask;
951 mdelay(5);
952 line2 = I915_READ(reg) & line_mask;
953
954 return line1 == line2;
955}
956
Keith Packardab7ad7f2010-10-03 00:33:06 -0700957/*
958 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700959 * @dev: drm device
960 * @pipe: pipe to wait for
961 *
962 * After disabling a pipe, we can't wait for vblank in the usual way,
963 * spinning on the vblank interrupt status bit, since we won't actually
964 * see an interrupt when the pipe is disabled.
965 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700966 * On Gen4 and above:
967 * wait for the pipe register state bit to turn off
968 *
969 * Otherwise:
970 * wait for the display line value to settle (it usually
971 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100972 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700973 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100974void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700975{
976 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200977 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
978 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700979
Keith Packardab7ad7f2010-10-03 00:33:06 -0700980 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200981 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700982
Keith Packardab7ad7f2010-10-03 00:33:06 -0700983 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100984 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
985 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200986 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700987 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700988 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300989 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200990 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700991 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800992}
993
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000994/*
995 * ibx_digital_port_connected - is the specified port connected?
996 * @dev_priv: i915 private structure
997 * @port: the port to test
998 *
999 * Returns true if @port is connected, false otherwise.
1000 */
1001bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1002 struct intel_digital_port *port)
1003{
1004 u32 bit;
1005
Damien Lespiauc36346e2012-12-13 16:09:03 +00001006 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001007 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001008 case PORT_B:
1009 bit = SDE_PORTB_HOTPLUG;
1010 break;
1011 case PORT_C:
1012 bit = SDE_PORTC_HOTPLUG;
1013 break;
1014 case PORT_D:
1015 bit = SDE_PORTD_HOTPLUG;
1016 break;
1017 default:
1018 return true;
1019 }
1020 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001021 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001022 case PORT_B:
1023 bit = SDE_PORTB_HOTPLUG_CPT;
1024 break;
1025 case PORT_C:
1026 bit = SDE_PORTC_HOTPLUG_CPT;
1027 break;
1028 case PORT_D:
1029 bit = SDE_PORTD_HOTPLUG_CPT;
1030 break;
1031 default:
1032 return true;
1033 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001034 }
1035
1036 return I915_READ(SDEISR) & bit;
1037}
1038
Jesse Barnesb24e7172011-01-04 15:09:30 -08001039static const char *state_string(bool enabled)
1040{
1041 return enabled ? "on" : "off";
1042}
1043
1044/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001045void assert_pll(struct drm_i915_private *dev_priv,
1046 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001047{
1048 int reg;
1049 u32 val;
1050 bool cur_state;
1051
1052 reg = DPLL(pipe);
1053 val = I915_READ(reg);
1054 cur_state = !!(val & DPLL_VCO_ENABLE);
1055 WARN(cur_state != state,
1056 "PLL state assertion failure (expected %s, current %s)\n",
1057 state_string(state), state_string(cur_state));
1058}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001059
Jani Nikula23538ef2013-08-27 15:12:22 +03001060/* XXX: the dsi pll is shared between MIPI DSI ports */
1061static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1062{
1063 u32 val;
1064 bool cur_state;
1065
1066 mutex_lock(&dev_priv->dpio_lock);
1067 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1068 mutex_unlock(&dev_priv->dpio_lock);
1069
1070 cur_state = val & DSI_PLL_VCO_EN;
1071 WARN(cur_state != state,
1072 "DSI PLL state assertion failure (expected %s, current %s)\n",
1073 state_string(state), state_string(cur_state));
1074}
1075#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1076#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1077
Daniel Vetter55607e82013-06-16 21:42:39 +02001078struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001079intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001080{
Daniel Vettere2b78262013-06-07 23:10:03 +02001081 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1082
Daniel Vettera43f6e02013-06-07 23:10:32 +02001083 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001084 return NULL;
1085
Daniel Vettera43f6e02013-06-07 23:10:32 +02001086 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001087}
1088
Jesse Barnesb24e7172011-01-04 15:09:30 -08001089/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001090void assert_shared_dpll(struct drm_i915_private *dev_priv,
1091 struct intel_shared_dpll *pll,
1092 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001093{
Jesse Barnes040484a2011-01-03 12:14:26 -08001094 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001095 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001096
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001097 if (HAS_PCH_LPT(dev_priv->dev)) {
1098 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1099 return;
1100 }
1101
Chris Wilson92b27b02012-05-20 18:10:50 +01001102 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001103 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001104 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001105
Daniel Vetter53589012013-06-05 13:34:16 +02001106 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +01001107 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001108 "%s assertion failure (expected %s, current %s)\n",
1109 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001110}
Jesse Barnes040484a2011-01-03 12:14:26 -08001111
1112static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1113 enum pipe pipe, bool state)
1114{
1115 int reg;
1116 u32 val;
1117 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001118 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1119 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001120
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001121 if (HAS_DDI(dev_priv->dev)) {
1122 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001123 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001124 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001125 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001126 } else {
1127 reg = FDI_TX_CTL(pipe);
1128 val = I915_READ(reg);
1129 cur_state = !!(val & FDI_TX_ENABLE);
1130 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001131 WARN(cur_state != state,
1132 "FDI TX state assertion failure (expected %s, current %s)\n",
1133 state_string(state), state_string(cur_state));
1134}
1135#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1136#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1137
1138static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1139 enum pipe pipe, bool state)
1140{
1141 int reg;
1142 u32 val;
1143 bool cur_state;
1144
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001145 reg = FDI_RX_CTL(pipe);
1146 val = I915_READ(reg);
1147 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001148 WARN(cur_state != state,
1149 "FDI RX state assertion failure (expected %s, current %s)\n",
1150 state_string(state), state_string(cur_state));
1151}
1152#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1153#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1154
1155static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1156 enum pipe pipe)
1157{
1158 int reg;
1159 u32 val;
1160
1161 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001162 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001163 return;
1164
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001165 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001166 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001167 return;
1168
Jesse Barnes040484a2011-01-03 12:14:26 -08001169 reg = FDI_TX_CTL(pipe);
1170 val = I915_READ(reg);
1171 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1172}
1173
Daniel Vetter55607e82013-06-16 21:42:39 +02001174void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1175 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001176{
1177 int reg;
1178 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001179 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001180
1181 reg = FDI_RX_CTL(pipe);
1182 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001183 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1184 WARN(cur_state != state,
1185 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1186 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001187}
1188
Jesse Barnesea0760c2011-01-04 15:09:32 -08001189static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1190 enum pipe pipe)
1191{
1192 int pp_reg, lvds_reg;
1193 u32 val;
1194 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001195 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001196
1197 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1198 pp_reg = PCH_PP_CONTROL;
1199 lvds_reg = PCH_LVDS;
1200 } else {
1201 pp_reg = PP_CONTROL;
1202 lvds_reg = LVDS;
1203 }
1204
1205 val = I915_READ(pp_reg);
1206 if (!(val & PANEL_POWER_ON) ||
1207 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1208 locked = false;
1209
1210 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1211 panel_pipe = PIPE_B;
1212
1213 WARN(panel_pipe == pipe && locked,
1214 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001215 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001216}
1217
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001218static void assert_cursor(struct drm_i915_private *dev_priv,
1219 enum pipe pipe, bool state)
1220{
1221 struct drm_device *dev = dev_priv->dev;
1222 bool cur_state;
1223
Paulo Zanonid9d82082014-02-27 16:30:56 -03001224 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001225 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001226 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001227 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001228
1229 WARN(cur_state != state,
1230 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1231 pipe_name(pipe), state_string(state), state_string(cur_state));
1232}
1233#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1234#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1235
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001236void assert_pipe(struct drm_i915_private *dev_priv,
1237 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001238{
1239 int reg;
1240 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001241 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001242 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1243 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001244
Daniel Vetter8e636782012-01-22 01:36:48 +01001245 /* if we need the pipe A quirk it must be always on */
1246 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1247 state = true;
1248
Imre Deakda7e29b2014-02-18 00:02:02 +02001249 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001250 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001251 cur_state = false;
1252 } else {
1253 reg = PIPECONF(cpu_transcoder);
1254 val = I915_READ(reg);
1255 cur_state = !!(val & PIPECONF_ENABLE);
1256 }
1257
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001258 WARN(cur_state != state,
1259 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001260 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001261}
1262
Chris Wilson931872f2012-01-16 23:01:13 +00001263static void assert_plane(struct drm_i915_private *dev_priv,
1264 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001265{
1266 int reg;
1267 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001268 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001269
1270 reg = DSPCNTR(plane);
1271 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001272 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1273 WARN(cur_state != state,
1274 "plane %c assertion failure (expected %s, current %s)\n",
1275 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001276}
1277
Chris Wilson931872f2012-01-16 23:01:13 +00001278#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1279#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1280
Jesse Barnesb24e7172011-01-04 15:09:30 -08001281static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1282 enum pipe pipe)
1283{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001284 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001285 int reg, i;
1286 u32 val;
1287 int cur_pipe;
1288
Ville Syrjälä653e1022013-06-04 13:49:05 +03001289 /* Primary planes are fixed to pipes on gen4+ */
1290 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001291 reg = DSPCNTR(pipe);
1292 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001293 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001294 "plane %c assertion failure, should be disabled but not\n",
1295 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001296 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001297 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001298
Jesse Barnesb24e7172011-01-04 15:09:30 -08001299 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001300 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001301 reg = DSPCNTR(i);
1302 val = I915_READ(reg);
1303 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1304 DISPPLANE_SEL_PIPE_SHIFT;
1305 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001306 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1307 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001308 }
1309}
1310
Jesse Barnes19332d72013-03-28 09:55:38 -07001311static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1312 enum pipe pipe)
1313{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001314 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001315 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001316 u32 val;
1317
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001318 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001319 for_each_sprite(pipe, sprite) {
1320 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001321 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001322 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001323 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001324 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001325 }
1326 } else if (INTEL_INFO(dev)->gen >= 7) {
1327 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001328 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001329 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001330 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001331 plane_name(pipe), pipe_name(pipe));
1332 } else if (INTEL_INFO(dev)->gen >= 5) {
1333 reg = DVSCNTR(pipe);
1334 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001335 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001336 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1337 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001338 }
1339}
1340
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001341static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001342{
1343 u32 val;
1344 bool enabled;
1345
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001346 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001347
Jesse Barnes92f25842011-01-04 15:09:34 -08001348 val = I915_READ(PCH_DREF_CONTROL);
1349 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1350 DREF_SUPERSPREAD_SOURCE_MASK));
1351 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1352}
1353
Daniel Vetterab9412b2013-05-03 11:49:46 +02001354static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1355 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001356{
1357 int reg;
1358 u32 val;
1359 bool enabled;
1360
Daniel Vetterab9412b2013-05-03 11:49:46 +02001361 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001362 val = I915_READ(reg);
1363 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001364 WARN(enabled,
1365 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1366 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001367}
1368
Keith Packard4e634382011-08-06 10:39:45 -07001369static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1370 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001371{
1372 if ((val & DP_PORT_EN) == 0)
1373 return false;
1374
1375 if (HAS_PCH_CPT(dev_priv->dev)) {
1376 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1377 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1378 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1379 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001380 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1381 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1382 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001383 } else {
1384 if ((val & DP_PIPE_MASK) != (pipe << 30))
1385 return false;
1386 }
1387 return true;
1388}
1389
Keith Packard1519b992011-08-06 10:35:34 -07001390static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1391 enum pipe pipe, u32 val)
1392{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001393 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001394 return false;
1395
1396 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001397 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001398 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001399 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1400 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1401 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001402 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001403 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001404 return false;
1405 }
1406 return true;
1407}
1408
1409static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1410 enum pipe pipe, u32 val)
1411{
1412 if ((val & LVDS_PORT_EN) == 0)
1413 return false;
1414
1415 if (HAS_PCH_CPT(dev_priv->dev)) {
1416 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1417 return false;
1418 } else {
1419 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1420 return false;
1421 }
1422 return true;
1423}
1424
1425static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1426 enum pipe pipe, u32 val)
1427{
1428 if ((val & ADPA_DAC_ENABLE) == 0)
1429 return false;
1430 if (HAS_PCH_CPT(dev_priv->dev)) {
1431 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1432 return false;
1433 } else {
1434 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1435 return false;
1436 }
1437 return true;
1438}
1439
Jesse Barnes291906f2011-02-02 12:28:03 -08001440static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001441 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001442{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001443 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001444 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001445 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001446 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001447
Daniel Vetter75c5da22012-09-10 21:58:29 +02001448 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1449 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001450 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001451}
1452
1453static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1454 enum pipe pipe, int reg)
1455{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001456 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001457 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001458 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001459 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001460
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001461 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001462 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001463 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001464}
1465
1466static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1467 enum pipe pipe)
1468{
1469 int reg;
1470 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001471
Keith Packardf0575e92011-07-25 22:12:43 -07001472 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1473 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1474 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001475
1476 reg = PCH_ADPA;
1477 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001478 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001479 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001480 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001481
1482 reg = PCH_LVDS;
1483 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001484 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001485 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001486 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001487
Paulo Zanonie2debe92013-02-18 19:00:27 -03001488 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1489 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1490 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001491}
1492
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001493static void intel_init_dpio(struct drm_device *dev)
1494{
1495 struct drm_i915_private *dev_priv = dev->dev_private;
1496
1497 if (!IS_VALLEYVIEW(dev))
1498 return;
1499
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001500 /*
1501 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1502 * CHV x1 PHY (DP/HDMI D)
1503 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1504 */
1505 if (IS_CHERRYVIEW(dev)) {
1506 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1507 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1508 } else {
1509 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1510 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001511}
1512
1513static void intel_reset_dpio(struct drm_device *dev)
1514{
1515 struct drm_i915_private *dev_priv = dev->dev_private;
1516
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001517 if (IS_CHERRYVIEW(dev)) {
1518 enum dpio_phy phy;
1519 u32 val;
1520
1521 for (phy = DPIO_PHY0; phy < I915_NUM_PHYS_VLV; phy++) {
1522 /* Poll for phypwrgood signal */
1523 if (wait_for(I915_READ(DISPLAY_PHY_STATUS) &
1524 PHY_POWERGOOD(phy), 1))
1525 DRM_ERROR("Display PHY %d is not power up\n", phy);
1526
1527 /*
1528 * Deassert common lane reset for PHY.
1529 *
1530 * This should only be done on init and resume from S3
1531 * with both PLLs disabled, or we risk losing DPIO and
1532 * PLL synchronization.
1533 */
1534 val = I915_READ(DISPLAY_PHY_CONTROL);
1535 I915_WRITE(DISPLAY_PHY_CONTROL,
1536 PHY_COM_LANE_RESET_DEASSERT(phy, val));
1537 }
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001538 }
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001539}
1540
Daniel Vetter426115c2013-07-11 22:13:42 +02001541static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001542{
Daniel Vetter426115c2013-07-11 22:13:42 +02001543 struct drm_device *dev = crtc->base.dev;
1544 struct drm_i915_private *dev_priv = dev->dev_private;
1545 int reg = DPLL(crtc->pipe);
1546 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001547
Daniel Vetter426115c2013-07-11 22:13:42 +02001548 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001549
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001550 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001551 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1552
1553 /* PLL is protected by panel, make sure we can write it */
1554 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001555 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001556
Daniel Vetter426115c2013-07-11 22:13:42 +02001557 I915_WRITE(reg, dpll);
1558 POSTING_READ(reg);
1559 udelay(150);
1560
1561 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1562 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1563
1564 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1565 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001566
1567 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001568 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001569 POSTING_READ(reg);
1570 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001571 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001572 POSTING_READ(reg);
1573 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001574 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001575 POSTING_READ(reg);
1576 udelay(150); /* wait for warmup */
1577}
1578
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001579static void chv_enable_pll(struct intel_crtc *crtc)
1580{
1581 struct drm_device *dev = crtc->base.dev;
1582 struct drm_i915_private *dev_priv = dev->dev_private;
1583 int pipe = crtc->pipe;
1584 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001585 u32 tmp;
1586
1587 assert_pipe_disabled(dev_priv, crtc->pipe);
1588
1589 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1590
1591 mutex_lock(&dev_priv->dpio_lock);
1592
1593 /* Enable back the 10bit clock to display controller */
1594 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1595 tmp |= DPIO_DCLKP_EN;
1596 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1597
1598 /*
1599 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1600 */
1601 udelay(1);
1602
1603 /* Enable PLL */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001604 I915_WRITE(DPLL(pipe), crtc->config.dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001605
1606 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001607 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001608 DRM_ERROR("PLL %d failed to lock\n", pipe);
1609
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001610 /* not sure when this should be written */
1611 I915_WRITE(DPLL_MD(pipe), crtc->config.dpll_hw_state.dpll_md);
1612 POSTING_READ(DPLL_MD(pipe));
1613
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001614 mutex_unlock(&dev_priv->dpio_lock);
1615}
1616
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001617static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001618{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001619 struct drm_device *dev = crtc->base.dev;
1620 struct drm_i915_private *dev_priv = dev->dev_private;
1621 int reg = DPLL(crtc->pipe);
1622 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001623
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001624 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001625
1626 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001627 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001628
1629 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001630 if (IS_MOBILE(dev) && !IS_I830(dev))
1631 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001632
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001633 I915_WRITE(reg, dpll);
1634
1635 /* Wait for the clocks to stabilize. */
1636 POSTING_READ(reg);
1637 udelay(150);
1638
1639 if (INTEL_INFO(dev)->gen >= 4) {
1640 I915_WRITE(DPLL_MD(crtc->pipe),
1641 crtc->config.dpll_hw_state.dpll_md);
1642 } else {
1643 /* The pixel multiplier can only be updated once the
1644 * DPLL is enabled and the clocks are stable.
1645 *
1646 * So write it again.
1647 */
1648 I915_WRITE(reg, dpll);
1649 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001650
1651 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001652 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001653 POSTING_READ(reg);
1654 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001655 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001656 POSTING_READ(reg);
1657 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001658 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001659 POSTING_READ(reg);
1660 udelay(150); /* wait for warmup */
1661}
1662
1663/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001664 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001665 * @dev_priv: i915 private structure
1666 * @pipe: pipe PLL to disable
1667 *
1668 * Disable the PLL for @pipe, making sure the pipe is off first.
1669 *
1670 * Note! This is for pre-ILK only.
1671 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001672static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001673{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001674 /* Don't disable pipe A or pipe A PLLs if needed */
1675 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1676 return;
1677
1678 /* Make sure the pipe isn't still relying on us */
1679 assert_pipe_disabled(dev_priv, pipe);
1680
Daniel Vetter50b44a42013-06-05 13:34:33 +02001681 I915_WRITE(DPLL(pipe), 0);
1682 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001683}
1684
Jesse Barnesf6071162013-10-01 10:41:38 -07001685static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1686{
1687 u32 val = 0;
1688
1689 /* Make sure the pipe isn't still relying on us */
1690 assert_pipe_disabled(dev_priv, pipe);
1691
Imre Deake5cbfbf2014-01-09 17:08:16 +02001692 /*
1693 * Leave integrated clock source and reference clock enabled for pipe B.
1694 * The latter is needed for VGA hotplug / manual detection.
1695 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001696 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001697 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001698 I915_WRITE(DPLL(pipe), val);
1699 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001700
1701}
1702
1703static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1704{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001705 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001706 u32 val;
1707
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001708 /* Make sure the pipe isn't still relying on us */
1709 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001710
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001711 /* Set PLL en = 0 */
1712 val = DPLL_SSC_REF_CLOCK_CHV;
1713 if (pipe != PIPE_A)
1714 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1715 I915_WRITE(DPLL(pipe), val);
1716 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001717
1718 mutex_lock(&dev_priv->dpio_lock);
1719
1720 /* Disable 10bit clock to display controller */
1721 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1722 val &= ~DPIO_DCLKP_EN;
1723 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1724
Ville Syrjälä61407f62014-05-27 16:32:55 +03001725 /* disable left/right clock distribution */
1726 if (pipe != PIPE_B) {
1727 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1728 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1729 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1730 } else {
1731 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1732 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1733 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1734 }
1735
Ville Syrjäläd7520482014-04-09 13:28:59 +03001736 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001737}
1738
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001739void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1740 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001741{
1742 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001743 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001744
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001745 switch (dport->port) {
1746 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001747 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001748 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001749 break;
1750 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001751 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001752 dpll_reg = DPLL(0);
1753 break;
1754 case PORT_D:
1755 port_mask = DPLL_PORTD_READY_MASK;
1756 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001757 break;
1758 default:
1759 BUG();
1760 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001761
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001762 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001763 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001764 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001765}
1766
Daniel Vetterb14b1052014-04-24 23:55:13 +02001767static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1768{
1769 struct drm_device *dev = crtc->base.dev;
1770 struct drm_i915_private *dev_priv = dev->dev_private;
1771 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1772
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001773 if (WARN_ON(pll == NULL))
1774 return;
1775
Daniel Vetterb14b1052014-04-24 23:55:13 +02001776 WARN_ON(!pll->refcount);
1777 if (pll->active == 0) {
1778 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1779 WARN_ON(pll->on);
1780 assert_shared_dpll_disabled(dev_priv, pll);
1781
1782 pll->mode_set(dev_priv, pll);
1783 }
1784}
1785
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001786/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001787 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001788 * @dev_priv: i915 private structure
1789 * @pipe: pipe PLL to enable
1790 *
1791 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1792 * drives the transcoder clock.
1793 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001794static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001795{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001796 struct drm_device *dev = crtc->base.dev;
1797 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001798 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001799
Daniel Vetter87a875b2013-06-05 13:34:19 +02001800 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001801 return;
1802
1803 if (WARN_ON(pll->refcount == 0))
1804 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001805
Daniel Vetter46edb022013-06-05 13:34:12 +02001806 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1807 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001808 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001809
Daniel Vettercdbd2312013-06-05 13:34:03 +02001810 if (pll->active++) {
1811 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001812 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001813 return;
1814 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001815 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001816
Daniel Vetter46edb022013-06-05 13:34:12 +02001817 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001818 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001819 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001820}
1821
Daniel Vettere2b78262013-06-07 23:10:03 +02001822static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001823{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001824 struct drm_device *dev = crtc->base.dev;
1825 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001826 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001827
Jesse Barnes92f25842011-01-04 15:09:34 -08001828 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001829 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001830 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001831 return;
1832
Chris Wilson48da64a2012-05-13 20:16:12 +01001833 if (WARN_ON(pll->refcount == 0))
1834 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001835
Daniel Vetter46edb022013-06-05 13:34:12 +02001836 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1837 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001838 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001839
Chris Wilson48da64a2012-05-13 20:16:12 +01001840 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001841 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001842 return;
1843 }
1844
Daniel Vettere9d69442013-06-05 13:34:15 +02001845 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001846 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001847 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001848 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001849
Daniel Vetter46edb022013-06-05 13:34:12 +02001850 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001851 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001852 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001853}
1854
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001855static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1856 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001857{
Daniel Vetter23670b322012-11-01 09:15:30 +01001858 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001859 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001860 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001861 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001862
1863 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001864 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001865
1866 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001867 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001868 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001869
1870 /* FDI must be feeding us bits for PCH ports */
1871 assert_fdi_tx_enabled(dev_priv, pipe);
1872 assert_fdi_rx_enabled(dev_priv, pipe);
1873
Daniel Vetter23670b322012-11-01 09:15:30 +01001874 if (HAS_PCH_CPT(dev)) {
1875 /* Workaround: Set the timing override bit before enabling the
1876 * pch transcoder. */
1877 reg = TRANS_CHICKEN2(pipe);
1878 val = I915_READ(reg);
1879 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1880 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001881 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001882
Daniel Vetterab9412b2013-05-03 11:49:46 +02001883 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001884 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001885 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001886
1887 if (HAS_PCH_IBX(dev_priv->dev)) {
1888 /*
1889 * make the BPC in transcoder be consistent with
1890 * that in pipeconf reg.
1891 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001892 val &= ~PIPECONF_BPC_MASK;
1893 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001894 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001895
1896 val &= ~TRANS_INTERLACE_MASK;
1897 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001898 if (HAS_PCH_IBX(dev_priv->dev) &&
1899 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1900 val |= TRANS_LEGACY_INTERLACED_ILK;
1901 else
1902 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001903 else
1904 val |= TRANS_PROGRESSIVE;
1905
Jesse Barnes040484a2011-01-03 12:14:26 -08001906 I915_WRITE(reg, val | TRANS_ENABLE);
1907 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001908 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001909}
1910
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001911static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001912 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001913{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001914 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001915
1916 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001917 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001918
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001919 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001920 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001921 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001922
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001923 /* Workaround: set timing override bit. */
1924 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001925 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001926 I915_WRITE(_TRANSA_CHICKEN2, val);
1927
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001928 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001929 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001930
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001931 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1932 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001933 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001934 else
1935 val |= TRANS_PROGRESSIVE;
1936
Daniel Vetterab9412b2013-05-03 11:49:46 +02001937 I915_WRITE(LPT_TRANSCONF, val);
1938 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001939 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001940}
1941
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001942static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1943 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001944{
Daniel Vetter23670b322012-11-01 09:15:30 +01001945 struct drm_device *dev = dev_priv->dev;
1946 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001947
1948 /* FDI relies on the transcoder */
1949 assert_fdi_tx_disabled(dev_priv, pipe);
1950 assert_fdi_rx_disabled(dev_priv, pipe);
1951
Jesse Barnes291906f2011-02-02 12:28:03 -08001952 /* Ports must be off as well */
1953 assert_pch_ports_disabled(dev_priv, pipe);
1954
Daniel Vetterab9412b2013-05-03 11:49:46 +02001955 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001956 val = I915_READ(reg);
1957 val &= ~TRANS_ENABLE;
1958 I915_WRITE(reg, val);
1959 /* wait for PCH transcoder off, transcoder state */
1960 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001961 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001962
1963 if (!HAS_PCH_IBX(dev)) {
1964 /* Workaround: Clear the timing override chicken bit again. */
1965 reg = TRANS_CHICKEN2(pipe);
1966 val = I915_READ(reg);
1967 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1968 I915_WRITE(reg, val);
1969 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001970}
1971
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001972static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001973{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001974 u32 val;
1975
Daniel Vetterab9412b2013-05-03 11:49:46 +02001976 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001977 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001978 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001979 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001980 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001981 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001982
1983 /* Workaround: clear timing override bit. */
1984 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001985 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001986 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001987}
1988
1989/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001990 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001991 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001992 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001993 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001994 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001995 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001996static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001997{
Paulo Zanoni03722642014-01-17 13:51:09 -02001998 struct drm_device *dev = crtc->base.dev;
1999 struct drm_i915_private *dev_priv = dev->dev_private;
2000 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002001 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2002 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002003 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002004 int reg;
2005 u32 val;
2006
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002007 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002008 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002009 assert_sprites_disabled(dev_priv, pipe);
2010
Paulo Zanoni681e5812012-12-06 11:12:38 -02002011 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002012 pch_transcoder = TRANSCODER_A;
2013 else
2014 pch_transcoder = pipe;
2015
Jesse Barnesb24e7172011-01-04 15:09:30 -08002016 /*
2017 * A pipe without a PLL won't actually be able to drive bits from
2018 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2019 * need the check.
2020 */
2021 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02002022 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002023 assert_dsi_pll_enabled(dev_priv);
2024 else
2025 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002026 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02002027 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002028 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002029 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002030 assert_fdi_tx_pll_enabled(dev_priv,
2031 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002032 }
2033 /* FIXME: assert CPU port conditions for SNB+ */
2034 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002035
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002036 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002037 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002038 if (val & PIPECONF_ENABLE) {
2039 WARN_ON(!(pipe == PIPE_A &&
2040 dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson00d70b12011-03-17 07:18:29 +00002041 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002042 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002043
2044 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002045 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002046}
2047
2048/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002049 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002050 * @dev_priv: i915 private structure
2051 * @pipe: pipe to disable
2052 *
2053 * Disable @pipe, making sure that various hardware specific requirements
2054 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
2055 *
2056 * @pipe should be %PIPE_A or %PIPE_B.
2057 *
2058 * Will wait until the pipe has shut down before returning.
2059 */
2060static void intel_disable_pipe(struct drm_i915_private *dev_priv,
2061 enum pipe pipe)
2062{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002063 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2064 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002065 int reg;
2066 u32 val;
2067
2068 /*
2069 * Make sure planes won't keep trying to pump pixels to us,
2070 * or we might hang the display.
2071 */
2072 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002073 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002074 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002075
2076 /* Don't disable pipe A or pipe A PLLs if needed */
2077 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2078 return;
2079
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002080 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002081 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002082 if ((val & PIPECONF_ENABLE) == 0)
2083 return;
2084
2085 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002086 intel_wait_for_pipe_off(dev_priv->dev, pipe);
2087}
2088
Keith Packardd74362c2011-07-28 14:47:14 -07002089/*
2090 * Plane regs are double buffered, going from enabled->disabled needs a
2091 * trigger in order to latch. The display address reg provides this.
2092 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002093void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2094 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002095{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002096 struct drm_device *dev = dev_priv->dev;
2097 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002098
2099 I915_WRITE(reg, I915_READ(reg));
2100 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002101}
2102
Jesse Barnesb24e7172011-01-04 15:09:30 -08002103/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002104 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002105 * @dev_priv: i915 private structure
2106 * @plane: plane to enable
2107 * @pipe: pipe being fed
2108 *
2109 * Enable @plane on @pipe, making sure that @pipe is running first.
2110 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002111static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
2112 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002113{
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002114 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002115 struct intel_crtc *intel_crtc =
2116 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002117 int reg;
2118 u32 val;
2119
2120 /* If the pipe isn't enabled, we can't pump pixels and may hang */
2121 assert_pipe_enabled(dev_priv, pipe);
2122
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002123 if (intel_crtc->primary_enabled)
2124 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002125
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002126 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002127
Jesse Barnesb24e7172011-01-04 15:09:30 -08002128 reg = DSPCNTR(plane);
2129 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002130 WARN_ON(val & DISPLAY_PLANE_ENABLE);
Chris Wilson00d70b12011-03-17 07:18:29 +00002131
2132 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002133 intel_flush_primary_plane(dev_priv, plane);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002134
2135 /*
2136 * BDW signals flip done immediately if the plane
2137 * is disabled, even if the plane enable is already
2138 * armed to occur at the next vblank :(
2139 */
2140 if (IS_BROADWELL(dev))
2141 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002142}
2143
Jesse Barnesb24e7172011-01-04 15:09:30 -08002144/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002145 * intel_disable_primary_hw_plane - disable the primary hardware plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002146 * @dev_priv: i915 private structure
2147 * @plane: plane to disable
2148 * @pipe: pipe consuming the data
2149 *
2150 * Disable @plane; should be an independent operation.
2151 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002152static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
2153 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002154{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002155 struct intel_crtc *intel_crtc =
2156 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002157 int reg;
2158 u32 val;
2159
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002160 if (!intel_crtc->primary_enabled)
2161 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002162
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002163 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002164
Jesse Barnesb24e7172011-01-04 15:09:30 -08002165 reg = DSPCNTR(plane);
2166 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002167 WARN_ON((val & DISPLAY_PLANE_ENABLE) == 0);
Chris Wilson00d70b12011-03-17 07:18:29 +00002168
2169 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002170 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002171}
2172
Chris Wilson693db182013-03-05 14:52:39 +00002173static bool need_vtd_wa(struct drm_device *dev)
2174{
2175#ifdef CONFIG_INTEL_IOMMU
2176 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2177 return true;
2178#endif
2179 return false;
2180}
2181
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002182static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2183{
2184 int tile_height;
2185
2186 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2187 return ALIGN(height, tile_height);
2188}
2189
Chris Wilson127bd2a2010-07-23 23:32:05 +01002190int
Chris Wilson48b956c2010-09-14 12:50:34 +01002191intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002192 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002193 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002194{
Chris Wilsonce453d82011-02-21 14:43:56 +00002195 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002196 u32 alignment;
2197 int ret;
2198
Chris Wilson05394f32010-11-08 19:18:58 +00002199 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002200 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01002201 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2202 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002203 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002204 alignment = 4 * 1024;
2205 else
2206 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002207 break;
2208 case I915_TILING_X:
2209 /* pin() will align the object as required by fence */
2210 alignment = 0;
2211 break;
2212 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002213 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002214 return -EINVAL;
2215 default:
2216 BUG();
2217 }
2218
Chris Wilson693db182013-03-05 14:52:39 +00002219 /* Note that the w/a also requires 64 PTE of padding following the
2220 * bo. We currently fill all unused PTE with the shadow page and so
2221 * we should always have valid PTE following the scanout preventing
2222 * the VT-d warning.
2223 */
2224 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2225 alignment = 256 * 1024;
2226
Chris Wilsonce453d82011-02-21 14:43:56 +00002227 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002228 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002229 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002230 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002231
2232 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2233 * fence, whereas 965+ only requires a fence if using
2234 * framebuffer compression. For simplicity, we always install
2235 * a fence as the cost is not that onerous.
2236 */
Chris Wilson06d98132012-04-17 15:31:24 +01002237 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002238 if (ret)
2239 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002240
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002241 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002242
Chris Wilsonce453d82011-02-21 14:43:56 +00002243 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002244 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002245
2246err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002247 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002248err_interruptible:
2249 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002250 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002251}
2252
Chris Wilson1690e1e2011-12-14 13:57:08 +01002253void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2254{
2255 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002256 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002257}
2258
Daniel Vetterc2c75132012-07-05 12:17:30 +02002259/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2260 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002261unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2262 unsigned int tiling_mode,
2263 unsigned int cpp,
2264 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002265{
Chris Wilsonbc752862013-02-21 20:04:31 +00002266 if (tiling_mode != I915_TILING_NONE) {
2267 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002268
Chris Wilsonbc752862013-02-21 20:04:31 +00002269 tile_rows = *y / 8;
2270 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002271
Chris Wilsonbc752862013-02-21 20:04:31 +00002272 tiles = *x / (512/cpp);
2273 *x %= 512/cpp;
2274
2275 return tile_rows * pitch * 8 + tiles * 4096;
2276 } else {
2277 unsigned int offset;
2278
2279 offset = *y * pitch + *x * cpp;
2280 *y = 0;
2281 *x = (offset & 4095) / cpp;
2282 return offset & -4096;
2283 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002284}
2285
Jesse Barnes46f297f2014-03-07 08:57:48 -08002286int intel_format_to_fourcc(int format)
2287{
2288 switch (format) {
2289 case DISPPLANE_8BPP:
2290 return DRM_FORMAT_C8;
2291 case DISPPLANE_BGRX555:
2292 return DRM_FORMAT_XRGB1555;
2293 case DISPPLANE_BGRX565:
2294 return DRM_FORMAT_RGB565;
2295 default:
2296 case DISPPLANE_BGRX888:
2297 return DRM_FORMAT_XRGB8888;
2298 case DISPPLANE_RGBX888:
2299 return DRM_FORMAT_XBGR8888;
2300 case DISPPLANE_BGRX101010:
2301 return DRM_FORMAT_XRGB2101010;
2302 case DISPPLANE_RGBX101010:
2303 return DRM_FORMAT_XBGR2101010;
2304 }
2305}
2306
Jesse Barnes484b41d2014-03-07 08:57:55 -08002307static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002308 struct intel_plane_config *plane_config)
2309{
2310 struct drm_device *dev = crtc->base.dev;
2311 struct drm_i915_gem_object *obj = NULL;
2312 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2313 u32 base = plane_config->base;
2314
Chris Wilsonff2652e2014-03-10 08:07:02 +00002315 if (plane_config->size == 0)
2316 return false;
2317
Jesse Barnes46f297f2014-03-07 08:57:48 -08002318 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2319 plane_config->size);
2320 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002321 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002322
2323 if (plane_config->tiled) {
2324 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002325 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002326 }
2327
Dave Airlie66e514c2014-04-03 07:51:54 +10002328 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2329 mode_cmd.width = crtc->base.primary->fb->width;
2330 mode_cmd.height = crtc->base.primary->fb->height;
2331 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002332
2333 mutex_lock(&dev->struct_mutex);
2334
Dave Airlie66e514c2014-04-03 07:51:54 +10002335 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002336 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002337 DRM_DEBUG_KMS("intel fb init failed\n");
2338 goto out_unref_obj;
2339 }
2340
Daniel Vettera071fa02014-06-18 23:28:09 +02002341 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002342 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002343
2344 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2345 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002346
2347out_unref_obj:
2348 drm_gem_object_unreference(&obj->base);
2349 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002350 return false;
2351}
2352
2353static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2354 struct intel_plane_config *plane_config)
2355{
2356 struct drm_device *dev = intel_crtc->base.dev;
2357 struct drm_crtc *c;
2358 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002359 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002360
Dave Airlie66e514c2014-04-03 07:51:54 +10002361 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002362 return;
2363
2364 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2365 return;
2366
Dave Airlie66e514c2014-04-03 07:51:54 +10002367 kfree(intel_crtc->base.primary->fb);
2368 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002369
2370 /*
2371 * Failed to alloc the obj, check to see if we should share
2372 * an fb with another CRTC instead
2373 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002374 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002375 i = to_intel_crtc(c);
2376
2377 if (c == &intel_crtc->base)
2378 continue;
2379
Matt Roper2ff8fde2014-07-08 07:50:07 -07002380 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002381 continue;
2382
Matt Roper2ff8fde2014-07-08 07:50:07 -07002383 obj = intel_fb_obj(c->primary->fb);
2384 if (obj == NULL)
2385 continue;
2386
2387 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Dave Airlie66e514c2014-04-03 07:51:54 +10002388 drm_framebuffer_reference(c->primary->fb);
2389 intel_crtc->base.primary->fb = c->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002390 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002391 break;
2392 }
2393 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002394}
2395
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002396static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2397 struct drm_framebuffer *fb,
2398 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002399{
2400 struct drm_device *dev = crtc->dev;
2401 struct drm_i915_private *dev_priv = dev->dev_private;
2402 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002403 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07002404 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002405 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002406 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002407 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002408
Chris Wilson5eddb702010-09-11 13:48:45 +01002409 reg = DSPCNTR(plane);
2410 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002411 /* Mask out pixel format bits in case we change it */
2412 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002413 switch (fb->pixel_format) {
2414 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002415 dspcntr |= DISPPLANE_8BPP;
2416 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002417 case DRM_FORMAT_XRGB1555:
2418 case DRM_FORMAT_ARGB1555:
2419 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002420 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002421 case DRM_FORMAT_RGB565:
2422 dspcntr |= DISPPLANE_BGRX565;
2423 break;
2424 case DRM_FORMAT_XRGB8888:
2425 case DRM_FORMAT_ARGB8888:
2426 dspcntr |= DISPPLANE_BGRX888;
2427 break;
2428 case DRM_FORMAT_XBGR8888:
2429 case DRM_FORMAT_ABGR8888:
2430 dspcntr |= DISPPLANE_RGBX888;
2431 break;
2432 case DRM_FORMAT_XRGB2101010:
2433 case DRM_FORMAT_ARGB2101010:
2434 dspcntr |= DISPPLANE_BGRX101010;
2435 break;
2436 case DRM_FORMAT_XBGR2101010:
2437 case DRM_FORMAT_ABGR2101010:
2438 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002439 break;
2440 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002441 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002442 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002443
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002444 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002445 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002446 dspcntr |= DISPPLANE_TILED;
2447 else
2448 dspcntr &= ~DISPPLANE_TILED;
2449 }
2450
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002451 if (IS_G4X(dev))
2452 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2453
Chris Wilson5eddb702010-09-11 13:48:45 +01002454 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002455
Daniel Vettere506a0c2012-07-05 12:17:29 +02002456 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002457
Daniel Vetterc2c75132012-07-05 12:17:30 +02002458 if (INTEL_INFO(dev)->gen >= 4) {
2459 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002460 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2461 fb->bits_per_pixel / 8,
2462 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002463 linear_offset -= intel_crtc->dspaddr_offset;
2464 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002465 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002466 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002467
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002468 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2469 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2470 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002471 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002472 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002473 I915_WRITE(DSPSURF(plane),
2474 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002475 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002476 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002477 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002478 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002479 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002480}
2481
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002482static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2483 struct drm_framebuffer *fb,
2484 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002485{
2486 struct drm_device *dev = crtc->dev;
2487 struct drm_i915_private *dev_priv = dev->dev_private;
2488 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002489 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002490 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002491 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002492 u32 dspcntr;
2493 u32 reg;
2494
Jesse Barnes17638cd2011-06-24 12:19:23 -07002495 reg = DSPCNTR(plane);
2496 dspcntr = I915_READ(reg);
2497 /* Mask out pixel format bits in case we change it */
2498 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002499 switch (fb->pixel_format) {
2500 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002501 dspcntr |= DISPPLANE_8BPP;
2502 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002503 case DRM_FORMAT_RGB565:
2504 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002505 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002506 case DRM_FORMAT_XRGB8888:
2507 case DRM_FORMAT_ARGB8888:
2508 dspcntr |= DISPPLANE_BGRX888;
2509 break;
2510 case DRM_FORMAT_XBGR8888:
2511 case DRM_FORMAT_ABGR8888:
2512 dspcntr |= DISPPLANE_RGBX888;
2513 break;
2514 case DRM_FORMAT_XRGB2101010:
2515 case DRM_FORMAT_ARGB2101010:
2516 dspcntr |= DISPPLANE_BGRX101010;
2517 break;
2518 case DRM_FORMAT_XBGR2101010:
2519 case DRM_FORMAT_ABGR2101010:
2520 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002521 break;
2522 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002523 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002524 }
2525
2526 if (obj->tiling_mode != I915_TILING_NONE)
2527 dspcntr |= DISPPLANE_TILED;
2528 else
2529 dspcntr &= ~DISPPLANE_TILED;
2530
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002531 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002532 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2533 else
2534 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002535
2536 I915_WRITE(reg, dspcntr);
2537
Daniel Vettere506a0c2012-07-05 12:17:29 +02002538 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002539 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002540 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2541 fb->bits_per_pixel / 8,
2542 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002543 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002544
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002545 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2546 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2547 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002548 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002549 I915_WRITE(DSPSURF(plane),
2550 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002551 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002552 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2553 } else {
2554 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2555 I915_WRITE(DSPLINOFF(plane), linear_offset);
2556 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002557 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002558}
2559
2560/* Assume fb object is pinned & idle & fenced and just update base pointers */
2561static int
2562intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2563 int x, int y, enum mode_set_atomic state)
2564{
2565 struct drm_device *dev = crtc->dev;
2566 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002567
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002568 if (dev_priv->display.disable_fbc)
2569 dev_priv->display.disable_fbc(dev);
Daniel Vettercc365132014-06-18 13:59:13 +02002570 intel_increase_pllclock(dev, to_intel_crtc(crtc)->pipe);
Jesse Barnes81255562010-08-02 12:07:50 -07002571
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002572 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2573
2574 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002575}
2576
Ville Syrjälä96a02912013-02-18 19:08:49 +02002577void intel_display_handle_reset(struct drm_device *dev)
2578{
2579 struct drm_i915_private *dev_priv = dev->dev_private;
2580 struct drm_crtc *crtc;
2581
2582 /*
2583 * Flips in the rings have been nuked by the reset,
2584 * so complete all pending flips so that user space
2585 * will get its events and not get stuck.
2586 *
2587 * Also update the base address of all primary
2588 * planes to the the last fb to make sure we're
2589 * showing the correct fb after a reset.
2590 *
2591 * Need to make two loops over the crtcs so that we
2592 * don't try to grab a crtc mutex before the
2593 * pending_flip_queue really got woken up.
2594 */
2595
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002596 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002597 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2598 enum plane plane = intel_crtc->plane;
2599
2600 intel_prepare_page_flip(dev, plane);
2601 intel_finish_page_flip_plane(dev, plane);
2602 }
2603
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002604 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002605 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2606
Rob Clark51fd3712013-11-19 12:10:12 -05002607 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002608 /*
2609 * FIXME: Once we have proper support for primary planes (and
2610 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002611 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002612 */
Matt Roperf4510a22014-04-01 15:22:40 -07002613 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002614 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002615 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002616 crtc->x,
2617 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002618 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002619 }
2620}
2621
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002622static int
Chris Wilson14667a42012-04-03 17:58:35 +01002623intel_finish_fb(struct drm_framebuffer *old_fb)
2624{
Matt Roper2ff8fde2014-07-08 07:50:07 -07002625 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01002626 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2627 bool was_interruptible = dev_priv->mm.interruptible;
2628 int ret;
2629
Chris Wilson14667a42012-04-03 17:58:35 +01002630 /* Big Hammer, we also need to ensure that any pending
2631 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2632 * current scanout is retired before unpinning the old
2633 * framebuffer.
2634 *
2635 * This should only fail upon a hung GPU, in which case we
2636 * can safely continue.
2637 */
2638 dev_priv->mm.interruptible = false;
2639 ret = i915_gem_object_finish_gpu(obj);
2640 dev_priv->mm.interruptible = was_interruptible;
2641
2642 return ret;
2643}
2644
Chris Wilson7d5e3792014-03-04 13:15:08 +00002645static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2646{
2647 struct drm_device *dev = crtc->dev;
2648 struct drm_i915_private *dev_priv = dev->dev_private;
2649 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2650 unsigned long flags;
2651 bool pending;
2652
2653 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2654 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2655 return false;
2656
2657 spin_lock_irqsave(&dev->event_lock, flags);
2658 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2659 spin_unlock_irqrestore(&dev->event_lock, flags);
2660
2661 return pending;
2662}
2663
Chris Wilson14667a42012-04-03 17:58:35 +01002664static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002665intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002666 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002667{
2668 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002669 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002670 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02002671 enum pipe pipe = intel_crtc->pipe;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002672 struct drm_framebuffer *old_fb = crtc->primary->fb;
2673 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2674 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002675 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002676
Chris Wilson7d5e3792014-03-04 13:15:08 +00002677 if (intel_crtc_has_pending_flip(crtc)) {
2678 DRM_ERROR("pipe is still busy with an old pageflip\n");
2679 return -EBUSY;
2680 }
2681
Jesse Barnes79e53942008-11-07 14:24:08 -08002682 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002683 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002684 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002685 return 0;
2686 }
2687
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002688 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002689 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2690 plane_name(intel_crtc->plane),
2691 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002692 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002693 }
2694
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002695 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02002696 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
2697 if (ret == 0)
Matt Roper91565c852014-06-24 17:05:02 -07002698 i915_gem_track_fb(old_obj, obj,
Daniel Vettera071fa02014-06-18 23:28:09 +02002699 INTEL_FRONTBUFFER_PRIMARY(pipe));
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002700 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002701 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002702 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002703 return ret;
2704 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002705
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002706 /*
2707 * Update pipe size and adjust fitter if needed: the reason for this is
2708 * that in compute_mode_changes we check the native mode (not the pfit
2709 * mode) to see if we can flip rather than do a full mode set. In the
2710 * fastboot case, we'll flip, but if we don't update the pipesrc and
2711 * pfit state, we'll end up with a big fb scanned out into the wrong
2712 * sized surface.
2713 *
2714 * To fix this properly, we need to hoist the checks up into
2715 * compute_mode_changes (or above), check the actual pfit state and
2716 * whether the platform allows pfit disable with pipe active, and only
2717 * then update the pipesrc and pfit state, even on the flip path.
2718 */
Jani Nikulad330a952014-01-21 11:24:25 +02002719 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002720 const struct drm_display_mode *adjusted_mode =
2721 &intel_crtc->config.adjusted_mode;
2722
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002723 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002724 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2725 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002726 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002727 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2728 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2729 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2730 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2731 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2732 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002733 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2734 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002735 }
2736
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002737 dev_priv->display.update_primary_plane(crtc, fb, x, y);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002738
Daniel Vetterf99d7062014-06-19 16:01:59 +02002739 if (intel_crtc->active)
2740 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
2741
Matt Roperf4510a22014-04-01 15:22:40 -07002742 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002743 crtc->x = x;
2744 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002745
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002746 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002747 if (intel_crtc->active && old_fb != fb)
2748 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002749 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002750 intel_unpin_fb_obj(old_obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002751 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002752 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002753
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002754 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002755 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002756 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002757
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002758 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002759}
2760
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002761static void intel_fdi_normal_train(struct drm_crtc *crtc)
2762{
2763 struct drm_device *dev = crtc->dev;
2764 struct drm_i915_private *dev_priv = dev->dev_private;
2765 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2766 int pipe = intel_crtc->pipe;
2767 u32 reg, temp;
2768
2769 /* enable normal train */
2770 reg = FDI_TX_CTL(pipe);
2771 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002772 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002773 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2774 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002775 } else {
2776 temp &= ~FDI_LINK_TRAIN_NONE;
2777 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002778 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002779 I915_WRITE(reg, temp);
2780
2781 reg = FDI_RX_CTL(pipe);
2782 temp = I915_READ(reg);
2783 if (HAS_PCH_CPT(dev)) {
2784 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2785 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2786 } else {
2787 temp &= ~FDI_LINK_TRAIN_NONE;
2788 temp |= FDI_LINK_TRAIN_NONE;
2789 }
2790 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2791
2792 /* wait one idle pattern time */
2793 POSTING_READ(reg);
2794 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002795
2796 /* IVB wants error correction enabled */
2797 if (IS_IVYBRIDGE(dev))
2798 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2799 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002800}
2801
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002802static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002803{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002804 return crtc->base.enabled && crtc->active &&
2805 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002806}
2807
Daniel Vetter01a415f2012-10-27 15:58:40 +02002808static void ivb_modeset_global_resources(struct drm_device *dev)
2809{
2810 struct drm_i915_private *dev_priv = dev->dev_private;
2811 struct intel_crtc *pipe_B_crtc =
2812 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2813 struct intel_crtc *pipe_C_crtc =
2814 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2815 uint32_t temp;
2816
Daniel Vetter1e833f42013-02-19 22:31:57 +01002817 /*
2818 * When everything is off disable fdi C so that we could enable fdi B
2819 * with all lanes. Note that we don't care about enabled pipes without
2820 * an enabled pch encoder.
2821 */
2822 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2823 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002824 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2825 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2826
2827 temp = I915_READ(SOUTH_CHICKEN1);
2828 temp &= ~FDI_BC_BIFURCATION_SELECT;
2829 DRM_DEBUG_KMS("disabling fdi C rx\n");
2830 I915_WRITE(SOUTH_CHICKEN1, temp);
2831 }
2832}
2833
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002834/* The FDI link training functions for ILK/Ibexpeak. */
2835static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2836{
2837 struct drm_device *dev = crtc->dev;
2838 struct drm_i915_private *dev_priv = dev->dev_private;
2839 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2840 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002841 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002842
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03002843 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002844 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002845
Adam Jacksone1a44742010-06-25 15:32:14 -04002846 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2847 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002848 reg = FDI_RX_IMR(pipe);
2849 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002850 temp &= ~FDI_RX_SYMBOL_LOCK;
2851 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002852 I915_WRITE(reg, temp);
2853 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002854 udelay(150);
2855
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002856 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002857 reg = FDI_TX_CTL(pipe);
2858 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002859 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2860 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002861 temp &= ~FDI_LINK_TRAIN_NONE;
2862 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002863 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002864
Chris Wilson5eddb702010-09-11 13:48:45 +01002865 reg = FDI_RX_CTL(pipe);
2866 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002867 temp &= ~FDI_LINK_TRAIN_NONE;
2868 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002869 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2870
2871 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002872 udelay(150);
2873
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002874 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002875 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2876 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2877 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002878
Chris Wilson5eddb702010-09-11 13:48:45 +01002879 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002880 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002881 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002882 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2883
2884 if ((temp & FDI_RX_BIT_LOCK)) {
2885 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002886 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002887 break;
2888 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002889 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002890 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002891 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002892
2893 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002894 reg = FDI_TX_CTL(pipe);
2895 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002896 temp &= ~FDI_LINK_TRAIN_NONE;
2897 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002898 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002899
Chris Wilson5eddb702010-09-11 13:48:45 +01002900 reg = FDI_RX_CTL(pipe);
2901 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002902 temp &= ~FDI_LINK_TRAIN_NONE;
2903 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002904 I915_WRITE(reg, temp);
2905
2906 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002907 udelay(150);
2908
Chris Wilson5eddb702010-09-11 13:48:45 +01002909 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002910 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002911 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002912 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2913
2914 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002915 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002916 DRM_DEBUG_KMS("FDI train 2 done.\n");
2917 break;
2918 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002919 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002920 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002921 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002922
2923 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002924
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002925}
2926
Akshay Joshi0206e352011-08-16 15:34:10 -04002927static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002928 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2929 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2930 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2931 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2932};
2933
2934/* The FDI link training functions for SNB/Cougarpoint. */
2935static void gen6_fdi_link_train(struct drm_crtc *crtc)
2936{
2937 struct drm_device *dev = crtc->dev;
2938 struct drm_i915_private *dev_priv = dev->dev_private;
2939 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2940 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002941 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002942
Adam Jacksone1a44742010-06-25 15:32:14 -04002943 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2944 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002945 reg = FDI_RX_IMR(pipe);
2946 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002947 temp &= ~FDI_RX_SYMBOL_LOCK;
2948 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002949 I915_WRITE(reg, temp);
2950
2951 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002952 udelay(150);
2953
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002954 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002955 reg = FDI_TX_CTL(pipe);
2956 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002957 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2958 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002959 temp &= ~FDI_LINK_TRAIN_NONE;
2960 temp |= FDI_LINK_TRAIN_PATTERN_1;
2961 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2962 /* SNB-B */
2963 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002964 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002965
Daniel Vetterd74cf322012-10-26 10:58:13 +02002966 I915_WRITE(FDI_RX_MISC(pipe),
2967 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2968
Chris Wilson5eddb702010-09-11 13:48:45 +01002969 reg = FDI_RX_CTL(pipe);
2970 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002971 if (HAS_PCH_CPT(dev)) {
2972 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2973 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2974 } else {
2975 temp &= ~FDI_LINK_TRAIN_NONE;
2976 temp |= FDI_LINK_TRAIN_PATTERN_1;
2977 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002978 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2979
2980 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002981 udelay(150);
2982
Akshay Joshi0206e352011-08-16 15:34:10 -04002983 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002984 reg = FDI_TX_CTL(pipe);
2985 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002986 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2987 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002988 I915_WRITE(reg, temp);
2989
2990 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002991 udelay(500);
2992
Sean Paulfa37d392012-03-02 12:53:39 -05002993 for (retry = 0; retry < 5; retry++) {
2994 reg = FDI_RX_IIR(pipe);
2995 temp = I915_READ(reg);
2996 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2997 if (temp & FDI_RX_BIT_LOCK) {
2998 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2999 DRM_DEBUG_KMS("FDI train 1 done.\n");
3000 break;
3001 }
3002 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003003 }
Sean Paulfa37d392012-03-02 12:53:39 -05003004 if (retry < 5)
3005 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003006 }
3007 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003008 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003009
3010 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003011 reg = FDI_TX_CTL(pipe);
3012 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003013 temp &= ~FDI_LINK_TRAIN_NONE;
3014 temp |= FDI_LINK_TRAIN_PATTERN_2;
3015 if (IS_GEN6(dev)) {
3016 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3017 /* SNB-B */
3018 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3019 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003020 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003021
Chris Wilson5eddb702010-09-11 13:48:45 +01003022 reg = FDI_RX_CTL(pipe);
3023 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003024 if (HAS_PCH_CPT(dev)) {
3025 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3026 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3027 } else {
3028 temp &= ~FDI_LINK_TRAIN_NONE;
3029 temp |= FDI_LINK_TRAIN_PATTERN_2;
3030 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003031 I915_WRITE(reg, temp);
3032
3033 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003034 udelay(150);
3035
Akshay Joshi0206e352011-08-16 15:34:10 -04003036 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003037 reg = FDI_TX_CTL(pipe);
3038 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003039 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3040 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003041 I915_WRITE(reg, temp);
3042
3043 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003044 udelay(500);
3045
Sean Paulfa37d392012-03-02 12:53:39 -05003046 for (retry = 0; retry < 5; retry++) {
3047 reg = FDI_RX_IIR(pipe);
3048 temp = I915_READ(reg);
3049 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3050 if (temp & FDI_RX_SYMBOL_LOCK) {
3051 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3052 DRM_DEBUG_KMS("FDI train 2 done.\n");
3053 break;
3054 }
3055 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003056 }
Sean Paulfa37d392012-03-02 12:53:39 -05003057 if (retry < 5)
3058 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003059 }
3060 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003061 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003062
3063 DRM_DEBUG_KMS("FDI train done.\n");
3064}
3065
Jesse Barnes357555c2011-04-28 15:09:55 -07003066/* Manual link training for Ivy Bridge A0 parts */
3067static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3068{
3069 struct drm_device *dev = crtc->dev;
3070 struct drm_i915_private *dev_priv = dev->dev_private;
3071 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3072 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003073 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003074
3075 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3076 for train result */
3077 reg = FDI_RX_IMR(pipe);
3078 temp = I915_READ(reg);
3079 temp &= ~FDI_RX_SYMBOL_LOCK;
3080 temp &= ~FDI_RX_BIT_LOCK;
3081 I915_WRITE(reg, temp);
3082
3083 POSTING_READ(reg);
3084 udelay(150);
3085
Daniel Vetter01a415f2012-10-27 15:58:40 +02003086 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3087 I915_READ(FDI_RX_IIR(pipe)));
3088
Jesse Barnes139ccd32013-08-19 11:04:55 -07003089 /* Try each vswing and preemphasis setting twice before moving on */
3090 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3091 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003092 reg = FDI_TX_CTL(pipe);
3093 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003094 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3095 temp &= ~FDI_TX_ENABLE;
3096 I915_WRITE(reg, temp);
3097
3098 reg = FDI_RX_CTL(pipe);
3099 temp = I915_READ(reg);
3100 temp &= ~FDI_LINK_TRAIN_AUTO;
3101 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3102 temp &= ~FDI_RX_ENABLE;
3103 I915_WRITE(reg, temp);
3104
3105 /* enable CPU FDI TX and PCH FDI RX */
3106 reg = FDI_TX_CTL(pipe);
3107 temp = I915_READ(reg);
3108 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3109 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3110 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003111 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003112 temp |= snb_b_fdi_train_param[j/2];
3113 temp |= FDI_COMPOSITE_SYNC;
3114 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3115
3116 I915_WRITE(FDI_RX_MISC(pipe),
3117 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3118
3119 reg = FDI_RX_CTL(pipe);
3120 temp = I915_READ(reg);
3121 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3122 temp |= FDI_COMPOSITE_SYNC;
3123 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3124
3125 POSTING_READ(reg);
3126 udelay(1); /* should be 0.5us */
3127
3128 for (i = 0; i < 4; i++) {
3129 reg = FDI_RX_IIR(pipe);
3130 temp = I915_READ(reg);
3131 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3132
3133 if (temp & FDI_RX_BIT_LOCK ||
3134 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3135 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3136 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3137 i);
3138 break;
3139 }
3140 udelay(1); /* should be 0.5us */
3141 }
3142 if (i == 4) {
3143 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3144 continue;
3145 }
3146
3147 /* Train 2 */
3148 reg = FDI_TX_CTL(pipe);
3149 temp = I915_READ(reg);
3150 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3151 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3152 I915_WRITE(reg, temp);
3153
3154 reg = FDI_RX_CTL(pipe);
3155 temp = I915_READ(reg);
3156 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3157 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003158 I915_WRITE(reg, temp);
3159
3160 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003161 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003162
Jesse Barnes139ccd32013-08-19 11:04:55 -07003163 for (i = 0; i < 4; i++) {
3164 reg = FDI_RX_IIR(pipe);
3165 temp = I915_READ(reg);
3166 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003167
Jesse Barnes139ccd32013-08-19 11:04:55 -07003168 if (temp & FDI_RX_SYMBOL_LOCK ||
3169 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3170 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3171 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3172 i);
3173 goto train_done;
3174 }
3175 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003176 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003177 if (i == 4)
3178 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003179 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003180
Jesse Barnes139ccd32013-08-19 11:04:55 -07003181train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003182 DRM_DEBUG_KMS("FDI train done.\n");
3183}
3184
Daniel Vetter88cefb62012-08-12 19:27:14 +02003185static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003186{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003187 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003188 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003189 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003190 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003191
Jesse Barnesc64e3112010-09-10 11:27:03 -07003192
Jesse Barnes0e23b992010-09-10 11:10:00 -07003193 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003194 reg = FDI_RX_CTL(pipe);
3195 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003196 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3197 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003198 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003199 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3200
3201 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003202 udelay(200);
3203
3204 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003205 temp = I915_READ(reg);
3206 I915_WRITE(reg, temp | FDI_PCDCLK);
3207
3208 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003209 udelay(200);
3210
Paulo Zanoni20749732012-11-23 15:30:38 -02003211 /* Enable CPU FDI TX PLL, always on for Ironlake */
3212 reg = FDI_TX_CTL(pipe);
3213 temp = I915_READ(reg);
3214 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3215 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003216
Paulo Zanoni20749732012-11-23 15:30:38 -02003217 POSTING_READ(reg);
3218 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003219 }
3220}
3221
Daniel Vetter88cefb62012-08-12 19:27:14 +02003222static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3223{
3224 struct drm_device *dev = intel_crtc->base.dev;
3225 struct drm_i915_private *dev_priv = dev->dev_private;
3226 int pipe = intel_crtc->pipe;
3227 u32 reg, temp;
3228
3229 /* Switch from PCDclk to Rawclk */
3230 reg = FDI_RX_CTL(pipe);
3231 temp = I915_READ(reg);
3232 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3233
3234 /* Disable CPU FDI TX PLL */
3235 reg = FDI_TX_CTL(pipe);
3236 temp = I915_READ(reg);
3237 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3238
3239 POSTING_READ(reg);
3240 udelay(100);
3241
3242 reg = FDI_RX_CTL(pipe);
3243 temp = I915_READ(reg);
3244 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3245
3246 /* Wait for the clocks to turn off. */
3247 POSTING_READ(reg);
3248 udelay(100);
3249}
3250
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003251static void ironlake_fdi_disable(struct drm_crtc *crtc)
3252{
3253 struct drm_device *dev = crtc->dev;
3254 struct drm_i915_private *dev_priv = dev->dev_private;
3255 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3256 int pipe = intel_crtc->pipe;
3257 u32 reg, temp;
3258
3259 /* disable CPU FDI tx and PCH FDI rx */
3260 reg = FDI_TX_CTL(pipe);
3261 temp = I915_READ(reg);
3262 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3263 POSTING_READ(reg);
3264
3265 reg = FDI_RX_CTL(pipe);
3266 temp = I915_READ(reg);
3267 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003268 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003269 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3270
3271 POSTING_READ(reg);
3272 udelay(100);
3273
3274 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003275 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003276 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003277
3278 /* still set train pattern 1 */
3279 reg = FDI_TX_CTL(pipe);
3280 temp = I915_READ(reg);
3281 temp &= ~FDI_LINK_TRAIN_NONE;
3282 temp |= FDI_LINK_TRAIN_PATTERN_1;
3283 I915_WRITE(reg, temp);
3284
3285 reg = FDI_RX_CTL(pipe);
3286 temp = I915_READ(reg);
3287 if (HAS_PCH_CPT(dev)) {
3288 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3289 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3290 } else {
3291 temp &= ~FDI_LINK_TRAIN_NONE;
3292 temp |= FDI_LINK_TRAIN_PATTERN_1;
3293 }
3294 /* BPC in FDI rx is consistent with that in PIPECONF */
3295 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003296 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003297 I915_WRITE(reg, temp);
3298
3299 POSTING_READ(reg);
3300 udelay(100);
3301}
3302
Chris Wilson5dce5b932014-01-20 10:17:36 +00003303bool intel_has_pending_fb_unpin(struct drm_device *dev)
3304{
3305 struct intel_crtc *crtc;
3306
3307 /* Note that we don't need to be called with mode_config.lock here
3308 * as our list of CRTC objects is static for the lifetime of the
3309 * device and so cannot disappear as we iterate. Similarly, we can
3310 * happily treat the predicates as racy, atomic checks as userspace
3311 * cannot claim and pin a new fb without at least acquring the
3312 * struct_mutex and so serialising with us.
3313 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003314 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003315 if (atomic_read(&crtc->unpin_work_count) == 0)
3316 continue;
3317
3318 if (crtc->unpin_work)
3319 intel_wait_for_vblank(dev, crtc->pipe);
3320
3321 return true;
3322 }
3323
3324 return false;
3325}
3326
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003327void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003328{
Chris Wilson0f911282012-04-17 10:05:38 +01003329 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003330 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003331
Matt Roperf4510a22014-04-01 15:22:40 -07003332 if (crtc->primary->fb == NULL)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003333 return;
3334
Daniel Vetter2c10d572012-12-20 21:24:07 +01003335 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3336
Daniel Vettereed6d672014-05-19 16:09:35 +02003337 WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3338 !intel_crtc_has_pending_flip(crtc),
3339 60*HZ) == 0);
Chris Wilson5bb61642012-09-27 21:25:58 +01003340
Chris Wilson0f911282012-04-17 10:05:38 +01003341 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07003342 intel_finish_fb(crtc->primary->fb);
Chris Wilson0f911282012-04-17 10:05:38 +01003343 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003344}
3345
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003346/* Program iCLKIP clock to the desired frequency */
3347static void lpt_program_iclkip(struct drm_crtc *crtc)
3348{
3349 struct drm_device *dev = crtc->dev;
3350 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003351 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003352 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3353 u32 temp;
3354
Daniel Vetter09153002012-12-12 14:06:44 +01003355 mutex_lock(&dev_priv->dpio_lock);
3356
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003357 /* It is necessary to ungate the pixclk gate prior to programming
3358 * the divisors, and gate it back when it is done.
3359 */
3360 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3361
3362 /* Disable SSCCTL */
3363 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003364 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3365 SBI_SSCCTL_DISABLE,
3366 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003367
3368 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003369 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003370 auxdiv = 1;
3371 divsel = 0x41;
3372 phaseinc = 0x20;
3373 } else {
3374 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003375 * but the adjusted_mode->crtc_clock in in KHz. To get the
3376 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003377 * convert the virtual clock precision to KHz here for higher
3378 * precision.
3379 */
3380 u32 iclk_virtual_root_freq = 172800 * 1000;
3381 u32 iclk_pi_range = 64;
3382 u32 desired_divisor, msb_divisor_value, pi_value;
3383
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003384 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003385 msb_divisor_value = desired_divisor / iclk_pi_range;
3386 pi_value = desired_divisor % iclk_pi_range;
3387
3388 auxdiv = 0;
3389 divsel = msb_divisor_value - 2;
3390 phaseinc = pi_value;
3391 }
3392
3393 /* This should not happen with any sane values */
3394 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3395 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3396 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3397 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3398
3399 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003400 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003401 auxdiv,
3402 divsel,
3403 phasedir,
3404 phaseinc);
3405
3406 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003407 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003408 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3409 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3410 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3411 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3412 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3413 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003414 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003415
3416 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003417 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003418 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3419 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003420 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003421
3422 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003423 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003424 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003425 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003426
3427 /* Wait for initialization time */
3428 udelay(24);
3429
3430 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003431
3432 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003433}
3434
Daniel Vetter275f01b22013-05-03 11:49:47 +02003435static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3436 enum pipe pch_transcoder)
3437{
3438 struct drm_device *dev = crtc->base.dev;
3439 struct drm_i915_private *dev_priv = dev->dev_private;
3440 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3441
3442 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3443 I915_READ(HTOTAL(cpu_transcoder)));
3444 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3445 I915_READ(HBLANK(cpu_transcoder)));
3446 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3447 I915_READ(HSYNC(cpu_transcoder)));
3448
3449 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3450 I915_READ(VTOTAL(cpu_transcoder)));
3451 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3452 I915_READ(VBLANK(cpu_transcoder)));
3453 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3454 I915_READ(VSYNC(cpu_transcoder)));
3455 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3456 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3457}
3458
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003459static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3460{
3461 struct drm_i915_private *dev_priv = dev->dev_private;
3462 uint32_t temp;
3463
3464 temp = I915_READ(SOUTH_CHICKEN1);
3465 if (temp & FDI_BC_BIFURCATION_SELECT)
3466 return;
3467
3468 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3469 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3470
3471 temp |= FDI_BC_BIFURCATION_SELECT;
3472 DRM_DEBUG_KMS("enabling fdi C rx\n");
3473 I915_WRITE(SOUTH_CHICKEN1, temp);
3474 POSTING_READ(SOUTH_CHICKEN1);
3475}
3476
3477static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3478{
3479 struct drm_device *dev = intel_crtc->base.dev;
3480 struct drm_i915_private *dev_priv = dev->dev_private;
3481
3482 switch (intel_crtc->pipe) {
3483 case PIPE_A:
3484 break;
3485 case PIPE_B:
3486 if (intel_crtc->config.fdi_lanes > 2)
3487 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3488 else
3489 cpt_enable_fdi_bc_bifurcation(dev);
3490
3491 break;
3492 case PIPE_C:
3493 cpt_enable_fdi_bc_bifurcation(dev);
3494
3495 break;
3496 default:
3497 BUG();
3498 }
3499}
3500
Jesse Barnesf67a5592011-01-05 10:31:48 -08003501/*
3502 * Enable PCH resources required for PCH ports:
3503 * - PCH PLLs
3504 * - FDI training & RX/TX
3505 * - update transcoder timings
3506 * - DP transcoding bits
3507 * - transcoder
3508 */
3509static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003510{
3511 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003512 struct drm_i915_private *dev_priv = dev->dev_private;
3513 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3514 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003515 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003516
Daniel Vetterab9412b2013-05-03 11:49:46 +02003517 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003518
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003519 if (IS_IVYBRIDGE(dev))
3520 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3521
Daniel Vettercd986ab2012-10-26 10:58:12 +02003522 /* Write the TU size bits before fdi link training, so that error
3523 * detection works. */
3524 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3525 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3526
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003527 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003528 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003529
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003530 /* We need to program the right clock selection before writing the pixel
3531 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003532 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003533 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003534
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003535 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003536 temp |= TRANS_DPLL_ENABLE(pipe);
3537 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003538 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003539 temp |= sel;
3540 else
3541 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003542 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003543 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003544
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003545 /* XXX: pch pll's can be enabled any time before we enable the PCH
3546 * transcoder, and we actually should do this to not upset any PCH
3547 * transcoder that already use the clock when we share it.
3548 *
3549 * Note that enable_shared_dpll tries to do the right thing, but
3550 * get_shared_dpll unconditionally resets the pll - we need that to have
3551 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003552 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003553
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003554 /* set transcoder timing, panel must allow it */
3555 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003556 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003557
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003558 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003559
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003560 /* For PCH DP, enable TRANS_DP_CTL */
3561 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003562 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3563 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003564 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003565 reg = TRANS_DP_CTL(pipe);
3566 temp = I915_READ(reg);
3567 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003568 TRANS_DP_SYNC_MASK |
3569 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003570 temp |= (TRANS_DP_OUTPUT_ENABLE |
3571 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003572 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003573
3574 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003575 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003576 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003577 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003578
3579 switch (intel_trans_dp_port_sel(crtc)) {
3580 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003581 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003582 break;
3583 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003584 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003585 break;
3586 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003587 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003588 break;
3589 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003590 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003591 }
3592
Chris Wilson5eddb702010-09-11 13:48:45 +01003593 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003594 }
3595
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003596 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003597}
3598
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003599static void lpt_pch_enable(struct drm_crtc *crtc)
3600{
3601 struct drm_device *dev = crtc->dev;
3602 struct drm_i915_private *dev_priv = dev->dev_private;
3603 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003604 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003605
Daniel Vetterab9412b2013-05-03 11:49:46 +02003606 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003607
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003608 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003609
Paulo Zanoni0540e482012-10-31 18:12:40 -02003610 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003611 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003612
Paulo Zanoni937bb612012-10-31 18:12:47 -02003613 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003614}
3615
Daniel Vettere2b78262013-06-07 23:10:03 +02003616static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003617{
Daniel Vettere2b78262013-06-07 23:10:03 +02003618 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003619
3620 if (pll == NULL)
3621 return;
3622
3623 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003624 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003625 return;
3626 }
3627
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003628 if (--pll->refcount == 0) {
3629 WARN_ON(pll->on);
3630 WARN_ON(pll->active);
3631 }
3632
Daniel Vettera43f6e02013-06-07 23:10:32 +02003633 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003634}
3635
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003636static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003637{
Daniel Vettere2b78262013-06-07 23:10:03 +02003638 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3639 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3640 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003641
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003642 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003643 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3644 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003645 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003646 }
3647
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003648 if (HAS_PCH_IBX(dev_priv->dev)) {
3649 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003650 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003651 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003652
Daniel Vetter46edb022013-06-05 13:34:12 +02003653 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3654 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003655
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003656 WARN_ON(pll->refcount);
3657
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003658 goto found;
3659 }
3660
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003661 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3662 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003663
3664 /* Only want to check enabled timings first */
3665 if (pll->refcount == 0)
3666 continue;
3667
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003668 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3669 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003670 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003671 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003672 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003673
3674 goto found;
3675 }
3676 }
3677
3678 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003679 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3680 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003681 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003682 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3683 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003684 goto found;
3685 }
3686 }
3687
3688 return NULL;
3689
3690found:
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003691 if (pll->refcount == 0)
3692 pll->hw_state = crtc->config.dpll_hw_state;
3693
Daniel Vettera43f6e02013-06-07 23:10:32 +02003694 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003695 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3696 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003697
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003698 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003699
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003700 return pll;
3701}
3702
Daniel Vettera1520312013-05-03 11:49:50 +02003703static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003704{
3705 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003706 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003707 u32 temp;
3708
3709 temp = I915_READ(dslreg);
3710 udelay(500);
3711 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003712 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003713 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003714 }
3715}
3716
Jesse Barnesb074cec2013-04-25 12:55:02 -07003717static void ironlake_pfit_enable(struct intel_crtc *crtc)
3718{
3719 struct drm_device *dev = crtc->base.dev;
3720 struct drm_i915_private *dev_priv = dev->dev_private;
3721 int pipe = crtc->pipe;
3722
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003723 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003724 /* Force use of hard-coded filter coefficients
3725 * as some pre-programmed values are broken,
3726 * e.g. x201.
3727 */
3728 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3729 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3730 PF_PIPE_SEL_IVB(pipe));
3731 else
3732 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3733 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3734 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003735 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003736}
3737
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003738static void intel_enable_planes(struct drm_crtc *crtc)
3739{
3740 struct drm_device *dev = crtc->dev;
3741 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003742 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003743 struct intel_plane *intel_plane;
3744
Matt Roperaf2b6532014-04-01 15:22:32 -07003745 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3746 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003747 if (intel_plane->pipe == pipe)
3748 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003749 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003750}
3751
3752static void intel_disable_planes(struct drm_crtc *crtc)
3753{
3754 struct drm_device *dev = crtc->dev;
3755 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003756 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003757 struct intel_plane *intel_plane;
3758
Matt Roperaf2b6532014-04-01 15:22:32 -07003759 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3760 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003761 if (intel_plane->pipe == pipe)
3762 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003763 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003764}
3765
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003766void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003767{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003768 struct drm_device *dev = crtc->base.dev;
3769 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03003770
3771 if (!crtc->config.ips_enabled)
3772 return;
3773
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003774 /* We can only enable IPS after we enable a plane and wait for a vblank */
3775 intel_wait_for_vblank(dev, crtc->pipe);
3776
Paulo Zanonid77e4532013-09-24 13:52:55 -03003777 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003778 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003779 mutex_lock(&dev_priv->rps.hw_lock);
3780 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3781 mutex_unlock(&dev_priv->rps.hw_lock);
3782 /* Quoting Art Runyan: "its not safe to expect any particular
3783 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003784 * mailbox." Moreover, the mailbox may return a bogus state,
3785 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003786 */
3787 } else {
3788 I915_WRITE(IPS_CTL, IPS_ENABLE);
3789 /* The bit only becomes 1 in the next vblank, so this wait here
3790 * is essentially intel_wait_for_vblank. If we don't have this
3791 * and don't wait for vblanks until the end of crtc_enable, then
3792 * the HW state readout code will complain that the expected
3793 * IPS_CTL value is not the one we read. */
3794 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3795 DRM_ERROR("Timed out waiting for IPS enable\n");
3796 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003797}
3798
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003799void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003800{
3801 struct drm_device *dev = crtc->base.dev;
3802 struct drm_i915_private *dev_priv = dev->dev_private;
3803
3804 if (!crtc->config.ips_enabled)
3805 return;
3806
3807 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003808 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003809 mutex_lock(&dev_priv->rps.hw_lock);
3810 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3811 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003812 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3813 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3814 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08003815 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003816 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003817 POSTING_READ(IPS_CTL);
3818 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003819
3820 /* We need to wait for a vblank before we can disable the plane. */
3821 intel_wait_for_vblank(dev, crtc->pipe);
3822}
3823
3824/** Loads the palette/gamma unit for the CRTC with the prepared values */
3825static void intel_crtc_load_lut(struct drm_crtc *crtc)
3826{
3827 struct drm_device *dev = crtc->dev;
3828 struct drm_i915_private *dev_priv = dev->dev_private;
3829 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3830 enum pipe pipe = intel_crtc->pipe;
3831 int palreg = PALETTE(pipe);
3832 int i;
3833 bool reenable_ips = false;
3834
3835 /* The clocks have to be on to load the palette. */
3836 if (!crtc->enabled || !intel_crtc->active)
3837 return;
3838
3839 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3840 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3841 assert_dsi_pll_enabled(dev_priv);
3842 else
3843 assert_pll_enabled(dev_priv, pipe);
3844 }
3845
3846 /* use legacy palette for Ironlake */
3847 if (HAS_PCH_SPLIT(dev))
3848 palreg = LGC_PALETTE(pipe);
3849
3850 /* Workaround : Do not read or write the pipe palette/gamma data while
3851 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3852 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003853 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003854 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3855 GAMMA_MODE_MODE_SPLIT)) {
3856 hsw_disable_ips(intel_crtc);
3857 reenable_ips = true;
3858 }
3859
3860 for (i = 0; i < 256; i++) {
3861 I915_WRITE(palreg + 4 * i,
3862 (intel_crtc->lut_r[i] << 16) |
3863 (intel_crtc->lut_g[i] << 8) |
3864 intel_crtc->lut_b[i]);
3865 }
3866
3867 if (reenable_ips)
3868 hsw_enable_ips(intel_crtc);
3869}
3870
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003871static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3872{
3873 if (!enable && intel_crtc->overlay) {
3874 struct drm_device *dev = intel_crtc->base.dev;
3875 struct drm_i915_private *dev_priv = dev->dev_private;
3876
3877 mutex_lock(&dev->struct_mutex);
3878 dev_priv->mm.interruptible = false;
3879 (void) intel_overlay_switch_off(intel_crtc->overlay);
3880 dev_priv->mm.interruptible = true;
3881 mutex_unlock(&dev->struct_mutex);
3882 }
3883
3884 /* Let userspace switch the overlay on again. In most cases userspace
3885 * has to recompute where to put it anyway.
3886 */
3887}
3888
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003889static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003890{
3891 struct drm_device *dev = crtc->dev;
3892 struct drm_i915_private *dev_priv = dev->dev_private;
3893 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3894 int pipe = intel_crtc->pipe;
3895 int plane = intel_crtc->plane;
3896
Ville Syrjäläf98551a2014-05-22 17:48:06 +03003897 drm_vblank_on(dev, pipe);
3898
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003899 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
3900 intel_enable_planes(crtc);
3901 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003902 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003903
3904 hsw_enable_ips(intel_crtc);
3905
3906 mutex_lock(&dev->struct_mutex);
3907 intel_update_fbc(dev);
3908 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003909
3910 /*
3911 * FIXME: Once we grow proper nuclear flip support out of this we need
3912 * to compute the mask of flip planes precisely. For the time being
3913 * consider this a flip from a NULL plane.
3914 */
3915 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003916}
3917
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003918static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003919{
3920 struct drm_device *dev = crtc->dev;
3921 struct drm_i915_private *dev_priv = dev->dev_private;
3922 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3923 int pipe = intel_crtc->pipe;
3924 int plane = intel_crtc->plane;
3925
3926 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003927
3928 if (dev_priv->fbc.plane == plane)
3929 intel_disable_fbc(dev);
3930
3931 hsw_disable_ips(intel_crtc);
3932
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003933 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003934 intel_crtc_update_cursor(crtc, false);
3935 intel_disable_planes(crtc);
3936 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03003937
Daniel Vetterf99d7062014-06-19 16:01:59 +02003938 /*
3939 * FIXME: Once we grow proper nuclear flip support out of this we need
3940 * to compute the mask of flip planes precisely. For the time being
3941 * consider this a flip to a NULL plane.
3942 */
3943 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
3944
Ville Syrjäläf98551a2014-05-22 17:48:06 +03003945 drm_vblank_off(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003946}
3947
Jesse Barnesf67a5592011-01-05 10:31:48 -08003948static void ironlake_crtc_enable(struct drm_crtc *crtc)
3949{
3950 struct drm_device *dev = crtc->dev;
3951 struct drm_i915_private *dev_priv = dev->dev_private;
3952 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003953 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003954 int pipe = intel_crtc->pipe;
Daniel Vetter29407aa2014-04-24 23:55:08 +02003955 enum plane plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003956
Daniel Vetter08a48462012-07-02 11:43:47 +02003957 WARN_ON(!crtc->enabled);
3958
Jesse Barnesf67a5592011-01-05 10:31:48 -08003959 if (intel_crtc->active)
3960 return;
3961
Daniel Vetterb14b1052014-04-24 23:55:13 +02003962 if (intel_crtc->config.has_pch_encoder)
3963 intel_prepare_shared_dpll(intel_crtc);
3964
Daniel Vetter29407aa2014-04-24 23:55:08 +02003965 if (intel_crtc->config.has_dp_encoder)
3966 intel_dp_set_m_n(intel_crtc);
3967
3968 intel_set_pipe_timings(intel_crtc);
3969
3970 if (intel_crtc->config.has_pch_encoder) {
3971 intel_cpu_transcoder_set_m_n(intel_crtc,
3972 &intel_crtc->config.fdi_m_n);
3973 }
3974
3975 ironlake_set_pipeconf(crtc);
3976
3977 /* Set up the display plane register */
3978 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
3979 POSTING_READ(DSPCNTR(plane));
3980
3981 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
3982 crtc->x, crtc->y);
3983
Jesse Barnesf67a5592011-01-05 10:31:48 -08003984 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003985
3986 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3987 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3988
Daniel Vetterf6736a12013-06-05 13:34:30 +02003989 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003990 if (encoder->pre_enable)
3991 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003992
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003993 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003994 /* Note: FDI PLL enabling _must_ be done before we enable the
3995 * cpu pipes, hence this is separate from all the other fdi/pch
3996 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003997 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003998 } else {
3999 assert_fdi_tx_disabled(dev_priv, pipe);
4000 assert_fdi_rx_disabled(dev_priv, pipe);
4001 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004002
Jesse Barnesb074cec2013-04-25 12:55:02 -07004003 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004004
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004005 /*
4006 * On ILK+ LUT must be loaded before the pipe is running but with
4007 * clocks enabled
4008 */
4009 intel_crtc_load_lut(crtc);
4010
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004011 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004012 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004013
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004014 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004015 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004016
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004017 for_each_encoder_on_crtc(dev, crtc, encoder)
4018 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004019
4020 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004021 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004022
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004023 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004024}
4025
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004026/* IPS only exists on ULT machines and is tied to pipe A. */
4027static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4028{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004029 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004030}
4031
Paulo Zanonie4916942013-09-20 16:21:19 -03004032/*
4033 * This implements the workaround described in the "notes" section of the mode
4034 * set sequence documentation. When going from no pipes or single pipe to
4035 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4036 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4037 */
4038static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4039{
4040 struct drm_device *dev = crtc->base.dev;
4041 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4042
4043 /* We want to get the other_active_crtc only if there's only 1 other
4044 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004045 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004046 if (!crtc_it->active || crtc_it == crtc)
4047 continue;
4048
4049 if (other_active_crtc)
4050 return;
4051
4052 other_active_crtc = crtc_it;
4053 }
4054 if (!other_active_crtc)
4055 return;
4056
4057 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4058 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4059}
4060
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004061static void haswell_crtc_enable(struct drm_crtc *crtc)
4062{
4063 struct drm_device *dev = crtc->dev;
4064 struct drm_i915_private *dev_priv = dev->dev_private;
4065 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4066 struct intel_encoder *encoder;
4067 int pipe = intel_crtc->pipe;
Daniel Vetter229fca92014-04-24 23:55:09 +02004068 enum plane plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004069
4070 WARN_ON(!crtc->enabled);
4071
4072 if (intel_crtc->active)
4073 return;
4074
Daniel Vetter229fca92014-04-24 23:55:09 +02004075 if (intel_crtc->config.has_dp_encoder)
4076 intel_dp_set_m_n(intel_crtc);
4077
4078 intel_set_pipe_timings(intel_crtc);
4079
4080 if (intel_crtc->config.has_pch_encoder) {
4081 intel_cpu_transcoder_set_m_n(intel_crtc,
4082 &intel_crtc->config.fdi_m_n);
4083 }
4084
4085 haswell_set_pipeconf(crtc);
4086
4087 intel_set_pipe_csc(crtc);
4088
4089 /* Set up the display plane register */
4090 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
4091 POSTING_READ(DSPCNTR(plane));
4092
4093 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4094 crtc->x, crtc->y);
4095
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004096 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004097
4098 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4099 if (intel_crtc->config.has_pch_encoder)
4100 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
4101
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004102 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02004103 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004104
4105 for_each_encoder_on_crtc(dev, crtc, encoder)
4106 if (encoder->pre_enable)
4107 encoder->pre_enable(encoder);
4108
Paulo Zanoni1f544382012-10-24 11:32:00 -02004109 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004110
Jesse Barnesb074cec2013-04-25 12:55:02 -07004111 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004112
4113 /*
4114 * On ILK+ LUT must be loaded before the pipe is running but with
4115 * clocks enabled
4116 */
4117 intel_crtc_load_lut(crtc);
4118
Paulo Zanoni1f544382012-10-24 11:32:00 -02004119 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004120 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004121
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004122 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004123 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004124
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004125 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004126 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004127
Jani Nikula8807e552013-08-30 19:40:32 +03004128 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004129 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004130 intel_opregion_notify_encoder(encoder, true);
4131 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004132
Paulo Zanonie4916942013-09-20 16:21:19 -03004133 /* If we change the relative order between pipe/planes enabling, we need
4134 * to change the workaround. */
4135 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004136 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004137}
4138
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004139static void ironlake_pfit_disable(struct intel_crtc *crtc)
4140{
4141 struct drm_device *dev = crtc->base.dev;
4142 struct drm_i915_private *dev_priv = dev->dev_private;
4143 int pipe = crtc->pipe;
4144
4145 /* To avoid upsetting the power well on haswell only disable the pfit if
4146 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004147 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004148 I915_WRITE(PF_CTL(pipe), 0);
4149 I915_WRITE(PF_WIN_POS(pipe), 0);
4150 I915_WRITE(PF_WIN_SZ(pipe), 0);
4151 }
4152}
4153
Jesse Barnes6be4a602010-09-10 10:26:01 -07004154static void ironlake_crtc_disable(struct drm_crtc *crtc)
4155{
4156 struct drm_device *dev = crtc->dev;
4157 struct drm_i915_private *dev_priv = dev->dev_private;
4158 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004159 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004160 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004161 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004162
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004163 if (!intel_crtc->active)
4164 return;
4165
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004166 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004167
Daniel Vetterea9d7582012-07-10 10:42:52 +02004168 for_each_encoder_on_crtc(dev, crtc, encoder)
4169 encoder->disable(encoder);
4170
Daniel Vetterd925c592013-06-05 13:34:04 +02004171 if (intel_crtc->config.has_pch_encoder)
4172 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
4173
Jesse Barnesb24e7172011-01-04 15:09:30 -08004174 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004175
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004176 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004177
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004178 for_each_encoder_on_crtc(dev, crtc, encoder)
4179 if (encoder->post_disable)
4180 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004181
Daniel Vetterd925c592013-06-05 13:34:04 +02004182 if (intel_crtc->config.has_pch_encoder) {
4183 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004184
Daniel Vetterd925c592013-06-05 13:34:04 +02004185 ironlake_disable_pch_transcoder(dev_priv, pipe);
4186 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004187
Daniel Vetterd925c592013-06-05 13:34:04 +02004188 if (HAS_PCH_CPT(dev)) {
4189 /* disable TRANS_DP_CTL */
4190 reg = TRANS_DP_CTL(pipe);
4191 temp = I915_READ(reg);
4192 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4193 TRANS_DP_PORT_SEL_MASK);
4194 temp |= TRANS_DP_PORT_SEL_NONE;
4195 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004196
Daniel Vetterd925c592013-06-05 13:34:04 +02004197 /* disable DPLL_SEL */
4198 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004199 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004200 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004201 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004202
4203 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004204 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004205
4206 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004207 }
4208
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004209 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004210 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004211
4212 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004213 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004214 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004215}
4216
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004217static void haswell_crtc_disable(struct drm_crtc *crtc)
4218{
4219 struct drm_device *dev = crtc->dev;
4220 struct drm_i915_private *dev_priv = dev->dev_private;
4221 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4222 struct intel_encoder *encoder;
4223 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004224 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004225
4226 if (!intel_crtc->active)
4227 return;
4228
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004229 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004230
Jani Nikula8807e552013-08-30 19:40:32 +03004231 for_each_encoder_on_crtc(dev, crtc, encoder) {
4232 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004233 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004234 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004235
Paulo Zanoni86642812013-04-12 17:57:57 -03004236 if (intel_crtc->config.has_pch_encoder)
4237 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004238 intel_disable_pipe(dev_priv, pipe);
4239
Paulo Zanoniad80a812012-10-24 16:06:19 -02004240 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004241
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004242 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004243
Paulo Zanoni1f544382012-10-24 11:32:00 -02004244 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004245
4246 for_each_encoder_on_crtc(dev, crtc, encoder)
4247 if (encoder->post_disable)
4248 encoder->post_disable(encoder);
4249
Daniel Vetter88adfff2013-03-28 10:42:01 +01004250 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004251 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03004252 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004253 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004254 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004255
4256 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004257 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004258
4259 mutex_lock(&dev->struct_mutex);
4260 intel_update_fbc(dev);
4261 mutex_unlock(&dev->struct_mutex);
4262}
4263
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004264static void ironlake_crtc_off(struct drm_crtc *crtc)
4265{
4266 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004267 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004268}
4269
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004270static void haswell_crtc_off(struct drm_crtc *crtc)
4271{
4272 intel_ddi_put_crtc_pll(crtc);
4273}
4274
Jesse Barnes2dd24552013-04-25 12:55:01 -07004275static void i9xx_pfit_enable(struct intel_crtc *crtc)
4276{
4277 struct drm_device *dev = crtc->base.dev;
4278 struct drm_i915_private *dev_priv = dev->dev_private;
4279 struct intel_crtc_config *pipe_config = &crtc->config;
4280
Daniel Vetter328d8e82013-05-08 10:36:31 +02004281 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004282 return;
4283
Daniel Vetterc0b03412013-05-28 12:05:54 +02004284 /*
4285 * The panel fitter should only be adjusted whilst the pipe is disabled,
4286 * according to register description and PRM.
4287 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004288 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4289 assert_pipe_disabled(dev_priv, crtc->pipe);
4290
Jesse Barnesb074cec2013-04-25 12:55:02 -07004291 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4292 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004293
4294 /* Border color in case we don't scale up to the full screen. Black by
4295 * default, change to something else for debugging. */
4296 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004297}
4298
Imre Deak77d22dc2014-03-05 16:20:52 +02004299#define for_each_power_domain(domain, mask) \
4300 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4301 if ((1 << (domain)) & (mask))
4302
Imre Deak319be8a2014-03-04 19:22:57 +02004303enum intel_display_power_domain
4304intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004305{
Imre Deak319be8a2014-03-04 19:22:57 +02004306 struct drm_device *dev = intel_encoder->base.dev;
4307 struct intel_digital_port *intel_dig_port;
4308
4309 switch (intel_encoder->type) {
4310 case INTEL_OUTPUT_UNKNOWN:
4311 /* Only DDI platforms should ever use this output type */
4312 WARN_ON_ONCE(!HAS_DDI(dev));
4313 case INTEL_OUTPUT_DISPLAYPORT:
4314 case INTEL_OUTPUT_HDMI:
4315 case INTEL_OUTPUT_EDP:
4316 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4317 switch (intel_dig_port->port) {
4318 case PORT_A:
4319 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4320 case PORT_B:
4321 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4322 case PORT_C:
4323 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4324 case PORT_D:
4325 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4326 default:
4327 WARN_ON_ONCE(1);
4328 return POWER_DOMAIN_PORT_OTHER;
4329 }
4330 case INTEL_OUTPUT_ANALOG:
4331 return POWER_DOMAIN_PORT_CRT;
4332 case INTEL_OUTPUT_DSI:
4333 return POWER_DOMAIN_PORT_DSI;
4334 default:
4335 return POWER_DOMAIN_PORT_OTHER;
4336 }
4337}
4338
4339static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4340{
4341 struct drm_device *dev = crtc->dev;
4342 struct intel_encoder *intel_encoder;
4343 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4344 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004345 unsigned long mask;
4346 enum transcoder transcoder;
4347
4348 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4349
4350 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4351 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004352 if (intel_crtc->config.pch_pfit.enabled ||
4353 intel_crtc->config.pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004354 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4355
Imre Deak319be8a2014-03-04 19:22:57 +02004356 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4357 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4358
Imre Deak77d22dc2014-03-05 16:20:52 +02004359 return mask;
4360}
4361
4362void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4363 bool enable)
4364{
4365 if (dev_priv->power_domains.init_power_on == enable)
4366 return;
4367
4368 if (enable)
4369 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4370 else
4371 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4372
4373 dev_priv->power_domains.init_power_on = enable;
4374}
4375
4376static void modeset_update_crtc_power_domains(struct drm_device *dev)
4377{
4378 struct drm_i915_private *dev_priv = dev->dev_private;
4379 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4380 struct intel_crtc *crtc;
4381
4382 /*
4383 * First get all needed power domains, then put all unneeded, to avoid
4384 * any unnecessary toggling of the power wells.
4385 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004386 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004387 enum intel_display_power_domain domain;
4388
4389 if (!crtc->base.enabled)
4390 continue;
4391
Imre Deak319be8a2014-03-04 19:22:57 +02004392 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004393
4394 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4395 intel_display_power_get(dev_priv, domain);
4396 }
4397
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004398 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004399 enum intel_display_power_domain domain;
4400
4401 for_each_power_domain(domain, crtc->enabled_power_domains)
4402 intel_display_power_put(dev_priv, domain);
4403
4404 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4405 }
4406
4407 intel_display_set_init_power(dev_priv, false);
4408}
4409
Ville Syrjälädfcab172014-06-13 13:37:47 +03004410/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004411static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004412{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004413 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004414
Jesse Barnes586f49d2013-11-04 16:06:59 -08004415 /* Obtain SKU information */
4416 mutex_lock(&dev_priv->dpio_lock);
4417 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4418 CCK_FUSE_HPLL_FREQ_MASK;
4419 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004420
Ville Syrjälädfcab172014-06-13 13:37:47 +03004421 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004422}
4423
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004424static void vlv_update_cdclk(struct drm_device *dev)
4425{
4426 struct drm_i915_private *dev_priv = dev->dev_private;
4427
4428 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
4429 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz",
4430 dev_priv->vlv_cdclk_freq);
4431
4432 /*
4433 * Program the gmbus_freq based on the cdclk frequency.
4434 * BSpec erroneously claims we should aim for 4MHz, but
4435 * in fact 1MHz is the correct frequency.
4436 */
4437 I915_WRITE(GMBUSFREQ_VLV, dev_priv->vlv_cdclk_freq);
4438}
4439
Jesse Barnes30a970c2013-11-04 13:48:12 -08004440/* Adjust CDclk dividers to allow high res or save power if possible */
4441static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4442{
4443 struct drm_i915_private *dev_priv = dev->dev_private;
4444 u32 val, cmd;
4445
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004446 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004447
Ville Syrjälädfcab172014-06-13 13:37:47 +03004448 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004449 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004450 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004451 cmd = 1;
4452 else
4453 cmd = 0;
4454
4455 mutex_lock(&dev_priv->rps.hw_lock);
4456 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4457 val &= ~DSPFREQGUAR_MASK;
4458 val |= (cmd << DSPFREQGUAR_SHIFT);
4459 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4460 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4461 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4462 50)) {
4463 DRM_ERROR("timed out waiting for CDclk change\n");
4464 }
4465 mutex_unlock(&dev_priv->rps.hw_lock);
4466
Ville Syrjälädfcab172014-06-13 13:37:47 +03004467 if (cdclk == 400000) {
Jesse Barnes30a970c2013-11-04 13:48:12 -08004468 u32 divider, vco;
4469
4470 vco = valleyview_get_vco(dev_priv);
Ville Syrjälädfcab172014-06-13 13:37:47 +03004471 divider = DIV_ROUND_CLOSEST(vco << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004472
4473 mutex_lock(&dev_priv->dpio_lock);
4474 /* adjust cdclk divider */
4475 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004476 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004477 val |= divider;
4478 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004479
4480 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4481 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4482 50))
4483 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004484 mutex_unlock(&dev_priv->dpio_lock);
4485 }
4486
4487 mutex_lock(&dev_priv->dpio_lock);
4488 /* adjust self-refresh exit latency value */
4489 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4490 val &= ~0x7f;
4491
4492 /*
4493 * For high bandwidth configs, we set a higher latency in the bunit
4494 * so that the core display fetch happens in time to avoid underruns.
4495 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004496 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004497 val |= 4500 / 250; /* 4.5 usec */
4498 else
4499 val |= 3000 / 250; /* 3.0 usec */
4500 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4501 mutex_unlock(&dev_priv->dpio_lock);
4502
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004503 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004504}
4505
Jesse Barnes30a970c2013-11-04 13:48:12 -08004506static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4507 int max_pixclk)
4508{
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004509 int vco = valleyview_get_vco(dev_priv);
4510 int freq_320 = (vco << 1) % 320000 != 0 ? 333333 : 320000;
4511
Jesse Barnes30a970c2013-11-04 13:48:12 -08004512 /*
4513 * Really only a few cases to deal with, as only 4 CDclks are supported:
4514 * 200MHz
4515 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004516 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004517 * 400MHz
4518 * So we check to see whether we're above 90% of the lower bin and
4519 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004520 *
4521 * We seem to get an unstable or solid color picture at 200MHz.
4522 * Not sure what's wrong. For now use 200MHz only when all pipes
4523 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08004524 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004525 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004526 return 400000;
4527 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004528 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004529 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004530 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004531 else
4532 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004533}
4534
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004535/* compute the max pixel clock for new configuration */
4536static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004537{
4538 struct drm_device *dev = dev_priv->dev;
4539 struct intel_crtc *intel_crtc;
4540 int max_pixclk = 0;
4541
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004542 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004543 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004544 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004545 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004546 }
4547
4548 return max_pixclk;
4549}
4550
4551static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004552 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004553{
4554 struct drm_i915_private *dev_priv = dev->dev_private;
4555 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004556 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004557
Imre Deakd60c4472014-03-27 17:45:10 +02004558 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4559 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004560 return;
4561
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004562 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004563 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004564 if (intel_crtc->base.enabled)
4565 *prepare_pipes |= (1 << intel_crtc->pipe);
4566}
4567
4568static void valleyview_modeset_global_resources(struct drm_device *dev)
4569{
4570 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004571 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004572 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4573
Imre Deakd60c4472014-03-27 17:45:10 +02004574 if (req_cdclk != dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004575 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak77961eb2014-03-05 16:20:56 +02004576 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004577}
4578
Jesse Barnes89b667f2013-04-18 14:51:36 -07004579static void valleyview_crtc_enable(struct drm_crtc *crtc)
4580{
4581 struct drm_device *dev = crtc->dev;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004582 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004583 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4584 struct intel_encoder *encoder;
4585 int pipe = intel_crtc->pipe;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004586 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03004587 bool is_dsi;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004588 u32 dspcntr;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004589
4590 WARN_ON(!crtc->enabled);
4591
4592 if (intel_crtc->active)
4593 return;
4594
Shobhit Kumar8525a232014-06-25 12:20:39 +05304595 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4596
4597 if (!is_dsi && !IS_CHERRYVIEW(dev))
4598 vlv_prepare_pll(intel_crtc);
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02004599
Daniel Vetter5b18e572014-04-24 23:55:06 +02004600 /* Set up the display plane register */
4601 dspcntr = DISPPLANE_GAMMA_ENABLE;
4602
4603 if (intel_crtc->config.has_dp_encoder)
4604 intel_dp_set_m_n(intel_crtc);
4605
4606 intel_set_pipe_timings(intel_crtc);
4607
4608 /* pipesrc and dspsize control the size that is scaled from,
4609 * which should always be the user's requested size.
4610 */
4611 I915_WRITE(DSPSIZE(plane),
4612 ((intel_crtc->config.pipe_src_h - 1) << 16) |
4613 (intel_crtc->config.pipe_src_w - 1));
4614 I915_WRITE(DSPPOS(plane), 0);
4615
4616 i9xx_set_pipeconf(intel_crtc);
4617
4618 I915_WRITE(DSPCNTR(plane), dspcntr);
4619 POSTING_READ(DSPCNTR(plane));
4620
4621 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4622 crtc->x, crtc->y);
4623
Jesse Barnes89b667f2013-04-18 14:51:36 -07004624 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004625
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004626 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4627
Jesse Barnes89b667f2013-04-18 14:51:36 -07004628 for_each_encoder_on_crtc(dev, crtc, encoder)
4629 if (encoder->pre_pll_enable)
4630 encoder->pre_pll_enable(encoder);
4631
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004632 if (!is_dsi) {
4633 if (IS_CHERRYVIEW(dev))
4634 chv_enable_pll(intel_crtc);
4635 else
4636 vlv_enable_pll(intel_crtc);
4637 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07004638
4639 for_each_encoder_on_crtc(dev, crtc, encoder)
4640 if (encoder->pre_enable)
4641 encoder->pre_enable(encoder);
4642
Jesse Barnes2dd24552013-04-25 12:55:01 -07004643 i9xx_pfit_enable(intel_crtc);
4644
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004645 intel_crtc_load_lut(crtc);
4646
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004647 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004648 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004649
Jani Nikula50049452013-07-30 12:20:32 +03004650 for_each_encoder_on_crtc(dev, crtc, encoder)
4651 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004652
4653 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004654
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004655 /* Underruns don't raise interrupts, so check manually. */
4656 i9xx_check_fifo_underruns(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004657}
4658
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004659static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
4660{
4661 struct drm_device *dev = crtc->base.dev;
4662 struct drm_i915_private *dev_priv = dev->dev_private;
4663
4664 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
4665 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
4666}
4667
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004668static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004669{
4670 struct drm_device *dev = crtc->dev;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004671 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08004672 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004673 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004674 int pipe = intel_crtc->pipe;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004675 int plane = intel_crtc->plane;
4676 u32 dspcntr;
Jesse Barnes79e53942008-11-07 14:24:08 -08004677
Daniel Vetter08a48462012-07-02 11:43:47 +02004678 WARN_ON(!crtc->enabled);
4679
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004680 if (intel_crtc->active)
4681 return;
4682
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004683 i9xx_set_pll_dividers(intel_crtc);
4684
Daniel Vetter5b18e572014-04-24 23:55:06 +02004685 /* Set up the display plane register */
4686 dspcntr = DISPPLANE_GAMMA_ENABLE;
4687
4688 if (pipe == 0)
4689 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4690 else
4691 dspcntr |= DISPPLANE_SEL_PIPE_B;
4692
4693 if (intel_crtc->config.has_dp_encoder)
4694 intel_dp_set_m_n(intel_crtc);
4695
4696 intel_set_pipe_timings(intel_crtc);
4697
4698 /* pipesrc and dspsize control the size that is scaled from,
4699 * which should always be the user's requested size.
4700 */
4701 I915_WRITE(DSPSIZE(plane),
4702 ((intel_crtc->config.pipe_src_h - 1) << 16) |
4703 (intel_crtc->config.pipe_src_w - 1));
4704 I915_WRITE(DSPPOS(plane), 0);
4705
4706 i9xx_set_pipeconf(intel_crtc);
4707
4708 I915_WRITE(DSPCNTR(plane), dspcntr);
4709 POSTING_READ(DSPCNTR(plane));
4710
4711 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4712 crtc->x, crtc->y);
4713
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004714 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004715
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004716 if (!IS_GEN2(dev))
4717 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4718
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004719 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004720 if (encoder->pre_enable)
4721 encoder->pre_enable(encoder);
4722
Daniel Vetterf6736a12013-06-05 13:34:30 +02004723 i9xx_enable_pll(intel_crtc);
4724
Jesse Barnes2dd24552013-04-25 12:55:01 -07004725 i9xx_pfit_enable(intel_crtc);
4726
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004727 intel_crtc_load_lut(crtc);
4728
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004729 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004730 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004731
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004732 for_each_encoder_on_crtc(dev, crtc, encoder)
4733 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004734
4735 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004736
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004737 /*
4738 * Gen2 reports pipe underruns whenever all planes are disabled.
4739 * So don't enable underrun reporting before at least some planes
4740 * are enabled.
4741 * FIXME: Need to fix the logic to work when we turn off all planes
4742 * but leave the pipe running.
4743 */
4744 if (IS_GEN2(dev))
4745 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4746
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004747 /* Underruns don't raise interrupts, so check manually. */
4748 i9xx_check_fifo_underruns(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004749}
4750
Daniel Vetter87476d62013-04-11 16:29:06 +02004751static void i9xx_pfit_disable(struct intel_crtc *crtc)
4752{
4753 struct drm_device *dev = crtc->base.dev;
4754 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004755
4756 if (!crtc->config.gmch_pfit.control)
4757 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004758
4759 assert_pipe_disabled(dev_priv, crtc->pipe);
4760
Daniel Vetter328d8e82013-05-08 10:36:31 +02004761 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4762 I915_READ(PFIT_CONTROL));
4763 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004764}
4765
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004766static void i9xx_crtc_disable(struct drm_crtc *crtc)
4767{
4768 struct drm_device *dev = crtc->dev;
4769 struct drm_i915_private *dev_priv = dev->dev_private;
4770 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004771 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004772 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004773
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004774 if (!intel_crtc->active)
4775 return;
4776
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004777 /*
4778 * Gen2 reports pipe underruns whenever all planes are disabled.
4779 * So diasble underrun reporting before all the planes get disabled.
4780 * FIXME: Need to fix the logic to work when we turn off all planes
4781 * but leave the pipe running.
4782 */
4783 if (IS_GEN2(dev))
4784 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4785
Imre Deak564ed192014-06-13 14:54:21 +03004786 /*
4787 * Vblank time updates from the shadow to live plane control register
4788 * are blocked if the memory self-refresh mode is active at that
4789 * moment. So to make sure the plane gets truly disabled, disable
4790 * first the self-refresh mode. The self-refresh enable bit in turn
4791 * will be checked/applied by the HW only at the next frame start
4792 * event which is after the vblank start event, so we need to have a
4793 * wait-for-vblank between disabling the plane and the pipe.
4794 */
4795 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004796 intel_crtc_disable_planes(crtc);
4797
Daniel Vetterea9d7582012-07-10 10:42:52 +02004798 for_each_encoder_on_crtc(dev, crtc, encoder)
4799 encoder->disable(encoder);
4800
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004801 /*
4802 * On gen2 planes are double buffered but the pipe isn't, so we must
4803 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03004804 * We also need to wait on all gmch platforms because of the
4805 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004806 */
Imre Deak564ed192014-06-13 14:54:21 +03004807 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004808
Jesse Barnesb24e7172011-01-04 15:09:30 -08004809 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004810
Daniel Vetter87476d62013-04-11 16:29:06 +02004811 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004812
Jesse Barnes89b667f2013-04-18 14:51:36 -07004813 for_each_encoder_on_crtc(dev, crtc, encoder)
4814 if (encoder->post_disable)
4815 encoder->post_disable(encoder);
4816
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03004817 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) {
4818 if (IS_CHERRYVIEW(dev))
4819 chv_disable_pll(dev_priv, pipe);
4820 else if (IS_VALLEYVIEW(dev))
4821 vlv_disable_pll(dev_priv, pipe);
4822 else
4823 i9xx_disable_pll(dev_priv, pipe);
4824 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004825
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004826 if (!IS_GEN2(dev))
4827 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4828
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004829 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004830 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004831
Daniel Vetterefa96242014-04-24 23:55:02 +02004832 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004833 intel_update_fbc(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02004834 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004835}
4836
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004837static void i9xx_crtc_off(struct drm_crtc *crtc)
4838{
4839}
4840
Daniel Vetter976f8a22012-07-08 22:34:21 +02004841static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4842 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004843{
4844 struct drm_device *dev = crtc->dev;
4845 struct drm_i915_master_private *master_priv;
4846 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4847 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004848
4849 if (!dev->primary->master)
4850 return;
4851
4852 master_priv = dev->primary->master->driver_priv;
4853 if (!master_priv->sarea_priv)
4854 return;
4855
Jesse Barnes79e53942008-11-07 14:24:08 -08004856 switch (pipe) {
4857 case 0:
4858 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4859 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4860 break;
4861 case 1:
4862 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4863 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4864 break;
4865 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004866 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004867 break;
4868 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004869}
4870
Daniel Vetter976f8a22012-07-08 22:34:21 +02004871/**
4872 * Sets the power management mode of the pipe and plane.
4873 */
4874void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004875{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004876 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004877 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004878 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004879 struct intel_encoder *intel_encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004880 enum intel_display_power_domain domain;
4881 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004882 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004883
Daniel Vetter976f8a22012-07-08 22:34:21 +02004884 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4885 enable |= intel_encoder->connectors_active;
4886
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004887 if (enable) {
4888 if (!intel_crtc->active) {
4889 /*
4890 * FIXME: DDI plls and relevant code isn't converted
4891 * yet, so do runtime PM for DPMS only for all other
4892 * platforms for now.
4893 */
4894 if (!HAS_DDI(dev)) {
4895 domains = get_crtc_power_domains(crtc);
4896 for_each_power_domain(domain, domains)
4897 intel_display_power_get(dev_priv, domain);
4898 intel_crtc->enabled_power_domains = domains;
4899 }
4900
4901 dev_priv->display.crtc_enable(crtc);
4902 }
4903 } else {
4904 if (intel_crtc->active) {
4905 dev_priv->display.crtc_disable(crtc);
4906
4907 if (!HAS_DDI(dev)) {
4908 domains = intel_crtc->enabled_power_domains;
4909 for_each_power_domain(domain, domains)
4910 intel_display_power_put(dev_priv, domain);
4911 intel_crtc->enabled_power_domains = 0;
4912 }
4913 }
4914 }
Daniel Vetter976f8a22012-07-08 22:34:21 +02004915
4916 intel_crtc_update_sarea(crtc, enable);
4917}
4918
Daniel Vetter976f8a22012-07-08 22:34:21 +02004919static void intel_crtc_disable(struct drm_crtc *crtc)
4920{
4921 struct drm_device *dev = crtc->dev;
4922 struct drm_connector *connector;
4923 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2ff8fde2014-07-08 07:50:07 -07004924 struct drm_i915_gem_object *old_obj = intel_fb_obj(crtc->primary->fb);
Daniel Vettera071fa02014-06-18 23:28:09 +02004925 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004926
4927 /* crtc should still be enabled when we disable it. */
4928 WARN_ON(!crtc->enabled);
4929
4930 dev_priv->display.crtc_disable(crtc);
4931 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004932 dev_priv->display.off(crtc);
4933
Chris Wilson931872f2012-01-16 23:01:13 +00004934 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Daniel Vettera071fa02014-06-18 23:28:09 +02004935 assert_cursor_disabled(dev_priv, pipe);
4936 assert_pipe_disabled(dev->dev_private, pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004937
Matt Roperf4510a22014-04-01 15:22:40 -07004938 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01004939 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02004940 intel_unpin_fb_obj(old_obj);
4941 i915_gem_track_fb(old_obj, NULL,
4942 INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilsoncdd59982010-09-08 16:30:16 +01004943 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004944 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004945 }
4946
4947 /* Update computed state. */
4948 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4949 if (!connector->encoder || !connector->encoder->crtc)
4950 continue;
4951
4952 if (connector->encoder->crtc != crtc)
4953 continue;
4954
4955 connector->dpms = DRM_MODE_DPMS_OFF;
4956 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004957 }
4958}
4959
Chris Wilsonea5b2132010-08-04 13:50:23 +01004960void intel_encoder_destroy(struct drm_encoder *encoder)
4961{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004962 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004963
Chris Wilsonea5b2132010-08-04 13:50:23 +01004964 drm_encoder_cleanup(encoder);
4965 kfree(intel_encoder);
4966}
4967
Damien Lespiau92373292013-08-08 22:28:57 +01004968/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004969 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4970 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004971static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004972{
4973 if (mode == DRM_MODE_DPMS_ON) {
4974 encoder->connectors_active = true;
4975
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004976 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004977 } else {
4978 encoder->connectors_active = false;
4979
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004980 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004981 }
4982}
4983
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004984/* Cross check the actual hw state with our own modeset state tracking (and it's
4985 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004986static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004987{
4988 if (connector->get_hw_state(connector)) {
4989 struct intel_encoder *encoder = connector->encoder;
4990 struct drm_crtc *crtc;
4991 bool encoder_enabled;
4992 enum pipe pipe;
4993
4994 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4995 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03004996 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004997
4998 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4999 "wrong connector dpms state\n");
5000 WARN(connector->base.encoder != &encoder->base,
5001 "active connector not linked to encoder\n");
5002 WARN(!encoder->connectors_active,
5003 "encoder->connectors_active not set\n");
5004
5005 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
5006 WARN(!encoder_enabled, "encoder not enabled\n");
5007 if (WARN_ON(!encoder->base.crtc))
5008 return;
5009
5010 crtc = encoder->base.crtc;
5011
5012 WARN(!crtc->enabled, "crtc not enabled\n");
5013 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5014 WARN(pipe != to_intel_crtc(crtc)->pipe,
5015 "encoder active on the wrong pipe\n");
5016 }
5017}
5018
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005019/* Even simpler default implementation, if there's really no special case to
5020 * consider. */
5021void intel_connector_dpms(struct drm_connector *connector, int mode)
5022{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005023 /* All the simple cases only support two dpms states. */
5024 if (mode != DRM_MODE_DPMS_ON)
5025 mode = DRM_MODE_DPMS_OFF;
5026
5027 if (mode == connector->dpms)
5028 return;
5029
5030 connector->dpms = mode;
5031
5032 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01005033 if (connector->encoder)
5034 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005035
Daniel Vetterb9805142012-08-31 17:37:33 +02005036 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005037}
5038
Daniel Vetterf0947c32012-07-02 13:10:34 +02005039/* Simple connector->get_hw_state implementation for encoders that support only
5040 * one connector and no cloning and hence the encoder state determines the state
5041 * of the connector. */
5042bool intel_connector_get_hw_state(struct intel_connector *connector)
5043{
Daniel Vetter24929352012-07-02 20:28:59 +02005044 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005045 struct intel_encoder *encoder = connector->encoder;
5046
5047 return encoder->get_hw_state(encoder, &pipe);
5048}
5049
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005050static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5051 struct intel_crtc_config *pipe_config)
5052{
5053 struct drm_i915_private *dev_priv = dev->dev_private;
5054 struct intel_crtc *pipe_B_crtc =
5055 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5056
5057 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5058 pipe_name(pipe), pipe_config->fdi_lanes);
5059 if (pipe_config->fdi_lanes > 4) {
5060 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5061 pipe_name(pipe), pipe_config->fdi_lanes);
5062 return false;
5063 }
5064
Paulo Zanonibafb6552013-11-02 21:07:44 -07005065 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005066 if (pipe_config->fdi_lanes > 2) {
5067 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5068 pipe_config->fdi_lanes);
5069 return false;
5070 } else {
5071 return true;
5072 }
5073 }
5074
5075 if (INTEL_INFO(dev)->num_pipes == 2)
5076 return true;
5077
5078 /* Ivybridge 3 pipe is really complicated */
5079 switch (pipe) {
5080 case PIPE_A:
5081 return true;
5082 case PIPE_B:
5083 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5084 pipe_config->fdi_lanes > 2) {
5085 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5086 pipe_name(pipe), pipe_config->fdi_lanes);
5087 return false;
5088 }
5089 return true;
5090 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005091 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005092 pipe_B_crtc->config.fdi_lanes <= 2) {
5093 if (pipe_config->fdi_lanes > 2) {
5094 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5095 pipe_name(pipe), pipe_config->fdi_lanes);
5096 return false;
5097 }
5098 } else {
5099 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5100 return false;
5101 }
5102 return true;
5103 default:
5104 BUG();
5105 }
5106}
5107
Daniel Vettere29c22c2013-02-21 00:00:16 +01005108#define RETRY 1
5109static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5110 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005111{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005112 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005113 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005114 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005115 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005116
Daniel Vettere29c22c2013-02-21 00:00:16 +01005117retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005118 /* FDI is a binary signal running at ~2.7GHz, encoding
5119 * each output octet as 10 bits. The actual frequency
5120 * is stored as a divider into a 100MHz clock, and the
5121 * mode pixel clock is stored in units of 1KHz.
5122 * Hence the bw of each lane in terms of the mode signal
5123 * is:
5124 */
5125 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5126
Damien Lespiau241bfc32013-09-25 16:45:37 +01005127 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005128
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005129 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005130 pipe_config->pipe_bpp);
5131
5132 pipe_config->fdi_lanes = lane;
5133
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005134 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005135 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005136
Daniel Vettere29c22c2013-02-21 00:00:16 +01005137 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5138 intel_crtc->pipe, pipe_config);
5139 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5140 pipe_config->pipe_bpp -= 2*3;
5141 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5142 pipe_config->pipe_bpp);
5143 needs_recompute = true;
5144 pipe_config->bw_constrained = true;
5145
5146 goto retry;
5147 }
5148
5149 if (needs_recompute)
5150 return RETRY;
5151
5152 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005153}
5154
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005155static void hsw_compute_ips_config(struct intel_crtc *crtc,
5156 struct intel_crtc_config *pipe_config)
5157{
Jani Nikulad330a952014-01-21 11:24:25 +02005158 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005159 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005160 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005161}
5162
Daniel Vettera43f6e02013-06-07 23:10:32 +02005163static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01005164 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005165{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005166 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005167 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005168
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005169 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005170 if (INTEL_INFO(dev)->gen < 4) {
5171 struct drm_i915_private *dev_priv = dev->dev_private;
5172 int clock_limit =
5173 dev_priv->display.get_display_clock_speed(dev);
5174
5175 /*
5176 * Enable pixel doubling when the dot clock
5177 * is > 90% of the (display) core speed.
5178 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005179 * GDG double wide on either pipe,
5180 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005181 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005182 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005183 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005184 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005185 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005186 }
5187
Damien Lespiau241bfc32013-09-25 16:45:37 +01005188 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005189 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005190 }
Chris Wilson89749352010-09-12 18:25:19 +01005191
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005192 /*
5193 * Pipe horizontal size must be even in:
5194 * - DVO ganged mode
5195 * - LVDS dual channel mode
5196 * - Double wide pipe
5197 */
5198 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5199 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5200 pipe_config->pipe_src_w &= ~1;
5201
Damien Lespiau8693a822013-05-03 18:48:11 +01005202 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5203 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005204 */
5205 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5206 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005207 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005208
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005209 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005210 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005211 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005212 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5213 * for lvds. */
5214 pipe_config->pipe_bpp = 8*3;
5215 }
5216
Damien Lespiauf5adf942013-06-24 18:29:34 +01005217 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005218 hsw_compute_ips_config(crtc, pipe_config);
5219
5220 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
5221 * clock survives for now. */
5222 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5223 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005224
Daniel Vetter877d48d2013-04-19 11:24:43 +02005225 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005226 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005227
Daniel Vettere29c22c2013-02-21 00:00:16 +01005228 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005229}
5230
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005231static int valleyview_get_display_clock_speed(struct drm_device *dev)
5232{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005233 struct drm_i915_private *dev_priv = dev->dev_private;
5234 int vco = valleyview_get_vco(dev_priv);
5235 u32 val;
5236 int divider;
5237
5238 mutex_lock(&dev_priv->dpio_lock);
5239 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5240 mutex_unlock(&dev_priv->dpio_lock);
5241
5242 divider = val & DISPLAY_FREQUENCY_VALUES;
5243
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005244 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5245 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5246 "cdclk change in progress\n");
5247
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005248 return DIV_ROUND_CLOSEST(vco << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005249}
5250
Jesse Barnese70236a2009-09-21 10:42:27 -07005251static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005252{
Jesse Barnese70236a2009-09-21 10:42:27 -07005253 return 400000;
5254}
Jesse Barnes79e53942008-11-07 14:24:08 -08005255
Jesse Barnese70236a2009-09-21 10:42:27 -07005256static int i915_get_display_clock_speed(struct drm_device *dev)
5257{
5258 return 333000;
5259}
Jesse Barnes79e53942008-11-07 14:24:08 -08005260
Jesse Barnese70236a2009-09-21 10:42:27 -07005261static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5262{
5263 return 200000;
5264}
Jesse Barnes79e53942008-11-07 14:24:08 -08005265
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005266static int pnv_get_display_clock_speed(struct drm_device *dev)
5267{
5268 u16 gcfgc = 0;
5269
5270 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5271
5272 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5273 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5274 return 267000;
5275 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5276 return 333000;
5277 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5278 return 444000;
5279 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5280 return 200000;
5281 default:
5282 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5283 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5284 return 133000;
5285 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5286 return 167000;
5287 }
5288}
5289
Jesse Barnese70236a2009-09-21 10:42:27 -07005290static int i915gm_get_display_clock_speed(struct drm_device *dev)
5291{
5292 u16 gcfgc = 0;
5293
5294 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5295
5296 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005297 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005298 else {
5299 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5300 case GC_DISPLAY_CLOCK_333_MHZ:
5301 return 333000;
5302 default:
5303 case GC_DISPLAY_CLOCK_190_200_MHZ:
5304 return 190000;
5305 }
5306 }
5307}
Jesse Barnes79e53942008-11-07 14:24:08 -08005308
Jesse Barnese70236a2009-09-21 10:42:27 -07005309static int i865_get_display_clock_speed(struct drm_device *dev)
5310{
5311 return 266000;
5312}
5313
5314static int i855_get_display_clock_speed(struct drm_device *dev)
5315{
5316 u16 hpllcc = 0;
5317 /* Assume that the hardware is in the high speed state. This
5318 * should be the default.
5319 */
5320 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5321 case GC_CLOCK_133_200:
5322 case GC_CLOCK_100_200:
5323 return 200000;
5324 case GC_CLOCK_166_250:
5325 return 250000;
5326 case GC_CLOCK_100_133:
5327 return 133000;
5328 }
5329
5330 /* Shouldn't happen */
5331 return 0;
5332}
5333
5334static int i830_get_display_clock_speed(struct drm_device *dev)
5335{
5336 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005337}
5338
Zhenyu Wang2c072452009-06-05 15:38:42 +08005339static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005340intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005341{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005342 while (*num > DATA_LINK_M_N_MASK ||
5343 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005344 *num >>= 1;
5345 *den >>= 1;
5346 }
5347}
5348
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005349static void compute_m_n(unsigned int m, unsigned int n,
5350 uint32_t *ret_m, uint32_t *ret_n)
5351{
5352 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5353 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5354 intel_reduce_m_n_ratio(ret_m, ret_n);
5355}
5356
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005357void
5358intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5359 int pixel_clock, int link_clock,
5360 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005361{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005362 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005363
5364 compute_m_n(bits_per_pixel * pixel_clock,
5365 link_clock * nlanes * 8,
5366 &m_n->gmch_m, &m_n->gmch_n);
5367
5368 compute_m_n(pixel_clock, link_clock,
5369 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005370}
5371
Chris Wilsona7615032011-01-12 17:04:08 +00005372static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5373{
Jani Nikulad330a952014-01-21 11:24:25 +02005374 if (i915.panel_use_ssc >= 0)
5375 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005376 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005377 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005378}
5379
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005380static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5381{
5382 struct drm_device *dev = crtc->dev;
5383 struct drm_i915_private *dev_priv = dev->dev_private;
5384 int refclk;
5385
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005386 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005387 refclk = 100000;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005388 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005389 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005390 refclk = dev_priv->vbt.lvds_ssc_freq;
5391 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005392 } else if (!IS_GEN2(dev)) {
5393 refclk = 96000;
5394 } else {
5395 refclk = 48000;
5396 }
5397
5398 return refclk;
5399}
5400
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005401static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005402{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005403 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005404}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005405
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005406static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5407{
5408 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005409}
5410
Daniel Vetterf47709a2013-03-28 10:42:02 +01005411static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005412 intel_clock_t *reduced_clock)
5413{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005414 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005415 u32 fp, fp2 = 0;
5416
5417 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005418 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005419 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005420 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005421 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005422 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005423 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005424 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005425 }
5426
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005427 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005428
Daniel Vetterf47709a2013-03-28 10:42:02 +01005429 crtc->lowfreq_avail = false;
5430 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005431 reduced_clock && i915.powersave) {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005432 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005433 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005434 } else {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005435 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005436 }
5437}
5438
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005439static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5440 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005441{
5442 u32 reg_val;
5443
5444 /*
5445 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5446 * and set it to a reasonable value instead.
5447 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005448 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005449 reg_val &= 0xffffff00;
5450 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005451 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005452
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005453 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005454 reg_val &= 0x8cffffff;
5455 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005456 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005457
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005458 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005459 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005460 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005461
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005462 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005463 reg_val &= 0x00ffffff;
5464 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005465 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005466}
5467
Daniel Vetterb5518422013-05-03 11:49:48 +02005468static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5469 struct intel_link_m_n *m_n)
5470{
5471 struct drm_device *dev = crtc->base.dev;
5472 struct drm_i915_private *dev_priv = dev->dev_private;
5473 int pipe = crtc->pipe;
5474
Daniel Vettere3b95f12013-05-03 11:49:49 +02005475 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5476 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5477 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5478 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005479}
5480
5481static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5482 struct intel_link_m_n *m_n)
5483{
5484 struct drm_device *dev = crtc->base.dev;
5485 struct drm_i915_private *dev_priv = dev->dev_private;
5486 int pipe = crtc->pipe;
5487 enum transcoder transcoder = crtc->config.cpu_transcoder;
5488
5489 if (INTEL_INFO(dev)->gen >= 5) {
5490 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5491 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5492 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5493 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5494 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005495 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5496 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5497 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5498 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005499 }
5500}
5501
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005502static void intel_dp_set_m_n(struct intel_crtc *crtc)
5503{
5504 if (crtc->config.has_pch_encoder)
5505 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5506 else
5507 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5508}
5509
Daniel Vetterf47709a2013-03-28 10:42:02 +01005510static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005511{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005512 u32 dpll, dpll_md;
5513
5514 /*
5515 * Enable DPIO clock input. We should never disable the reference
5516 * clock for pipe B, since VGA hotplug / manual detection depends
5517 * on it.
5518 */
5519 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5520 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5521 /* We should never disable this, set it here for state tracking */
5522 if (crtc->pipe == PIPE_B)
5523 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5524 dpll |= DPLL_VCO_ENABLE;
5525 crtc->config.dpll_hw_state.dpll = dpll;
5526
5527 dpll_md = (crtc->config.pixel_multiplier - 1)
5528 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5529 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5530}
5531
5532static void vlv_prepare_pll(struct intel_crtc *crtc)
5533{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005534 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005535 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005536 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005537 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005538 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005539 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005540
Daniel Vetter09153002012-12-12 14:06:44 +01005541 mutex_lock(&dev_priv->dpio_lock);
5542
Daniel Vetterf47709a2013-03-28 10:42:02 +01005543 bestn = crtc->config.dpll.n;
5544 bestm1 = crtc->config.dpll.m1;
5545 bestm2 = crtc->config.dpll.m2;
5546 bestp1 = crtc->config.dpll.p1;
5547 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005548
Jesse Barnes89b667f2013-04-18 14:51:36 -07005549 /* See eDP HDMI DPIO driver vbios notes doc */
5550
5551 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005552 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005553 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005554
5555 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005556 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005557
5558 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005559 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005560 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005561 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005562
5563 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005564 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005565
5566 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005567 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5568 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5569 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005570 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005571
5572 /*
5573 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5574 * but we don't support that).
5575 * Note: don't use the DAC post divider as it seems unstable.
5576 */
5577 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005578 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005579
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005580 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005581 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005582
Jesse Barnes89b667f2013-04-18 14:51:36 -07005583 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005584 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005585 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005586 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005587 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005588 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005589 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005590 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005591 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005592
Jesse Barnes89b667f2013-04-18 14:51:36 -07005593 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5594 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5595 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005596 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005597 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005598 0x0df40000);
5599 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005600 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005601 0x0df70000);
5602 } else { /* HDMI or VGA */
5603 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005604 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005605 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005606 0x0df70000);
5607 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005608 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005609 0x0df40000);
5610 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005611
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005612 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005613 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5614 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5615 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5616 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005617 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005618
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005619 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01005620 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005621}
5622
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005623static void chv_update_pll(struct intel_crtc *crtc)
5624{
5625 struct drm_device *dev = crtc->base.dev;
5626 struct drm_i915_private *dev_priv = dev->dev_private;
5627 int pipe = crtc->pipe;
5628 int dpll_reg = DPLL(crtc->pipe);
5629 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03005630 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005631 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5632 int refclk;
5633
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005634 crtc->config.dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
5635 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5636 DPLL_VCO_ENABLE;
5637 if (pipe != PIPE_A)
5638 crtc->config.dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5639
5640 crtc->config.dpll_hw_state.dpll_md =
5641 (crtc->config.pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005642
5643 bestn = crtc->config.dpll.n;
5644 bestm2_frac = crtc->config.dpll.m2 & 0x3fffff;
5645 bestm1 = crtc->config.dpll.m1;
5646 bestm2 = crtc->config.dpll.m2 >> 22;
5647 bestp1 = crtc->config.dpll.p1;
5648 bestp2 = crtc->config.dpll.p2;
5649
5650 /*
5651 * Enable Refclk and SSC
5652 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005653 I915_WRITE(dpll_reg,
5654 crtc->config.dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
5655
5656 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005657
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005658 /* p1 and p2 divider */
5659 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5660 5 << DPIO_CHV_S1_DIV_SHIFT |
5661 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5662 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5663 1 << DPIO_CHV_K_DIV_SHIFT);
5664
5665 /* Feedback post-divider - m2 */
5666 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5667
5668 /* Feedback refclk divider - n and m1 */
5669 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5670 DPIO_CHV_M1_DIV_BY_2 |
5671 1 << DPIO_CHV_N_DIV_SHIFT);
5672
5673 /* M2 fraction division */
5674 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5675
5676 /* M2 fraction division enable */
5677 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5678 DPIO_CHV_FRAC_DIV_EN |
5679 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5680
5681 /* Loop filter */
5682 refclk = i9xx_get_refclk(&crtc->base, 0);
5683 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5684 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5685 if (refclk == 100000)
5686 intcoeff = 11;
5687 else if (refclk == 38400)
5688 intcoeff = 10;
5689 else
5690 intcoeff = 9;
5691 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5692 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5693
5694 /* AFC Recal */
5695 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5696 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5697 DPIO_AFC_RECAL);
5698
5699 mutex_unlock(&dev_priv->dpio_lock);
5700}
5701
Daniel Vetterf47709a2013-03-28 10:42:02 +01005702static void i9xx_update_pll(struct intel_crtc *crtc,
5703 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005704 int num_connectors)
5705{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005706 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005707 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005708 u32 dpll;
5709 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005710 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005711
Daniel Vetterf47709a2013-03-28 10:42:02 +01005712 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305713
Daniel Vetterf47709a2013-03-28 10:42:02 +01005714 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5715 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005716
5717 dpll = DPLL_VGA_MODE_DIS;
5718
Daniel Vetterf47709a2013-03-28 10:42:02 +01005719 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005720 dpll |= DPLLB_MODE_LVDS;
5721 else
5722 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005723
Daniel Vetteref1b4602013-06-01 17:17:04 +02005724 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005725 dpll |= (crtc->config.pixel_multiplier - 1)
5726 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005727 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005728
5729 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005730 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005731
Daniel Vetterf47709a2013-03-28 10:42:02 +01005732 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005733 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005734
5735 /* compute bitmask from p1 value */
5736 if (IS_PINEVIEW(dev))
5737 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5738 else {
5739 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5740 if (IS_G4X(dev) && reduced_clock)
5741 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5742 }
5743 switch (clock->p2) {
5744 case 5:
5745 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5746 break;
5747 case 7:
5748 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5749 break;
5750 case 10:
5751 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5752 break;
5753 case 14:
5754 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5755 break;
5756 }
5757 if (INTEL_INFO(dev)->gen >= 4)
5758 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5759
Daniel Vetter09ede542013-04-30 14:01:45 +02005760 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005761 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005762 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005763 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5764 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5765 else
5766 dpll |= PLL_REF_INPUT_DREFCLK;
5767
5768 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005769 crtc->config.dpll_hw_state.dpll = dpll;
5770
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005771 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005772 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5773 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005774 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005775 }
5776}
5777
Daniel Vetterf47709a2013-03-28 10:42:02 +01005778static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005779 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005780 int num_connectors)
5781{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005782 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005783 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005784 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005785 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005786
Daniel Vetterf47709a2013-03-28 10:42:02 +01005787 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305788
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005789 dpll = DPLL_VGA_MODE_DIS;
5790
Daniel Vetterf47709a2013-03-28 10:42:02 +01005791 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005792 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5793 } else {
5794 if (clock->p1 == 2)
5795 dpll |= PLL_P1_DIVIDE_BY_TWO;
5796 else
5797 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5798 if (clock->p2 == 4)
5799 dpll |= PLL_P2_DIVIDE_BY_4;
5800 }
5801
Daniel Vetter4a33e482013-07-06 12:52:05 +02005802 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5803 dpll |= DPLL_DVO_2X_MODE;
5804
Daniel Vetterf47709a2013-03-28 10:42:02 +01005805 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005806 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5807 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5808 else
5809 dpll |= PLL_REF_INPUT_DREFCLK;
5810
5811 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005812 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005813}
5814
Daniel Vetter8a654f32013-06-01 17:16:22 +02005815static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005816{
5817 struct drm_device *dev = intel_crtc->base.dev;
5818 struct drm_i915_private *dev_priv = dev->dev_private;
5819 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005820 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005821 struct drm_display_mode *adjusted_mode =
5822 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005823 uint32_t crtc_vtotal, crtc_vblank_end;
5824 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005825
5826 /* We need to be careful not to changed the adjusted mode, for otherwise
5827 * the hw state checker will get angry at the mismatch. */
5828 crtc_vtotal = adjusted_mode->crtc_vtotal;
5829 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005830
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005831 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005832 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005833 crtc_vtotal -= 1;
5834 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005835
5836 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5837 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5838 else
5839 vsyncshift = adjusted_mode->crtc_hsync_start -
5840 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005841 if (vsyncshift < 0)
5842 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005843 }
5844
5845 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005846 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005847
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005848 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005849 (adjusted_mode->crtc_hdisplay - 1) |
5850 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005851 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005852 (adjusted_mode->crtc_hblank_start - 1) |
5853 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005854 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005855 (adjusted_mode->crtc_hsync_start - 1) |
5856 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5857
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005858 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005859 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005860 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005861 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005862 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005863 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005864 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005865 (adjusted_mode->crtc_vsync_start - 1) |
5866 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5867
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005868 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5869 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5870 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5871 * bits. */
5872 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5873 (pipe == PIPE_B || pipe == PIPE_C))
5874 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5875
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005876 /* pipesrc controls the size that is scaled from, which should
5877 * always be the user's requested size.
5878 */
5879 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005880 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5881 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005882}
5883
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005884static void intel_get_pipe_timings(struct intel_crtc *crtc,
5885 struct intel_crtc_config *pipe_config)
5886{
5887 struct drm_device *dev = crtc->base.dev;
5888 struct drm_i915_private *dev_priv = dev->dev_private;
5889 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5890 uint32_t tmp;
5891
5892 tmp = I915_READ(HTOTAL(cpu_transcoder));
5893 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5894 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5895 tmp = I915_READ(HBLANK(cpu_transcoder));
5896 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5897 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5898 tmp = I915_READ(HSYNC(cpu_transcoder));
5899 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5900 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5901
5902 tmp = I915_READ(VTOTAL(cpu_transcoder));
5903 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5904 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5905 tmp = I915_READ(VBLANK(cpu_transcoder));
5906 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5907 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5908 tmp = I915_READ(VSYNC(cpu_transcoder));
5909 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5910 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5911
5912 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5913 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5914 pipe_config->adjusted_mode.crtc_vtotal += 1;
5915 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5916 }
5917
5918 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005919 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5920 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5921
5922 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5923 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005924}
5925
Daniel Vetterf6a83282014-02-11 15:28:57 -08005926void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5927 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03005928{
Daniel Vetterf6a83282014-02-11 15:28:57 -08005929 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5930 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5931 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5932 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005933
Daniel Vetterf6a83282014-02-11 15:28:57 -08005934 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5935 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5936 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5937 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005938
Daniel Vetterf6a83282014-02-11 15:28:57 -08005939 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005940
Daniel Vetterf6a83282014-02-11 15:28:57 -08005941 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5942 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005943}
5944
Daniel Vetter84b046f2013-02-19 18:48:54 +01005945static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5946{
5947 struct drm_device *dev = intel_crtc->base.dev;
5948 struct drm_i915_private *dev_priv = dev->dev_private;
5949 uint32_t pipeconf;
5950
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005951 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005952
Daniel Vetter67c72a12013-09-24 11:46:14 +02005953 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5954 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5955 pipeconf |= PIPECONF_ENABLE;
5956
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005957 if (intel_crtc->config.double_wide)
5958 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005959
Daniel Vetterff9ce462013-04-24 14:57:17 +02005960 /* only g4x and later have fancy bpc/dither controls */
5961 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005962 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5963 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5964 pipeconf |= PIPECONF_DITHER_EN |
5965 PIPECONF_DITHER_TYPE_SP;
5966
5967 switch (intel_crtc->config.pipe_bpp) {
5968 case 18:
5969 pipeconf |= PIPECONF_6BPC;
5970 break;
5971 case 24:
5972 pipeconf |= PIPECONF_8BPC;
5973 break;
5974 case 30:
5975 pipeconf |= PIPECONF_10BPC;
5976 break;
5977 default:
5978 /* Case prevented by intel_choose_pipe_bpp_dither. */
5979 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005980 }
5981 }
5982
5983 if (HAS_PIPE_CXSR(dev)) {
5984 if (intel_crtc->lowfreq_avail) {
5985 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5986 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5987 } else {
5988 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005989 }
5990 }
5991
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02005992 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
5993 if (INTEL_INFO(dev)->gen < 4 ||
5994 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5995 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5996 else
5997 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
5998 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01005999 pipeconf |= PIPECONF_PROGRESSIVE;
6000
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006001 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
6002 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006003
Daniel Vetter84b046f2013-02-19 18:48:54 +01006004 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6005 POSTING_READ(PIPECONF(intel_crtc->pipe));
6006}
6007
Eric Anholtf564048e2011-03-30 13:01:02 -07006008static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006009 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006010 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006011{
6012 struct drm_device *dev = crtc->dev;
6013 struct drm_i915_private *dev_priv = dev->dev_private;
6014 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eric Anholtc751ce42010-03-25 11:48:48 -07006015 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006016 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02006017 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006018 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006019 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006020 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006021
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02006022 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01006023 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006024 case INTEL_OUTPUT_LVDS:
6025 is_lvds = true;
6026 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006027 case INTEL_OUTPUT_DSI:
6028 is_dsi = true;
6029 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006030 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006031
Eric Anholtc751ce42010-03-25 11:48:48 -07006032 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006033 }
6034
Jani Nikulaf2335332013-09-13 11:03:09 +03006035 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006036 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006037
Jani Nikulaf2335332013-09-13 11:03:09 +03006038 if (!intel_crtc->config.clock_set) {
6039 refclk = i9xx_get_refclk(crtc, num_connectors);
6040
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006041 /*
6042 * Returns a set of divisors for the desired target clock with
6043 * the given refclk, or FALSE. The returned values represent
6044 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6045 * 2) / p1 / p2.
6046 */
6047 limit = intel_limit(crtc, refclk);
6048 ok = dev_priv->display.find_dpll(limit, crtc,
6049 intel_crtc->config.port_clock,
6050 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006051 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006052 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6053 return -EINVAL;
6054 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006055
Jani Nikulaf2335332013-09-13 11:03:09 +03006056 if (is_lvds && dev_priv->lvds_downclock_avail) {
6057 /*
6058 * Ensure we match the reduced clock's P to the target
6059 * clock. If the clocks don't match, we can't switch
6060 * the display clock by using the FP0/FP1. In such case
6061 * we will disable the LVDS downclock feature.
6062 */
6063 has_reduced_clock =
6064 dev_priv->display.find_dpll(limit, crtc,
6065 dev_priv->lvds_downclock,
6066 refclk, &clock,
6067 &reduced_clock);
6068 }
6069 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01006070 intel_crtc->config.dpll.n = clock.n;
6071 intel_crtc->config.dpll.m1 = clock.m1;
6072 intel_crtc->config.dpll.m2 = clock.m2;
6073 intel_crtc->config.dpll.p1 = clock.p1;
6074 intel_crtc->config.dpll.p2 = clock.p2;
6075 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006076
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006077 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02006078 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306079 has_reduced_clock ? &reduced_clock : NULL,
6080 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006081 } else if (IS_CHERRYVIEW(dev)) {
6082 chv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006083 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03006084 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006085 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01006086 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006087 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006088 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006089 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006090
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006091 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006092}
6093
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006094static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6095 struct intel_crtc_config *pipe_config)
6096{
6097 struct drm_device *dev = crtc->base.dev;
6098 struct drm_i915_private *dev_priv = dev->dev_private;
6099 uint32_t tmp;
6100
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006101 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6102 return;
6103
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006104 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006105 if (!(tmp & PFIT_ENABLE))
6106 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006107
Daniel Vetter06922822013-07-11 13:35:40 +02006108 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006109 if (INTEL_INFO(dev)->gen < 4) {
6110 if (crtc->pipe != PIPE_B)
6111 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006112 } else {
6113 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6114 return;
6115 }
6116
Daniel Vetter06922822013-07-11 13:35:40 +02006117 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006118 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6119 if (INTEL_INFO(dev)->gen < 5)
6120 pipe_config->gmch_pfit.lvds_border_bits =
6121 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6122}
6123
Jesse Barnesacbec812013-09-20 11:29:32 -07006124static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6125 struct intel_crtc_config *pipe_config)
6126{
6127 struct drm_device *dev = crtc->base.dev;
6128 struct drm_i915_private *dev_priv = dev->dev_private;
6129 int pipe = pipe_config->cpu_transcoder;
6130 intel_clock_t clock;
6131 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006132 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006133
6134 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006135 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006136 mutex_unlock(&dev_priv->dpio_lock);
6137
6138 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6139 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6140 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6141 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6142 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6143
Ville Syrjäläf6466282013-10-14 14:50:31 +03006144 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006145
Ville Syrjäläf6466282013-10-14 14:50:31 +03006146 /* clock.dot is the fast clock */
6147 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006148}
6149
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006150static void i9xx_get_plane_config(struct intel_crtc *crtc,
6151 struct intel_plane_config *plane_config)
6152{
6153 struct drm_device *dev = crtc->base.dev;
6154 struct drm_i915_private *dev_priv = dev->dev_private;
6155 u32 val, base, offset;
6156 int pipe = crtc->pipe, plane = crtc->plane;
6157 int fourcc, pixel_format;
6158 int aligned_height;
6159
Dave Airlie66e514c2014-04-03 07:51:54 +10006160 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6161 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006162 DRM_DEBUG_KMS("failed to alloc fb\n");
6163 return;
6164 }
6165
6166 val = I915_READ(DSPCNTR(plane));
6167
6168 if (INTEL_INFO(dev)->gen >= 4)
6169 if (val & DISPPLANE_TILED)
6170 plane_config->tiled = true;
6171
6172 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6173 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006174 crtc->base.primary->fb->pixel_format = fourcc;
6175 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006176 drm_format_plane_cpp(fourcc, 0) * 8;
6177
6178 if (INTEL_INFO(dev)->gen >= 4) {
6179 if (plane_config->tiled)
6180 offset = I915_READ(DSPTILEOFF(plane));
6181 else
6182 offset = I915_READ(DSPLINOFF(plane));
6183 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6184 } else {
6185 base = I915_READ(DSPADDR(plane));
6186 }
6187 plane_config->base = base;
6188
6189 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006190 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6191 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006192
6193 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006194 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006195
Dave Airlie66e514c2014-04-03 07:51:54 +10006196 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006197 plane_config->tiled);
6198
Fabian Frederick1267a262014-07-01 20:39:41 +02006199 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6200 aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006201
6202 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006203 pipe, plane, crtc->base.primary->fb->width,
6204 crtc->base.primary->fb->height,
6205 crtc->base.primary->fb->bits_per_pixel, base,
6206 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006207 plane_config->size);
6208
6209}
6210
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006211static void chv_crtc_clock_get(struct intel_crtc *crtc,
6212 struct intel_crtc_config *pipe_config)
6213{
6214 struct drm_device *dev = crtc->base.dev;
6215 struct drm_i915_private *dev_priv = dev->dev_private;
6216 int pipe = pipe_config->cpu_transcoder;
6217 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6218 intel_clock_t clock;
6219 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6220 int refclk = 100000;
6221
6222 mutex_lock(&dev_priv->dpio_lock);
6223 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6224 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6225 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6226 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6227 mutex_unlock(&dev_priv->dpio_lock);
6228
6229 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6230 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6231 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6232 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6233 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6234
6235 chv_clock(refclk, &clock);
6236
6237 /* clock.dot is the fast clock */
6238 pipe_config->port_clock = clock.dot / 5;
6239}
6240
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006241static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6242 struct intel_crtc_config *pipe_config)
6243{
6244 struct drm_device *dev = crtc->base.dev;
6245 struct drm_i915_private *dev_priv = dev->dev_private;
6246 uint32_t tmp;
6247
Imre Deakb5482bd2014-03-05 16:20:55 +02006248 if (!intel_display_power_enabled(dev_priv,
6249 POWER_DOMAIN_PIPE(crtc->pipe)))
6250 return false;
6251
Daniel Vettere143a212013-07-04 12:01:15 +02006252 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006253 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006254
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006255 tmp = I915_READ(PIPECONF(crtc->pipe));
6256 if (!(tmp & PIPECONF_ENABLE))
6257 return false;
6258
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006259 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6260 switch (tmp & PIPECONF_BPC_MASK) {
6261 case PIPECONF_6BPC:
6262 pipe_config->pipe_bpp = 18;
6263 break;
6264 case PIPECONF_8BPC:
6265 pipe_config->pipe_bpp = 24;
6266 break;
6267 case PIPECONF_10BPC:
6268 pipe_config->pipe_bpp = 30;
6269 break;
6270 default:
6271 break;
6272 }
6273 }
6274
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006275 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6276 pipe_config->limited_color_range = true;
6277
Ville Syrjälä282740f2013-09-04 18:30:03 +03006278 if (INTEL_INFO(dev)->gen < 4)
6279 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6280
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006281 intel_get_pipe_timings(crtc, pipe_config);
6282
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006283 i9xx_get_pfit_config(crtc, pipe_config);
6284
Daniel Vetter6c49f242013-06-06 12:45:25 +02006285 if (INTEL_INFO(dev)->gen >= 4) {
6286 tmp = I915_READ(DPLL_MD(crtc->pipe));
6287 pipe_config->pixel_multiplier =
6288 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6289 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006290 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006291 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6292 tmp = I915_READ(DPLL(crtc->pipe));
6293 pipe_config->pixel_multiplier =
6294 ((tmp & SDVO_MULTIPLIER_MASK)
6295 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6296 } else {
6297 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6298 * port and will be fixed up in the encoder->get_config
6299 * function. */
6300 pipe_config->pixel_multiplier = 1;
6301 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006302 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6303 if (!IS_VALLEYVIEW(dev)) {
6304 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6305 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006306 } else {
6307 /* Mask out read-only status bits. */
6308 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6309 DPLL_PORTC_READY_MASK |
6310 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006311 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006312
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006313 if (IS_CHERRYVIEW(dev))
6314 chv_crtc_clock_get(crtc, pipe_config);
6315 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006316 vlv_crtc_clock_get(crtc, pipe_config);
6317 else
6318 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006319
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006320 return true;
6321}
6322
Paulo Zanonidde86e22012-12-01 12:04:25 -02006323static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006324{
6325 struct drm_i915_private *dev_priv = dev->dev_private;
6326 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006327 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006328 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006329 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006330 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006331 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006332 bool has_ck505 = false;
6333 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006334
6335 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07006336 list_for_each_entry(encoder, &mode_config->encoder_list,
6337 base.head) {
6338 switch (encoder->type) {
6339 case INTEL_OUTPUT_LVDS:
6340 has_panel = true;
6341 has_lvds = true;
6342 break;
6343 case INTEL_OUTPUT_EDP:
6344 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006345 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006346 has_cpu_edp = true;
6347 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006348 }
6349 }
6350
Keith Packard99eb6a02011-09-26 14:29:12 -07006351 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006352 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006353 can_ssc = has_ck505;
6354 } else {
6355 has_ck505 = false;
6356 can_ssc = true;
6357 }
6358
Imre Deak2de69052013-05-08 13:14:04 +03006359 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6360 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006361
6362 /* Ironlake: try to setup display ref clock before DPLL
6363 * enabling. This is only under driver's control after
6364 * PCH B stepping, previous chipset stepping should be
6365 * ignoring this setting.
6366 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006367 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006368
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006369 /* As we must carefully and slowly disable/enable each source in turn,
6370 * compute the final state we want first and check if we need to
6371 * make any changes at all.
6372 */
6373 final = val;
6374 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006375 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006376 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006377 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006378 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6379
6380 final &= ~DREF_SSC_SOURCE_MASK;
6381 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6382 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006383
Keith Packard199e5d72011-09-22 12:01:57 -07006384 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006385 final |= DREF_SSC_SOURCE_ENABLE;
6386
6387 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6388 final |= DREF_SSC1_ENABLE;
6389
6390 if (has_cpu_edp) {
6391 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6392 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6393 else
6394 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6395 } else
6396 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6397 } else {
6398 final |= DREF_SSC_SOURCE_DISABLE;
6399 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6400 }
6401
6402 if (final == val)
6403 return;
6404
6405 /* Always enable nonspread source */
6406 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6407
6408 if (has_ck505)
6409 val |= DREF_NONSPREAD_CK505_ENABLE;
6410 else
6411 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6412
6413 if (has_panel) {
6414 val &= ~DREF_SSC_SOURCE_MASK;
6415 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006416
Keith Packard199e5d72011-09-22 12:01:57 -07006417 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006418 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006419 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006420 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006421 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006422 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006423
6424 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006425 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006426 POSTING_READ(PCH_DREF_CONTROL);
6427 udelay(200);
6428
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006429 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006430
6431 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006432 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006433 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006434 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006435 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006436 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006437 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006438 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006439 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006440
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006441 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006442 POSTING_READ(PCH_DREF_CONTROL);
6443 udelay(200);
6444 } else {
6445 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6446
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006447 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006448
6449 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006450 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006451
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006452 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006453 POSTING_READ(PCH_DREF_CONTROL);
6454 udelay(200);
6455
6456 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006457 val &= ~DREF_SSC_SOURCE_MASK;
6458 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006459
6460 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006461 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006462
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006463 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006464 POSTING_READ(PCH_DREF_CONTROL);
6465 udelay(200);
6466 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006467
6468 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006469}
6470
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006471static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006472{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006473 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006474
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006475 tmp = I915_READ(SOUTH_CHICKEN2);
6476 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6477 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006478
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006479 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6480 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6481 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006482
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006483 tmp = I915_READ(SOUTH_CHICKEN2);
6484 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6485 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006486
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006487 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6488 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6489 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006490}
6491
6492/* WaMPhyProgramming:hsw */
6493static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6494{
6495 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006496
6497 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6498 tmp &= ~(0xFF << 24);
6499 tmp |= (0x12 << 24);
6500 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6501
Paulo Zanonidde86e22012-12-01 12:04:25 -02006502 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6503 tmp |= (1 << 11);
6504 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6505
6506 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6507 tmp |= (1 << 11);
6508 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6509
Paulo Zanonidde86e22012-12-01 12:04:25 -02006510 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6511 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6512 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6513
6514 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6515 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6516 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6517
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006518 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6519 tmp &= ~(7 << 13);
6520 tmp |= (5 << 13);
6521 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006522
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006523 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6524 tmp &= ~(7 << 13);
6525 tmp |= (5 << 13);
6526 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006527
6528 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6529 tmp &= ~0xFF;
6530 tmp |= 0x1C;
6531 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6532
6533 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6534 tmp &= ~0xFF;
6535 tmp |= 0x1C;
6536 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6537
6538 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6539 tmp &= ~(0xFF << 16);
6540 tmp |= (0x1C << 16);
6541 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6542
6543 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6544 tmp &= ~(0xFF << 16);
6545 tmp |= (0x1C << 16);
6546 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6547
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006548 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6549 tmp |= (1 << 27);
6550 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006551
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006552 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6553 tmp |= (1 << 27);
6554 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006555
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006556 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6557 tmp &= ~(0xF << 28);
6558 tmp |= (4 << 28);
6559 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006560
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006561 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6562 tmp &= ~(0xF << 28);
6563 tmp |= (4 << 28);
6564 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006565}
6566
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006567/* Implements 3 different sequences from BSpec chapter "Display iCLK
6568 * Programming" based on the parameters passed:
6569 * - Sequence to enable CLKOUT_DP
6570 * - Sequence to enable CLKOUT_DP without spread
6571 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6572 */
6573static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6574 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006575{
6576 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006577 uint32_t reg, tmp;
6578
6579 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6580 with_spread = true;
6581 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6582 with_fdi, "LP PCH doesn't have FDI\n"))
6583 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006584
6585 mutex_lock(&dev_priv->dpio_lock);
6586
6587 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6588 tmp &= ~SBI_SSCCTL_DISABLE;
6589 tmp |= SBI_SSCCTL_PATHALT;
6590 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6591
6592 udelay(24);
6593
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006594 if (with_spread) {
6595 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6596 tmp &= ~SBI_SSCCTL_PATHALT;
6597 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006598
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006599 if (with_fdi) {
6600 lpt_reset_fdi_mphy(dev_priv);
6601 lpt_program_fdi_mphy(dev_priv);
6602 }
6603 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006604
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006605 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6606 SBI_GEN0 : SBI_DBUFF0;
6607 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6608 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6609 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006610
6611 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006612}
6613
Paulo Zanoni47701c32013-07-23 11:19:25 -03006614/* Sequence to disable CLKOUT_DP */
6615static void lpt_disable_clkout_dp(struct drm_device *dev)
6616{
6617 struct drm_i915_private *dev_priv = dev->dev_private;
6618 uint32_t reg, tmp;
6619
6620 mutex_lock(&dev_priv->dpio_lock);
6621
6622 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6623 SBI_GEN0 : SBI_DBUFF0;
6624 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6625 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6626 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6627
6628 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6629 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6630 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6631 tmp |= SBI_SSCCTL_PATHALT;
6632 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6633 udelay(32);
6634 }
6635 tmp |= SBI_SSCCTL_DISABLE;
6636 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6637 }
6638
6639 mutex_unlock(&dev_priv->dpio_lock);
6640}
6641
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006642static void lpt_init_pch_refclk(struct drm_device *dev)
6643{
6644 struct drm_mode_config *mode_config = &dev->mode_config;
6645 struct intel_encoder *encoder;
6646 bool has_vga = false;
6647
6648 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6649 switch (encoder->type) {
6650 case INTEL_OUTPUT_ANALOG:
6651 has_vga = true;
6652 break;
6653 }
6654 }
6655
Paulo Zanoni47701c32013-07-23 11:19:25 -03006656 if (has_vga)
6657 lpt_enable_clkout_dp(dev, true, true);
6658 else
6659 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006660}
6661
Paulo Zanonidde86e22012-12-01 12:04:25 -02006662/*
6663 * Initialize reference clocks when the driver loads
6664 */
6665void intel_init_pch_refclk(struct drm_device *dev)
6666{
6667 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6668 ironlake_init_pch_refclk(dev);
6669 else if (HAS_PCH_LPT(dev))
6670 lpt_init_pch_refclk(dev);
6671}
6672
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006673static int ironlake_get_refclk(struct drm_crtc *crtc)
6674{
6675 struct drm_device *dev = crtc->dev;
6676 struct drm_i915_private *dev_priv = dev->dev_private;
6677 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006678 int num_connectors = 0;
6679 bool is_lvds = false;
6680
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02006681 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006682 switch (encoder->type) {
6683 case INTEL_OUTPUT_LVDS:
6684 is_lvds = true;
6685 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006686 }
6687 num_connectors++;
6688 }
6689
6690 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006691 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006692 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006693 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006694 }
6695
6696 return 120000;
6697}
6698
Daniel Vetter6ff93602013-04-19 11:24:36 +02006699static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006700{
6701 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6702 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6703 int pipe = intel_crtc->pipe;
6704 uint32_t val;
6705
Daniel Vetter78114072013-06-13 00:54:57 +02006706 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006707
Daniel Vetter965e0c42013-03-27 00:44:57 +01006708 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006709 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006710 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006711 break;
6712 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006713 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006714 break;
6715 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006716 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006717 break;
6718 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006719 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006720 break;
6721 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006722 /* Case prevented by intel_choose_pipe_bpp_dither. */
6723 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006724 }
6725
Daniel Vetterd8b32242013-04-25 17:54:44 +02006726 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006727 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6728
Daniel Vetter6ff93602013-04-19 11:24:36 +02006729 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006730 val |= PIPECONF_INTERLACED_ILK;
6731 else
6732 val |= PIPECONF_PROGRESSIVE;
6733
Daniel Vetter50f3b012013-03-27 00:44:56 +01006734 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006735 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006736
Paulo Zanonic8203562012-09-12 10:06:29 -03006737 I915_WRITE(PIPECONF(pipe), val);
6738 POSTING_READ(PIPECONF(pipe));
6739}
6740
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006741/*
6742 * Set up the pipe CSC unit.
6743 *
6744 * Currently only full range RGB to limited range RGB conversion
6745 * is supported, but eventually this should handle various
6746 * RGB<->YCbCr scenarios as well.
6747 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006748static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006749{
6750 struct drm_device *dev = crtc->dev;
6751 struct drm_i915_private *dev_priv = dev->dev_private;
6752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6753 int pipe = intel_crtc->pipe;
6754 uint16_t coeff = 0x7800; /* 1.0 */
6755
6756 /*
6757 * TODO: Check what kind of values actually come out of the pipe
6758 * with these coeff/postoff values and adjust to get the best
6759 * accuracy. Perhaps we even need to take the bpc value into
6760 * consideration.
6761 */
6762
Daniel Vetter50f3b012013-03-27 00:44:56 +01006763 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006764 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6765
6766 /*
6767 * GY/GU and RY/RU should be the other way around according
6768 * to BSpec, but reality doesn't agree. Just set them up in
6769 * a way that results in the correct picture.
6770 */
6771 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6772 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6773
6774 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6775 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6776
6777 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6778 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6779
6780 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6781 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6782 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6783
6784 if (INTEL_INFO(dev)->gen > 6) {
6785 uint16_t postoff = 0;
6786
Daniel Vetter50f3b012013-03-27 00:44:56 +01006787 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006788 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006789
6790 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6791 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6792 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6793
6794 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6795 } else {
6796 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6797
Daniel Vetter50f3b012013-03-27 00:44:56 +01006798 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006799 mode |= CSC_BLACK_SCREEN_OFFSET;
6800
6801 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6802 }
6803}
6804
Daniel Vetter6ff93602013-04-19 11:24:36 +02006805static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006806{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006807 struct drm_device *dev = crtc->dev;
6808 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006809 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006810 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006811 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006812 uint32_t val;
6813
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006814 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006815
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006816 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006817 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6818
Daniel Vetter6ff93602013-04-19 11:24:36 +02006819 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006820 val |= PIPECONF_INTERLACED_ILK;
6821 else
6822 val |= PIPECONF_PROGRESSIVE;
6823
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006824 I915_WRITE(PIPECONF(cpu_transcoder), val);
6825 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006826
6827 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6828 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006829
6830 if (IS_BROADWELL(dev)) {
6831 val = 0;
6832
6833 switch (intel_crtc->config.pipe_bpp) {
6834 case 18:
6835 val |= PIPEMISC_DITHER_6_BPC;
6836 break;
6837 case 24:
6838 val |= PIPEMISC_DITHER_8_BPC;
6839 break;
6840 case 30:
6841 val |= PIPEMISC_DITHER_10_BPC;
6842 break;
6843 case 36:
6844 val |= PIPEMISC_DITHER_12_BPC;
6845 break;
6846 default:
6847 /* Case prevented by pipe_config_set_bpp. */
6848 BUG();
6849 }
6850
6851 if (intel_crtc->config.dither)
6852 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6853
6854 I915_WRITE(PIPEMISC(pipe), val);
6855 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006856}
6857
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006858static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006859 intel_clock_t *clock,
6860 bool *has_reduced_clock,
6861 intel_clock_t *reduced_clock)
6862{
6863 struct drm_device *dev = crtc->dev;
6864 struct drm_i915_private *dev_priv = dev->dev_private;
6865 struct intel_encoder *intel_encoder;
6866 int refclk;
6867 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02006868 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006869
6870 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6871 switch (intel_encoder->type) {
6872 case INTEL_OUTPUT_LVDS:
6873 is_lvds = true;
6874 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006875 }
6876 }
6877
6878 refclk = ironlake_get_refclk(crtc);
6879
6880 /*
6881 * Returns a set of divisors for the desired target clock with the given
6882 * refclk, or FALSE. The returned values represent the clock equation:
6883 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6884 */
6885 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006886 ret = dev_priv->display.find_dpll(limit, crtc,
6887 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006888 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006889 if (!ret)
6890 return false;
6891
6892 if (is_lvds && dev_priv->lvds_downclock_avail) {
6893 /*
6894 * Ensure we match the reduced clock's P to the target clock.
6895 * If the clocks don't match, we can't switch the display clock
6896 * by using the FP0/FP1. In such case we will disable the LVDS
6897 * downclock feature.
6898 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006899 *has_reduced_clock =
6900 dev_priv->display.find_dpll(limit, crtc,
6901 dev_priv->lvds_downclock,
6902 refclk, clock,
6903 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006904 }
6905
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006906 return true;
6907}
6908
Paulo Zanonid4b19312012-11-29 11:29:32 -02006909int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6910{
6911 /*
6912 * Account for spread spectrum to avoid
6913 * oversubscribing the link. Max center spread
6914 * is 2.5%; use 5% for safety's sake.
6915 */
6916 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02006917 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02006918}
6919
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006920static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006921{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006922 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006923}
6924
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006925static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006926 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006927 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006928{
6929 struct drm_crtc *crtc = &intel_crtc->base;
6930 struct drm_device *dev = crtc->dev;
6931 struct drm_i915_private *dev_priv = dev->dev_private;
6932 struct intel_encoder *intel_encoder;
6933 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006934 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006935 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006936
6937 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6938 switch (intel_encoder->type) {
6939 case INTEL_OUTPUT_LVDS:
6940 is_lvds = true;
6941 break;
6942 case INTEL_OUTPUT_SDVO:
6943 case INTEL_OUTPUT_HDMI:
6944 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006945 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006946 }
6947
6948 num_connectors++;
6949 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006950
Chris Wilsonc1858122010-12-03 21:35:48 +00006951 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006952 factor = 21;
6953 if (is_lvds) {
6954 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006955 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006956 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006957 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006958 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006959 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006960
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006961 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006962 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006963
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006964 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6965 *fp2 |= FP_CB_TUNE;
6966
Chris Wilson5eddb702010-09-11 13:48:45 +01006967 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006968
Eric Anholta07d6782011-03-30 13:01:08 -07006969 if (is_lvds)
6970 dpll |= DPLLB_MODE_LVDS;
6971 else
6972 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006973
Daniel Vetteref1b4602013-06-01 17:17:04 +02006974 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6975 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006976
6977 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006978 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02006979 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006980 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006981
Eric Anholta07d6782011-03-30 13:01:08 -07006982 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006983 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006984 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006985 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006986
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006987 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07006988 case 5:
6989 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6990 break;
6991 case 7:
6992 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6993 break;
6994 case 10:
6995 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6996 break;
6997 case 14:
6998 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6999 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007000 }
7001
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007002 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007003 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007004 else
7005 dpll |= PLL_REF_INPUT_DREFCLK;
7006
Daniel Vetter959e16d2013-06-05 13:34:21 +02007007 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007008}
7009
Jesse Barnes79e53942008-11-07 14:24:08 -08007010static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08007011 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007012 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08007013{
7014 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007015 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007016 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007017 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007018 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007019 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007020 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007021 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02007022 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007023
7024 for_each_encoder_on_crtc(dev, crtc, encoder) {
7025 switch (encoder->type) {
7026 case INTEL_OUTPUT_LVDS:
7027 is_lvds = true;
7028 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007029 }
7030
7031 num_connectors++;
7032 }
7033
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007034 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7035 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7036
Daniel Vetterff9a6752013-06-01 17:16:21 +02007037 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007038 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02007039 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007040 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7041 return -EINVAL;
7042 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007043 /* Compat-code for transition, will disappear. */
7044 if (!intel_crtc->config.clock_set) {
7045 intel_crtc->config.dpll.n = clock.n;
7046 intel_crtc->config.dpll.m1 = clock.m1;
7047 intel_crtc->config.dpll.m2 = clock.m2;
7048 intel_crtc->config.dpll.p1 = clock.p1;
7049 intel_crtc->config.dpll.p2 = clock.p2;
7050 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007051
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007052 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01007053 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007054 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007055 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007056 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007057
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007058 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007059 &fp, &reduced_clock,
7060 has_reduced_clock ? &fp2 : NULL);
7061
Daniel Vetter959e16d2013-06-05 13:34:21 +02007062 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007063 intel_crtc->config.dpll_hw_state.fp0 = fp;
7064 if (has_reduced_clock)
7065 intel_crtc->config.dpll_hw_state.fp1 = fp2;
7066 else
7067 intel_crtc->config.dpll_hw_state.fp1 = fp;
7068
Daniel Vetterb89a1d32013-06-05 13:34:24 +02007069 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007070 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007071 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Daniel Vetter29407aa2014-04-24 23:55:08 +02007072 pipe_name(intel_crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007073 return -EINVAL;
7074 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007075 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02007076 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007077
Jani Nikulad330a952014-01-21 11:24:25 +02007078 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007079 intel_crtc->lowfreq_avail = true;
7080 else
7081 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007082
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007083 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007084}
7085
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007086static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7087 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007088{
7089 struct drm_device *dev = crtc->base.dev;
7090 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007091 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007092
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007093 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7094 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7095 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7096 & ~TU_SIZE_MASK;
7097 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7098 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7099 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7100}
7101
7102static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7103 enum transcoder transcoder,
7104 struct intel_link_m_n *m_n)
7105{
7106 struct drm_device *dev = crtc->base.dev;
7107 struct drm_i915_private *dev_priv = dev->dev_private;
7108 enum pipe pipe = crtc->pipe;
7109
7110 if (INTEL_INFO(dev)->gen >= 5) {
7111 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7112 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7113 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7114 & ~TU_SIZE_MASK;
7115 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7116 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7117 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7118 } else {
7119 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7120 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7121 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7122 & ~TU_SIZE_MASK;
7123 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7124 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7125 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7126 }
7127}
7128
7129void intel_dp_get_m_n(struct intel_crtc *crtc,
7130 struct intel_crtc_config *pipe_config)
7131{
7132 if (crtc->config.has_pch_encoder)
7133 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7134 else
7135 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
7136 &pipe_config->dp_m_n);
7137}
7138
Daniel Vetter72419202013-04-04 13:28:53 +02007139static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7140 struct intel_crtc_config *pipe_config)
7141{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007142 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
7143 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02007144}
7145
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007146static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7147 struct intel_crtc_config *pipe_config)
7148{
7149 struct drm_device *dev = crtc->base.dev;
7150 struct drm_i915_private *dev_priv = dev->dev_private;
7151 uint32_t tmp;
7152
7153 tmp = I915_READ(PF_CTL(crtc->pipe));
7154
7155 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007156 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007157 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7158 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007159
7160 /* We currently do not free assignements of panel fitters on
7161 * ivb/hsw (since we don't use the higher upscaling modes which
7162 * differentiates them) so just WARN about this case for now. */
7163 if (IS_GEN7(dev)) {
7164 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7165 PF_PIPE_SEL_IVB(crtc->pipe));
7166 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007167 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007168}
7169
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007170static void ironlake_get_plane_config(struct intel_crtc *crtc,
7171 struct intel_plane_config *plane_config)
7172{
7173 struct drm_device *dev = crtc->base.dev;
7174 struct drm_i915_private *dev_priv = dev->dev_private;
7175 u32 val, base, offset;
7176 int pipe = crtc->pipe, plane = crtc->plane;
7177 int fourcc, pixel_format;
7178 int aligned_height;
7179
Dave Airlie66e514c2014-04-03 07:51:54 +10007180 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7181 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007182 DRM_DEBUG_KMS("failed to alloc fb\n");
7183 return;
7184 }
7185
7186 val = I915_READ(DSPCNTR(plane));
7187
7188 if (INTEL_INFO(dev)->gen >= 4)
7189 if (val & DISPPLANE_TILED)
7190 plane_config->tiled = true;
7191
7192 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7193 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007194 crtc->base.primary->fb->pixel_format = fourcc;
7195 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007196 drm_format_plane_cpp(fourcc, 0) * 8;
7197
7198 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7199 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7200 offset = I915_READ(DSPOFFSET(plane));
7201 } else {
7202 if (plane_config->tiled)
7203 offset = I915_READ(DSPTILEOFF(plane));
7204 else
7205 offset = I915_READ(DSPLINOFF(plane));
7206 }
7207 plane_config->base = base;
7208
7209 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007210 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7211 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007212
7213 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007214 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007215
Dave Airlie66e514c2014-04-03 07:51:54 +10007216 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007217 plane_config->tiled);
7218
Fabian Frederick1267a262014-07-01 20:39:41 +02007219 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7220 aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007221
7222 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007223 pipe, plane, crtc->base.primary->fb->width,
7224 crtc->base.primary->fb->height,
7225 crtc->base.primary->fb->bits_per_pixel, base,
7226 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007227 plane_config->size);
7228}
7229
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007230static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7231 struct intel_crtc_config *pipe_config)
7232{
7233 struct drm_device *dev = crtc->base.dev;
7234 struct drm_i915_private *dev_priv = dev->dev_private;
7235 uint32_t tmp;
7236
Daniel Vettere143a212013-07-04 12:01:15 +02007237 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007238 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007239
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007240 tmp = I915_READ(PIPECONF(crtc->pipe));
7241 if (!(tmp & PIPECONF_ENABLE))
7242 return false;
7243
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007244 switch (tmp & PIPECONF_BPC_MASK) {
7245 case PIPECONF_6BPC:
7246 pipe_config->pipe_bpp = 18;
7247 break;
7248 case PIPECONF_8BPC:
7249 pipe_config->pipe_bpp = 24;
7250 break;
7251 case PIPECONF_10BPC:
7252 pipe_config->pipe_bpp = 30;
7253 break;
7254 case PIPECONF_12BPC:
7255 pipe_config->pipe_bpp = 36;
7256 break;
7257 default:
7258 break;
7259 }
7260
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007261 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7262 pipe_config->limited_color_range = true;
7263
Daniel Vetterab9412b2013-05-03 11:49:46 +02007264 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007265 struct intel_shared_dpll *pll;
7266
Daniel Vetter88adfff2013-03-28 10:42:01 +01007267 pipe_config->has_pch_encoder = true;
7268
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007269 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7270 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7271 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007272
7273 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007274
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007275 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007276 pipe_config->shared_dpll =
7277 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007278 } else {
7279 tmp = I915_READ(PCH_DPLL_SEL);
7280 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7281 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7282 else
7283 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7284 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007285
7286 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7287
7288 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7289 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007290
7291 tmp = pipe_config->dpll_hw_state.dpll;
7292 pipe_config->pixel_multiplier =
7293 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7294 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007295
7296 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007297 } else {
7298 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007299 }
7300
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007301 intel_get_pipe_timings(crtc, pipe_config);
7302
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007303 ironlake_get_pfit_config(crtc, pipe_config);
7304
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007305 return true;
7306}
7307
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007308static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7309{
7310 struct drm_device *dev = dev_priv->dev;
7311 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
7312 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007313
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007314 for_each_intel_crtc(dev, crtc)
Paulo Zanoni798183c2013-12-06 20:29:01 -02007315 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007316 pipe_name(crtc->pipe));
7317
7318 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
7319 WARN(plls->spll_refcount, "SPLL enabled\n");
7320 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
7321 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
7322 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7323 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7324 "CPU PWM1 enabled\n");
7325 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7326 "CPU PWM2 enabled\n");
7327 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7328 "PCH PWM1 enabled\n");
7329 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7330 "Utility pin enabled\n");
7331 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7332
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007333 /*
7334 * In theory we can still leave IRQs enabled, as long as only the HPD
7335 * interrupts remain enabled. We used to check for that, but since it's
7336 * gen-specific and since we only disable LCPLL after we fully disable
7337 * the interrupts, the check below should be enough.
7338 */
7339 WARN(!dev_priv->pm.irqs_disabled, "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007340}
7341
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007342static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7343{
7344 struct drm_device *dev = dev_priv->dev;
7345
7346 if (IS_HASWELL(dev)) {
7347 mutex_lock(&dev_priv->rps.hw_lock);
7348 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7349 val))
7350 DRM_ERROR("Failed to disable D_COMP\n");
7351 mutex_unlock(&dev_priv->rps.hw_lock);
7352 } else {
7353 I915_WRITE(D_COMP, val);
7354 }
7355 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007356}
7357
7358/*
7359 * This function implements pieces of two sequences from BSpec:
7360 * - Sequence for display software to disable LCPLL
7361 * - Sequence for display software to allow package C8+
7362 * The steps implemented here are just the steps that actually touch the LCPLL
7363 * register. Callers should take care of disabling all the display engine
7364 * functions, doing the mode unset, fixing interrupts, etc.
7365 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007366static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7367 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007368{
7369 uint32_t val;
7370
7371 assert_can_disable_lcpll(dev_priv);
7372
7373 val = I915_READ(LCPLL_CTL);
7374
7375 if (switch_to_fclk) {
7376 val |= LCPLL_CD_SOURCE_FCLK;
7377 I915_WRITE(LCPLL_CTL, val);
7378
7379 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7380 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7381 DRM_ERROR("Switching to FCLK failed\n");
7382
7383 val = I915_READ(LCPLL_CTL);
7384 }
7385
7386 val |= LCPLL_PLL_DISABLE;
7387 I915_WRITE(LCPLL_CTL, val);
7388 POSTING_READ(LCPLL_CTL);
7389
7390 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7391 DRM_ERROR("LCPLL still locked\n");
7392
7393 val = I915_READ(D_COMP);
7394 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007395 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007396 ndelay(100);
7397
7398 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
7399 DRM_ERROR("D_COMP RCOMP still in progress\n");
7400
7401 if (allow_power_down) {
7402 val = I915_READ(LCPLL_CTL);
7403 val |= LCPLL_POWER_DOWN_ALLOW;
7404 I915_WRITE(LCPLL_CTL, val);
7405 POSTING_READ(LCPLL_CTL);
7406 }
7407}
7408
7409/*
7410 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7411 * source.
7412 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007413static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007414{
7415 uint32_t val;
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007416 unsigned long irqflags;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007417
7418 val = I915_READ(LCPLL_CTL);
7419
7420 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7421 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7422 return;
7423
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007424 /*
7425 * Make sure we're not on PC8 state before disabling PC8, otherwise
7426 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7427 *
7428 * The other problem is that hsw_restore_lcpll() is called as part of
7429 * the runtime PM resume sequence, so we can't just call
7430 * gen6_gt_force_wake_get() because that function calls
7431 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7432 * while we are on the resume sequence. So to solve this problem we have
7433 * to call special forcewake code that doesn't touch runtime PM and
7434 * doesn't enable the forcewake delayed work.
7435 */
7436 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7437 if (dev_priv->uncore.forcewake_count++ == 0)
7438 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
7439 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007440
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007441 if (val & LCPLL_POWER_DOWN_ALLOW) {
7442 val &= ~LCPLL_POWER_DOWN_ALLOW;
7443 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007444 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007445 }
7446
7447 val = I915_READ(D_COMP);
7448 val |= D_COMP_COMP_FORCE;
7449 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007450 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007451
7452 val = I915_READ(LCPLL_CTL);
7453 val &= ~LCPLL_PLL_DISABLE;
7454 I915_WRITE(LCPLL_CTL, val);
7455
7456 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7457 DRM_ERROR("LCPLL not locked yet\n");
7458
7459 if (val & LCPLL_CD_SOURCE_FCLK) {
7460 val = I915_READ(LCPLL_CTL);
7461 val &= ~LCPLL_CD_SOURCE_FCLK;
7462 I915_WRITE(LCPLL_CTL, val);
7463
7464 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7465 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7466 DRM_ERROR("Switching back to LCPLL failed\n");
7467 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007468
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007469 /* See the big comment above. */
7470 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7471 if (--dev_priv->uncore.forcewake_count == 0)
7472 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7473 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007474}
7475
Paulo Zanoni765dab672014-03-07 20:08:18 -03007476/*
7477 * Package states C8 and deeper are really deep PC states that can only be
7478 * reached when all the devices on the system allow it, so even if the graphics
7479 * device allows PC8+, it doesn't mean the system will actually get to these
7480 * states. Our driver only allows PC8+ when going into runtime PM.
7481 *
7482 * The requirements for PC8+ are that all the outputs are disabled, the power
7483 * well is disabled and most interrupts are disabled, and these are also
7484 * requirements for runtime PM. When these conditions are met, we manually do
7485 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7486 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7487 * hang the machine.
7488 *
7489 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7490 * the state of some registers, so when we come back from PC8+ we need to
7491 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7492 * need to take care of the registers kept by RC6. Notice that this happens even
7493 * if we don't put the device in PCI D3 state (which is what currently happens
7494 * because of the runtime PM support).
7495 *
7496 * For more, read "Display Sequences for Package C8" on the hardware
7497 * documentation.
7498 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007499void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007500{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007501 struct drm_device *dev = dev_priv->dev;
7502 uint32_t val;
7503
Paulo Zanonic67a4702013-08-19 13:18:09 -03007504 DRM_DEBUG_KMS("Enabling package C8+\n");
7505
Paulo Zanonic67a4702013-08-19 13:18:09 -03007506 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7507 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7508 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7509 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7510 }
7511
7512 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007513 hsw_disable_lcpll(dev_priv, true, true);
7514}
7515
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007516void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007517{
7518 struct drm_device *dev = dev_priv->dev;
7519 uint32_t val;
7520
Paulo Zanonic67a4702013-08-19 13:18:09 -03007521 DRM_DEBUG_KMS("Disabling package C8+\n");
7522
7523 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007524 lpt_init_pch_refclk(dev);
7525
7526 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7527 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7528 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7529 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7530 }
7531
7532 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007533}
7534
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007535static void snb_modeset_global_resources(struct drm_device *dev)
7536{
7537 modeset_update_crtc_power_domains(dev);
7538}
7539
Imre Deak4f074122013-10-16 17:25:51 +03007540static void haswell_modeset_global_resources(struct drm_device *dev)
7541{
Paulo Zanonida723562013-12-19 11:54:51 -02007542 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007543}
7544
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007545static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007546 int x, int y,
7547 struct drm_framebuffer *fb)
7548{
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007549 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007550
Paulo Zanoni566b7342013-11-25 15:27:08 -02007551 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007552 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02007553 intel_ddi_pll_enable(intel_crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007554
Daniel Vetter644cef32014-04-24 23:55:07 +02007555 intel_crtc->lowfreq_avail = false;
7556
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007557 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007558}
7559
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007560static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7561 struct intel_crtc_config *pipe_config)
7562{
7563 struct drm_device *dev = crtc->base.dev;
7564 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007565 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007566 uint32_t tmp;
7567
Imre Deakb5482bd2014-03-05 16:20:55 +02007568 if (!intel_display_power_enabled(dev_priv,
7569 POWER_DOMAIN_PIPE(crtc->pipe)))
7570 return false;
7571
Daniel Vettere143a212013-07-04 12:01:15 +02007572 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007573 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7574
Daniel Vettereccb1402013-05-22 00:50:22 +02007575 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7576 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7577 enum pipe trans_edp_pipe;
7578 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7579 default:
7580 WARN(1, "unknown pipe linked to edp transcoder\n");
7581 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7582 case TRANS_DDI_EDP_INPUT_A_ON:
7583 trans_edp_pipe = PIPE_A;
7584 break;
7585 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7586 trans_edp_pipe = PIPE_B;
7587 break;
7588 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7589 trans_edp_pipe = PIPE_C;
7590 break;
7591 }
7592
7593 if (trans_edp_pipe == crtc->pipe)
7594 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7595 }
7596
Imre Deakda7e29b2014-02-18 00:02:02 +02007597 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007598 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007599 return false;
7600
Daniel Vettereccb1402013-05-22 00:50:22 +02007601 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007602 if (!(tmp & PIPECONF_ENABLE))
7603 return false;
7604
Daniel Vetter88adfff2013-03-28 10:42:01 +01007605 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03007606 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01007607 * DDI E. So just check whether this pipe is wired to DDI E and whether
7608 * the PCH transcoder is on.
7609 */
Daniel Vettereccb1402013-05-22 00:50:22 +02007610 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01007611 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02007612 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01007613 pipe_config->has_pch_encoder = true;
7614
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007615 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7616 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7617 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007618
7619 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007620 }
7621
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007622 intel_get_pipe_timings(crtc, pipe_config);
7623
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007624 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007625 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007626 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007627
Jesse Barnese59150d2014-01-07 13:30:45 -08007628 if (IS_HASWELL(dev))
7629 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7630 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007631
Daniel Vetter6c49f242013-06-06 12:45:25 +02007632 pipe_config->pixel_multiplier = 1;
7633
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007634 return true;
7635}
7636
Jani Nikula1a915102013-10-16 12:34:48 +03007637static struct {
7638 int clock;
7639 u32 config;
7640} hdmi_audio_clock[] = {
7641 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7642 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7643 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7644 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7645 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7646 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7647 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7648 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7649 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7650 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7651};
7652
7653/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7654static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7655{
7656 int i;
7657
7658 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7659 if (mode->clock == hdmi_audio_clock[i].clock)
7660 break;
7661 }
7662
7663 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7664 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7665 i = 1;
7666 }
7667
7668 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7669 hdmi_audio_clock[i].clock,
7670 hdmi_audio_clock[i].config);
7671
7672 return hdmi_audio_clock[i].config;
7673}
7674
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007675static bool intel_eld_uptodate(struct drm_connector *connector,
7676 int reg_eldv, uint32_t bits_eldv,
7677 int reg_elda, uint32_t bits_elda,
7678 int reg_edid)
7679{
7680 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7681 uint8_t *eld = connector->eld;
7682 uint32_t i;
7683
7684 i = I915_READ(reg_eldv);
7685 i &= bits_eldv;
7686
7687 if (!eld[0])
7688 return !i;
7689
7690 if (!i)
7691 return false;
7692
7693 i = I915_READ(reg_elda);
7694 i &= ~bits_elda;
7695 I915_WRITE(reg_elda, i);
7696
7697 for (i = 0; i < eld[2]; i++)
7698 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7699 return false;
7700
7701 return true;
7702}
7703
Wu Fengguange0dac652011-09-05 14:25:34 +08007704static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007705 struct drm_crtc *crtc,
7706 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007707{
7708 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7709 uint8_t *eld = connector->eld;
7710 uint32_t eldv;
7711 uint32_t len;
7712 uint32_t i;
7713
7714 i = I915_READ(G4X_AUD_VID_DID);
7715
7716 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7717 eldv = G4X_ELDV_DEVCL_DEVBLC;
7718 else
7719 eldv = G4X_ELDV_DEVCTG;
7720
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007721 if (intel_eld_uptodate(connector,
7722 G4X_AUD_CNTL_ST, eldv,
7723 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7724 G4X_HDMIW_HDMIEDID))
7725 return;
7726
Wu Fengguange0dac652011-09-05 14:25:34 +08007727 i = I915_READ(G4X_AUD_CNTL_ST);
7728 i &= ~(eldv | G4X_ELD_ADDR);
7729 len = (i >> 9) & 0x1f; /* ELD buffer size */
7730 I915_WRITE(G4X_AUD_CNTL_ST, i);
7731
7732 if (!eld[0])
7733 return;
7734
7735 len = min_t(uint8_t, eld[2], len);
7736 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7737 for (i = 0; i < len; i++)
7738 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7739
7740 i = I915_READ(G4X_AUD_CNTL_ST);
7741 i |= eldv;
7742 I915_WRITE(G4X_AUD_CNTL_ST, i);
7743}
7744
Wang Xingchao83358c852012-08-16 22:43:37 +08007745static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007746 struct drm_crtc *crtc,
7747 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007748{
7749 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7750 uint8_t *eld = connector->eld;
Wang Xingchao83358c852012-08-16 22:43:37 +08007751 uint32_t eldv;
7752 uint32_t i;
7753 int len;
7754 int pipe = to_intel_crtc(crtc)->pipe;
7755 int tmp;
7756
7757 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7758 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7759 int aud_config = HSW_AUD_CFG(pipe);
7760 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7761
Wang Xingchao83358c852012-08-16 22:43:37 +08007762 /* Audio output enable */
7763 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7764 tmp = I915_READ(aud_cntrl_st2);
7765 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7766 I915_WRITE(aud_cntrl_st2, tmp);
Daniel Vetterc7905792014-04-16 16:56:09 +02007767 POSTING_READ(aud_cntrl_st2);
Wang Xingchao83358c852012-08-16 22:43:37 +08007768
Daniel Vetterc7905792014-04-16 16:56:09 +02007769 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Wang Xingchao83358c852012-08-16 22:43:37 +08007770
7771 /* Set ELD valid state */
7772 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007773 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007774 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7775 I915_WRITE(aud_cntrl_st2, tmp);
7776 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007777 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007778
7779 /* Enable HDMI mode */
7780 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007781 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007782 /* clear N_programing_enable and N_value_index */
7783 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7784 I915_WRITE(aud_config, tmp);
7785
7786 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7787
7788 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7789
7790 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7791 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7792 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7793 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007794 } else {
7795 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7796 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007797
7798 if (intel_eld_uptodate(connector,
7799 aud_cntrl_st2, eldv,
7800 aud_cntl_st, IBX_ELD_ADDRESS,
7801 hdmiw_hdmiedid))
7802 return;
7803
7804 i = I915_READ(aud_cntrl_st2);
7805 i &= ~eldv;
7806 I915_WRITE(aud_cntrl_st2, i);
7807
7808 if (!eld[0])
7809 return;
7810
7811 i = I915_READ(aud_cntl_st);
7812 i &= ~IBX_ELD_ADDRESS;
7813 I915_WRITE(aud_cntl_st, i);
7814 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7815 DRM_DEBUG_DRIVER("port num:%d\n", i);
7816
7817 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7818 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7819 for (i = 0; i < len; i++)
7820 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7821
7822 i = I915_READ(aud_cntrl_st2);
7823 i |= eldv;
7824 I915_WRITE(aud_cntrl_st2, i);
7825
7826}
7827
Wu Fengguange0dac652011-09-05 14:25:34 +08007828static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007829 struct drm_crtc *crtc,
7830 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007831{
7832 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7833 uint8_t *eld = connector->eld;
7834 uint32_t eldv;
7835 uint32_t i;
7836 int len;
7837 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007838 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007839 int aud_cntl_st;
7840 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007841 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007842
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007843 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007844 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7845 aud_config = IBX_AUD_CFG(pipe);
7846 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007847 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007848 } else if (IS_VALLEYVIEW(connector->dev)) {
7849 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7850 aud_config = VLV_AUD_CFG(pipe);
7851 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7852 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007853 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007854 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7855 aud_config = CPT_AUD_CFG(pipe);
7856 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007857 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007858 }
7859
Wang Xingchao9b138a82012-08-09 16:52:18 +08007860 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007861
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007862 if (IS_VALLEYVIEW(connector->dev)) {
7863 struct intel_encoder *intel_encoder;
7864 struct intel_digital_port *intel_dig_port;
7865
7866 intel_encoder = intel_attached_encoder(connector);
7867 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7868 i = intel_dig_port->port;
7869 } else {
7870 i = I915_READ(aud_cntl_st);
7871 i = (i >> 29) & DIP_PORT_SEL_MASK;
7872 /* DIP_Port_Select, 0x1 = PortB */
7873 }
7874
Wu Fengguange0dac652011-09-05 14:25:34 +08007875 if (!i) {
7876 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7877 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007878 eldv = IBX_ELD_VALIDB;
7879 eldv |= IBX_ELD_VALIDB << 4;
7880 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007881 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007882 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007883 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007884 }
7885
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007886 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7887 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7888 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007889 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007890 } else {
7891 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7892 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007893
7894 if (intel_eld_uptodate(connector,
7895 aud_cntrl_st2, eldv,
7896 aud_cntl_st, IBX_ELD_ADDRESS,
7897 hdmiw_hdmiedid))
7898 return;
7899
Wu Fengguange0dac652011-09-05 14:25:34 +08007900 i = I915_READ(aud_cntrl_st2);
7901 i &= ~eldv;
7902 I915_WRITE(aud_cntrl_st2, i);
7903
7904 if (!eld[0])
7905 return;
7906
Wu Fengguange0dac652011-09-05 14:25:34 +08007907 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007908 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007909 I915_WRITE(aud_cntl_st, i);
7910
7911 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7912 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7913 for (i = 0; i < len; i++)
7914 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7915
7916 i = I915_READ(aud_cntrl_st2);
7917 i |= eldv;
7918 I915_WRITE(aud_cntrl_st2, i);
7919}
7920
7921void intel_write_eld(struct drm_encoder *encoder,
7922 struct drm_display_mode *mode)
7923{
7924 struct drm_crtc *crtc = encoder->crtc;
7925 struct drm_connector *connector;
7926 struct drm_device *dev = encoder->dev;
7927 struct drm_i915_private *dev_priv = dev->dev_private;
7928
7929 connector = drm_select_eld(encoder, mode);
7930 if (!connector)
7931 return;
7932
7933 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7934 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03007935 connector->name,
Wu Fengguange0dac652011-09-05 14:25:34 +08007936 connector->encoder->base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +03007937 connector->encoder->name);
Wu Fengguange0dac652011-09-05 14:25:34 +08007938
7939 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7940
7941 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007942 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007943}
7944
Chris Wilson560b85b2010-08-07 11:01:38 +01007945static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7946{
7947 struct drm_device *dev = crtc->dev;
7948 struct drm_i915_private *dev_priv = dev->dev_private;
7949 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson4b0e3332014-05-30 16:35:26 +03007950 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01007951
Chris Wilson4b0e3332014-05-30 16:35:26 +03007952 if (base != intel_crtc->cursor_base) {
Chris Wilson560b85b2010-08-07 11:01:38 +01007953 /* On these chipsets we can only modify the base whilst
7954 * the cursor is disabled.
7955 */
Chris Wilson4b0e3332014-05-30 16:35:26 +03007956 if (intel_crtc->cursor_cntl) {
7957 I915_WRITE(_CURACNTR, 0);
7958 POSTING_READ(_CURACNTR);
7959 intel_crtc->cursor_cntl = 0;
7960 }
7961
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007962 I915_WRITE(_CURABASE, base);
Chris Wilson4b0e3332014-05-30 16:35:26 +03007963 POSTING_READ(_CURABASE);
7964 }
Chris Wilson560b85b2010-08-07 11:01:38 +01007965
Chris Wilson4b0e3332014-05-30 16:35:26 +03007966 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7967 cntl = 0;
7968 if (base)
7969 cntl = (CURSOR_ENABLE |
Chris Wilson560b85b2010-08-07 11:01:38 +01007970 CURSOR_GAMMA_ENABLE |
Chris Wilson4b0e3332014-05-30 16:35:26 +03007971 CURSOR_FORMAT_ARGB);
7972 if (intel_crtc->cursor_cntl != cntl) {
7973 I915_WRITE(_CURACNTR, cntl);
7974 POSTING_READ(_CURACNTR);
7975 intel_crtc->cursor_cntl = cntl;
7976 }
Chris Wilson560b85b2010-08-07 11:01:38 +01007977}
7978
7979static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7980{
7981 struct drm_device *dev = crtc->dev;
7982 struct drm_i915_private *dev_priv = dev->dev_private;
7983 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7984 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03007985 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01007986
Chris Wilson4b0e3332014-05-30 16:35:26 +03007987 cntl = 0;
7988 if (base) {
7989 cntl = MCURSOR_GAMMA_ENABLE;
7990 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307991 case 64:
7992 cntl |= CURSOR_MODE_64_ARGB_AX;
7993 break;
7994 case 128:
7995 cntl |= CURSOR_MODE_128_ARGB_AX;
7996 break;
7997 case 256:
7998 cntl |= CURSOR_MODE_256_ARGB_AX;
7999 break;
8000 default:
8001 WARN_ON(1);
8002 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008003 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008004 cntl |= pipe << 28; /* Connect to correct pipe */
Chris Wilson560b85b2010-08-07 11:01:38 +01008005 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008006 if (intel_crtc->cursor_cntl != cntl) {
8007 I915_WRITE(CURCNTR(pipe), cntl);
8008 POSTING_READ(CURCNTR(pipe));
8009 intel_crtc->cursor_cntl = cntl;
8010 }
8011
Chris Wilson560b85b2010-08-07 11:01:38 +01008012 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008013 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01008014 POSTING_READ(CURBASE(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01008015}
8016
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008017static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
8018{
8019 struct drm_device *dev = crtc->dev;
8020 struct drm_i915_private *dev_priv = dev->dev_private;
8021 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8022 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008023 uint32_t cntl;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008024
Chris Wilson4b0e3332014-05-30 16:35:26 +03008025 cntl = 0;
8026 if (base) {
8027 cntl = MCURSOR_GAMMA_ENABLE;
8028 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308029 case 64:
8030 cntl |= CURSOR_MODE_64_ARGB_AX;
8031 break;
8032 case 128:
8033 cntl |= CURSOR_MODE_128_ARGB_AX;
8034 break;
8035 case 256:
8036 cntl |= CURSOR_MODE_256_ARGB_AX;
8037 break;
8038 default:
8039 WARN_ON(1);
8040 return;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008041 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008042 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008043 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8044 cntl |= CURSOR_PIPE_CSC_ENABLE;
8045
8046 if (intel_crtc->cursor_cntl != cntl) {
8047 I915_WRITE(CURCNTR(pipe), cntl);
8048 POSTING_READ(CURCNTR(pipe));
8049 intel_crtc->cursor_cntl = cntl;
8050 }
8051
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008052 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008053 I915_WRITE(CURBASE(pipe), base);
8054 POSTING_READ(CURBASE(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008055}
8056
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008057/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008058static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8059 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008060{
8061 struct drm_device *dev = crtc->dev;
8062 struct drm_i915_private *dev_priv = dev->dev_private;
8063 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8064 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008065 int x = crtc->cursor_x;
8066 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008067 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008068
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008069 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008070 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008071
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008072 if (x >= intel_crtc->config.pipe_src_w)
8073 base = 0;
8074
8075 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008076 base = 0;
8077
8078 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008079 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008080 base = 0;
8081
8082 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8083 x = -x;
8084 }
8085 pos |= x << CURSOR_X_SHIFT;
8086
8087 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008088 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008089 base = 0;
8090
8091 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8092 y = -y;
8093 }
8094 pos |= y << CURSOR_Y_SHIFT;
8095
Chris Wilson4b0e3332014-05-30 16:35:26 +03008096 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008097 return;
8098
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008099 I915_WRITE(CURPOS(pipe), pos);
8100
8101 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev))
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008102 ivb_update_cursor(crtc, base);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008103 else if (IS_845G(dev) || IS_I865G(dev))
8104 i845_update_cursor(crtc, base);
8105 else
8106 i9xx_update_cursor(crtc, base);
Chris Wilson4b0e3332014-05-30 16:35:26 +03008107 intel_crtc->cursor_base = base;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008108}
8109
Matt Ropere3287952014-06-10 08:28:12 -07008110/*
8111 * intel_crtc_cursor_set_obj - Set cursor to specified GEM object
8112 *
8113 * Note that the object's reference will be consumed if the update fails. If
8114 * the update succeeds, the reference of the old object (if any) will be
8115 * consumed.
8116 */
8117static int intel_crtc_cursor_set_obj(struct drm_crtc *crtc,
8118 struct drm_i915_gem_object *obj,
8119 uint32_t width, uint32_t height)
Jesse Barnes79e53942008-11-07 14:24:08 -08008120{
8121 struct drm_device *dev = crtc->dev;
8122 struct drm_i915_private *dev_priv = dev->dev_private;
8123 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02008124 enum pipe pipe = intel_crtc->pipe;
Chris Wilson64f962e2014-03-26 12:38:15 +00008125 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008126 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008127 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008128
Jesse Barnes79e53942008-11-07 14:24:08 -08008129 /* if we want to turn off the cursor ignore width and height */
Matt Ropere3287952014-06-10 08:28:12 -07008130 if (!obj) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008131 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008132 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00008133 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10008134 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008135 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08008136 }
8137
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308138 /* Check for which cursor types we support */
8139 if (!((width == 64 && height == 64) ||
8140 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
8141 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
8142 DRM_DEBUG("Cursor dimension not supported\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08008143 return -EINVAL;
8144 }
8145
Chris Wilson05394f32010-11-08 19:18:58 +00008146 if (obj->base.size < width * height * 4) {
Matt Ropere3287952014-06-10 08:28:12 -07008147 DRM_DEBUG_KMS("buffer is too small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10008148 ret = -ENOMEM;
8149 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008150 }
8151
Dave Airlie71acb5e2008-12-30 20:31:46 +10008152 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008153 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008154 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00008155 unsigned alignment;
8156
Chris Wilsond9e86c02010-11-10 16:40:20 +00008157 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008158 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008159 ret = -EINVAL;
8160 goto fail_locked;
8161 }
8162
Chris Wilson693db182013-03-05 14:52:39 +00008163 /* Note that the w/a also requires 2 PTE of padding following
8164 * the bo. We currently fill all unused PTE with the shadow
8165 * page and so we should always have valid PTE following the
8166 * cursor preventing the VT-d warning.
8167 */
8168 alignment = 0;
8169 if (need_vtd_wa(dev))
8170 alignment = 64*1024;
8171
8172 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01008173 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008174 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01008175 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008176 }
8177
Chris Wilsond9e86c02010-11-10 16:40:20 +00008178 ret = i915_gem_object_put_fence(obj);
8179 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008180 DRM_DEBUG_KMS("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008181 goto fail_unpin;
8182 }
8183
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008184 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008185 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008186 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson00731152014-05-21 12:42:56 +01008187 ret = i915_gem_object_attach_phys(obj, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008188 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008189 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008190 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10008191 }
Chris Wilson00731152014-05-21 12:42:56 +01008192 addr = obj->phys_handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008193 }
8194
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008195 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04008196 I915_WRITE(CURSIZE, (height << 12) | width);
8197
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008198 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008199 if (intel_crtc->cursor_bo) {
Chris Wilson00731152014-05-21 12:42:56 +01008200 if (!INTEL_INFO(dev)->cursor_needs_physical)
Chris Wilsoncc98b412013-08-09 12:25:09 +01008201 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008202 }
Jesse Barnes80824002009-09-10 15:28:06 -07008203
Daniel Vettera071fa02014-06-18 23:28:09 +02008204 i915_gem_track_fb(intel_crtc->cursor_bo, obj,
8205 INTEL_FRONTBUFFER_CURSOR(pipe));
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008206 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008207
Chris Wilson64f962e2014-03-26 12:38:15 +00008208 old_width = intel_crtc->cursor_width;
8209
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008210 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00008211 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008212 intel_crtc->cursor_width = width;
8213 intel_crtc->cursor_height = height;
8214
Chris Wilson64f962e2014-03-26 12:38:15 +00008215 if (intel_crtc->active) {
8216 if (old_width != width)
8217 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03008218 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00008219 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008220
Daniel Vetterf99d7062014-06-19 16:01:59 +02008221 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_CURSOR(pipe));
8222
Jesse Barnes79e53942008-11-07 14:24:08 -08008223 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008224fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01008225 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008226fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10008227 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00008228fail:
Chris Wilson05394f32010-11-08 19:18:58 +00008229 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10008230 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008231}
8232
Jesse Barnes79e53942008-11-07 14:24:08 -08008233static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008234 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008235{
James Simmons72034252010-08-03 01:33:19 +01008236 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008237 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008238
James Simmons72034252010-08-03 01:33:19 +01008239 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008240 intel_crtc->lut_r[i] = red[i] >> 8;
8241 intel_crtc->lut_g[i] = green[i] >> 8;
8242 intel_crtc->lut_b[i] = blue[i] >> 8;
8243 }
8244
8245 intel_crtc_load_lut(crtc);
8246}
8247
Jesse Barnes79e53942008-11-07 14:24:08 -08008248/* VESA 640x480x72Hz mode to set on the pipe */
8249static struct drm_display_mode load_detect_mode = {
8250 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8251 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8252};
8253
Daniel Vettera8bb6812014-02-10 18:00:39 +01008254struct drm_framebuffer *
8255__intel_framebuffer_create(struct drm_device *dev,
8256 struct drm_mode_fb_cmd2 *mode_cmd,
8257 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008258{
8259 struct intel_framebuffer *intel_fb;
8260 int ret;
8261
8262 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8263 if (!intel_fb) {
8264 drm_gem_object_unreference_unlocked(&obj->base);
8265 return ERR_PTR(-ENOMEM);
8266 }
8267
8268 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008269 if (ret)
8270 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008271
8272 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008273err:
8274 drm_gem_object_unreference_unlocked(&obj->base);
8275 kfree(intel_fb);
8276
8277 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008278}
8279
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008280static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008281intel_framebuffer_create(struct drm_device *dev,
8282 struct drm_mode_fb_cmd2 *mode_cmd,
8283 struct drm_i915_gem_object *obj)
8284{
8285 struct drm_framebuffer *fb;
8286 int ret;
8287
8288 ret = i915_mutex_lock_interruptible(dev);
8289 if (ret)
8290 return ERR_PTR(ret);
8291 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8292 mutex_unlock(&dev->struct_mutex);
8293
8294 return fb;
8295}
8296
Chris Wilsond2dff872011-04-19 08:36:26 +01008297static u32
8298intel_framebuffer_pitch_for_width(int width, int bpp)
8299{
8300 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8301 return ALIGN(pitch, 64);
8302}
8303
8304static u32
8305intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8306{
8307 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008308 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008309}
8310
8311static struct drm_framebuffer *
8312intel_framebuffer_create_for_mode(struct drm_device *dev,
8313 struct drm_display_mode *mode,
8314 int depth, int bpp)
8315{
8316 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008317 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008318
8319 obj = i915_gem_alloc_object(dev,
8320 intel_framebuffer_size_for_mode(mode, bpp));
8321 if (obj == NULL)
8322 return ERR_PTR(-ENOMEM);
8323
8324 mode_cmd.width = mode->hdisplay;
8325 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008326 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8327 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008328 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008329
8330 return intel_framebuffer_create(dev, &mode_cmd, obj);
8331}
8332
8333static struct drm_framebuffer *
8334mode_fits_in_fbdev(struct drm_device *dev,
8335 struct drm_display_mode *mode)
8336{
Daniel Vetter4520f532013-10-09 09:18:51 +02008337#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008338 struct drm_i915_private *dev_priv = dev->dev_private;
8339 struct drm_i915_gem_object *obj;
8340 struct drm_framebuffer *fb;
8341
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008342 if (!dev_priv->fbdev)
8343 return NULL;
8344
8345 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008346 return NULL;
8347
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008348 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008349 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008350
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008351 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008352 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8353 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008354 return NULL;
8355
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008356 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008357 return NULL;
8358
8359 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008360#else
8361 return NULL;
8362#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008363}
8364
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008365bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008366 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008367 struct intel_load_detect_pipe *old,
8368 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008369{
8370 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008371 struct intel_encoder *intel_encoder =
8372 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008373 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008374 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008375 struct drm_crtc *crtc = NULL;
8376 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008377 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008378 struct drm_mode_config *config = &dev->mode_config;
8379 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008380
Chris Wilsond2dff872011-04-19 08:36:26 +01008381 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008382 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008383 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008384
Rob Clark51fd3712013-11-19 12:10:12 -05008385 drm_modeset_acquire_init(ctx, 0);
8386
8387retry:
8388 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8389 if (ret)
8390 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008391
Jesse Barnes79e53942008-11-07 14:24:08 -08008392 /*
8393 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008394 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008395 * - if the connector already has an assigned crtc, use it (but make
8396 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008397 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008398 * - try to find the first unused crtc that can drive this connector,
8399 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008400 */
8401
8402 /* See if we already have a CRTC for this connector */
8403 if (encoder->crtc) {
8404 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008405
Rob Clark51fd3712013-11-19 12:10:12 -05008406 ret = drm_modeset_lock(&crtc->mutex, ctx);
8407 if (ret)
8408 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008409
Daniel Vetter24218aa2012-08-12 19:27:11 +02008410 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008411 old->load_detect_temp = false;
8412
8413 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008414 if (connector->dpms != DRM_MODE_DPMS_ON)
8415 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008416
Chris Wilson71731882011-04-19 23:10:58 +01008417 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008418 }
8419
8420 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008421 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008422 i++;
8423 if (!(encoder->possible_crtcs & (1 << i)))
8424 continue;
8425 if (!possible_crtc->enabled) {
8426 crtc = possible_crtc;
8427 break;
8428 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008429 }
8430
8431 /*
8432 * If we didn't find an unused CRTC, don't use any.
8433 */
8434 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008435 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008436 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008437 }
8438
Rob Clark51fd3712013-11-19 12:10:12 -05008439 ret = drm_modeset_lock(&crtc->mutex, ctx);
8440 if (ret)
8441 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008442 intel_encoder->new_crtc = to_intel_crtc(crtc);
8443 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008444
8445 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008446 intel_crtc->new_enabled = true;
8447 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008448 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008449 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008450 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008451
Chris Wilson64927112011-04-20 07:25:26 +01008452 if (!mode)
8453 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008454
Chris Wilsond2dff872011-04-19 08:36:26 +01008455 /* We need a framebuffer large enough to accommodate all accesses
8456 * that the plane may generate whilst we perform load detection.
8457 * We can not rely on the fbcon either being present (we get called
8458 * during its initialisation to detect all boot displays, or it may
8459 * not even exist) or that it is large enough to satisfy the
8460 * requested mode.
8461 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008462 fb = mode_fits_in_fbdev(dev, mode);
8463 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008464 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008465 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8466 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008467 } else
8468 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008469 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008470 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008471 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008472 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008473
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008474 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008475 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008476 if (old->release_fb)
8477 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008478 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008479 }
Chris Wilson71731882011-04-19 23:10:58 +01008480
Jesse Barnes79e53942008-11-07 14:24:08 -08008481 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008482 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008483 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008484
8485 fail:
8486 intel_crtc->new_enabled = crtc->enabled;
8487 if (intel_crtc->new_enabled)
8488 intel_crtc->new_config = &intel_crtc->config;
8489 else
8490 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008491fail_unlock:
8492 if (ret == -EDEADLK) {
8493 drm_modeset_backoff(ctx);
8494 goto retry;
8495 }
8496
8497 drm_modeset_drop_locks(ctx);
8498 drm_modeset_acquire_fini(ctx);
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008499
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008500 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008501}
8502
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008503void intel_release_load_detect_pipe(struct drm_connector *connector,
Rob Clark51fd3712013-11-19 12:10:12 -05008504 struct intel_load_detect_pipe *old,
8505 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008506{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008507 struct intel_encoder *intel_encoder =
8508 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008509 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008510 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008511 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008512
Chris Wilsond2dff872011-04-19 08:36:26 +01008513 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008514 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008515 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008516
Chris Wilson8261b192011-04-19 23:18:09 +01008517 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008518 to_intel_connector(connector)->new_encoder = NULL;
8519 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008520 intel_crtc->new_enabled = false;
8521 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008522 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008523
Daniel Vetter36206362012-12-10 20:42:17 +01008524 if (old->release_fb) {
8525 drm_framebuffer_unregister_private(old->release_fb);
8526 drm_framebuffer_unreference(old->release_fb);
8527 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008528
Rob Clark51fd3712013-11-19 12:10:12 -05008529 goto unlock;
Chris Wilson0622a532011-04-21 09:32:11 +01008530 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008531 }
8532
Eric Anholtc751ce42010-03-25 11:48:48 -07008533 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008534 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8535 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01008536
Rob Clark51fd3712013-11-19 12:10:12 -05008537unlock:
8538 drm_modeset_drop_locks(ctx);
8539 drm_modeset_acquire_fini(ctx);
Jesse Barnes79e53942008-11-07 14:24:08 -08008540}
8541
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008542static int i9xx_pll_refclk(struct drm_device *dev,
8543 const struct intel_crtc_config *pipe_config)
8544{
8545 struct drm_i915_private *dev_priv = dev->dev_private;
8546 u32 dpll = pipe_config->dpll_hw_state.dpll;
8547
8548 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008549 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008550 else if (HAS_PCH_SPLIT(dev))
8551 return 120000;
8552 else if (!IS_GEN2(dev))
8553 return 96000;
8554 else
8555 return 48000;
8556}
8557
Jesse Barnes79e53942008-11-07 14:24:08 -08008558/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008559static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8560 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008561{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008562 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008563 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008564 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008565 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008566 u32 fp;
8567 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008568 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008569
8570 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008571 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008572 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008573 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008574
8575 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008576 if (IS_PINEVIEW(dev)) {
8577 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8578 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008579 } else {
8580 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8581 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8582 }
8583
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008584 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008585 if (IS_PINEVIEW(dev))
8586 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8587 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008588 else
8589 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008590 DPLL_FPA01_P1_POST_DIV_SHIFT);
8591
8592 switch (dpll & DPLL_MODE_MASK) {
8593 case DPLLB_MODE_DAC_SERIAL:
8594 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8595 5 : 10;
8596 break;
8597 case DPLLB_MODE_LVDS:
8598 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8599 7 : 14;
8600 break;
8601 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008602 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008603 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008604 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008605 }
8606
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008607 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008608 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008609 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008610 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008611 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008612 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008613 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008614
8615 if (is_lvds) {
8616 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8617 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008618
8619 if (lvds & LVDS_CLKB_POWER_UP)
8620 clock.p2 = 7;
8621 else
8622 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008623 } else {
8624 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8625 clock.p1 = 2;
8626 else {
8627 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8628 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8629 }
8630 if (dpll & PLL_P2_DIVIDE_BY_4)
8631 clock.p2 = 4;
8632 else
8633 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008634 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008635
8636 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008637 }
8638
Ville Syrjälä18442d02013-09-13 16:00:08 +03008639 /*
8640 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008641 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008642 * encoder's get_config() function.
8643 */
8644 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008645}
8646
Ville Syrjälä6878da02013-09-13 15:59:11 +03008647int intel_dotclock_calculate(int link_freq,
8648 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008649{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008650 /*
8651 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008652 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008653 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008654 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008655 *
8656 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008657 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008658 */
8659
Ville Syrjälä6878da02013-09-13 15:59:11 +03008660 if (!m_n->link_n)
8661 return 0;
8662
8663 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8664}
8665
Ville Syrjälä18442d02013-09-13 16:00:08 +03008666static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8667 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008668{
8669 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008670
8671 /* read out port_clock from the DPLL */
8672 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008673
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008674 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008675 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008676 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008677 * agree once we know their relationship in the encoder's
8678 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008679 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008680 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008681 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8682 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008683}
8684
8685/** Returns the currently programmed mode of the given pipe. */
8686struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8687 struct drm_crtc *crtc)
8688{
Jesse Barnes548f2452011-02-17 10:40:53 -08008689 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008690 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008691 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008692 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008693 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008694 int htot = I915_READ(HTOTAL(cpu_transcoder));
8695 int hsync = I915_READ(HSYNC(cpu_transcoder));
8696 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8697 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008698 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008699
8700 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8701 if (!mode)
8702 return NULL;
8703
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008704 /*
8705 * Construct a pipe_config sufficient for getting the clock info
8706 * back out of crtc_clock_get.
8707 *
8708 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8709 * to use a real value here instead.
8710 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008711 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008712 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008713 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8714 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8715 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008716 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8717
Ville Syrjälä773ae032013-09-23 17:48:20 +03008718 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008719 mode->hdisplay = (htot & 0xffff) + 1;
8720 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8721 mode->hsync_start = (hsync & 0xffff) + 1;
8722 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8723 mode->vdisplay = (vtot & 0xffff) + 1;
8724 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8725 mode->vsync_start = (vsync & 0xffff) + 1;
8726 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8727
8728 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008729
8730 return mode;
8731}
8732
Daniel Vettercc365132014-06-18 13:59:13 +02008733static void intel_increase_pllclock(struct drm_device *dev,
8734 enum pipe pipe)
Jesse Barnes652c3932009-08-17 13:31:43 -07008735{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008736 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008737 int dpll_reg = DPLL(pipe);
8738 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008739
Eric Anholtbad720f2009-10-22 16:11:14 -07008740 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008741 return;
8742
8743 if (!dev_priv->lvds_downclock_avail)
8744 return;
8745
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008746 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008747 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008748 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008749
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008750 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008751
8752 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8753 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008754 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008755
Jesse Barnes652c3932009-08-17 13:31:43 -07008756 dpll = I915_READ(dpll_reg);
8757 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008758 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008759 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008760}
8761
8762static void intel_decrease_pllclock(struct drm_crtc *crtc)
8763{
8764 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008765 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008766 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008767
Eric Anholtbad720f2009-10-22 16:11:14 -07008768 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008769 return;
8770
8771 if (!dev_priv->lvds_downclock_avail)
8772 return;
8773
8774 /*
8775 * Since this is called by a timer, we should never get here in
8776 * the manual case.
8777 */
8778 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008779 int pipe = intel_crtc->pipe;
8780 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008781 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008782
Zhao Yakui44d98a62009-10-09 11:39:40 +08008783 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008784
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008785 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008786
Chris Wilson074b5e12012-05-02 12:07:06 +01008787 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008788 dpll |= DISPLAY_RATE_SELECT_FPA1;
8789 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008790 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008791 dpll = I915_READ(dpll_reg);
8792 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008793 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008794 }
8795
8796}
8797
Chris Wilsonf047e392012-07-21 12:31:41 +01008798void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008799{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008800 struct drm_i915_private *dev_priv = dev->dev_private;
8801
Chris Wilsonf62a0072014-02-21 17:55:39 +00008802 if (dev_priv->mm.busy)
8803 return;
8804
Paulo Zanoni43694d62014-03-07 20:08:08 -03008805 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008806 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008807 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008808}
8809
8810void intel_mark_idle(struct drm_device *dev)
8811{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008812 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008813 struct drm_crtc *crtc;
8814
Chris Wilsonf62a0072014-02-21 17:55:39 +00008815 if (!dev_priv->mm.busy)
8816 return;
8817
8818 dev_priv->mm.busy = false;
8819
Jani Nikulad330a952014-01-21 11:24:25 +02008820 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008821 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008822
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008823 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07008824 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00008825 continue;
8826
8827 intel_decrease_pllclock(crtc);
8828 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008829
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008830 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008831 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008832
8833out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008834 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008835}
8836
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07008837
Daniel Vetterf99d7062014-06-19 16:01:59 +02008838/**
8839 * intel_mark_fb_busy - mark given planes as busy
8840 * @dev: DRM device
8841 * @frontbuffer_bits: bits for the affected planes
8842 * @ring: optional ring for asynchronous commands
8843 *
8844 * This function gets called every time the screen contents change. It can be
8845 * used to keep e.g. the update rate at the nominal refresh rate with DRRS.
8846 */
8847static void intel_mark_fb_busy(struct drm_device *dev,
8848 unsigned frontbuffer_bits,
8849 struct intel_engine_cs *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008850{
Daniel Vettercc365132014-06-18 13:59:13 +02008851 enum pipe pipe;
Jesse Barnes652c3932009-08-17 13:31:43 -07008852
Jani Nikulad330a952014-01-21 11:24:25 +02008853 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008854 return;
8855
Daniel Vettercc365132014-06-18 13:59:13 +02008856 for_each_pipe(pipe) {
Daniel Vetterf99d7062014-06-19 16:01:59 +02008857 if (!(frontbuffer_bits & INTEL_FRONTBUFFER_ALL_MASK(pipe)))
Jesse Barnes652c3932009-08-17 13:31:43 -07008858 continue;
8859
Daniel Vettercc365132014-06-18 13:59:13 +02008860 intel_increase_pllclock(dev, pipe);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008861 if (ring && intel_fbc_enabled(dev))
8862 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008863 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008864}
8865
Daniel Vetterf99d7062014-06-19 16:01:59 +02008866/**
8867 * intel_fb_obj_invalidate - invalidate frontbuffer object
8868 * @obj: GEM object to invalidate
8869 * @ring: set for asynchronous rendering
8870 *
8871 * This function gets called every time rendering on the given object starts and
8872 * frontbuffer caching (fbc, low refresh rate for DRRS, panel self refresh) must
8873 * be invalidated. If @ring is non-NULL any subsequent invalidation will be delayed
8874 * until the rendering completes or a flip on this frontbuffer plane is
8875 * scheduled.
8876 */
8877void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
8878 struct intel_engine_cs *ring)
8879{
8880 struct drm_device *dev = obj->base.dev;
8881 struct drm_i915_private *dev_priv = dev->dev_private;
8882
8883 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
8884
8885 if (!obj->frontbuffer_bits)
8886 return;
8887
8888 if (ring) {
8889 mutex_lock(&dev_priv->fb_tracking.lock);
8890 dev_priv->fb_tracking.busy_bits
8891 |= obj->frontbuffer_bits;
8892 dev_priv->fb_tracking.flip_bits
8893 &= ~obj->frontbuffer_bits;
8894 mutex_unlock(&dev_priv->fb_tracking.lock);
8895 }
8896
8897 intel_mark_fb_busy(dev, obj->frontbuffer_bits, ring);
8898
8899 intel_edp_psr_exit(dev);
8900}
8901
8902/**
8903 * intel_frontbuffer_flush - flush frontbuffer
8904 * @dev: DRM device
8905 * @frontbuffer_bits: frontbuffer plane tracking bits
8906 *
8907 * This function gets called every time rendering on the given planes has
8908 * completed and frontbuffer caching can be started again. Flushes will get
8909 * delayed if they're blocked by some oustanding asynchronous rendering.
8910 *
8911 * Can be called without any locks held.
8912 */
8913void intel_frontbuffer_flush(struct drm_device *dev,
8914 unsigned frontbuffer_bits)
8915{
8916 struct drm_i915_private *dev_priv = dev->dev_private;
8917
8918 /* Delay flushing when rings are still busy.*/
8919 mutex_lock(&dev_priv->fb_tracking.lock);
8920 frontbuffer_bits &= ~dev_priv->fb_tracking.busy_bits;
8921 mutex_unlock(&dev_priv->fb_tracking.lock);
8922
8923 intel_mark_fb_busy(dev, frontbuffer_bits, NULL);
8924
8925 intel_edp_psr_exit(dev);
8926}
8927
8928/**
8929 * intel_fb_obj_flush - flush frontbuffer object
8930 * @obj: GEM object to flush
8931 * @retire: set when retiring asynchronous rendering
8932 *
8933 * This function gets called every time rendering on the given object has
8934 * completed and frontbuffer caching can be started again. If @retire is true
8935 * then any delayed flushes will be unblocked.
8936 */
8937void intel_fb_obj_flush(struct drm_i915_gem_object *obj,
8938 bool retire)
8939{
8940 struct drm_device *dev = obj->base.dev;
8941 struct drm_i915_private *dev_priv = dev->dev_private;
8942 unsigned frontbuffer_bits;
8943
8944 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
8945
8946 if (!obj->frontbuffer_bits)
8947 return;
8948
8949 frontbuffer_bits = obj->frontbuffer_bits;
8950
8951 if (retire) {
8952 mutex_lock(&dev_priv->fb_tracking.lock);
8953 /* Filter out new bits since rendering started. */
8954 frontbuffer_bits &= dev_priv->fb_tracking.busy_bits;
8955
8956 dev_priv->fb_tracking.busy_bits &= ~frontbuffer_bits;
8957 mutex_unlock(&dev_priv->fb_tracking.lock);
8958 }
8959
8960 intel_frontbuffer_flush(dev, frontbuffer_bits);
8961}
8962
8963/**
8964 * intel_frontbuffer_flip_prepare - prepare asnychronous frontbuffer flip
8965 * @dev: DRM device
8966 * @frontbuffer_bits: frontbuffer plane tracking bits
8967 *
8968 * This function gets called after scheduling a flip on @obj. The actual
8969 * frontbuffer flushing will be delayed until completion is signalled with
8970 * intel_frontbuffer_flip_complete. If an invalidate happens in between this
8971 * flush will be cancelled.
8972 *
8973 * Can be called without any locks held.
8974 */
8975void intel_frontbuffer_flip_prepare(struct drm_device *dev,
8976 unsigned frontbuffer_bits)
8977{
8978 struct drm_i915_private *dev_priv = dev->dev_private;
8979
8980 mutex_lock(&dev_priv->fb_tracking.lock);
8981 dev_priv->fb_tracking.flip_bits
8982 |= frontbuffer_bits;
8983 mutex_unlock(&dev_priv->fb_tracking.lock);
8984}
8985
8986/**
8987 * intel_frontbuffer_flip_complete - complete asynchronous frontbuffer flush
8988 * @dev: DRM device
8989 * @frontbuffer_bits: frontbuffer plane tracking bits
8990 *
8991 * This function gets called after the flip has been latched and will complete
8992 * on the next vblank. It will execute the fush if it hasn't been cancalled yet.
8993 *
8994 * Can be called without any locks held.
8995 */
8996void intel_frontbuffer_flip_complete(struct drm_device *dev,
8997 unsigned frontbuffer_bits)
8998{
8999 struct drm_i915_private *dev_priv = dev->dev_private;
9000
9001 mutex_lock(&dev_priv->fb_tracking.lock);
9002 /* Mask any cancelled flips. */
9003 frontbuffer_bits &= dev_priv->fb_tracking.flip_bits;
9004 dev_priv->fb_tracking.flip_bits &= ~frontbuffer_bits;
9005 mutex_unlock(&dev_priv->fb_tracking.lock);
9006
9007 intel_frontbuffer_flush(dev, frontbuffer_bits);
9008}
9009
Jesse Barnes79e53942008-11-07 14:24:08 -08009010static void intel_crtc_destroy(struct drm_crtc *crtc)
9011{
9012 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009013 struct drm_device *dev = crtc->dev;
9014 struct intel_unpin_work *work;
9015 unsigned long flags;
9016
9017 spin_lock_irqsave(&dev->event_lock, flags);
9018 work = intel_crtc->unpin_work;
9019 intel_crtc->unpin_work = NULL;
9020 spin_unlock_irqrestore(&dev->event_lock, flags);
9021
9022 if (work) {
9023 cancel_work_sync(&work->work);
9024 kfree(work);
9025 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009026
9027 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009028
Jesse Barnes79e53942008-11-07 14:24:08 -08009029 kfree(intel_crtc);
9030}
9031
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009032static void intel_unpin_work_fn(struct work_struct *__work)
9033{
9034 struct intel_unpin_work *work =
9035 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009036 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009037 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009038
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009039 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01009040 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00009041 drm_gem_object_unreference(&work->pending_flip_obj->base);
9042 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009043
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009044 intel_update_fbc(dev);
9045 mutex_unlock(&dev->struct_mutex);
9046
Daniel Vetterf99d7062014-06-19 16:01:59 +02009047 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9048
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009049 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9050 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9051
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009052 kfree(work);
9053}
9054
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009055static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009056 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009057{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009058 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009059 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9060 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009061 unsigned long flags;
9062
9063 /* Ignore early vblank irqs */
9064 if (intel_crtc == NULL)
9065 return;
9066
9067 spin_lock_irqsave(&dev->event_lock, flags);
9068 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009069
9070 /* Ensure we don't miss a work->pending update ... */
9071 smp_rmb();
9072
9073 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009074 spin_unlock_irqrestore(&dev->event_lock, flags);
9075 return;
9076 }
9077
Chris Wilsone7d841c2012-12-03 11:36:30 +00009078 /* and that the unpin work is consistent wrt ->pending. */
9079 smp_rmb();
9080
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009081 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009082
Rob Clark45a066e2012-10-08 14:50:40 -05009083 if (work->event)
9084 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009085
Daniel Vetter87b6b102014-05-15 15:33:46 +02009086 drm_crtc_vblank_put(crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009087
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009088 spin_unlock_irqrestore(&dev->event_lock, flags);
9089
Daniel Vetter2c10d572012-12-20 21:24:07 +01009090 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009091
9092 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07009093
9094 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009095}
9096
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009097void intel_finish_page_flip(struct drm_device *dev, int pipe)
9098{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009099 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009100 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9101
Mario Kleiner49b14a52010-12-09 07:00:07 +01009102 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009103}
9104
9105void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9106{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009107 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009108 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9109
Mario Kleiner49b14a52010-12-09 07:00:07 +01009110 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009111}
9112
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009113/* Is 'a' after or equal to 'b'? */
9114static bool g4x_flip_count_after_eq(u32 a, u32 b)
9115{
9116 return !((a - b) & 0x80000000);
9117}
9118
9119static bool page_flip_finished(struct intel_crtc *crtc)
9120{
9121 struct drm_device *dev = crtc->base.dev;
9122 struct drm_i915_private *dev_priv = dev->dev_private;
9123
9124 /*
9125 * The relevant registers doen't exist on pre-ctg.
9126 * As the flip done interrupt doesn't trigger for mmio
9127 * flips on gmch platforms, a flip count check isn't
9128 * really needed there. But since ctg has the registers,
9129 * include it in the check anyway.
9130 */
9131 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9132 return true;
9133
9134 /*
9135 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9136 * used the same base address. In that case the mmio flip might
9137 * have completed, but the CS hasn't even executed the flip yet.
9138 *
9139 * A flip count check isn't enough as the CS might have updated
9140 * the base address just after start of vblank, but before we
9141 * managed to process the interrupt. This means we'd complete the
9142 * CS flip too soon.
9143 *
9144 * Combining both checks should get us a good enough result. It may
9145 * still happen that the CS flip has been executed, but has not
9146 * yet actually completed. But in case the base address is the same
9147 * anyway, we don't really care.
9148 */
9149 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9150 crtc->unpin_work->gtt_offset &&
9151 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9152 crtc->unpin_work->flip_count);
9153}
9154
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009155void intel_prepare_page_flip(struct drm_device *dev, int plane)
9156{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009157 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009158 struct intel_crtc *intel_crtc =
9159 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9160 unsigned long flags;
9161
Chris Wilsone7d841c2012-12-03 11:36:30 +00009162 /* NB: An MMIO update of the plane base pointer will also
9163 * generate a page-flip completion irq, i.e. every modeset
9164 * is also accompanied by a spurious intel_prepare_page_flip().
9165 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009166 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009167 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009168 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009169 spin_unlock_irqrestore(&dev->event_lock, flags);
9170}
9171
Robin Schroereba905b2014-05-18 02:24:50 +02009172static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009173{
9174 /* Ensure that the work item is consistent when activating it ... */
9175 smp_wmb();
9176 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9177 /* and that it is marked active as soon as the irq could fire. */
9178 smp_wmb();
9179}
9180
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009181static int intel_gen2_queue_flip(struct drm_device *dev,
9182 struct drm_crtc *crtc,
9183 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009184 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009185 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009186 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009187{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009188 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009189 u32 flip_mask;
9190 int ret;
9191
Daniel Vetter6d90c952012-04-26 23:28:05 +02009192 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009193 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009194 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009195
9196 /* Can't queue multiple flips, so wait for the previous
9197 * one to finish before executing the next.
9198 */
9199 if (intel_crtc->plane)
9200 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9201 else
9202 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009203 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9204 intel_ring_emit(ring, MI_NOOP);
9205 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9206 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9207 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009208 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009209 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009210
9211 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009212 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009213 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009214}
9215
9216static int intel_gen3_queue_flip(struct drm_device *dev,
9217 struct drm_crtc *crtc,
9218 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009219 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009220 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009221 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009222{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009223 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009224 u32 flip_mask;
9225 int ret;
9226
Daniel Vetter6d90c952012-04-26 23:28:05 +02009227 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009228 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009229 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009230
9231 if (intel_crtc->plane)
9232 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9233 else
9234 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009235 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9236 intel_ring_emit(ring, MI_NOOP);
9237 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9238 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9239 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009240 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009241 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009242
Chris Wilsone7d841c2012-12-03 11:36:30 +00009243 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009244 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009245 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009246}
9247
9248static int intel_gen4_queue_flip(struct drm_device *dev,
9249 struct drm_crtc *crtc,
9250 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009251 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009252 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009253 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009254{
9255 struct drm_i915_private *dev_priv = dev->dev_private;
9256 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9257 uint32_t pf, pipesrc;
9258 int ret;
9259
Daniel Vetter6d90c952012-04-26 23:28:05 +02009260 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009261 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009262 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009263
9264 /* i965+ uses the linear or tiled offsets from the
9265 * Display Registers (which do not change across a page-flip)
9266 * so we need only reprogram the base address.
9267 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009268 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9269 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9270 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009271 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009272 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009273
9274 /* XXX Enabling the panel-fitter across page-flip is so far
9275 * untested on non-native modes, so ignore it for now.
9276 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9277 */
9278 pf = 0;
9279 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009280 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009281
9282 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009283 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009284 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009285}
9286
9287static int intel_gen6_queue_flip(struct drm_device *dev,
9288 struct drm_crtc *crtc,
9289 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009290 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009291 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009292 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009293{
9294 struct drm_i915_private *dev_priv = dev->dev_private;
9295 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9296 uint32_t pf, pipesrc;
9297 int ret;
9298
Daniel Vetter6d90c952012-04-26 23:28:05 +02009299 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009300 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009301 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009302
Daniel Vetter6d90c952012-04-26 23:28:05 +02009303 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9304 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9305 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009306 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009307
Chris Wilson99d9acd2012-04-17 20:37:00 +01009308 /* Contrary to the suggestions in the documentation,
9309 * "Enable Panel Fitter" does not seem to be required when page
9310 * flipping with a non-native mode, and worse causes a normal
9311 * modeset to fail.
9312 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9313 */
9314 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009315 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009316 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009317
9318 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009319 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009320 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009321}
9322
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009323static int intel_gen7_queue_flip(struct drm_device *dev,
9324 struct drm_crtc *crtc,
9325 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009326 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009327 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009328 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009329{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009330 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009331 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009332 int len, ret;
9333
Robin Schroereba905b2014-05-18 02:24:50 +02009334 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009335 case PLANE_A:
9336 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9337 break;
9338 case PLANE_B:
9339 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9340 break;
9341 case PLANE_C:
9342 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9343 break;
9344 default:
9345 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009346 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009347 }
9348
Chris Wilsonffe74d72013-08-26 20:58:12 +01009349 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009350 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009351 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009352 /*
9353 * On Gen 8, SRM is now taking an extra dword to accommodate
9354 * 48bits addresses, and we need a NOOP for the batch size to
9355 * stay even.
9356 */
9357 if (IS_GEN8(dev))
9358 len += 2;
9359 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009360
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009361 /*
9362 * BSpec MI_DISPLAY_FLIP for IVB:
9363 * "The full packet must be contained within the same cache line."
9364 *
9365 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9366 * cacheline, if we ever start emitting more commands before
9367 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9368 * then do the cacheline alignment, and finally emit the
9369 * MI_DISPLAY_FLIP.
9370 */
9371 ret = intel_ring_cacheline_align(ring);
9372 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009373 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009374
Chris Wilsonffe74d72013-08-26 20:58:12 +01009375 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009376 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009377 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009378
Chris Wilsonffe74d72013-08-26 20:58:12 +01009379 /* Unmask the flip-done completion message. Note that the bspec says that
9380 * we should do this for both the BCS and RCS, and that we must not unmask
9381 * more than one flip event at any time (or ensure that one flip message
9382 * can be sent by waiting for flip-done prior to queueing new flips).
9383 * Experimentation says that BCS works despite DERRMR masking all
9384 * flip-done completion events and that unmasking all planes at once
9385 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9386 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9387 */
9388 if (ring->id == RCS) {
9389 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9390 intel_ring_emit(ring, DERRMR);
9391 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9392 DERRMR_PIPEB_PRI_FLIP_DONE |
9393 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009394 if (IS_GEN8(dev))
9395 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9396 MI_SRM_LRM_GLOBAL_GTT);
9397 else
9398 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9399 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009400 intel_ring_emit(ring, DERRMR);
9401 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009402 if (IS_GEN8(dev)) {
9403 intel_ring_emit(ring, 0);
9404 intel_ring_emit(ring, MI_NOOP);
9405 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009406 }
9407
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009408 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009409 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009410 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009411 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009412
9413 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009414 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009415 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009416}
9417
Sourab Gupta84c33a62014-06-02 16:47:17 +05309418static bool use_mmio_flip(struct intel_engine_cs *ring,
9419 struct drm_i915_gem_object *obj)
9420{
9421 /*
9422 * This is not being used for older platforms, because
9423 * non-availability of flip done interrupt forces us to use
9424 * CS flips. Older platforms derive flip done using some clever
9425 * tricks involving the flip_pending status bits and vblank irqs.
9426 * So using MMIO flips there would disrupt this mechanism.
9427 */
9428
Chris Wilson8e09bf82014-07-08 10:40:30 +01009429 if (ring == NULL)
9430 return true;
9431
Sourab Gupta84c33a62014-06-02 16:47:17 +05309432 if (INTEL_INFO(ring->dev)->gen < 5)
9433 return false;
9434
9435 if (i915.use_mmio_flip < 0)
9436 return false;
9437 else if (i915.use_mmio_flip > 0)
9438 return true;
9439 else
9440 return ring != obj->ring;
9441}
9442
9443static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9444{
9445 struct drm_device *dev = intel_crtc->base.dev;
9446 struct drm_i915_private *dev_priv = dev->dev_private;
9447 struct intel_framebuffer *intel_fb =
9448 to_intel_framebuffer(intel_crtc->base.primary->fb);
9449 struct drm_i915_gem_object *obj = intel_fb->obj;
9450 u32 dspcntr;
9451 u32 reg;
9452
9453 intel_mark_page_flip_active(intel_crtc);
9454
9455 reg = DSPCNTR(intel_crtc->plane);
9456 dspcntr = I915_READ(reg);
9457
9458 if (INTEL_INFO(dev)->gen >= 4) {
9459 if (obj->tiling_mode != I915_TILING_NONE)
9460 dspcntr |= DISPPLANE_TILED;
9461 else
9462 dspcntr &= ~DISPPLANE_TILED;
9463 }
9464 I915_WRITE(reg, dspcntr);
9465
9466 I915_WRITE(DSPSURF(intel_crtc->plane),
9467 intel_crtc->unpin_work->gtt_offset);
9468 POSTING_READ(DSPSURF(intel_crtc->plane));
9469}
9470
9471static int intel_postpone_flip(struct drm_i915_gem_object *obj)
9472{
9473 struct intel_engine_cs *ring;
9474 int ret;
9475
9476 lockdep_assert_held(&obj->base.dev->struct_mutex);
9477
9478 if (!obj->last_write_seqno)
9479 return 0;
9480
9481 ring = obj->ring;
9482
9483 if (i915_seqno_passed(ring->get_seqno(ring, true),
9484 obj->last_write_seqno))
9485 return 0;
9486
9487 ret = i915_gem_check_olr(ring, obj->last_write_seqno);
9488 if (ret)
9489 return ret;
9490
9491 if (WARN_ON(!ring->irq_get(ring)))
9492 return 0;
9493
9494 return 1;
9495}
9496
9497void intel_notify_mmio_flip(struct intel_engine_cs *ring)
9498{
9499 struct drm_i915_private *dev_priv = to_i915(ring->dev);
9500 struct intel_crtc *intel_crtc;
9501 unsigned long irq_flags;
9502 u32 seqno;
9503
9504 seqno = ring->get_seqno(ring, false);
9505
9506 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9507 for_each_intel_crtc(ring->dev, intel_crtc) {
9508 struct intel_mmio_flip *mmio_flip;
9509
9510 mmio_flip = &intel_crtc->mmio_flip;
9511 if (mmio_flip->seqno == 0)
9512 continue;
9513
9514 if (ring->id != mmio_flip->ring_id)
9515 continue;
9516
9517 if (i915_seqno_passed(seqno, mmio_flip->seqno)) {
9518 intel_do_mmio_flip(intel_crtc);
9519 mmio_flip->seqno = 0;
9520 ring->irq_put(ring);
9521 }
9522 }
9523 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9524}
9525
9526static int intel_queue_mmio_flip(struct drm_device *dev,
9527 struct drm_crtc *crtc,
9528 struct drm_framebuffer *fb,
9529 struct drm_i915_gem_object *obj,
9530 struct intel_engine_cs *ring,
9531 uint32_t flags)
9532{
9533 struct drm_i915_private *dev_priv = dev->dev_private;
9534 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9535 unsigned long irq_flags;
9536 int ret;
9537
9538 if (WARN_ON(intel_crtc->mmio_flip.seqno))
9539 return -EBUSY;
9540
9541 ret = intel_postpone_flip(obj);
9542 if (ret < 0)
9543 return ret;
9544 if (ret == 0) {
9545 intel_do_mmio_flip(intel_crtc);
9546 return 0;
9547 }
9548
9549 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9550 intel_crtc->mmio_flip.seqno = obj->last_write_seqno;
9551 intel_crtc->mmio_flip.ring_id = obj->ring->id;
9552 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9553
9554 /*
9555 * Double check to catch cases where irq fired before
9556 * mmio flip data was ready
9557 */
9558 intel_notify_mmio_flip(obj->ring);
9559 return 0;
9560}
9561
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009562static int intel_default_queue_flip(struct drm_device *dev,
9563 struct drm_crtc *crtc,
9564 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009565 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009566 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009567 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009568{
9569 return -ENODEV;
9570}
9571
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009572static int intel_crtc_page_flip(struct drm_crtc *crtc,
9573 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009574 struct drm_pending_vblank_event *event,
9575 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009576{
9577 struct drm_device *dev = crtc->dev;
9578 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009579 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009580 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009581 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02009582 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009583 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009584 struct intel_engine_cs *ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009585 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01009586 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009587
Matt Roper2ff8fde2014-07-08 07:50:07 -07009588 /*
9589 * drm_mode_page_flip_ioctl() should already catch this, but double
9590 * check to be safe. In the future we may enable pageflipping from
9591 * a disabled primary plane.
9592 */
9593 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9594 return -EBUSY;
9595
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009596 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009597 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009598 return -EINVAL;
9599
9600 /*
9601 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9602 * Note that pitch changes could also affect these register.
9603 */
9604 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009605 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9606 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009607 return -EINVAL;
9608
Chris Wilsonf900db42014-02-20 09:26:13 +00009609 if (i915_terminally_wedged(&dev_priv->gpu_error))
9610 goto out_hang;
9611
Daniel Vetterb14c5672013-09-19 12:18:32 +02009612 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009613 if (work == NULL)
9614 return -ENOMEM;
9615
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009616 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009617 work->crtc = crtc;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009618 work->old_fb_obj = intel_fb_obj(old_fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009619 INIT_WORK(&work->work, intel_unpin_work_fn);
9620
Daniel Vetter87b6b102014-05-15 15:33:46 +02009621 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009622 if (ret)
9623 goto free_work;
9624
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009625 /* We borrow the event spin lock for protecting unpin_work */
9626 spin_lock_irqsave(&dev->event_lock, flags);
9627 if (intel_crtc->unpin_work) {
9628 spin_unlock_irqrestore(&dev->event_lock, flags);
9629 kfree(work);
Daniel Vetter87b6b102014-05-15 15:33:46 +02009630 drm_crtc_vblank_put(crtc);
Chris Wilson468f0b42010-05-27 13:18:13 +01009631
9632 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009633 return -EBUSY;
9634 }
9635 intel_crtc->unpin_work = work;
9636 spin_unlock_irqrestore(&dev->event_lock, flags);
9637
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009638 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9639 flush_workqueue(dev_priv->wq);
9640
Chris Wilson79158102012-05-23 11:13:58 +01009641 ret = i915_mutex_lock_interruptible(dev);
9642 if (ret)
9643 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009644
Jesse Barnes75dfca82010-02-10 15:09:44 -08009645 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009646 drm_gem_object_reference(&work->old_fb_obj->base);
9647 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009648
Matt Roperf4510a22014-04-01 15:22:40 -07009649 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009650
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009651 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009652
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01009653 work->enable_stall_check = true;
9654
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009655 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009656 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009657
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009658 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009659 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009660
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009661 if (IS_VALLEYVIEW(dev)) {
9662 ring = &dev_priv->ring[BCS];
Chris Wilson8e09bf82014-07-08 10:40:30 +01009663 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
9664 /* vlv: DISPLAY_FLIP fails to change tiling */
9665 ring = NULL;
Chris Wilson2a92d5b2014-07-08 10:40:29 +01009666 } else if (IS_IVYBRIDGE(dev)) {
9667 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009668 } else if (INTEL_INFO(dev)->gen >= 7) {
9669 ring = obj->ring;
9670 if (ring == NULL || ring->id != RCS)
9671 ring = &dev_priv->ring[BCS];
9672 } else {
9673 ring = &dev_priv->ring[RCS];
9674 }
9675
9676 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009677 if (ret)
9678 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009679
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009680 work->gtt_offset =
9681 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9682
Sourab Gupta84c33a62014-06-02 16:47:17 +05309683 if (use_mmio_flip(ring, obj))
9684 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9685 page_flip_flags);
9686 else
9687 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
9688 page_flip_flags);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009689 if (ret)
9690 goto cleanup_unpin;
9691
Daniel Vettera071fa02014-06-18 23:28:09 +02009692 i915_gem_track_fb(work->old_fb_obj, obj,
9693 INTEL_FRONTBUFFER_PRIMARY(pipe));
9694
Chris Wilson7782de32011-07-08 12:22:41 +01009695 intel_disable_fbc(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009696 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009697 mutex_unlock(&dev->struct_mutex);
9698
Jesse Barnese5510fa2010-07-01 16:48:37 -07009699 trace_i915_flip_request(intel_crtc->plane, obj);
9700
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009701 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009702
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009703cleanup_unpin:
9704 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009705cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009706 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009707 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009708 drm_gem_object_unreference(&work->old_fb_obj->base);
9709 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009710 mutex_unlock(&dev->struct_mutex);
9711
Chris Wilson79158102012-05-23 11:13:58 +01009712cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01009713 spin_lock_irqsave(&dev->event_lock, flags);
9714 intel_crtc->unpin_work = NULL;
9715 spin_unlock_irqrestore(&dev->event_lock, flags);
9716
Daniel Vetter87b6b102014-05-15 15:33:46 +02009717 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009718free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009719 kfree(work);
9720
Chris Wilsonf900db42014-02-20 09:26:13 +00009721 if (ret == -EIO) {
9722out_hang:
9723 intel_crtc_wait_for_pending_flips(crtc);
9724 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
9725 if (ret == 0 && event)
Daniel Vettera071fa02014-06-18 23:28:09 +02009726 drm_send_vblank_event(dev, pipe, event);
Chris Wilsonf900db42014-02-20 09:26:13 +00009727 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009728 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009729}
9730
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009731static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009732 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9733 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009734};
9735
Daniel Vetter9a935852012-07-05 22:34:27 +02009736/**
9737 * intel_modeset_update_staged_output_state
9738 *
9739 * Updates the staged output configuration state, e.g. after we've read out the
9740 * current hw state.
9741 */
9742static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9743{
Ville Syrjälä76688512014-01-10 11:28:06 +02009744 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009745 struct intel_encoder *encoder;
9746 struct intel_connector *connector;
9747
9748 list_for_each_entry(connector, &dev->mode_config.connector_list,
9749 base.head) {
9750 connector->new_encoder =
9751 to_intel_encoder(connector->base.encoder);
9752 }
9753
9754 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9755 base.head) {
9756 encoder->new_crtc =
9757 to_intel_crtc(encoder->base.crtc);
9758 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009759
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009760 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009761 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009762
9763 if (crtc->new_enabled)
9764 crtc->new_config = &crtc->config;
9765 else
9766 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009767 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009768}
9769
9770/**
9771 * intel_modeset_commit_output_state
9772 *
9773 * This function copies the stage display pipe configuration to the real one.
9774 */
9775static void intel_modeset_commit_output_state(struct drm_device *dev)
9776{
Ville Syrjälä76688512014-01-10 11:28:06 +02009777 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009778 struct intel_encoder *encoder;
9779 struct intel_connector *connector;
9780
9781 list_for_each_entry(connector, &dev->mode_config.connector_list,
9782 base.head) {
9783 connector->base.encoder = &connector->new_encoder->base;
9784 }
9785
9786 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9787 base.head) {
9788 encoder->base.crtc = &encoder->new_crtc->base;
9789 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009790
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009791 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009792 crtc->base.enabled = crtc->new_enabled;
9793 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009794}
9795
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009796static void
Robin Schroereba905b2014-05-18 02:24:50 +02009797connected_sink_compute_bpp(struct intel_connector *connector,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009798 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009799{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009800 int bpp = pipe_config->pipe_bpp;
9801
9802 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9803 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03009804 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009805
9806 /* Don't use an invalid EDID bpc value */
9807 if (connector->base.display_info.bpc &&
9808 connector->base.display_info.bpc * 3 < bpp) {
9809 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9810 bpp, connector->base.display_info.bpc*3);
9811 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9812 }
9813
9814 /* Clamp bpp to 8 on screens without EDID 1.4 */
9815 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9816 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9817 bpp);
9818 pipe_config->pipe_bpp = 24;
9819 }
9820}
9821
9822static int
9823compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9824 struct drm_framebuffer *fb,
9825 struct intel_crtc_config *pipe_config)
9826{
9827 struct drm_device *dev = crtc->base.dev;
9828 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009829 int bpp;
9830
Daniel Vetterd42264b2013-03-28 16:38:08 +01009831 switch (fb->pixel_format) {
9832 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009833 bpp = 8*3; /* since we go through a colormap */
9834 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009835 case DRM_FORMAT_XRGB1555:
9836 case DRM_FORMAT_ARGB1555:
9837 /* checked in intel_framebuffer_init already */
9838 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9839 return -EINVAL;
9840 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009841 bpp = 6*3; /* min is 18bpp */
9842 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009843 case DRM_FORMAT_XBGR8888:
9844 case DRM_FORMAT_ABGR8888:
9845 /* checked in intel_framebuffer_init already */
9846 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9847 return -EINVAL;
9848 case DRM_FORMAT_XRGB8888:
9849 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009850 bpp = 8*3;
9851 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009852 case DRM_FORMAT_XRGB2101010:
9853 case DRM_FORMAT_ARGB2101010:
9854 case DRM_FORMAT_XBGR2101010:
9855 case DRM_FORMAT_ABGR2101010:
9856 /* checked in intel_framebuffer_init already */
9857 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009858 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009859 bpp = 10*3;
9860 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009861 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009862 default:
9863 DRM_DEBUG_KMS("unsupported depth\n");
9864 return -EINVAL;
9865 }
9866
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009867 pipe_config->pipe_bpp = bpp;
9868
9869 /* Clamp display bpp to EDID value */
9870 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009871 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009872 if (!connector->new_encoder ||
9873 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009874 continue;
9875
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009876 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009877 }
9878
9879 return bpp;
9880}
9881
Daniel Vetter644db712013-09-19 14:53:58 +02009882static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9883{
9884 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9885 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009886 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009887 mode->crtc_hdisplay, mode->crtc_hsync_start,
9888 mode->crtc_hsync_end, mode->crtc_htotal,
9889 mode->crtc_vdisplay, mode->crtc_vsync_start,
9890 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9891}
9892
Daniel Vetterc0b03412013-05-28 12:05:54 +02009893static void intel_dump_pipe_config(struct intel_crtc *crtc,
9894 struct intel_crtc_config *pipe_config,
9895 const char *context)
9896{
9897 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9898 context, pipe_name(crtc->pipe));
9899
9900 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9901 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9902 pipe_config->pipe_bpp, pipe_config->dither);
9903 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9904 pipe_config->has_pch_encoder,
9905 pipe_config->fdi_lanes,
9906 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9907 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9908 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009909 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9910 pipe_config->has_dp_encoder,
9911 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9912 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9913 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009914 DRM_DEBUG_KMS("requested mode:\n");
9915 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9916 DRM_DEBUG_KMS("adjusted mode:\n");
9917 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02009918 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009919 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009920 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9921 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009922 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9923 pipe_config->gmch_pfit.control,
9924 pipe_config->gmch_pfit.pgm_ratios,
9925 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009926 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02009927 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009928 pipe_config->pch_pfit.size,
9929 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009930 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03009931 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009932}
9933
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009934static bool encoders_cloneable(const struct intel_encoder *a,
9935 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009936{
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009937 /* masks could be asymmetric, so check both ways */
9938 return a == b || (a->cloneable & (1 << b->type) &&
9939 b->cloneable & (1 << a->type));
9940}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009941
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009942static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9943 struct intel_encoder *encoder)
9944{
9945 struct drm_device *dev = crtc->base.dev;
9946 struct intel_encoder *source_encoder;
9947
9948 list_for_each_entry(source_encoder,
9949 &dev->mode_config.encoder_list, base.head) {
9950 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009951 continue;
9952
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009953 if (!encoders_cloneable(encoder, source_encoder))
9954 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009955 }
9956
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009957 return true;
9958}
9959
9960static bool check_encoder_cloning(struct intel_crtc *crtc)
9961{
9962 struct drm_device *dev = crtc->base.dev;
9963 struct intel_encoder *encoder;
9964
9965 list_for_each_entry(encoder,
9966 &dev->mode_config.encoder_list, base.head) {
9967 if (encoder->new_crtc != crtc)
9968 continue;
9969
9970 if (!check_single_encoder_cloning(crtc, encoder))
9971 return false;
9972 }
9973
9974 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009975}
9976
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009977static struct intel_crtc_config *
9978intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009979 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009980 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02009981{
9982 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02009983 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009984 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01009985 int plane_bpp, ret = -EINVAL;
9986 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02009987
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009988 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009989 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9990 return ERR_PTR(-EINVAL);
9991 }
9992
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009993 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9994 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02009995 return ERR_PTR(-ENOMEM);
9996
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009997 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9998 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009999
Daniel Vettere143a212013-07-04 12:01:15 +020010000 pipe_config->cpu_transcoder =
10001 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010002 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010003
Imre Deak2960bc92013-07-30 13:36:32 +030010004 /*
10005 * Sanitize sync polarity flags based on requested ones. If neither
10006 * positive or negative polarity is requested, treat this as meaning
10007 * negative polarity.
10008 */
10009 if (!(pipe_config->adjusted_mode.flags &
10010 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
10011 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
10012
10013 if (!(pipe_config->adjusted_mode.flags &
10014 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
10015 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
10016
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010017 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10018 * plane pixel format and any sink constraints into account. Returns the
10019 * source plane bpp so that dithering can be selected on mismatches
10020 * after encoders and crtc also have had their say. */
10021 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10022 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010023 if (plane_bpp < 0)
10024 goto fail;
10025
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010026 /*
10027 * Determine the real pipe dimensions. Note that stereo modes can
10028 * increase the actual pipe size due to the frame doubling and
10029 * insertion of additional space for blanks between the frame. This
10030 * is stored in the crtc timings. We use the requested mode to do this
10031 * computation to clearly distinguish it from the adjusted mode, which
10032 * can be changed by the connectors in the below retry loop.
10033 */
10034 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
10035 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
10036 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
10037
Daniel Vettere29c22c2013-02-21 00:00:16 +010010038encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010039 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010040 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010041 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010042
Daniel Vetter135c81b2013-07-21 21:37:09 +020010043 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +010010044 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010045
Daniel Vetter7758a112012-07-08 19:40:39 +020010046 /* Pass our mode to the connectors and the CRTC to give them a chance to
10047 * adjust it according to limitations or connector properties, and also
10048 * a chance to reject the mode entirely.
10049 */
10050 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10051 base.head) {
10052
10053 if (&encoder->new_crtc->base != crtc)
10054 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010055
Daniel Vetterefea6e82013-07-21 21:36:59 +020010056 if (!(encoder->compute_config(encoder, pipe_config))) {
10057 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010058 goto fail;
10059 }
10060 }
10061
Daniel Vetterff9a6752013-06-01 17:16:21 +020010062 /* Set default port clock if not overwritten by the encoder. Needs to be
10063 * done afterwards in case the encoder adjusts the mode. */
10064 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +010010065 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
10066 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010067
Daniel Vettera43f6e02013-06-07 23:10:32 +020010068 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010069 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010070 DRM_DEBUG_KMS("CRTC fixup failed\n");
10071 goto fail;
10072 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010073
10074 if (ret == RETRY) {
10075 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10076 ret = -EINVAL;
10077 goto fail;
10078 }
10079
10080 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10081 retry = false;
10082 goto encoder_retry;
10083 }
10084
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010085 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10086 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10087 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10088
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010089 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010090fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010091 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010092 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010093}
10094
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010095/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10096 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10097static void
10098intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10099 unsigned *prepare_pipes, unsigned *disable_pipes)
10100{
10101 struct intel_crtc *intel_crtc;
10102 struct drm_device *dev = crtc->dev;
10103 struct intel_encoder *encoder;
10104 struct intel_connector *connector;
10105 struct drm_crtc *tmp_crtc;
10106
10107 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10108
10109 /* Check which crtcs have changed outputs connected to them, these need
10110 * to be part of the prepare_pipes mask. We don't (yet) support global
10111 * modeset across multiple crtcs, so modeset_pipes will only have one
10112 * bit set at most. */
10113 list_for_each_entry(connector, &dev->mode_config.connector_list,
10114 base.head) {
10115 if (connector->base.encoder == &connector->new_encoder->base)
10116 continue;
10117
10118 if (connector->base.encoder) {
10119 tmp_crtc = connector->base.encoder->crtc;
10120
10121 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10122 }
10123
10124 if (connector->new_encoder)
10125 *prepare_pipes |=
10126 1 << connector->new_encoder->new_crtc->pipe;
10127 }
10128
10129 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10130 base.head) {
10131 if (encoder->base.crtc == &encoder->new_crtc->base)
10132 continue;
10133
10134 if (encoder->base.crtc) {
10135 tmp_crtc = encoder->base.crtc;
10136
10137 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10138 }
10139
10140 if (encoder->new_crtc)
10141 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10142 }
10143
Ville Syrjälä76688512014-01-10 11:28:06 +020010144 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010145 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010146 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010147 continue;
10148
Ville Syrjälä76688512014-01-10 11:28:06 +020010149 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010150 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010151 else
10152 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010153 }
10154
10155
10156 /* set_mode is also used to update properties on life display pipes. */
10157 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010158 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010159 *prepare_pipes |= 1 << intel_crtc->pipe;
10160
Daniel Vetterb6c51642013-04-12 18:48:43 +020010161 /*
10162 * For simplicity do a full modeset on any pipe where the output routing
10163 * changed. We could be more clever, but that would require us to be
10164 * more careful with calling the relevant encoder->mode_set functions.
10165 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010166 if (*prepare_pipes)
10167 *modeset_pipes = *prepare_pipes;
10168
10169 /* ... and mask these out. */
10170 *modeset_pipes &= ~(*disable_pipes);
10171 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010172
10173 /*
10174 * HACK: We don't (yet) fully support global modesets. intel_set_config
10175 * obies this rule, but the modeset restore mode of
10176 * intel_modeset_setup_hw_state does not.
10177 */
10178 *modeset_pipes &= 1 << intel_crtc->pipe;
10179 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010180
10181 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10182 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010183}
10184
Daniel Vetterea9d7582012-07-10 10:42:52 +020010185static bool intel_crtc_in_use(struct drm_crtc *crtc)
10186{
10187 struct drm_encoder *encoder;
10188 struct drm_device *dev = crtc->dev;
10189
10190 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10191 if (encoder->crtc == crtc)
10192 return true;
10193
10194 return false;
10195}
10196
10197static void
10198intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10199{
10200 struct intel_encoder *intel_encoder;
10201 struct intel_crtc *intel_crtc;
10202 struct drm_connector *connector;
10203
10204 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
10205 base.head) {
10206 if (!intel_encoder->base.crtc)
10207 continue;
10208
10209 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10210
10211 if (prepare_pipes & (1 << intel_crtc->pipe))
10212 intel_encoder->connectors_active = false;
10213 }
10214
10215 intel_modeset_commit_output_state(dev);
10216
Ville Syrjälä76688512014-01-10 11:28:06 +020010217 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010218 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010219 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010220 WARN_ON(intel_crtc->new_config &&
10221 intel_crtc->new_config != &intel_crtc->config);
10222 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010223 }
10224
10225 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10226 if (!connector->encoder || !connector->encoder->crtc)
10227 continue;
10228
10229 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10230
10231 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010232 struct drm_property *dpms_property =
10233 dev->mode_config.dpms_property;
10234
Daniel Vetterea9d7582012-07-10 10:42:52 +020010235 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010236 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010237 dpms_property,
10238 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010239
10240 intel_encoder = to_intel_encoder(connector->encoder);
10241 intel_encoder->connectors_active = true;
10242 }
10243 }
10244
10245}
10246
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010247static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010248{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010249 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010250
10251 if (clock1 == clock2)
10252 return true;
10253
10254 if (!clock1 || !clock2)
10255 return false;
10256
10257 diff = abs(clock1 - clock2);
10258
10259 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10260 return true;
10261
10262 return false;
10263}
10264
Daniel Vetter25c5b262012-07-08 22:08:04 +020010265#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10266 list_for_each_entry((intel_crtc), \
10267 &(dev)->mode_config.crtc_list, \
10268 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010269 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010270
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010271static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010272intel_pipe_config_compare(struct drm_device *dev,
10273 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010274 struct intel_crtc_config *pipe_config)
10275{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010276#define PIPE_CONF_CHECK_X(name) \
10277 if (current_config->name != pipe_config->name) { \
10278 DRM_ERROR("mismatch in " #name " " \
10279 "(expected 0x%08x, found 0x%08x)\n", \
10280 current_config->name, \
10281 pipe_config->name); \
10282 return false; \
10283 }
10284
Daniel Vetter08a24032013-04-19 11:25:34 +020010285#define PIPE_CONF_CHECK_I(name) \
10286 if (current_config->name != pipe_config->name) { \
10287 DRM_ERROR("mismatch in " #name " " \
10288 "(expected %i, found %i)\n", \
10289 current_config->name, \
10290 pipe_config->name); \
10291 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010292 }
10293
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010294#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10295 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010296 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010297 "(expected %i, found %i)\n", \
10298 current_config->name & (mask), \
10299 pipe_config->name & (mask)); \
10300 return false; \
10301 }
10302
Ville Syrjälä5e550652013-09-06 23:29:07 +030010303#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10304 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10305 DRM_ERROR("mismatch in " #name " " \
10306 "(expected %i, found %i)\n", \
10307 current_config->name, \
10308 pipe_config->name); \
10309 return false; \
10310 }
10311
Daniel Vetterbb760062013-06-06 14:55:52 +020010312#define PIPE_CONF_QUIRK(quirk) \
10313 ((current_config->quirks | pipe_config->quirks) & (quirk))
10314
Daniel Vettereccb1402013-05-22 00:50:22 +020010315 PIPE_CONF_CHECK_I(cpu_transcoder);
10316
Daniel Vetter08a24032013-04-19 11:25:34 +020010317 PIPE_CONF_CHECK_I(has_pch_encoder);
10318 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010319 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10320 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10321 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10322 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10323 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010324
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010325 PIPE_CONF_CHECK_I(has_dp_encoder);
10326 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10327 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10328 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10329 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10330 PIPE_CONF_CHECK_I(dp_m_n.tu);
10331
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010332 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
10333 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
10334 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
10335 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
10336 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
10337 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
10338
10339 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
10340 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
10341 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
10342 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
10343 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
10344 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
10345
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010346 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010347 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010348 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10349 IS_VALLEYVIEW(dev))
10350 PIPE_CONF_CHECK_I(limited_color_range);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010351
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010352 PIPE_CONF_CHECK_I(has_audio);
10353
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010354 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10355 DRM_MODE_FLAG_INTERLACE);
10356
Daniel Vetterbb760062013-06-06 14:55:52 +020010357 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
10358 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10359 DRM_MODE_FLAG_PHSYNC);
10360 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10361 DRM_MODE_FLAG_NHSYNC);
10362 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10363 DRM_MODE_FLAG_PVSYNC);
10364 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10365 DRM_MODE_FLAG_NVSYNC);
10366 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010367
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010368 PIPE_CONF_CHECK_I(pipe_src_w);
10369 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010370
Daniel Vetter99535992014-04-13 12:00:33 +020010371 /*
10372 * FIXME: BIOS likes to set up a cloned config with lvds+external
10373 * screen. Since we don't yet re-compute the pipe config when moving
10374 * just the lvds port away to another pipe the sw tracking won't match.
10375 *
10376 * Proper atomic modesets with recomputed global state will fix this.
10377 * Until then just don't check gmch state for inherited modes.
10378 */
10379 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10380 PIPE_CONF_CHECK_I(gmch_pfit.control);
10381 /* pfit ratios are autocomputed by the hw on gen4+ */
10382 if (INTEL_INFO(dev)->gen < 4)
10383 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10384 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10385 }
10386
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010387 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10388 if (current_config->pch_pfit.enabled) {
10389 PIPE_CONF_CHECK_I(pch_pfit.pos);
10390 PIPE_CONF_CHECK_I(pch_pfit.size);
10391 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010392
Jesse Barnese59150d2014-01-07 13:30:45 -080010393 /* BDW+ don't expose a synchronous way to read the state */
10394 if (IS_HASWELL(dev))
10395 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010396
Ville Syrjälä282740f2013-09-04 18:30:03 +030010397 PIPE_CONF_CHECK_I(double_wide);
10398
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010399 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010400 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010401 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010402 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10403 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010404
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010405 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10406 PIPE_CONF_CHECK_I(pipe_bpp);
10407
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010408 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10409 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010410
Daniel Vetter66e985c2013-06-05 13:34:20 +020010411#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010412#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010413#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010414#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010415#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010416
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010417 return true;
10418}
10419
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010420static void
10421check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010422{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010423 struct intel_connector *connector;
10424
10425 list_for_each_entry(connector, &dev->mode_config.connector_list,
10426 base.head) {
10427 /* This also checks the encoder/connector hw state with the
10428 * ->get_hw_state callbacks. */
10429 intel_connector_check_state(connector);
10430
10431 WARN(&connector->new_encoder->base != connector->base.encoder,
10432 "connector's staged encoder doesn't match current encoder\n");
10433 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010434}
10435
10436static void
10437check_encoder_state(struct drm_device *dev)
10438{
10439 struct intel_encoder *encoder;
10440 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010441
10442 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10443 base.head) {
10444 bool enabled = false;
10445 bool active = false;
10446 enum pipe pipe, tracked_pipe;
10447
10448 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10449 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030010450 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010451
10452 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10453 "encoder's stage crtc doesn't match current crtc\n");
10454 WARN(encoder->connectors_active && !encoder->base.crtc,
10455 "encoder's active_connectors set, but no crtc\n");
10456
10457 list_for_each_entry(connector, &dev->mode_config.connector_list,
10458 base.head) {
10459 if (connector->base.encoder != &encoder->base)
10460 continue;
10461 enabled = true;
10462 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10463 active = true;
10464 }
10465 WARN(!!encoder->base.crtc != enabled,
10466 "encoder's enabled state mismatch "
10467 "(expected %i, found %i)\n",
10468 !!encoder->base.crtc, enabled);
10469 WARN(active && !encoder->base.crtc,
10470 "active encoder with no crtc\n");
10471
10472 WARN(encoder->connectors_active != active,
10473 "encoder's computed active state doesn't match tracked active state "
10474 "(expected %i, found %i)\n", active, encoder->connectors_active);
10475
10476 active = encoder->get_hw_state(encoder, &pipe);
10477 WARN(active != encoder->connectors_active,
10478 "encoder's hw state doesn't match sw tracking "
10479 "(expected %i, found %i)\n",
10480 encoder->connectors_active, active);
10481
10482 if (!encoder->base.crtc)
10483 continue;
10484
10485 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10486 WARN(active && pipe != tracked_pipe,
10487 "active encoder's pipe doesn't match"
10488 "(expected %i, found %i)\n",
10489 tracked_pipe, pipe);
10490
10491 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010492}
10493
10494static void
10495check_crtc_state(struct drm_device *dev)
10496{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010497 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010498 struct intel_crtc *crtc;
10499 struct intel_encoder *encoder;
10500 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010501
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010502 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010503 bool enabled = false;
10504 bool active = false;
10505
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010506 memset(&pipe_config, 0, sizeof(pipe_config));
10507
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010508 DRM_DEBUG_KMS("[CRTC:%d]\n",
10509 crtc->base.base.id);
10510
10511 WARN(crtc->active && !crtc->base.enabled,
10512 "active crtc, but not enabled in sw tracking\n");
10513
10514 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10515 base.head) {
10516 if (encoder->base.crtc != &crtc->base)
10517 continue;
10518 enabled = true;
10519 if (encoder->connectors_active)
10520 active = true;
10521 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010522
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010523 WARN(active != crtc->active,
10524 "crtc's computed active state doesn't match tracked active state "
10525 "(expected %i, found %i)\n", active, crtc->active);
10526 WARN(enabled != crtc->base.enabled,
10527 "crtc's computed enabled state doesn't match tracked enabled state "
10528 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10529
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010530 active = dev_priv->display.get_pipe_config(crtc,
10531 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010532
10533 /* hw state is inconsistent with the pipe A quirk */
10534 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
10535 active = crtc->active;
10536
Daniel Vetter6c49f242013-06-06 12:45:25 +020010537 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10538 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010539 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010540 if (encoder->base.crtc != &crtc->base)
10541 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010542 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010543 encoder->get_config(encoder, &pipe_config);
10544 }
10545
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010546 WARN(crtc->active != active,
10547 "crtc active state doesn't match with hw state "
10548 "(expected %i, found %i)\n", crtc->active, active);
10549
Daniel Vetterc0b03412013-05-28 12:05:54 +020010550 if (active &&
10551 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10552 WARN(1, "pipe state doesn't match!\n");
10553 intel_dump_pipe_config(crtc, &pipe_config,
10554 "[hw state]");
10555 intel_dump_pipe_config(crtc, &crtc->config,
10556 "[sw state]");
10557 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010558 }
10559}
10560
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010561static void
10562check_shared_dpll_state(struct drm_device *dev)
10563{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010564 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010565 struct intel_crtc *crtc;
10566 struct intel_dpll_hw_state dpll_hw_state;
10567 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010568
10569 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10570 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10571 int enabled_crtcs = 0, active_crtcs = 0;
10572 bool active;
10573
10574 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10575
10576 DRM_DEBUG_KMS("%s\n", pll->name);
10577
10578 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10579
10580 WARN(pll->active > pll->refcount,
10581 "more active pll users than references: %i vs %i\n",
10582 pll->active, pll->refcount);
10583 WARN(pll->active && !pll->on,
10584 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +020010585 WARN(pll->on && !pll->active,
10586 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010587 WARN(pll->on != active,
10588 "pll on state mismatch (expected %i, found %i)\n",
10589 pll->on, active);
10590
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010591 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010592 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10593 enabled_crtcs++;
10594 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10595 active_crtcs++;
10596 }
10597 WARN(pll->active != active_crtcs,
10598 "pll active crtcs mismatch (expected %i, found %i)\n",
10599 pll->active, active_crtcs);
10600 WARN(pll->refcount != enabled_crtcs,
10601 "pll enabled crtcs mismatch (expected %i, found %i)\n",
10602 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010603
10604 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
10605 sizeof(dpll_hw_state)),
10606 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010607 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010608}
10609
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010610void
10611intel_modeset_check_state(struct drm_device *dev)
10612{
10613 check_connector_state(dev);
10614 check_encoder_state(dev);
10615 check_crtc_state(dev);
10616 check_shared_dpll_state(dev);
10617}
10618
Ville Syrjälä18442d02013-09-13 16:00:08 +030010619void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10620 int dotclock)
10621{
10622 /*
10623 * FDI already provided one idea for the dotclock.
10624 * Yell if the encoder disagrees.
10625 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010010626 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010627 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010010628 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010629}
10630
Ville Syrjälä80715b22014-05-15 20:23:23 +030010631static void update_scanline_offset(struct intel_crtc *crtc)
10632{
10633 struct drm_device *dev = crtc->base.dev;
10634
10635 /*
10636 * The scanline counter increments at the leading edge of hsync.
10637 *
10638 * On most platforms it starts counting from vtotal-1 on the
10639 * first active line. That means the scanline counter value is
10640 * always one less than what we would expect. Ie. just after
10641 * start of vblank, which also occurs at start of hsync (on the
10642 * last active line), the scanline counter will read vblank_start-1.
10643 *
10644 * On gen2 the scanline counter starts counting from 1 instead
10645 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10646 * to keep the value positive), instead of adding one.
10647 *
10648 * On HSW+ the behaviour of the scanline counter depends on the output
10649 * type. For DP ports it behaves like most other platforms, but on HDMI
10650 * there's an extra 1 line difference. So we need to add two instead of
10651 * one to the value.
10652 */
10653 if (IS_GEN2(dev)) {
10654 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
10655 int vtotal;
10656
10657 vtotal = mode->crtc_vtotal;
10658 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10659 vtotal /= 2;
10660
10661 crtc->scanline_offset = vtotal - 1;
10662 } else if (HAS_DDI(dev) &&
10663 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI)) {
10664 crtc->scanline_offset = 2;
10665 } else
10666 crtc->scanline_offset = 1;
10667}
10668
Daniel Vetterf30da182013-04-11 20:22:50 +020010669static int __intel_set_mode(struct drm_crtc *crtc,
10670 struct drm_display_mode *mode,
10671 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +020010672{
10673 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010674 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010675 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010676 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010677 struct intel_crtc *intel_crtc;
10678 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010679 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020010680
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010681 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010682 if (!saved_mode)
10683 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020010684
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010685 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +020010686 &prepare_pipes, &disable_pipes);
10687
Tim Gardner3ac18232012-12-07 07:54:26 -070010688 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010689
Daniel Vetter25c5b262012-07-08 22:08:04 +020010690 /* Hack: Because we don't (yet) support global modeset on multiple
10691 * crtcs, we don't keep track of the new mode for more than one crtc.
10692 * Hence simply check whether any bit is set in modeset_pipes in all the
10693 * pieces of code that are not yet converted to deal with mutliple crtcs
10694 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010695 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010696 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010697 if (IS_ERR(pipe_config)) {
10698 ret = PTR_ERR(pipe_config);
10699 pipe_config = NULL;
10700
Tim Gardner3ac18232012-12-07 07:54:26 -070010701 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010702 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010703 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10704 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010705 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +020010706 }
10707
Jesse Barnes30a970c2013-11-04 13:48:12 -080010708 /*
10709 * See if the config requires any additional preparation, e.g.
10710 * to adjust global state with pipes off. We need to do this
10711 * here so we can get the modeset_pipe updated config for the new
10712 * mode set on this crtc. For other crtcs we need to use the
10713 * adjusted_mode bits in the crtc directly.
10714 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020010715 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020010716 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080010717
Ville Syrjäläc164f832013-11-05 22:34:12 +020010718 /* may have added more to prepare_pipes than we should */
10719 prepare_pipes &= ~disable_pipes;
10720 }
10721
Daniel Vetter460da9162013-03-27 00:44:51 +010010722 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10723 intel_crtc_disable(&intel_crtc->base);
10724
Daniel Vetterea9d7582012-07-10 10:42:52 +020010725 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10726 if (intel_crtc->base.enabled)
10727 dev_priv->display.crtc_disable(&intel_crtc->base);
10728 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010729
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010730 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10731 * to set it here already despite that we pass it down the callchain.
10732 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010733 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020010734 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010735 /* mode_set/enable/disable functions rely on a correct pipe
10736 * config. */
10737 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010738 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020010739
10740 /*
10741 * Calculate and store various constants which
10742 * are later needed by vblank and swap-completion
10743 * timestamping. They are derived from true hwmode.
10744 */
10745 drm_calc_timestamping_constants(crtc,
10746 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010747 }
Daniel Vetter7758a112012-07-08 19:40:39 +020010748
Daniel Vetterea9d7582012-07-10 10:42:52 +020010749 /* Only after disabling all output pipelines that will be changed can we
10750 * update the the output configuration. */
10751 intel_modeset_update_state(dev, prepare_pipes);
10752
Daniel Vetter47fab732012-10-26 10:58:18 +020010753 if (dev_priv->display.modeset_global_resources)
10754 dev_priv->display.modeset_global_resources(dev);
10755
Daniel Vettera6778b32012-07-02 09:56:42 +020010756 /* Set up the DPLL and any encoders state that needs to adjust or depend
10757 * on the DPLL.
10758 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010759 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070010760 struct drm_framebuffer *old_fb = crtc->primary->fb;
10761 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
10762 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Daniel Vetter4c107942014-04-24 23:55:05 +020010763
10764 mutex_lock(&dev->struct_mutex);
10765 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vettera071fa02014-06-18 23:28:09 +020010766 obj,
Daniel Vetter4c107942014-04-24 23:55:05 +020010767 NULL);
10768 if (ret != 0) {
10769 DRM_ERROR("pin & fence failed\n");
10770 mutex_unlock(&dev->struct_mutex);
10771 goto done;
10772 }
Matt Roper2ff8fde2014-07-08 07:50:07 -070010773 if (old_fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020010774 intel_unpin_fb_obj(old_obj);
Daniel Vettera071fa02014-06-18 23:28:09 +020010775 i915_gem_track_fb(old_obj, obj,
10776 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Daniel Vetter4c107942014-04-24 23:55:05 +020010777 mutex_unlock(&dev->struct_mutex);
10778
10779 crtc->primary->fb = fb;
10780 crtc->x = x;
10781 crtc->y = y;
10782
Daniel Vetter4271b752014-04-24 23:55:00 +020010783 ret = dev_priv->display.crtc_mode_set(&intel_crtc->base,
10784 x, y, fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010785 if (ret)
10786 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +020010787 }
10788
10789 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030010790 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10791 update_scanline_offset(intel_crtc);
10792
Daniel Vetter25c5b262012-07-08 22:08:04 +020010793 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030010794 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010795
Daniel Vettera6778b32012-07-02 09:56:42 +020010796 /* FIXME: add subpixel order */
10797done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010798 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070010799 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010800
Tim Gardner3ac18232012-12-07 07:54:26 -070010801out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010802 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070010803 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020010804 return ret;
10805}
10806
Damien Lespiaue7457a92013-08-08 22:28:59 +010010807static int intel_set_mode(struct drm_crtc *crtc,
10808 struct drm_display_mode *mode,
10809 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020010810{
10811 int ret;
10812
10813 ret = __intel_set_mode(crtc, mode, x, y, fb);
10814
10815 if (ret == 0)
10816 intel_modeset_check_state(crtc->dev);
10817
10818 return ret;
10819}
10820
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010821void intel_crtc_restore_mode(struct drm_crtc *crtc)
10822{
Matt Roperf4510a22014-04-01 15:22:40 -070010823 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010824}
10825
Daniel Vetter25c5b262012-07-08 22:08:04 +020010826#undef for_each_intel_crtc_masked
10827
Daniel Vetterd9e55602012-07-04 22:16:09 +020010828static void intel_set_config_free(struct intel_set_config *config)
10829{
10830 if (!config)
10831 return;
10832
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010833 kfree(config->save_connector_encoders);
10834 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020010835 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020010836 kfree(config);
10837}
10838
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010839static int intel_set_config_save_state(struct drm_device *dev,
10840 struct intel_set_config *config)
10841{
Ville Syrjälä76688512014-01-10 11:28:06 +020010842 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010843 struct drm_encoder *encoder;
10844 struct drm_connector *connector;
10845 int count;
10846
Ville Syrjälä76688512014-01-10 11:28:06 +020010847 config->save_crtc_enabled =
10848 kcalloc(dev->mode_config.num_crtc,
10849 sizeof(bool), GFP_KERNEL);
10850 if (!config->save_crtc_enabled)
10851 return -ENOMEM;
10852
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010853 config->save_encoder_crtcs =
10854 kcalloc(dev->mode_config.num_encoder,
10855 sizeof(struct drm_crtc *), GFP_KERNEL);
10856 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010857 return -ENOMEM;
10858
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010859 config->save_connector_encoders =
10860 kcalloc(dev->mode_config.num_connector,
10861 sizeof(struct drm_encoder *), GFP_KERNEL);
10862 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010863 return -ENOMEM;
10864
10865 /* Copy data. Note that driver private data is not affected.
10866 * Should anything bad happen only the expected state is
10867 * restored, not the drivers personal bookkeeping.
10868 */
10869 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010870 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010871 config->save_crtc_enabled[count++] = crtc->enabled;
10872 }
10873
10874 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010875 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010876 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010877 }
10878
10879 count = 0;
10880 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010881 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010882 }
10883
10884 return 0;
10885}
10886
10887static void intel_set_config_restore_state(struct drm_device *dev,
10888 struct intel_set_config *config)
10889{
Ville Syrjälä76688512014-01-10 11:28:06 +020010890 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010891 struct intel_encoder *encoder;
10892 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010893 int count;
10894
10895 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010896 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010897 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010898
10899 if (crtc->new_enabled)
10900 crtc->new_config = &crtc->config;
10901 else
10902 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010903 }
10904
10905 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010906 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10907 encoder->new_crtc =
10908 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010909 }
10910
10911 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010912 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10913 connector->new_encoder =
10914 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010915 }
10916}
10917
Imre Deake3de42b2013-05-03 19:44:07 +020010918static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010010919is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020010920{
10921 int i;
10922
Chris Wilson2e57f472013-07-17 12:14:40 +010010923 if (set->num_connectors == 0)
10924 return false;
10925
10926 if (WARN_ON(set->connectors == NULL))
10927 return false;
10928
10929 for (i = 0; i < set->num_connectors; i++)
10930 if (set->connectors[i]->encoder &&
10931 set->connectors[i]->encoder->crtc == set->crtc &&
10932 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020010933 return true;
10934
10935 return false;
10936}
10937
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010938static void
10939intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10940 struct intel_set_config *config)
10941{
10942
10943 /* We should be able to check here if the fb has the same properties
10944 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010010945 if (is_crtc_connector_off(set)) {
10946 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070010947 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070010948 /*
10949 * If we have no fb, we can only flip as long as the crtc is
10950 * active, otherwise we need a full mode set. The crtc may
10951 * be active if we've only disabled the primary plane, or
10952 * in fastboot situations.
10953 */
Matt Roperf4510a22014-04-01 15:22:40 -070010954 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010955 struct intel_crtc *intel_crtc =
10956 to_intel_crtc(set->crtc);
10957
Matt Roper3b150f02014-05-29 08:06:53 -070010958 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010959 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10960 config->fb_changed = true;
10961 } else {
10962 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10963 config->mode_changed = true;
10964 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010965 } else if (set->fb == NULL) {
10966 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010010967 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070010968 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010969 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010970 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010971 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010972 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010973 }
10974
Daniel Vetter835c5872012-07-10 18:11:08 +020010975 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010976 config->fb_changed = true;
10977
10978 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
10979 DRM_DEBUG_KMS("modes are different, full mode set\n");
10980 drm_mode_debug_printmodeline(&set->crtc->mode);
10981 drm_mode_debug_printmodeline(set->mode);
10982 config->mode_changed = true;
10983 }
Chris Wilsona1d95702013-08-13 18:48:47 +010010984
10985 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
10986 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010987}
10988
Daniel Vetter2e431052012-07-04 22:42:15 +020010989static int
Daniel Vetter9a935852012-07-05 22:34:27 +020010990intel_modeset_stage_output_state(struct drm_device *dev,
10991 struct drm_mode_set *set,
10992 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020010993{
Daniel Vetter9a935852012-07-05 22:34:27 +020010994 struct intel_connector *connector;
10995 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020010996 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030010997 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020010998
Damien Lespiau9abdda72013-02-13 13:29:23 +000010999 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011000 * of connectors. For paranoia, double-check this. */
11001 WARN_ON(!set->fb && (set->num_connectors != 0));
11002 WARN_ON(set->fb && (set->num_connectors == 0));
11003
Daniel Vetter9a935852012-07-05 22:34:27 +020011004 list_for_each_entry(connector, &dev->mode_config.connector_list,
11005 base.head) {
11006 /* Otherwise traverse passed in connector list and get encoders
11007 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011008 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011009 if (set->connectors[ro] == &connector->base) {
11010 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +020011011 break;
11012 }
11013 }
11014
Daniel Vetter9a935852012-07-05 22:34:27 +020011015 /* If we disable the crtc, disable all its connectors. Also, if
11016 * the connector is on the changing crtc but not on the new
11017 * connector list, disable it. */
11018 if ((!set->fb || ro == set->num_connectors) &&
11019 connector->base.encoder &&
11020 connector->base.encoder->crtc == set->crtc) {
11021 connector->new_encoder = NULL;
11022
11023 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11024 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011025 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011026 }
11027
11028
11029 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011030 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011031 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011032 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011033 }
11034 /* connector->new_encoder is now updated for all connectors. */
11035
11036 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011037 list_for_each_entry(connector, &dev->mode_config.connector_list,
11038 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011039 struct drm_crtc *new_crtc;
11040
Daniel Vetter9a935852012-07-05 22:34:27 +020011041 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011042 continue;
11043
Daniel Vetter9a935852012-07-05 22:34:27 +020011044 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011045
11046 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011047 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011048 new_crtc = set->crtc;
11049 }
11050
11051 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011052 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11053 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011054 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011055 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011056 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
11057
11058 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11059 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011060 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011061 new_crtc->base.id);
11062 }
11063
11064 /* Check for any encoders that needs to be disabled. */
11065 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11066 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011067 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011068 list_for_each_entry(connector,
11069 &dev->mode_config.connector_list,
11070 base.head) {
11071 if (connector->new_encoder == encoder) {
11072 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011073 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011074 }
11075 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011076
11077 if (num_connectors == 0)
11078 encoder->new_crtc = NULL;
11079 else if (num_connectors > 1)
11080 return -EINVAL;
11081
Daniel Vetter9a935852012-07-05 22:34:27 +020011082 /* Only now check for crtc changes so we don't miss encoders
11083 * that will be disabled. */
11084 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011085 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011086 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011087 }
11088 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011089 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011090
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011091 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011092 crtc->new_enabled = false;
11093
11094 list_for_each_entry(encoder,
11095 &dev->mode_config.encoder_list,
11096 base.head) {
11097 if (encoder->new_crtc == crtc) {
11098 crtc->new_enabled = true;
11099 break;
11100 }
11101 }
11102
11103 if (crtc->new_enabled != crtc->base.enabled) {
11104 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11105 crtc->new_enabled ? "en" : "dis");
11106 config->mode_changed = true;
11107 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011108
11109 if (crtc->new_enabled)
11110 crtc->new_config = &crtc->config;
11111 else
11112 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011113 }
11114
Daniel Vetter2e431052012-07-04 22:42:15 +020011115 return 0;
11116}
11117
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011118static void disable_crtc_nofb(struct intel_crtc *crtc)
11119{
11120 struct drm_device *dev = crtc->base.dev;
11121 struct intel_encoder *encoder;
11122 struct intel_connector *connector;
11123
11124 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11125 pipe_name(crtc->pipe));
11126
11127 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11128 if (connector->new_encoder &&
11129 connector->new_encoder->new_crtc == crtc)
11130 connector->new_encoder = NULL;
11131 }
11132
11133 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
11134 if (encoder->new_crtc == crtc)
11135 encoder->new_crtc = NULL;
11136 }
11137
11138 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011139 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011140}
11141
Daniel Vetter2e431052012-07-04 22:42:15 +020011142static int intel_crtc_set_config(struct drm_mode_set *set)
11143{
11144 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011145 struct drm_mode_set save_set;
11146 struct intel_set_config *config;
11147 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011148
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011149 BUG_ON(!set);
11150 BUG_ON(!set->crtc);
11151 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011152
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011153 /* Enforce sane interface api - has been abused by the fb helper. */
11154 BUG_ON(!set->mode && set->fb);
11155 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011156
Daniel Vetter2e431052012-07-04 22:42:15 +020011157 if (set->fb) {
11158 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11159 set->crtc->base.id, set->fb->base.id,
11160 (int)set->num_connectors, set->x, set->y);
11161 } else {
11162 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011163 }
11164
11165 dev = set->crtc->dev;
11166
11167 ret = -ENOMEM;
11168 config = kzalloc(sizeof(*config), GFP_KERNEL);
11169 if (!config)
11170 goto out_config;
11171
11172 ret = intel_set_config_save_state(dev, config);
11173 if (ret)
11174 goto out_config;
11175
11176 save_set.crtc = set->crtc;
11177 save_set.mode = &set->crtc->mode;
11178 save_set.x = set->crtc->x;
11179 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011180 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011181
11182 /* Compute whether we need a full modeset, only an fb base update or no
11183 * change at all. In the future we might also check whether only the
11184 * mode changed, e.g. for LVDS where we only change the panel fitter in
11185 * such cases. */
11186 intel_set_config_compute_mode_changes(set, config);
11187
Daniel Vetter9a935852012-07-05 22:34:27 +020011188 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011189 if (ret)
11190 goto fail;
11191
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011192 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011193 ret = intel_set_mode(set->crtc, set->mode,
11194 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011195 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011196 struct drm_i915_private *dev_priv = dev->dev_private;
11197 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
11198
Ville Syrjälä4878cae2013-02-18 19:08:48 +020011199 intel_crtc_wait_for_pending_flips(set->crtc);
11200
Daniel Vetter4f660f42012-07-02 09:47:37 +020011201 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020011202 set->x, set->y, set->fb);
Matt Roper3b150f02014-05-29 08:06:53 -070011203
11204 /*
11205 * We need to make sure the primary plane is re-enabled if it
11206 * has previously been turned off.
11207 */
11208 if (!intel_crtc->primary_enabled && ret == 0) {
11209 WARN_ON(!intel_crtc->active);
11210 intel_enable_primary_hw_plane(dev_priv, intel_crtc->plane,
11211 intel_crtc->pipe);
11212 }
11213
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011214 /*
11215 * In the fastboot case this may be our only check of the
11216 * state after boot. It would be better to only do it on
11217 * the first update, but we don't have a nice way of doing that
11218 * (and really, set_config isn't used much for high freq page
11219 * flipping, so increasing its cost here shouldn't be a big
11220 * deal).
11221 */
Jani Nikulad330a952014-01-21 11:24:25 +020011222 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011223 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011224 }
11225
Chris Wilson2d05eae2013-05-03 17:36:25 +010011226 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011227 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11228 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011229fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011230 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011231
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011232 /*
11233 * HACK: if the pipe was on, but we didn't have a framebuffer,
11234 * force the pipe off to avoid oopsing in the modeset code
11235 * due to fb==NULL. This should only happen during boot since
11236 * we don't yet reconstruct the FB from the hardware state.
11237 */
11238 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11239 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11240
Chris Wilson2d05eae2013-05-03 17:36:25 +010011241 /* Try to restore the config */
11242 if (config->mode_changed &&
11243 intel_set_mode(save_set.crtc, save_set.mode,
11244 save_set.x, save_set.y, save_set.fb))
11245 DRM_ERROR("failed to restore config after modeset failure\n");
11246 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011247
Daniel Vetterd9e55602012-07-04 22:16:09 +020011248out_config:
11249 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011250 return ret;
11251}
11252
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011253static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011254 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011255 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011256 .destroy = intel_crtc_destroy,
11257 .page_flip = intel_crtc_page_flip,
11258};
11259
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011260static void intel_cpu_pll_init(struct drm_device *dev)
11261{
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011262 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011263 intel_ddi_pll_init(dev);
11264}
11265
Daniel Vetter53589012013-06-05 13:34:16 +020011266static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11267 struct intel_shared_dpll *pll,
11268 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011269{
Daniel Vetter53589012013-06-05 13:34:16 +020011270 uint32_t val;
11271
11272 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011273 hw_state->dpll = val;
11274 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11275 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011276
11277 return val & DPLL_VCO_ENABLE;
11278}
11279
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011280static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11281 struct intel_shared_dpll *pll)
11282{
11283 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
11284 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
11285}
11286
Daniel Vettere7b903d2013-06-05 13:34:14 +020011287static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11288 struct intel_shared_dpll *pll)
11289{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011290 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011291 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011292
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011293 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11294
11295 /* Wait for the clocks to stabilize. */
11296 POSTING_READ(PCH_DPLL(pll->id));
11297 udelay(150);
11298
11299 /* The pixel multiplier can only be updated once the
11300 * DPLL is enabled and the clocks are stable.
11301 *
11302 * So write it again.
11303 */
11304 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11305 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011306 udelay(200);
11307}
11308
11309static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11310 struct intel_shared_dpll *pll)
11311{
11312 struct drm_device *dev = dev_priv->dev;
11313 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011314
11315 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011316 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011317 if (intel_crtc_to_shared_dpll(crtc) == pll)
11318 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11319 }
11320
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011321 I915_WRITE(PCH_DPLL(pll->id), 0);
11322 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011323 udelay(200);
11324}
11325
Daniel Vetter46edb022013-06-05 13:34:12 +020011326static char *ibx_pch_dpll_names[] = {
11327 "PCH DPLL A",
11328 "PCH DPLL B",
11329};
11330
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011331static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011332{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011333 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011334 int i;
11335
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011336 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011337
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011338 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011339 dev_priv->shared_dplls[i].id = i;
11340 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011341 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011342 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11343 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011344 dev_priv->shared_dplls[i].get_hw_state =
11345 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011346 }
11347}
11348
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011349static void intel_shared_dpll_init(struct drm_device *dev)
11350{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011351 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011352
11353 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
11354 ibx_pch_dpll_init(dev);
11355 else
11356 dev_priv->num_shared_dpll = 0;
11357
11358 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011359}
11360
Matt Roper465c1202014-05-29 08:06:54 -070011361static int
11362intel_primary_plane_disable(struct drm_plane *plane)
11363{
11364 struct drm_device *dev = plane->dev;
11365 struct drm_i915_private *dev_priv = dev->dev_private;
11366 struct intel_plane *intel_plane = to_intel_plane(plane);
11367 struct intel_crtc *intel_crtc;
11368
11369 if (!plane->fb)
11370 return 0;
11371
11372 BUG_ON(!plane->crtc);
11373
11374 intel_crtc = to_intel_crtc(plane->crtc);
11375
11376 /*
11377 * Even though we checked plane->fb above, it's still possible that
11378 * the primary plane has been implicitly disabled because the crtc
11379 * coordinates given weren't visible, or because we detected
11380 * that it was 100% covered by a sprite plane. Or, the CRTC may be
11381 * off and we've set a fb, but haven't actually turned on the CRTC yet.
11382 * In either case, we need to unpin the FB and let the fb pointer get
11383 * updated, but otherwise we don't need to touch the hardware.
11384 */
11385 if (!intel_crtc->primary_enabled)
11386 goto disable_unpin;
11387
11388 intel_crtc_wait_for_pending_flips(plane->crtc);
11389 intel_disable_primary_hw_plane(dev_priv, intel_plane->plane,
11390 intel_plane->pipe);
Matt Roper465c1202014-05-29 08:06:54 -070011391disable_unpin:
Matt Roper2ff8fde2014-07-08 07:50:07 -070011392 i915_gem_track_fb(intel_fb_obj(plane->fb), NULL,
Daniel Vettera071fa02014-06-18 23:28:09 +020011393 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper2ff8fde2014-07-08 07:50:07 -070011394 intel_unpin_fb_obj(intel_fb_obj(plane->fb));
Matt Roper465c1202014-05-29 08:06:54 -070011395 plane->fb = NULL;
11396
11397 return 0;
11398}
11399
11400static int
11401intel_primary_plane_setplane(struct drm_plane *plane, struct drm_crtc *crtc,
11402 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11403 unsigned int crtc_w, unsigned int crtc_h,
11404 uint32_t src_x, uint32_t src_y,
11405 uint32_t src_w, uint32_t src_h)
11406{
11407 struct drm_device *dev = crtc->dev;
11408 struct drm_i915_private *dev_priv = dev->dev_private;
11409 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11410 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011411 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11412 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Matt Roper465c1202014-05-29 08:06:54 -070011413 struct drm_rect dest = {
11414 /* integer pixels */
11415 .x1 = crtc_x,
11416 .y1 = crtc_y,
11417 .x2 = crtc_x + crtc_w,
11418 .y2 = crtc_y + crtc_h,
11419 };
11420 struct drm_rect src = {
11421 /* 16.16 fixed point */
11422 .x1 = src_x,
11423 .y1 = src_y,
11424 .x2 = src_x + src_w,
11425 .y2 = src_y + src_h,
11426 };
11427 const struct drm_rect clip = {
11428 /* integer pixels */
11429 .x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0,
11430 .y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0,
11431 };
11432 bool visible;
11433 int ret;
11434
11435 ret = drm_plane_helper_check_update(plane, crtc, fb,
11436 &src, &dest, &clip,
11437 DRM_PLANE_HELPER_NO_SCALING,
11438 DRM_PLANE_HELPER_NO_SCALING,
11439 false, true, &visible);
11440
11441 if (ret)
11442 return ret;
11443
11444 /*
11445 * If the CRTC isn't enabled, we're just pinning the framebuffer,
11446 * updating the fb pointer, and returning without touching the
11447 * hardware. This allows us to later do a drmModeSetCrtc with fb=-1 to
11448 * turn on the display with all planes setup as desired.
11449 */
11450 if (!crtc->enabled) {
11451 /*
11452 * If we already called setplane while the crtc was disabled,
11453 * we may have an fb pinned; unpin it.
11454 */
11455 if (plane->fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011456 intel_unpin_fb_obj(old_obj);
11457
11458 i915_gem_track_fb(old_obj, obj,
11459 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper465c1202014-05-29 08:06:54 -070011460
11461 /* Pin and return without programming hardware */
Daniel Vettera071fa02014-06-18 23:28:09 +020011462 return intel_pin_and_fence_fb_obj(dev, obj, NULL);
Matt Roper465c1202014-05-29 08:06:54 -070011463 }
11464
11465 intel_crtc_wait_for_pending_flips(crtc);
11466
11467 /*
11468 * If clipping results in a non-visible primary plane, we'll disable
11469 * the primary plane. Note that this is a bit different than what
11470 * happens if userspace explicitly disables the plane by passing fb=0
11471 * because plane->fb still gets set and pinned.
11472 */
11473 if (!visible) {
11474 /*
11475 * Try to pin the new fb first so that we can bail out if we
11476 * fail.
11477 */
11478 if (plane->fb != fb) {
Daniel Vettera071fa02014-06-18 23:28:09 +020011479 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
Matt Roper465c1202014-05-29 08:06:54 -070011480 if (ret)
11481 return ret;
11482 }
11483
Daniel Vettera071fa02014-06-18 23:28:09 +020011484 i915_gem_track_fb(old_obj, obj,
11485 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
11486
Matt Roper465c1202014-05-29 08:06:54 -070011487 if (intel_crtc->primary_enabled)
11488 intel_disable_primary_hw_plane(dev_priv,
11489 intel_plane->plane,
11490 intel_plane->pipe);
11491
11492
11493 if (plane->fb != fb)
11494 if (plane->fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011495 intel_unpin_fb_obj(old_obj);
Matt Roper465c1202014-05-29 08:06:54 -070011496
11497 return 0;
11498 }
11499
11500 ret = intel_pipe_set_base(crtc, src.x1, src.y1, fb);
11501 if (ret)
11502 return ret;
11503
11504 if (!intel_crtc->primary_enabled)
11505 intel_enable_primary_hw_plane(dev_priv, intel_crtc->plane,
11506 intel_crtc->pipe);
11507
11508 return 0;
11509}
11510
Matt Roper3d7d6512014-06-10 08:28:13 -070011511/* Common destruction function for both primary and cursor planes */
11512static void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070011513{
11514 struct intel_plane *intel_plane = to_intel_plane(plane);
11515 drm_plane_cleanup(plane);
11516 kfree(intel_plane);
11517}
11518
11519static const struct drm_plane_funcs intel_primary_plane_funcs = {
11520 .update_plane = intel_primary_plane_setplane,
11521 .disable_plane = intel_primary_plane_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070011522 .destroy = intel_plane_destroy,
Matt Roper465c1202014-05-29 08:06:54 -070011523};
11524
11525static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11526 int pipe)
11527{
11528 struct intel_plane *primary;
11529 const uint32_t *intel_primary_formats;
11530 int num_formats;
11531
11532 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
11533 if (primary == NULL)
11534 return NULL;
11535
11536 primary->can_scale = false;
11537 primary->max_downscale = 1;
11538 primary->pipe = pipe;
11539 primary->plane = pipe;
11540 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
11541 primary->plane = !pipe;
11542
11543 if (INTEL_INFO(dev)->gen <= 3) {
11544 intel_primary_formats = intel_primary_formats_gen2;
11545 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
11546 } else {
11547 intel_primary_formats = intel_primary_formats_gen4;
11548 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
11549 }
11550
11551 drm_universal_plane_init(dev, &primary->base, 0,
11552 &intel_primary_plane_funcs,
11553 intel_primary_formats, num_formats,
11554 DRM_PLANE_TYPE_PRIMARY);
11555 return &primary->base;
11556}
11557
Matt Roper3d7d6512014-06-10 08:28:13 -070011558static int
11559intel_cursor_plane_disable(struct drm_plane *plane)
11560{
11561 if (!plane->fb)
11562 return 0;
11563
11564 BUG_ON(!plane->crtc);
11565
11566 return intel_crtc_cursor_set_obj(plane->crtc, NULL, 0, 0);
11567}
11568
11569static int
11570intel_cursor_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
11571 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11572 unsigned int crtc_w, unsigned int crtc_h,
11573 uint32_t src_x, uint32_t src_y,
11574 uint32_t src_w, uint32_t src_h)
11575{
11576 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11577 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
11578 struct drm_i915_gem_object *obj = intel_fb->obj;
11579 struct drm_rect dest = {
11580 /* integer pixels */
11581 .x1 = crtc_x,
11582 .y1 = crtc_y,
11583 .x2 = crtc_x + crtc_w,
11584 .y2 = crtc_y + crtc_h,
11585 };
11586 struct drm_rect src = {
11587 /* 16.16 fixed point */
11588 .x1 = src_x,
11589 .y1 = src_y,
11590 .x2 = src_x + src_w,
11591 .y2 = src_y + src_h,
11592 };
11593 const struct drm_rect clip = {
11594 /* integer pixels */
11595 .x2 = intel_crtc->config.pipe_src_w,
11596 .y2 = intel_crtc->config.pipe_src_h,
11597 };
11598 bool visible;
11599 int ret;
11600
11601 ret = drm_plane_helper_check_update(plane, crtc, fb,
11602 &src, &dest, &clip,
11603 DRM_PLANE_HELPER_NO_SCALING,
11604 DRM_PLANE_HELPER_NO_SCALING,
11605 true, true, &visible);
11606 if (ret)
11607 return ret;
11608
11609 crtc->cursor_x = crtc_x;
11610 crtc->cursor_y = crtc_y;
11611 if (fb != crtc->cursor->fb) {
11612 return intel_crtc_cursor_set_obj(crtc, obj, crtc_w, crtc_h);
11613 } else {
11614 intel_crtc_update_cursor(crtc, visible);
11615 return 0;
11616 }
11617}
11618static const struct drm_plane_funcs intel_cursor_plane_funcs = {
11619 .update_plane = intel_cursor_plane_update,
11620 .disable_plane = intel_cursor_plane_disable,
11621 .destroy = intel_plane_destroy,
11622};
11623
11624static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
11625 int pipe)
11626{
11627 struct intel_plane *cursor;
11628
11629 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
11630 if (cursor == NULL)
11631 return NULL;
11632
11633 cursor->can_scale = false;
11634 cursor->max_downscale = 1;
11635 cursor->pipe = pipe;
11636 cursor->plane = pipe;
11637
11638 drm_universal_plane_init(dev, &cursor->base, 0,
11639 &intel_cursor_plane_funcs,
11640 intel_cursor_formats,
11641 ARRAY_SIZE(intel_cursor_formats),
11642 DRM_PLANE_TYPE_CURSOR);
11643 return &cursor->base;
11644}
11645
Hannes Ederb358d0a2008-12-18 21:18:47 +010011646static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080011647{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011648 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080011649 struct intel_crtc *intel_crtc;
Matt Roper3d7d6512014-06-10 08:28:13 -070011650 struct drm_plane *primary = NULL;
11651 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070011652 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011653
Daniel Vetter955382f2013-09-19 14:05:45 +020011654 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080011655 if (intel_crtc == NULL)
11656 return;
11657
Matt Roper465c1202014-05-29 08:06:54 -070011658 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070011659 if (!primary)
11660 goto fail;
11661
11662 cursor = intel_cursor_plane_create(dev, pipe);
11663 if (!cursor)
11664 goto fail;
11665
Matt Roper465c1202014-05-29 08:06:54 -070011666 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070011667 cursor, &intel_crtc_funcs);
11668 if (ret)
11669 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011670
11671 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080011672 for (i = 0; i < 256; i++) {
11673 intel_crtc->lut_r[i] = i;
11674 intel_crtc->lut_g[i] = i;
11675 intel_crtc->lut_b[i] = i;
11676 }
11677
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020011678 /*
11679 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020011680 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020011681 */
Jesse Barnes80824002009-09-10 15:28:06 -070011682 intel_crtc->pipe = pipe;
11683 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010011684 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080011685 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010011686 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070011687 }
11688
Chris Wilson4b0e3332014-05-30 16:35:26 +030011689 intel_crtc->cursor_base = ~0;
11690 intel_crtc->cursor_cntl = ~0;
11691
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030011692 init_waitqueue_head(&intel_crtc->vbl_wait);
11693
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080011694 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
11695 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
11696 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
11697 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
11698
Jesse Barnes79e53942008-11-07 14:24:08 -080011699 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020011700
11701 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070011702 return;
11703
11704fail:
11705 if (primary)
11706 drm_plane_cleanup(primary);
11707 if (cursor)
11708 drm_plane_cleanup(cursor);
11709 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080011710}
11711
Jesse Barnes752aa882013-10-31 18:55:49 +020011712enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
11713{
11714 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020011715 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020011716
Rob Clark51fd3712013-11-19 12:10:12 -050011717 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020011718
11719 if (!encoder)
11720 return INVALID_PIPE;
11721
11722 return to_intel_crtc(encoder->crtc)->pipe;
11723}
11724
Carl Worth08d7b3d2009-04-29 14:43:54 -070011725int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000011726 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070011727{
Carl Worth08d7b3d2009-04-29 14:43:54 -070011728 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020011729 struct drm_mode_object *drmmode_obj;
11730 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011731
Daniel Vetter1cff8f62012-04-24 09:55:08 +020011732 if (!drm_core_check_feature(dev, DRIVER_MODESET))
11733 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011734
Daniel Vetterc05422d2009-08-11 16:05:30 +020011735 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
11736 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070011737
Daniel Vetterc05422d2009-08-11 16:05:30 +020011738 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070011739 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030011740 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011741 }
11742
Daniel Vetterc05422d2009-08-11 16:05:30 +020011743 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
11744 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011745
Daniel Vetterc05422d2009-08-11 16:05:30 +020011746 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011747}
11748
Daniel Vetter66a92782012-07-12 20:08:18 +020011749static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080011750{
Daniel Vetter66a92782012-07-12 20:08:18 +020011751 struct drm_device *dev = encoder->base.dev;
11752 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080011753 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080011754 int entry = 0;
11755
Daniel Vetter66a92782012-07-12 20:08:18 +020011756 list_for_each_entry(source_encoder,
11757 &dev->mode_config.encoder_list, base.head) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011758 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020011759 index_mask |= (1 << entry);
11760
Jesse Barnes79e53942008-11-07 14:24:08 -080011761 entry++;
11762 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010011763
Jesse Barnes79e53942008-11-07 14:24:08 -080011764 return index_mask;
11765}
11766
Chris Wilson4d302442010-12-14 19:21:29 +000011767static bool has_edp_a(struct drm_device *dev)
11768{
11769 struct drm_i915_private *dev_priv = dev->dev_private;
11770
11771 if (!IS_MOBILE(dev))
11772 return false;
11773
11774 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
11775 return false;
11776
Damien Lespiaue3589902014-02-07 19:12:50 +000011777 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000011778 return false;
11779
11780 return true;
11781}
11782
Damien Lespiauba0fbca2014-01-08 14:18:23 +000011783const char *intel_output_name(int output)
11784{
11785 static const char *names[] = {
11786 [INTEL_OUTPUT_UNUSED] = "Unused",
11787 [INTEL_OUTPUT_ANALOG] = "Analog",
11788 [INTEL_OUTPUT_DVO] = "DVO",
11789 [INTEL_OUTPUT_SDVO] = "SDVO",
11790 [INTEL_OUTPUT_LVDS] = "LVDS",
11791 [INTEL_OUTPUT_TVOUT] = "TV",
11792 [INTEL_OUTPUT_HDMI] = "HDMI",
11793 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
11794 [INTEL_OUTPUT_EDP] = "eDP",
11795 [INTEL_OUTPUT_DSI] = "DSI",
11796 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
11797 };
11798
11799 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
11800 return "Invalid";
11801
11802 return names[output];
11803}
11804
Jesse Barnes84b4e042014-06-25 08:24:29 -070011805static bool intel_crt_present(struct drm_device *dev)
11806{
11807 struct drm_i915_private *dev_priv = dev->dev_private;
11808
11809 if (IS_ULT(dev))
11810 return false;
11811
11812 if (IS_CHERRYVIEW(dev))
11813 return false;
11814
11815 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
11816 return false;
11817
11818 return true;
11819}
11820
Jesse Barnes79e53942008-11-07 14:24:08 -080011821static void intel_setup_outputs(struct drm_device *dev)
11822{
Eric Anholt725e30a2009-01-22 13:01:02 -080011823 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010011824 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011825 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080011826
Daniel Vetterc9093352013-06-06 22:22:47 +020011827 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011828
Jesse Barnes84b4e042014-06-25 08:24:29 -070011829 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020011830 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011831
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011832 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030011833 int found;
11834
11835 /* Haswell uses DDI functions to detect digital outputs */
11836 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
11837 /* DDI A only supports eDP */
11838 if (found)
11839 intel_ddi_init(dev, PORT_A);
11840
11841 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
11842 * register */
11843 found = I915_READ(SFUSE_STRAP);
11844
11845 if (found & SFUSE_STRAP_DDIB_DETECTED)
11846 intel_ddi_init(dev, PORT_B);
11847 if (found & SFUSE_STRAP_DDIC_DETECTED)
11848 intel_ddi_init(dev, PORT_C);
11849 if (found & SFUSE_STRAP_DDID_DETECTED)
11850 intel_ddi_init(dev, PORT_D);
11851 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011852 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020011853 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020011854
11855 if (has_edp_a(dev))
11856 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011857
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011858 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080011859 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010011860 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011861 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011862 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011863 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011864 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011865 }
11866
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011867 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011868 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011869
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011870 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011871 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011872
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011873 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011874 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011875
Daniel Vetter270b3042012-10-27 15:52:05 +020011876 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011877 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070011878 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030011879 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
11880 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
11881 PORT_B);
11882 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
11883 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
11884 }
11885
Jesse Barnes6f6005a2013-08-09 09:34:35 -070011886 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
11887 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
11888 PORT_C);
11889 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020011890 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070011891 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053011892
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030011893 if (IS_CHERRYVIEW(dev)) {
11894 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED) {
11895 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
11896 PORT_D);
11897 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
11898 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
11899 }
11900 }
11901
Jani Nikula3cfca972013-08-27 15:12:26 +030011902 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080011903 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080011904 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080011905
Paulo Zanonie2debe92013-02-18 19:00:27 -030011906 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011907 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011908 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011909 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
11910 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011911 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011912 }
Ma Ling27185ae2009-08-24 13:50:23 +080011913
Imre Deake7281ea2013-05-08 13:14:08 +030011914 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011915 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080011916 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040011917
11918 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040011919
Paulo Zanonie2debe92013-02-18 19:00:27 -030011920 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011921 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011922 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011923 }
Ma Ling27185ae2009-08-24 13:50:23 +080011924
Paulo Zanonie2debe92013-02-18 19:00:27 -030011925 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080011926
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011927 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
11928 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011929 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011930 }
Imre Deake7281ea2013-05-08 13:14:08 +030011931 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011932 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080011933 }
Ma Ling27185ae2009-08-24 13:50:23 +080011934
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011935 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030011936 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011937 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070011938 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080011939 intel_dvo_init(dev);
11940
Zhenyu Wang103a1962009-11-27 11:44:36 +080011941 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080011942 intel_tv_init(dev);
11943
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070011944 intel_edp_psr_init(dev);
11945
Chris Wilson4ef69c72010-09-09 15:14:28 +010011946 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
11947 encoder->base.possible_crtcs = encoder->crtc_mask;
11948 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020011949 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080011950 }
Chris Wilson47356eb2011-01-11 17:06:04 +000011951
Paulo Zanonidde86e22012-12-01 12:04:25 -020011952 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020011953
11954 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011955}
11956
11957static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
11958{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030011959 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080011960 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080011961
Daniel Vetteref2d6332014-02-10 18:00:38 +010011962 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030011963 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010011964 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030011965 drm_gem_object_unreference(&intel_fb->obj->base);
11966 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080011967 kfree(intel_fb);
11968}
11969
11970static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000011971 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080011972 unsigned int *handle)
11973{
11974 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011975 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080011976
Chris Wilson05394f32010-11-08 19:18:58 +000011977 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080011978}
11979
11980static const struct drm_framebuffer_funcs intel_fb_funcs = {
11981 .destroy = intel_user_framebuffer_destroy,
11982 .create_handle = intel_user_framebuffer_create_handle,
11983};
11984
Daniel Vetterb5ea6422014-03-02 21:18:00 +010011985static int intel_framebuffer_init(struct drm_device *dev,
11986 struct intel_framebuffer *intel_fb,
11987 struct drm_mode_fb_cmd2 *mode_cmd,
11988 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080011989{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080011990 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010011991 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080011992 int ret;
11993
Daniel Vetterdd4916c2013-10-09 21:23:51 +020011994 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
11995
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011996 if (obj->tiling_mode == I915_TILING_Y) {
11997 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010011998 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011999 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012000
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012001 if (mode_cmd->pitches[0] & 63) {
12002 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12003 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012004 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012005 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012006
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012007 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12008 pitch_limit = 32*1024;
12009 } else if (INTEL_INFO(dev)->gen >= 4) {
12010 if (obj->tiling_mode)
12011 pitch_limit = 16*1024;
12012 else
12013 pitch_limit = 32*1024;
12014 } else if (INTEL_INFO(dev)->gen >= 3) {
12015 if (obj->tiling_mode)
12016 pitch_limit = 8*1024;
12017 else
12018 pitch_limit = 16*1024;
12019 } else
12020 /* XXX DSPC is limited to 4k tiled */
12021 pitch_limit = 8*1024;
12022
12023 if (mode_cmd->pitches[0] > pitch_limit) {
12024 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12025 obj->tiling_mode ? "tiled" : "linear",
12026 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012027 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012028 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012029
12030 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012031 mode_cmd->pitches[0] != obj->stride) {
12032 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12033 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012034 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012035 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012036
Ville Syrjälä57779d02012-10-31 17:50:14 +020012037 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012038 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012039 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012040 case DRM_FORMAT_RGB565:
12041 case DRM_FORMAT_XRGB8888:
12042 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012043 break;
12044 case DRM_FORMAT_XRGB1555:
12045 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012046 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012047 DRM_DEBUG("unsupported pixel format: %s\n",
12048 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012049 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012050 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012051 break;
12052 case DRM_FORMAT_XBGR8888:
12053 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012054 case DRM_FORMAT_XRGB2101010:
12055 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012056 case DRM_FORMAT_XBGR2101010:
12057 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012058 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012059 DRM_DEBUG("unsupported pixel format: %s\n",
12060 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012061 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012062 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012063 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012064 case DRM_FORMAT_YUYV:
12065 case DRM_FORMAT_UYVY:
12066 case DRM_FORMAT_YVYU:
12067 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012068 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012069 DRM_DEBUG("unsupported pixel format: %s\n",
12070 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012071 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012072 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012073 break;
12074 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012075 DRM_DEBUG("unsupported pixel format: %s\n",
12076 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012077 return -EINVAL;
12078 }
12079
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012080 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12081 if (mode_cmd->offsets[0] != 0)
12082 return -EINVAL;
12083
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012084 aligned_height = intel_align_height(dev, mode_cmd->height,
12085 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020012086 /* FIXME drm helper for size checks (especially planar formats)? */
12087 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12088 return -EINVAL;
12089
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012090 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12091 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012092 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012093
Jesse Barnes79e53942008-11-07 14:24:08 -080012094 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12095 if (ret) {
12096 DRM_ERROR("framebuffer init failed %d\n", ret);
12097 return ret;
12098 }
12099
Jesse Barnes79e53942008-11-07 14:24:08 -080012100 return 0;
12101}
12102
Jesse Barnes79e53942008-11-07 14:24:08 -080012103static struct drm_framebuffer *
12104intel_user_framebuffer_create(struct drm_device *dev,
12105 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012106 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012107{
Chris Wilson05394f32010-11-08 19:18:58 +000012108 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012109
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012110 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12111 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012112 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012113 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012114
Chris Wilsond2dff872011-04-19 08:36:26 +010012115 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012116}
12117
Daniel Vetter4520f532013-10-09 09:18:51 +020012118#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012119static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012120{
12121}
12122#endif
12123
Jesse Barnes79e53942008-11-07 14:24:08 -080012124static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012125 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012126 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080012127};
12128
Jesse Barnese70236a2009-09-21 10:42:27 -070012129/* Set up chip specific display functions */
12130static void intel_init_display(struct drm_device *dev)
12131{
12132 struct drm_i915_private *dev_priv = dev->dev_private;
12133
Daniel Vetteree9300b2013-06-03 22:40:22 +020012134 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12135 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012136 else if (IS_CHERRYVIEW(dev))
12137 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012138 else if (IS_VALLEYVIEW(dev))
12139 dev_priv->display.find_dpll = vlv_find_best_dpll;
12140 else if (IS_PINEVIEW(dev))
12141 dev_priv->display.find_dpll = pnv_find_best_dpll;
12142 else
12143 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12144
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012145 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012146 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012147 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012148 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012149 dev_priv->display.crtc_enable = haswell_crtc_enable;
12150 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030012151 dev_priv->display.off = haswell_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012152 dev_priv->display.update_primary_plane =
12153 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012154 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012155 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012156 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012157 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012158 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12159 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012160 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012161 dev_priv->display.update_primary_plane =
12162 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012163 } else if (IS_VALLEYVIEW(dev)) {
12164 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012165 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012166 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
12167 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12168 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12169 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012170 dev_priv->display.update_primary_plane =
12171 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012172 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012173 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012174 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012175 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012176 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12177 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012178 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012179 dev_priv->display.update_primary_plane =
12180 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012181 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012182
Jesse Barnese70236a2009-09-21 10:42:27 -070012183 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012184 if (IS_VALLEYVIEW(dev))
12185 dev_priv->display.get_display_clock_speed =
12186 valleyview_get_display_clock_speed;
12187 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012188 dev_priv->display.get_display_clock_speed =
12189 i945_get_display_clock_speed;
12190 else if (IS_I915G(dev))
12191 dev_priv->display.get_display_clock_speed =
12192 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012193 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012194 dev_priv->display.get_display_clock_speed =
12195 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012196 else if (IS_PINEVIEW(dev))
12197 dev_priv->display.get_display_clock_speed =
12198 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012199 else if (IS_I915GM(dev))
12200 dev_priv->display.get_display_clock_speed =
12201 i915gm_get_display_clock_speed;
12202 else if (IS_I865G(dev))
12203 dev_priv->display.get_display_clock_speed =
12204 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012205 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012206 dev_priv->display.get_display_clock_speed =
12207 i855_get_display_clock_speed;
12208 else /* 852, 830 */
12209 dev_priv->display.get_display_clock_speed =
12210 i830_get_display_clock_speed;
12211
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080012212 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010012213 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070012214 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012215 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080012216 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070012217 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012218 dev_priv->display.write_eld = ironlake_write_eld;
Paulo Zanoni9a952a02014-03-07 20:12:34 -030012219 dev_priv->display.modeset_global_resources =
12220 snb_modeset_global_resources;
Jesse Barnes357555c2011-04-28 15:09:55 -070012221 } else if (IS_IVYBRIDGE(dev)) {
12222 /* FIXME: detect B0+ stepping and use auto training */
12223 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012224 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020012225 dev_priv->display.modeset_global_resources =
12226 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012227 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030012228 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080012229 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020012230 dev_priv->display.modeset_global_resources =
12231 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020012232 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070012233 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080012234 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012235 } else if (IS_VALLEYVIEW(dev)) {
12236 dev_priv->display.modeset_global_resources =
12237 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040012238 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070012239 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012240
12241 /* Default just returns -ENODEV to indicate unsupported */
12242 dev_priv->display.queue_flip = intel_default_queue_flip;
12243
12244 switch (INTEL_INFO(dev)->gen) {
12245 case 2:
12246 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12247 break;
12248
12249 case 3:
12250 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12251 break;
12252
12253 case 4:
12254 case 5:
12255 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12256 break;
12257
12258 case 6:
12259 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12260 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012261 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012262 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012263 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12264 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012265 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020012266
12267 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070012268}
12269
Jesse Barnesb690e962010-07-19 13:53:12 -070012270/*
12271 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12272 * resume, or other times. This quirk makes sure that's the case for
12273 * affected systems.
12274 */
Akshay Joshi0206e352011-08-16 15:34:10 -040012275static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070012276{
12277 struct drm_i915_private *dev_priv = dev->dev_private;
12278
12279 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012280 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012281}
12282
Keith Packard435793d2011-07-12 14:56:22 -070012283/*
12284 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12285 */
12286static void quirk_ssc_force_disable(struct drm_device *dev)
12287{
12288 struct drm_i915_private *dev_priv = dev->dev_private;
12289 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012290 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070012291}
12292
Carsten Emde4dca20e2012-03-15 15:56:26 +010012293/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010012294 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12295 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010012296 */
12297static void quirk_invert_brightness(struct drm_device *dev)
12298{
12299 struct drm_i915_private *dev_priv = dev->dev_private;
12300 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012301 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012302}
12303
12304struct intel_quirk {
12305 int device;
12306 int subsystem_vendor;
12307 int subsystem_device;
12308 void (*hook)(struct drm_device *dev);
12309};
12310
Egbert Eich5f85f172012-10-14 15:46:38 +020012311/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12312struct intel_dmi_quirk {
12313 void (*hook)(struct drm_device *dev);
12314 const struct dmi_system_id (*dmi_id_list)[];
12315};
12316
12317static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12318{
12319 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12320 return 1;
12321}
12322
12323static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12324 {
12325 .dmi_id_list = &(const struct dmi_system_id[]) {
12326 {
12327 .callback = intel_dmi_reverse_brightness,
12328 .ident = "NCR Corporation",
12329 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12330 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12331 },
12332 },
12333 { } /* terminating entry */
12334 },
12335 .hook = quirk_invert_brightness,
12336 },
12337};
12338
Ben Widawskyc43b5632012-04-16 14:07:40 -070012339static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070012340 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040012341 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070012342
Jesse Barnesb690e962010-07-19 13:53:12 -070012343 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12344 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12345
Jesse Barnesb690e962010-07-19 13:53:12 -070012346 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12347 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12348
Keith Packard435793d2011-07-12 14:56:22 -070012349 /* Lenovo U160 cannot use SSC on LVDS */
12350 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020012351
12352 /* Sony Vaio Y cannot use SSC on LVDS */
12353 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010012354
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010012355 /* Acer Aspire 5734Z must invert backlight brightness */
12356 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12357
12358 /* Acer/eMachines G725 */
12359 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12360
12361 /* Acer/eMachines e725 */
12362 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12363
12364 /* Acer/Packard Bell NCL20 */
12365 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12366
12367 /* Acer Aspire 4736Z */
12368 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020012369
12370 /* Acer Aspire 5336 */
12371 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070012372};
12373
12374static void intel_init_quirks(struct drm_device *dev)
12375{
12376 struct pci_dev *d = dev->pdev;
12377 int i;
12378
12379 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12380 struct intel_quirk *q = &intel_quirks[i];
12381
12382 if (d->device == q->device &&
12383 (d->subsystem_vendor == q->subsystem_vendor ||
12384 q->subsystem_vendor == PCI_ANY_ID) &&
12385 (d->subsystem_device == q->subsystem_device ||
12386 q->subsystem_device == PCI_ANY_ID))
12387 q->hook(dev);
12388 }
Egbert Eich5f85f172012-10-14 15:46:38 +020012389 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12390 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12391 intel_dmi_quirks[i].hook(dev);
12392 }
Jesse Barnesb690e962010-07-19 13:53:12 -070012393}
12394
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012395/* Disable the VGA plane that we never use */
12396static void i915_disable_vga(struct drm_device *dev)
12397{
12398 struct drm_i915_private *dev_priv = dev->dev_private;
12399 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012400 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012401
Ville Syrjälä2b37c612014-01-22 21:32:38 +020012402 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012403 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070012404 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012405 sr1 = inb(VGA_SR_DATA);
12406 outb(sr1 | 1<<5, VGA_SR_DATA);
12407 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
12408 udelay(300);
12409
12410 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
12411 POSTING_READ(vga_reg);
12412}
12413
Daniel Vetterf8175862012-04-10 15:50:11 +020012414void intel_modeset_init_hw(struct drm_device *dev)
12415{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030012416 intel_prepare_ddi(dev);
12417
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030012418 if (IS_VALLEYVIEW(dev))
12419 vlv_update_cdclk(dev);
12420
Daniel Vetterf8175862012-04-10 15:50:11 +020012421 intel_init_clock_gating(dev);
12422
Jesse Barnes5382f5f352013-12-16 16:34:24 -080012423 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070012424
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012425 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020012426}
12427
Imre Deak7d708ee2013-04-17 14:04:50 +030012428void intel_modeset_suspend_hw(struct drm_device *dev)
12429{
12430 intel_suspend_hw(dev);
12431}
12432
Jesse Barnes79e53942008-11-07 14:24:08 -080012433void intel_modeset_init(struct drm_device *dev)
12434{
Jesse Barnes652c3932009-08-17 13:31:43 -070012435 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000012436 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012437 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080012438 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080012439
12440 drm_mode_config_init(dev);
12441
12442 dev->mode_config.min_width = 0;
12443 dev->mode_config.min_height = 0;
12444
Dave Airlie019d96c2011-09-29 16:20:42 +010012445 dev->mode_config.preferred_depth = 24;
12446 dev->mode_config.prefer_shadow = 1;
12447
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020012448 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080012449
Jesse Barnesb690e962010-07-19 13:53:12 -070012450 intel_init_quirks(dev);
12451
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030012452 intel_init_pm(dev);
12453
Ben Widawskye3c74752013-04-05 13:12:39 -070012454 if (INTEL_INFO(dev)->num_pipes == 0)
12455 return;
12456
Jesse Barnese70236a2009-09-21 10:42:27 -070012457 intel_init_display(dev);
12458
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012459 if (IS_GEN2(dev)) {
12460 dev->mode_config.max_width = 2048;
12461 dev->mode_config.max_height = 2048;
12462 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070012463 dev->mode_config.max_width = 4096;
12464 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080012465 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012466 dev->mode_config.max_width = 8192;
12467 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080012468 }
Damien Lespiau068be562014-03-28 14:17:49 +000012469
12470 if (IS_GEN2(dev)) {
12471 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
12472 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
12473 } else {
12474 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
12475 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
12476 }
12477
Ben Widawsky5d4545a2013-01-17 12:45:15 -080012478 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080012479
Zhao Yakui28c97732009-10-09 11:39:41 +080012480 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012481 INTEL_INFO(dev)->num_pipes,
12482 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080012483
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012484 for_each_pipe(pipe) {
12485 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000012486 for_each_sprite(pipe, sprite) {
12487 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012488 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030012489 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000012490 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012491 }
Jesse Barnes79e53942008-11-07 14:24:08 -080012492 }
12493
Jesse Barnesf42bb702013-12-16 16:34:23 -080012494 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080012495 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080012496
Paulo Zanoni79f689a2012-10-05 12:05:52 -030012497 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020012498 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012499
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012500 /* Just disable it once at startup */
12501 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012502 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000012503
12504 /* Just in case the BIOS is doing something questionable. */
12505 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012506
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012507 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012508 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012509 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012510
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012511 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080012512 if (!crtc->active)
12513 continue;
12514
Jesse Barnes46f297f2014-03-07 08:57:48 -080012515 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080012516 * Note that reserving the BIOS fb up front prevents us
12517 * from stuffing other stolen allocations like the ring
12518 * on top. This prevents some ugliness at boot time, and
12519 * can even allow for smooth boot transitions if the BIOS
12520 * fb is large enough for the active pipe configuration.
12521 */
12522 if (dev_priv->display.get_plane_config) {
12523 dev_priv->display.get_plane_config(crtc,
12524 &crtc->plane_config);
12525 /*
12526 * If the fb is shared between multiple heads, we'll
12527 * just get the first one.
12528 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080012529 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012530 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080012531 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010012532}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080012533
Daniel Vetter7fad7982012-07-04 17:51:47 +020012534static void intel_enable_pipe_a(struct drm_device *dev)
12535{
12536 struct intel_connector *connector;
12537 struct drm_connector *crt = NULL;
12538 struct intel_load_detect_pipe load_detect_temp;
Rob Clark51fd3712013-11-19 12:10:12 -050012539 struct drm_modeset_acquire_ctx ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020012540
12541 /* We can't just switch on the pipe A, we need to set things up with a
12542 * proper mode and output configuration. As a gross hack, enable pipe A
12543 * by enabling the load detect pipe once. */
12544 list_for_each_entry(connector,
12545 &dev->mode_config.connector_list,
12546 base.head) {
12547 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
12548 crt = &connector->base;
12549 break;
12550 }
12551 }
12552
12553 if (!crt)
12554 return;
12555
Rob Clark51fd3712013-11-19 12:10:12 -050012556 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, &ctx))
12557 intel_release_load_detect_pipe(crt, &load_detect_temp, &ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020012558
12559
12560}
12561
Daniel Vetterfa555832012-10-10 23:14:00 +020012562static bool
12563intel_check_plane_mapping(struct intel_crtc *crtc)
12564{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012565 struct drm_device *dev = crtc->base.dev;
12566 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012567 u32 reg, val;
12568
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012569 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020012570 return true;
12571
12572 reg = DSPCNTR(!crtc->plane);
12573 val = I915_READ(reg);
12574
12575 if ((val & DISPLAY_PLANE_ENABLE) &&
12576 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
12577 return false;
12578
12579 return true;
12580}
12581
Daniel Vetter24929352012-07-02 20:28:59 +020012582static void intel_sanitize_crtc(struct intel_crtc *crtc)
12583{
12584 struct drm_device *dev = crtc->base.dev;
12585 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012586 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020012587
Daniel Vetter24929352012-07-02 20:28:59 +020012588 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020012589 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020012590 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
12591
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030012592 /* restore vblank interrupts to correct state */
12593 if (crtc->active)
12594 drm_vblank_on(dev, crtc->pipe);
12595 else
12596 drm_vblank_off(dev, crtc->pipe);
12597
Daniel Vetter24929352012-07-02 20:28:59 +020012598 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020012599 * disable the crtc (and hence change the state) if it is wrong. Note
12600 * that gen4+ has a fixed plane -> pipe mapping. */
12601 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020012602 struct intel_connector *connector;
12603 bool plane;
12604
Daniel Vetter24929352012-07-02 20:28:59 +020012605 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
12606 crtc->base.base.id);
12607
12608 /* Pipe has the wrong plane attached and the plane is active.
12609 * Temporarily change the plane mapping and disable everything
12610 * ... */
12611 plane = crtc->plane;
12612 crtc->plane = !plane;
12613 dev_priv->display.crtc_disable(&crtc->base);
12614 crtc->plane = plane;
12615
12616 /* ... and break all links. */
12617 list_for_each_entry(connector, &dev->mode_config.connector_list,
12618 base.head) {
12619 if (connector->encoder->base.crtc != &crtc->base)
12620 continue;
12621
Egbert Eich7f1950f2014-04-25 10:56:22 +020012622 connector->base.dpms = DRM_MODE_DPMS_OFF;
12623 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020012624 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020012625 /* multiple connectors may have the same encoder:
12626 * handle them and break crtc link separately */
12627 list_for_each_entry(connector, &dev->mode_config.connector_list,
12628 base.head)
12629 if (connector->encoder->base.crtc == &crtc->base) {
12630 connector->encoder->base.crtc = NULL;
12631 connector->encoder->connectors_active = false;
12632 }
Daniel Vetter24929352012-07-02 20:28:59 +020012633
12634 WARN_ON(crtc->active);
12635 crtc->base.enabled = false;
12636 }
Daniel Vetter24929352012-07-02 20:28:59 +020012637
Daniel Vetter7fad7982012-07-04 17:51:47 +020012638 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
12639 crtc->pipe == PIPE_A && !crtc->active) {
12640 /* BIOS forgot to enable pipe A, this mostly happens after
12641 * resume. Force-enable the pipe to fix this, the update_dpms
12642 * call below we restore the pipe to the right state, but leave
12643 * the required bits on. */
12644 intel_enable_pipe_a(dev);
12645 }
12646
Daniel Vetter24929352012-07-02 20:28:59 +020012647 /* Adjust the state of the output pipe according to whether we
12648 * have active connectors/encoders. */
12649 intel_crtc_update_dpms(&crtc->base);
12650
12651 if (crtc->active != crtc->base.enabled) {
12652 struct intel_encoder *encoder;
12653
12654 /* This can happen either due to bugs in the get_hw_state
12655 * functions or because the pipe is force-enabled due to the
12656 * pipe A quirk. */
12657 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
12658 crtc->base.base.id,
12659 crtc->base.enabled ? "enabled" : "disabled",
12660 crtc->active ? "enabled" : "disabled");
12661
12662 crtc->base.enabled = crtc->active;
12663
12664 /* Because we only establish the connector -> encoder ->
12665 * crtc links if something is active, this means the
12666 * crtc is now deactivated. Break the links. connector
12667 * -> encoder links are only establish when things are
12668 * actually up, hence no need to break them. */
12669 WARN_ON(crtc->active);
12670
12671 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
12672 WARN_ON(encoder->connectors_active);
12673 encoder->base.crtc = NULL;
12674 }
12675 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020012676
12677 if (crtc->active || IS_VALLEYVIEW(dev) || INTEL_INFO(dev)->gen < 5) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010012678 /*
12679 * We start out with underrun reporting disabled to avoid races.
12680 * For correct bookkeeping mark this on active crtcs.
12681 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020012682 * Also on gmch platforms we dont have any hardware bits to
12683 * disable the underrun reporting. Which means we need to start
12684 * out with underrun reporting disabled also on inactive pipes,
12685 * since otherwise we'll complain about the garbage we read when
12686 * e.g. coming up after runtime pm.
12687 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010012688 * No protection against concurrent access is required - at
12689 * worst a fifo underrun happens which also sets this to false.
12690 */
12691 crtc->cpu_fifo_underrun_disabled = true;
12692 crtc->pch_fifo_underrun_disabled = true;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012693
12694 update_scanline_offset(crtc);
Daniel Vetter4cc31482014-03-24 00:01:41 +010012695 }
Daniel Vetter24929352012-07-02 20:28:59 +020012696}
12697
12698static void intel_sanitize_encoder(struct intel_encoder *encoder)
12699{
12700 struct intel_connector *connector;
12701 struct drm_device *dev = encoder->base.dev;
12702
12703 /* We need to check both for a crtc link (meaning that the
12704 * encoder is active and trying to read from a pipe) and the
12705 * pipe itself being active. */
12706 bool has_active_crtc = encoder->base.crtc &&
12707 to_intel_crtc(encoder->base.crtc)->active;
12708
12709 if (encoder->connectors_active && !has_active_crtc) {
12710 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
12711 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012712 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020012713
12714 /* Connector is active, but has no active pipe. This is
12715 * fallout from our resume register restoring. Disable
12716 * the encoder manually again. */
12717 if (encoder->base.crtc) {
12718 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
12719 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012720 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020012721 encoder->disable(encoder);
12722 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020012723 encoder->base.crtc = NULL;
12724 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020012725
12726 /* Inconsistent output/port/pipe state happens presumably due to
12727 * a bug in one of the get_hw_state functions. Or someplace else
12728 * in our code, like the register restore mess on resume. Clamp
12729 * things to off as a safer default. */
12730 list_for_each_entry(connector,
12731 &dev->mode_config.connector_list,
12732 base.head) {
12733 if (connector->encoder != encoder)
12734 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020012735 connector->base.dpms = DRM_MODE_DPMS_OFF;
12736 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020012737 }
12738 }
12739 /* Enabled encoders without active connectors will be fixed in
12740 * the crtc fixup. */
12741}
12742
Imre Deak04098752014-02-18 00:02:16 +020012743void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012744{
12745 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012746 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012747
Imre Deak04098752014-02-18 00:02:16 +020012748 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
12749 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
12750 i915_disable_vga(dev);
12751 }
12752}
12753
12754void i915_redisable_vga(struct drm_device *dev)
12755{
12756 struct drm_i915_private *dev_priv = dev->dev_private;
12757
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030012758 /* This function can be called both from intel_modeset_setup_hw_state or
12759 * at a very early point in our resume sequence, where the power well
12760 * structures are not yet restored. Since this function is at a very
12761 * paranoid "someone might have enabled VGA while we were not looking"
12762 * level, just check if the power well is enabled instead of trying to
12763 * follow the "don't touch the power well if we don't need it" policy
12764 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020012765 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030012766 return;
12767
Imre Deak04098752014-02-18 00:02:16 +020012768 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012769}
12770
Ville Syrjälä98ec7732014-04-30 17:43:01 +030012771static bool primary_get_hw_state(struct intel_crtc *crtc)
12772{
12773 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
12774
12775 if (!crtc->active)
12776 return false;
12777
12778 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
12779}
12780
Daniel Vetter30e984d2013-06-05 13:34:17 +020012781static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020012782{
12783 struct drm_i915_private *dev_priv = dev->dev_private;
12784 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020012785 struct intel_crtc *crtc;
12786 struct intel_encoder *encoder;
12787 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020012788 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020012789
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012790 for_each_intel_crtc(dev, crtc) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010012791 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020012792
Daniel Vetter99535992014-04-13 12:00:33 +020012793 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
12794
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012795 crtc->active = dev_priv->display.get_pipe_config(crtc,
12796 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020012797
12798 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030012799 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020012800
12801 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
12802 crtc->base.base.id,
12803 crtc->active ? "enabled" : "disabled");
12804 }
12805
Daniel Vetter53589012013-06-05 13:34:16 +020012806 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012807 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030012808 intel_ddi_setup_hw_pll_state(dev);
12809
Daniel Vetter53589012013-06-05 13:34:16 +020012810 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12811 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12812
12813 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
12814 pll->active = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012815 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020012816 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12817 pll->active++;
12818 }
12819 pll->refcount = pll->active;
12820
Daniel Vetter35c95372013-07-17 06:55:04 +020012821 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
12822 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020012823 }
12824
Daniel Vetter24929352012-07-02 20:28:59 +020012825 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
12826 base.head) {
12827 pipe = 0;
12828
12829 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012830 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
12831 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010012832 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020012833 } else {
12834 encoder->base.crtc = NULL;
12835 }
12836
12837 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010012838 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020012839 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012840 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020012841 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010012842 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020012843 }
12844
12845 list_for_each_entry(connector, &dev->mode_config.connector_list,
12846 base.head) {
12847 if (connector->get_hw_state(connector)) {
12848 connector->base.dpms = DRM_MODE_DPMS_ON;
12849 connector->encoder->connectors_active = true;
12850 connector->base.encoder = &connector->encoder->base;
12851 } else {
12852 connector->base.dpms = DRM_MODE_DPMS_OFF;
12853 connector->base.encoder = NULL;
12854 }
12855 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
12856 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012857 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020012858 connector->base.encoder ? "enabled" : "disabled");
12859 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020012860}
12861
12862/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
12863 * and i915 state tracking structures. */
12864void intel_modeset_setup_hw_state(struct drm_device *dev,
12865 bool force_restore)
12866{
12867 struct drm_i915_private *dev_priv = dev->dev_private;
12868 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020012869 struct intel_crtc *crtc;
12870 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020012871 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020012872
12873 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020012874
Jesse Barnesbabea612013-06-26 18:57:38 +030012875 /*
12876 * Now that we have the config, copy it to each CRTC struct
12877 * Note that this could go away if we move to using crtc_config
12878 * checking everywhere.
12879 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012880 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020012881 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080012882 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030012883 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
12884 crtc->base.base.id);
12885 drm_mode_debug_printmodeline(&crtc->base.mode);
12886 }
12887 }
12888
Daniel Vetter24929352012-07-02 20:28:59 +020012889 /* HW state is read out, now we need to sanitize this mess. */
12890 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
12891 base.head) {
12892 intel_sanitize_encoder(encoder);
12893 }
12894
12895 for_each_pipe(pipe) {
12896 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
12897 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012898 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020012899 }
Daniel Vetter9a935852012-07-05 22:34:27 +020012900
Daniel Vetter35c95372013-07-17 06:55:04 +020012901 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12902 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12903
12904 if (!pll->on || pll->active)
12905 continue;
12906
12907 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
12908
12909 pll->disable(dev_priv, pll);
12910 pll->on = false;
12911 }
12912
Ville Syrjälä96f90c52013-12-05 15:51:38 +020012913 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030012914 ilk_wm_get_hw_state(dev);
12915
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012916 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030012917 i915_redisable_vga(dev);
12918
Daniel Vetterf30da182013-04-11 20:22:50 +020012919 /*
12920 * We need to use raw interfaces for restoring state to avoid
12921 * checking (bogus) intermediate states.
12922 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012923 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070012924 struct drm_crtc *crtc =
12925 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020012926
12927 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070012928 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012929 }
12930 } else {
12931 intel_modeset_update_staged_output_state(dev);
12932 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012933
12934 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010012935}
12936
12937void intel_modeset_gem_init(struct drm_device *dev)
12938{
Jesse Barnes484b41d2014-03-07 08:57:55 -080012939 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070012940 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080012941
Imre Deakae484342014-03-31 15:10:44 +030012942 mutex_lock(&dev->struct_mutex);
12943 intel_init_gt_powersave(dev);
12944 mutex_unlock(&dev->struct_mutex);
12945
Chris Wilson1833b132012-05-09 11:56:28 +010012946 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020012947
12948 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080012949
12950 /*
12951 * Make sure any fbs we allocated at startup are properly
12952 * pinned & fenced. When we do the allocation it's too early
12953 * for this.
12954 */
12955 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010012956 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070012957 obj = intel_fb_obj(c->primary->fb);
12958 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080012959 continue;
12960
Matt Roper2ff8fde2014-07-08 07:50:07 -070012961 if (intel_pin_and_fence_fb_obj(dev, obj, NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080012962 DRM_ERROR("failed to pin boot fb on pipe %d\n",
12963 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100012964 drm_framebuffer_unreference(c->primary->fb);
12965 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080012966 }
12967 }
12968 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012969}
12970
Imre Deak4932e2c2014-02-11 17:12:48 +020012971void intel_connector_unregister(struct intel_connector *intel_connector)
12972{
12973 struct drm_connector *connector = &intel_connector->base;
12974
12975 intel_panel_destroy_backlight(connector);
12976 drm_sysfs_connector_remove(connector);
12977}
12978
Jesse Barnes79e53942008-11-07 14:24:08 -080012979void intel_modeset_cleanup(struct drm_device *dev)
12980{
Jesse Barnes652c3932009-08-17 13:31:43 -070012981 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030012982 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070012983
Daniel Vetterfd0c0642013-04-24 11:13:35 +020012984 /*
12985 * Interrupts and polling as the first thing to avoid creating havoc.
12986 * Too much stuff here (turning of rps, connectors, ...) would
12987 * experience fancy races otherwise.
12988 */
12989 drm_irq_uninstall(dev);
12990 cancel_work_sync(&dev_priv->hotplug_work);
12991 /*
12992 * Due to the hpd irq storm handling the hotplug work can re-arm the
12993 * poll handlers. Hence disable polling after hpd handling is shut down.
12994 */
Keith Packardf87ea762010-10-03 19:36:26 -070012995 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020012996
Jesse Barnes652c3932009-08-17 13:31:43 -070012997 mutex_lock(&dev->struct_mutex);
12998
Jesse Barnes723bfd72010-10-07 16:01:13 -070012999 intel_unregister_dsm_handler();
13000
Chris Wilson973d04f2011-07-08 12:22:37 +010013001 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013002
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013003 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000013004
Daniel Vetter930ebb42012-06-29 23:32:16 +020013005 ironlake_teardown_rc6(dev);
13006
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013007 mutex_unlock(&dev->struct_mutex);
13008
Chris Wilson1630fe72011-07-08 12:22:42 +010013009 /* flush any delayed tasks or pending work */
13010 flush_scheduled_work();
13011
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013012 /* destroy the backlight and sysfs files before encoders/connectors */
13013 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013014 struct intel_connector *intel_connector;
13015
13016 intel_connector = to_intel_connector(connector);
13017 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013018 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013019
Jesse Barnes79e53942008-11-07 14:24:08 -080013020 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013021
13022 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013023
13024 mutex_lock(&dev->struct_mutex);
13025 intel_cleanup_gt_powersave(dev);
13026 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013027}
13028
Dave Airlie28d52042009-09-21 14:33:58 +100013029/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013030 * Return which encoder is currently attached for connector.
13031 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013032struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013033{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013034 return &intel_attached_encoder(connector)->base;
13035}
Jesse Barnes79e53942008-11-07 14:24:08 -080013036
Chris Wilsondf0e9242010-09-09 16:20:55 +010013037void intel_connector_attach_encoder(struct intel_connector *connector,
13038 struct intel_encoder *encoder)
13039{
13040 connector->encoder = encoder;
13041 drm_mode_connector_attach_encoder(&connector->base,
13042 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013043}
Dave Airlie28d52042009-09-21 14:33:58 +100013044
13045/*
13046 * set vga decode state - true == enable VGA decode
13047 */
13048int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13049{
13050 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013051 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013052 u16 gmch_ctrl;
13053
Chris Wilson75fa0412014-02-07 18:37:02 -020013054 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13055 DRM_ERROR("failed to read control word\n");
13056 return -EIO;
13057 }
13058
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013059 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13060 return 0;
13061
Dave Airlie28d52042009-09-21 14:33:58 +100013062 if (state)
13063 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13064 else
13065 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013066
13067 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13068 DRM_ERROR("failed to write control word\n");
13069 return -EIO;
13070 }
13071
Dave Airlie28d52042009-09-21 14:33:58 +100013072 return 0;
13073}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013074
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013075struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013076
13077 u32 power_well_driver;
13078
Chris Wilson63b66e52013-08-08 15:12:06 +020013079 int num_transcoders;
13080
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013081 struct intel_cursor_error_state {
13082 u32 control;
13083 u32 position;
13084 u32 base;
13085 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013086 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013087
13088 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013089 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013090 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030013091 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013092 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013093
13094 struct intel_plane_error_state {
13095 u32 control;
13096 u32 stride;
13097 u32 size;
13098 u32 pos;
13099 u32 addr;
13100 u32 surface;
13101 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013102 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013103
13104 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013105 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013106 enum transcoder cpu_transcoder;
13107
13108 u32 conf;
13109
13110 u32 htotal;
13111 u32 hblank;
13112 u32 hsync;
13113 u32 vtotal;
13114 u32 vblank;
13115 u32 vsync;
13116 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013117};
13118
13119struct intel_display_error_state *
13120intel_display_capture_error_state(struct drm_device *dev)
13121{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013122 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013123 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013124 int transcoders[] = {
13125 TRANSCODER_A,
13126 TRANSCODER_B,
13127 TRANSCODER_C,
13128 TRANSCODER_EDP,
13129 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013130 int i;
13131
Chris Wilson63b66e52013-08-08 15:12:06 +020013132 if (INTEL_INFO(dev)->num_pipes == 0)
13133 return NULL;
13134
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013135 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013136 if (error == NULL)
13137 return NULL;
13138
Imre Deak190be112013-11-25 17:15:31 +020013139 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013140 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13141
Damien Lespiau52331302012-08-15 19:23:25 +010013142 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013143 error->pipe[i].power_domain_on =
Imre Deakbfafe932014-06-05 20:31:47 +030013144 intel_display_power_enabled_unlocked(dev_priv,
13145 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013146 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013147 continue;
13148
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013149 error->cursor[i].control = I915_READ(CURCNTR(i));
13150 error->cursor[i].position = I915_READ(CURPOS(i));
13151 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013152
13153 error->plane[i].control = I915_READ(DSPCNTR(i));
13154 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013155 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013156 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013157 error->plane[i].pos = I915_READ(DSPPOS(i));
13158 }
Paulo Zanonica291362013-03-06 20:03:14 -030013159 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13160 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013161 if (INTEL_INFO(dev)->gen >= 4) {
13162 error->plane[i].surface = I915_READ(DSPSURF(i));
13163 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13164 }
13165
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013166 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030013167
13168 if (!HAS_PCH_SPLIT(dev))
13169 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013170 }
13171
13172 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13173 if (HAS_DDI(dev_priv->dev))
13174 error->num_transcoders++; /* Account for eDP. */
13175
13176 for (i = 0; i < error->num_transcoders; i++) {
13177 enum transcoder cpu_transcoder = transcoders[i];
13178
Imre Deakddf9c532013-11-27 22:02:02 +020013179 error->transcoder[i].power_domain_on =
Imre Deakbfafe932014-06-05 20:31:47 +030013180 intel_display_power_enabled_unlocked(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013181 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013182 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013183 continue;
13184
Chris Wilson63b66e52013-08-08 15:12:06 +020013185 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13186
13187 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13188 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13189 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13190 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13191 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13192 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13193 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013194 }
13195
13196 return error;
13197}
13198
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013199#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13200
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013201void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013202intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013203 struct drm_device *dev,
13204 struct intel_display_error_state *error)
13205{
13206 int i;
13207
Chris Wilson63b66e52013-08-08 15:12:06 +020013208 if (!error)
13209 return;
13210
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013211 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020013212 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013213 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013214 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010013215 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013216 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020013217 err_printf(m, " Power: %s\n",
13218 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013219 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030013220 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013221
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013222 err_printf(m, "Plane [%d]:\n", i);
13223 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13224 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013225 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013226 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13227 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013228 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030013229 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013230 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013231 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013232 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13233 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013234 }
13235
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013236 err_printf(m, "Cursor [%d]:\n", i);
13237 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13238 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13239 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013240 }
Chris Wilson63b66e52013-08-08 15:12:06 +020013241
13242 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010013243 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020013244 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013245 err_printf(m, " Power: %s\n",
13246 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020013247 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13248 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13249 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13250 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13251 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13252 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13253 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13254 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013255}