blob: d72692610aee4fbbcd181fbecb5764887142b297 [file] [log] [blame]
Jingoo Han340cba62013-06-21 16:24:54 +09001/*
Jingoo Han4b1ced82013-07-31 17:14:10 +09002 * Synopsys Designware PCIe host controller driver
Jingoo Han340cba62013-06-21 16:24:54 +09003 *
4 * Copyright (C) 2013 Samsung Electronics Co., Ltd.
5 * http://www.samsung.com
6 *
7 * Author: Jingoo Han <jg1.han@samsung.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
Jingoo Hanf342d942013-09-06 15:54:59 +090014#include <linux/irq.h>
15#include <linux/irqdomain.h>
Jingoo Han340cba62013-06-21 16:24:54 +090016#include <linux/kernel.h>
Jingoo Han340cba62013-06-21 16:24:54 +090017#include <linux/module.h>
Jingoo Hanf342d942013-09-06 15:54:59 +090018#include <linux/msi.h>
Jingoo Han340cba62013-06-21 16:24:54 +090019#include <linux/of_address.h>
Lucas Stach804f57b2014-03-05 14:25:51 +010020#include <linux/of_pci.h>
Jingoo Han340cba62013-06-21 16:24:54 +090021#include <linux/pci.h>
22#include <linux/pci_regs.h>
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +053023#include <linux/platform_device.h>
Jingoo Han340cba62013-06-21 16:24:54 +090024#include <linux/types.h>
25
Jingoo Han4b1ced82013-07-31 17:14:10 +090026#include "pcie-designware.h"
Jingoo Han340cba62013-06-21 16:24:54 +090027
28/* Synopsis specific PCIE configuration registers */
29#define PCIE_PORT_LINK_CONTROL 0x710
30#define PORT_LINK_MODE_MASK (0x3f << 16)
Jingoo Han4b1ced82013-07-31 17:14:10 +090031#define PORT_LINK_MODE_1_LANES (0x1 << 16)
32#define PORT_LINK_MODE_2_LANES (0x3 << 16)
Jingoo Han340cba62013-06-21 16:24:54 +090033#define PORT_LINK_MODE_4_LANES (0x7 << 16)
Zhou Wang5b0f0732015-05-13 14:44:34 +080034#define PORT_LINK_MODE_8_LANES (0xf << 16)
Jingoo Han340cba62013-06-21 16:24:54 +090035
36#define PCIE_LINK_WIDTH_SPEED_CONTROL 0x80C
37#define PORT_LOGIC_SPEED_CHANGE (0x1 << 17)
Zhou Wanged8b4722015-08-26 11:17:34 +080038#define PORT_LOGIC_LINK_WIDTH_MASK (0x1f << 8)
Jingoo Han4b1ced82013-07-31 17:14:10 +090039#define PORT_LOGIC_LINK_WIDTH_1_LANES (0x1 << 8)
40#define PORT_LOGIC_LINK_WIDTH_2_LANES (0x2 << 8)
41#define PORT_LOGIC_LINK_WIDTH_4_LANES (0x4 << 8)
Zhou Wang5b0f0732015-05-13 14:44:34 +080042#define PORT_LOGIC_LINK_WIDTH_8_LANES (0x8 << 8)
Jingoo Han340cba62013-06-21 16:24:54 +090043
44#define PCIE_MSI_ADDR_LO 0x820
45#define PCIE_MSI_ADDR_HI 0x824
46#define PCIE_MSI_INTR0_ENABLE 0x828
47#define PCIE_MSI_INTR0_MASK 0x82C
48#define PCIE_MSI_INTR0_STATUS 0x830
49
50#define PCIE_ATU_VIEWPORT 0x900
51#define PCIE_ATU_REGION_INBOUND (0x1 << 31)
52#define PCIE_ATU_REGION_OUTBOUND (0x0 << 31)
53#define PCIE_ATU_REGION_INDEX1 (0x1 << 0)
54#define PCIE_ATU_REGION_INDEX0 (0x0 << 0)
55#define PCIE_ATU_CR1 0x904
56#define PCIE_ATU_TYPE_MEM (0x0 << 0)
57#define PCIE_ATU_TYPE_IO (0x2 << 0)
58#define PCIE_ATU_TYPE_CFG0 (0x4 << 0)
59#define PCIE_ATU_TYPE_CFG1 (0x5 << 0)
60#define PCIE_ATU_CR2 0x908
61#define PCIE_ATU_ENABLE (0x1 << 31)
62#define PCIE_ATU_BAR_MODE_ENABLE (0x1 << 30)
63#define PCIE_ATU_LOWER_BASE 0x90C
64#define PCIE_ATU_UPPER_BASE 0x910
65#define PCIE_ATU_LIMIT 0x914
66#define PCIE_ATU_LOWER_TARGET 0x918
67#define PCIE_ATU_BUS(x) (((x) & 0xff) << 24)
68#define PCIE_ATU_DEV(x) (((x) & 0x1f) << 19)
69#define PCIE_ATU_FUNC(x) (((x) & 0x7) << 16)
70#define PCIE_ATU_UPPER_TARGET 0x91C
71
Jingoo Han4b1ced82013-07-31 17:14:10 +090072static struct hw_pci dw_pci;
Jingoo Han340cba62013-06-21 16:24:54 +090073
Bjorn Helgaas73e40852013-10-09 09:12:37 -060074static unsigned long global_io_offset;
Jingoo Han340cba62013-06-21 16:24:54 +090075
76static inline struct pcie_port *sys_to_pcie(struct pci_sys_data *sys)
77{
Lucas Stach84a263f2014-09-05 09:37:55 -060078 BUG_ON(!sys->private_data);
79
Jingoo Han340cba62013-06-21 16:24:54 +090080 return sys->private_data;
81}
82
Pratyush Ananda01ef592013-12-11 15:08:32 +053083int dw_pcie_cfg_read(void __iomem *addr, int where, int size, u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +090084{
85 *val = readl(addr);
86
87 if (size == 1)
88 *val = (*val >> (8 * (where & 3))) & 0xff;
89 else if (size == 2)
90 *val = (*val >> (8 * (where & 3))) & 0xffff;
91 else if (size != 4)
92 return PCIBIOS_BAD_REGISTER_NUMBER;
93
94 return PCIBIOS_SUCCESSFUL;
95}
96
Pratyush Ananda01ef592013-12-11 15:08:32 +053097int dw_pcie_cfg_write(void __iomem *addr, int where, int size, u32 val)
Jingoo Han340cba62013-06-21 16:24:54 +090098{
99 if (size == 4)
100 writel(val, addr);
101 else if (size == 2)
102 writew(val, addr + (where & 2));
103 else if (size == 1)
104 writeb(val, addr + (where & 3));
105 else
106 return PCIBIOS_BAD_REGISTER_NUMBER;
107
108 return PCIBIOS_SUCCESSFUL;
109}
110
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900111static inline void dw_pcie_readl_rc(struct pcie_port *pp, u32 reg, u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +0900112{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900113 if (pp->ops->readl_rc)
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900114 pp->ops->readl_rc(pp, pp->dbi_base + reg, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900115 else
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900116 *val = readl(pp->dbi_base + reg);
Jingoo Han340cba62013-06-21 16:24:54 +0900117}
118
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900119static inline void dw_pcie_writel_rc(struct pcie_port *pp, u32 val, u32 reg)
Jingoo Han340cba62013-06-21 16:24:54 +0900120{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900121 if (pp->ops->writel_rc)
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900122 pp->ops->writel_rc(pp, val, pp->dbi_base + reg);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900123 else
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900124 writel(val, pp->dbi_base + reg);
Jingoo Han340cba62013-06-21 16:24:54 +0900125}
126
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600127static int dw_pcie_rd_own_conf(struct pcie_port *pp, int where, int size,
128 u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +0900129{
130 int ret;
131
Jingoo Han4b1ced82013-07-31 17:14:10 +0900132 if (pp->ops->rd_own_conf)
133 ret = pp->ops->rd_own_conf(pp, where, size, val);
134 else
Pratyush Ananda01ef592013-12-11 15:08:32 +0530135 ret = dw_pcie_cfg_read(pp->dbi_base + (where & ~0x3), where,
136 size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900137
Jingoo Han340cba62013-06-21 16:24:54 +0900138 return ret;
139}
140
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600141static int dw_pcie_wr_own_conf(struct pcie_port *pp, int where, int size,
142 u32 val)
Jingoo Han340cba62013-06-21 16:24:54 +0900143{
144 int ret;
145
Jingoo Han4b1ced82013-07-31 17:14:10 +0900146 if (pp->ops->wr_own_conf)
147 ret = pp->ops->wr_own_conf(pp, where, size, val);
Jingoo Han340cba62013-06-21 16:24:54 +0900148 else
Pratyush Ananda01ef592013-12-11 15:08:32 +0530149 ret = dw_pcie_cfg_write(pp->dbi_base + (where & ~0x3), where,
150 size, val);
Jingoo Han340cba62013-06-21 16:24:54 +0900151
152 return ret;
153}
154
Jisheng Zhang63503c82015-04-30 16:22:28 +0800155static void dw_pcie_prog_outbound_atu(struct pcie_port *pp, int index,
156 int type, u64 cpu_addr, u64 pci_addr, u32 size)
157{
158 dw_pcie_writel_rc(pp, PCIE_ATU_REGION_OUTBOUND | index,
159 PCIE_ATU_VIEWPORT);
160 dw_pcie_writel_rc(pp, lower_32_bits(cpu_addr), PCIE_ATU_LOWER_BASE);
161 dw_pcie_writel_rc(pp, upper_32_bits(cpu_addr), PCIE_ATU_UPPER_BASE);
162 dw_pcie_writel_rc(pp, lower_32_bits(cpu_addr + size - 1),
163 PCIE_ATU_LIMIT);
164 dw_pcie_writel_rc(pp, lower_32_bits(pci_addr), PCIE_ATU_LOWER_TARGET);
165 dw_pcie_writel_rc(pp, upper_32_bits(pci_addr), PCIE_ATU_UPPER_TARGET);
166 dw_pcie_writel_rc(pp, type, PCIE_ATU_CR1);
167 dw_pcie_writel_rc(pp, PCIE_ATU_ENABLE, PCIE_ATU_CR2);
168}
169
Jingoo Hanf342d942013-09-06 15:54:59 +0900170static struct irq_chip dw_msi_irq_chip = {
171 .name = "PCI-MSI",
Thomas Gleixner280510f2014-11-23 12:23:20 +0100172 .irq_enable = pci_msi_unmask_irq,
173 .irq_disable = pci_msi_mask_irq,
174 .irq_mask = pci_msi_mask_irq,
175 .irq_unmask = pci_msi_unmask_irq,
Jingoo Hanf342d942013-09-06 15:54:59 +0900176};
177
178/* MSI int handler */
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100179irqreturn_t dw_handle_msi_irq(struct pcie_port *pp)
Jingoo Hanf342d942013-09-06 15:54:59 +0900180{
181 unsigned long val;
Pratyush Anand904d0e72013-10-09 21:32:12 +0900182 int i, pos, irq;
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100183 irqreturn_t ret = IRQ_NONE;
Jingoo Hanf342d942013-09-06 15:54:59 +0900184
185 for (i = 0; i < MAX_MSI_CTRLS; i++) {
186 dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_STATUS + i * 12, 4,
187 (u32 *)&val);
188 if (val) {
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100189 ret = IRQ_HANDLED;
Jingoo Hanf342d942013-09-06 15:54:59 +0900190 pos = 0;
191 while ((pos = find_next_bit(&val, 32, pos)) != 32) {
Pratyush Anand904d0e72013-10-09 21:32:12 +0900192 irq = irq_find_mapping(pp->irq_domain,
193 i * 32 + pos);
Harro Haanca165892013-12-12 19:29:03 +0100194 dw_pcie_wr_own_conf(pp,
195 PCIE_MSI_INTR0_STATUS + i * 12,
196 4, 1 << pos);
Pratyush Anand904d0e72013-10-09 21:32:12 +0900197 generic_handle_irq(irq);
Jingoo Hanf342d942013-09-06 15:54:59 +0900198 pos++;
199 }
200 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900201 }
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100202
203 return ret;
Jingoo Hanf342d942013-09-06 15:54:59 +0900204}
205
206void dw_pcie_msi_init(struct pcie_port *pp)
207{
208 pp->msi_data = __get_free_pages(GFP_KERNEL, 0);
209
210 /* program the msi_data */
211 dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_LO, 4,
212 virt_to_phys((void *)pp->msi_data));
213 dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_HI, 4, 0);
214}
215
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400216static void dw_pcie_msi_clear_irq(struct pcie_port *pp, int irq)
217{
218 unsigned int res, bit, val;
219
220 res = (irq / 32) * 12;
221 bit = irq % 32;
222 dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val);
223 val &= ~(1 << bit);
224 dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val);
225}
226
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100227static void clear_irq_range(struct pcie_port *pp, unsigned int irq_base,
Jingoo Han58275f2f2013-12-27 09:30:25 +0900228 unsigned int nvec, unsigned int pos)
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100229{
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400230 unsigned int i;
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100231
Bjorn Helgaas0b8cfb62013-12-09 15:11:25 -0700232 for (i = 0; i < nvec; i++) {
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100233 irq_set_msi_desc_off(irq_base, i, NULL);
Jingoo Han58275f2f2013-12-27 09:30:25 +0900234 /* Disable corresponding interrupt on MSI controller */
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400235 if (pp->ops->msi_clear_irq)
236 pp->ops->msi_clear_irq(pp, pos + i);
237 else
238 dw_pcie_msi_clear_irq(pp, pos + i);
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100239 }
Lucas Stachc8df6ac2014-09-30 18:36:27 +0200240
241 bitmap_release_region(pp->msi_irq_in_use, pos, order_base_2(nvec));
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100242}
243
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400244static void dw_pcie_msi_set_irq(struct pcie_port *pp, int irq)
245{
246 unsigned int res, bit, val;
247
248 res = (irq / 32) * 12;
249 bit = irq % 32;
250 dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val);
251 val |= 1 << bit;
252 dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val);
253}
254
Jingoo Hanf342d942013-09-06 15:54:59 +0900255static int assign_irq(int no_irqs, struct msi_desc *desc, int *pos)
256{
Lucas Stachc8df6ac2014-09-30 18:36:27 +0200257 int irq, pos0, i;
Jiang Liue39758e2015-07-09 16:00:43 +0800258 struct pcie_port *pp = sys_to_pcie(msi_desc_to_pci_sysdata(desc));
Jingoo Hanf342d942013-09-06 15:54:59 +0900259
Lucas Stachc8df6ac2014-09-30 18:36:27 +0200260 pos0 = bitmap_find_free_region(pp->msi_irq_in_use, MAX_MSI_IRQS,
261 order_base_2(no_irqs));
262 if (pos0 < 0)
263 goto no_valid_irq;
Jingoo Hanf342d942013-09-06 15:54:59 +0900264
Pratyush Anand904d0e72013-10-09 21:32:12 +0900265 irq = irq_find_mapping(pp->irq_domain, pos0);
266 if (!irq)
Jingoo Hanf342d942013-09-06 15:54:59 +0900267 goto no_valid_irq;
268
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100269 /*
270 * irq_create_mapping (called from dw_pcie_host_init) pre-allocates
271 * descs so there is no need to allocate descs here. We can therefore
272 * assume that if irq_find_mapping above returns non-zero, then the
273 * descs are also successfully allocated.
274 */
275
Bjorn Helgaas0b8cfb62013-12-09 15:11:25 -0700276 for (i = 0; i < no_irqs; i++) {
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100277 if (irq_set_msi_desc_off(irq, i, desc) != 0) {
278 clear_irq_range(pp, irq, i, pos0);
279 goto no_valid_irq;
280 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900281 /*Enable corresponding interrupt in MSI interrupt controller */
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400282 if (pp->ops->msi_set_irq)
283 pp->ops->msi_set_irq(pp, pos0 + i);
284 else
285 dw_pcie_msi_set_irq(pp, pos0 + i);
Jingoo Hanf342d942013-09-06 15:54:59 +0900286 }
287
288 *pos = pos0;
289 return irq;
290
291no_valid_irq:
292 *pos = pos0;
293 return -ENOSPC;
294}
295
Yijing Wangc2791b82014-11-11 17:45:45 -0700296static int dw_msi_setup_irq(struct msi_controller *chip, struct pci_dev *pdev,
Jingoo Hanf342d942013-09-06 15:54:59 +0900297 struct msi_desc *desc)
298{
Lucas Stach91f8ae82014-09-30 18:36:26 +0200299 int irq, pos;
Jingoo Hanf342d942013-09-06 15:54:59 +0900300 struct msi_msg msg;
301 struct pcie_port *pp = sys_to_pcie(pdev->bus->sysdata);
302
Lucas Stach19c53922015-01-27 10:24:53 -0600303 if (desc->msi_attrib.is_msix)
304 return -EINVAL;
305
Lucas Stach91f8ae82014-09-30 18:36:26 +0200306 irq = assign_irq(1, desc, &pos);
Jingoo Hanf342d942013-09-06 15:54:59 +0900307 if (irq < 0)
308 return irq;
309
Minghuan Lian450e3442014-09-23 22:28:58 +0800310 if (pp->ops->get_msi_addr)
311 msg.address_lo = pp->ops->get_msi_addr(pp);
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400312 else
313 msg.address_lo = virt_to_phys((void *)pp->msi_data);
Jingoo Hanf342d942013-09-06 15:54:59 +0900314 msg.address_hi = 0x0;
Minghuan Lian24832b42014-09-23 22:28:59 +0800315
316 if (pp->ops->get_msi_data)
317 msg.data = pp->ops->get_msi_data(pp, pos);
318 else
319 msg.data = pos;
320
Jiang Liu83a18912014-11-09 23:10:34 +0800321 pci_write_msi_msg(irq, &msg);
Jingoo Hanf342d942013-09-06 15:54:59 +0900322
323 return 0;
324}
325
Yijing Wangc2791b82014-11-11 17:45:45 -0700326static void dw_msi_teardown_irq(struct msi_controller *chip, unsigned int irq)
Jingoo Hanf342d942013-09-06 15:54:59 +0900327{
Lucas Stach91f8ae82014-09-30 18:36:26 +0200328 struct irq_data *data = irq_get_irq_data(irq);
Jiang Liuc391f262015-06-01 16:05:41 +0800329 struct msi_desc *msi = irq_data_get_msi_desc(data);
Jiang Liue39758e2015-07-09 16:00:43 +0800330 struct pcie_port *pp = sys_to_pcie(msi_desc_to_pci_sysdata(msi));
Lucas Stach91f8ae82014-09-30 18:36:26 +0200331
332 clear_irq_range(pp, irq, 1, data->hwirq);
Jingoo Hanf342d942013-09-06 15:54:59 +0900333}
334
Yijing Wangc2791b82014-11-11 17:45:45 -0700335static struct msi_controller dw_pcie_msi_chip = {
Jingoo Hanf342d942013-09-06 15:54:59 +0900336 .setup_irq = dw_msi_setup_irq,
337 .teardown_irq = dw_msi_teardown_irq,
338};
339
Jingoo Han4b1ced82013-07-31 17:14:10 +0900340int dw_pcie_link_up(struct pcie_port *pp)
Jingoo Han340cba62013-06-21 16:24:54 +0900341{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900342 if (pp->ops->link_up)
343 return pp->ops->link_up(pp);
Jingoo Han340cba62013-06-21 16:24:54 +0900344 else
Jingoo Han340cba62013-06-21 16:24:54 +0900345 return 0;
Jingoo Han340cba62013-06-21 16:24:54 +0900346}
347
Jingoo Hanf342d942013-09-06 15:54:59 +0900348static int dw_pcie_msi_map(struct irq_domain *domain, unsigned int irq,
349 irq_hw_number_t hwirq)
350{
351 irq_set_chip_and_handler(irq, &dw_msi_irq_chip, handle_simple_irq);
352 irq_set_chip_data(irq, domain->host_data);
Jingoo Hanf342d942013-09-06 15:54:59 +0900353
354 return 0;
355}
356
357static const struct irq_domain_ops msi_domain_ops = {
358 .map = dw_pcie_msi_map,
359};
360
Matwey V. Kornilova43f32d2015-02-19 20:41:48 +0300361int dw_pcie_host_init(struct pcie_port *pp)
Jingoo Han340cba62013-06-21 16:24:54 +0900362{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900363 struct device_node *np = pp->dev->of_node;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530364 struct platform_device *pdev = to_platform_device(pp->dev);
Jingoo Han340cba62013-06-21 16:24:54 +0900365 struct of_pci_range range;
366 struct of_pci_range_parser parser;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530367 struct resource *cfg_res;
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530368 u32 val, na, ns;
369 const __be32 *addrp;
Murali Karicherib14a3d12014-07-23 14:54:51 -0400370 int i, index, ret;
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530371
372 /* Find the address cell size and the number of cells in order to get
373 * the untranslated address.
374 */
375 of_property_read_u32(np, "#address-cells", &na);
376 ns = of_n_size_cells(np);
Jingoo Hanf342d942013-09-06 15:54:59 +0900377
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530378 cfg_res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "config");
379 if (cfg_res) {
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600380 pp->cfg0_size = resource_size(cfg_res)/2;
381 pp->cfg1_size = resource_size(cfg_res)/2;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530382 pp->cfg0_base = cfg_res->start;
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600383 pp->cfg1_base = cfg_res->start + pp->cfg0_size;
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530384
385 /* Find the untranslated configuration space address */
386 index = of_property_match_string(np, "reg-names", "config");
Fabio Estevam9f0dbe02014-09-22 14:52:07 -0600387 addrp = of_get_address(np, index, NULL, NULL);
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530388 pp->cfg0_mod_base = of_read_number(addrp, ns);
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600389 pp->cfg1_mod_base = pp->cfg0_mod_base + pp->cfg0_size;
Murali Karicheri0f414212015-07-21 17:54:11 -0400390 } else if (!pp->va_cfg0_base) {
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530391 dev_err(pp->dev, "missing *config* reg space\n");
392 }
393
Jingoo Han340cba62013-06-21 16:24:54 +0900394 if (of_pci_range_parser_init(&parser, np)) {
Jingoo Han4b1ced82013-07-31 17:14:10 +0900395 dev_err(pp->dev, "missing ranges property\n");
Jingoo Han340cba62013-06-21 16:24:54 +0900396 return -EINVAL;
397 }
398
399 /* Get the I/O and memory ranges from DT */
400 for_each_of_pci_range(&parser, &range) {
401 unsigned long restype = range.flags & IORESOURCE_TYPE_BITS;
Jingoo Han2c992f32014-11-12 12:27:04 +0900402
Jingoo Han340cba62013-06-21 16:24:54 +0900403 if (restype == IORESOURCE_IO) {
404 of_pci_range_to_resource(&range, np, &pp->io);
405 pp->io.name = "I/O";
406 pp->io.start = max_t(resource_size_t,
407 PCIBIOS_MIN_IO,
408 range.pci_addr + global_io_offset);
409 pp->io.end = min_t(resource_size_t,
410 IO_SPACE_LIMIT,
411 range.pci_addr + range.size
Minghuan Lian0c61ea72014-09-23 22:28:57 +0800412 + global_io_offset - 1);
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600413 pp->io_size = resource_size(&pp->io);
414 pp->io_bus_addr = range.pci_addr;
Pratyush Anandfce85912013-12-11 15:08:33 +0530415 pp->io_base = range.cpu_addr;
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530416
417 /* Find the untranslated IO space address */
418 pp->io_mod_base = of_read_number(parser.range -
419 parser.np + na, ns);
Jingoo Han340cba62013-06-21 16:24:54 +0900420 }
421 if (restype == IORESOURCE_MEM) {
422 of_pci_range_to_resource(&range, np, &pp->mem);
423 pp->mem.name = "MEM";
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600424 pp->mem_size = resource_size(&pp->mem);
425 pp->mem_bus_addr = range.pci_addr;
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530426
427 /* Find the untranslated MEM space address */
428 pp->mem_mod_base = of_read_number(parser.range -
429 parser.np + na, ns);
Jingoo Han340cba62013-06-21 16:24:54 +0900430 }
431 if (restype == 0) {
432 of_pci_range_to_resource(&range, np, &pp->cfg);
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600433 pp->cfg0_size = resource_size(&pp->cfg)/2;
434 pp->cfg1_size = resource_size(&pp->cfg)/2;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530435 pp->cfg0_base = pp->cfg.start;
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600436 pp->cfg1_base = pp->cfg.start + pp->cfg0_size;
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530437
438 /* Find the untranslated configuration space address */
439 pp->cfg0_mod_base = of_read_number(parser.range -
440 parser.np + na, ns);
441 pp->cfg1_mod_base = pp->cfg0_mod_base +
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600442 pp->cfg0_size;
Jingoo Han340cba62013-06-21 16:24:54 +0900443 }
444 }
445
Lucas Stach4f2ebe02014-07-23 19:52:38 +0200446 ret = of_pci_parse_bus_range(np, &pp->busn);
447 if (ret < 0) {
448 pp->busn.name = np->name;
449 pp->busn.start = 0;
450 pp->busn.end = 0xff;
451 pp->busn.flags = IORESOURCE_BUS;
452 dev_dbg(pp->dev, "failed to parse bus-range property: %d, using default %pR\n",
453 ret, &pp->busn);
454 }
455
Jingoo Han4b1ced82013-07-31 17:14:10 +0900456 if (!pp->dbi_base) {
457 pp->dbi_base = devm_ioremap(pp->dev, pp->cfg.start,
458 resource_size(&pp->cfg));
459 if (!pp->dbi_base) {
460 dev_err(pp->dev, "error with ioremap\n");
461 return -ENOMEM;
462 }
Jingoo Han340cba62013-06-21 16:24:54 +0900463 }
Jingoo Han340cba62013-06-21 16:24:54 +0900464
Jingoo Han4b1ced82013-07-31 17:14:10 +0900465 pp->mem_base = pp->mem.start;
466
Jingoo Han4b1ced82013-07-31 17:14:10 +0900467 if (!pp->va_cfg0_base) {
Murali Karicherib14a3d12014-07-23 14:54:51 -0400468 pp->va_cfg0_base = devm_ioremap(pp->dev, pp->cfg0_base,
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600469 pp->cfg0_size);
Murali Karicherib14a3d12014-07-23 14:54:51 -0400470 if (!pp->va_cfg0_base) {
471 dev_err(pp->dev, "error with ioremap in function\n");
472 return -ENOMEM;
473 }
Jingoo Han340cba62013-06-21 16:24:54 +0900474 }
Murali Karicherib14a3d12014-07-23 14:54:51 -0400475
Jingoo Han4b1ced82013-07-31 17:14:10 +0900476 if (!pp->va_cfg1_base) {
Murali Karicherib14a3d12014-07-23 14:54:51 -0400477 pp->va_cfg1_base = devm_ioremap(pp->dev, pp->cfg1_base,
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600478 pp->cfg1_size);
Murali Karicherib14a3d12014-07-23 14:54:51 -0400479 if (!pp->va_cfg1_base) {
480 dev_err(pp->dev, "error with ioremap\n");
481 return -ENOMEM;
482 }
Jingoo Han4b1ced82013-07-31 17:14:10 +0900483 }
Jingoo Han340cba62013-06-21 16:24:54 +0900484
Jingoo Han4b1ced82013-07-31 17:14:10 +0900485 if (of_property_read_u32(np, "num-lanes", &pp->lanes)) {
486 dev_err(pp->dev, "Failed to parse the number of lanes\n");
487 return -EINVAL;
488 }
Jingoo Han340cba62013-06-21 16:24:54 +0900489
Jingoo Hanf342d942013-09-06 15:54:59 +0900490 if (IS_ENABLED(CONFIG_PCI_MSI)) {
Murali Karicherib14a3d12014-07-23 14:54:51 -0400491 if (!pp->ops->msi_host_init) {
492 pp->irq_domain = irq_domain_add_linear(pp->dev->of_node,
493 MAX_MSI_IRQS, &msi_domain_ops,
494 &dw_pcie_msi_chip);
495 if (!pp->irq_domain) {
496 dev_err(pp->dev, "irq domain init failed\n");
497 return -ENXIO;
498 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900499
Murali Karicherib14a3d12014-07-23 14:54:51 -0400500 for (i = 0; i < MAX_MSI_IRQS; i++)
501 irq_create_mapping(pp->irq_domain, i);
502 } else {
503 ret = pp->ops->msi_host_init(pp, &dw_pcie_msi_chip);
504 if (ret < 0)
505 return ret;
506 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900507 }
508
Jingoo Han4b1ced82013-07-31 17:14:10 +0900509 if (pp->ops->host_init)
510 pp->ops->host_init(pp);
Jingoo Han340cba62013-06-21 16:24:54 +0900511
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800512 if (!pp->ops->rd_other_conf)
513 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX1,
514 PCIE_ATU_TYPE_MEM, pp->mem_mod_base,
515 pp->mem_bus_addr, pp->mem_size);
516
Jingoo Han4b1ced82013-07-31 17:14:10 +0900517 dw_pcie_wr_own_conf(pp, PCI_BASE_ADDRESS_0, 4, 0);
518
519 /* program correct class for RC */
520 dw_pcie_wr_own_conf(pp, PCI_CLASS_DEVICE, 2, PCI_CLASS_BRIDGE_PCI);
521
522 dw_pcie_rd_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, &val);
523 val |= PORT_LOGIC_SPEED_CHANGE;
524 dw_pcie_wr_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, val);
525
Yijing Wang0815f952014-11-11 15:38:07 -0700526#ifdef CONFIG_PCI_MSI
527 dw_pcie_msi_chip.dev = pp->dev;
Yijing Wang0815f952014-11-11 15:38:07 -0700528#endif
529
Jingoo Han4b1ced82013-07-31 17:14:10 +0900530 dw_pci.nr_controllers = 1;
531 dw_pci.private_data = (void **)&pp;
532
Lucas Stach804f57b2014-03-05 14:25:51 +0100533 pci_common_init_dev(pp->dev, &dw_pci);
Jingoo Han340cba62013-06-21 16:24:54 +0900534
Jingoo Han340cba62013-06-21 16:24:54 +0900535 return 0;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900536}
Jingoo Han340cba62013-06-21 16:24:54 +0900537
Jingoo Han4b1ced82013-07-31 17:14:10 +0900538static int dw_pcie_rd_other_conf(struct pcie_port *pp, struct pci_bus *bus,
539 u32 devfn, int where, int size, u32 *val)
540{
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800541 int ret, type;
542 u32 address, busdev, cfg_size;
543 u64 cpu_addr;
544 void __iomem *va_cfg_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900545
546 busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
547 PCIE_ATU_FUNC(PCI_FUNC(devfn));
548 address = where & ~0x3;
549
550 if (bus->parent->number == pp->root_bus_nr) {
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800551 type = PCIE_ATU_TYPE_CFG0;
552 cpu_addr = pp->cfg0_mod_base;
553 cfg_size = pp->cfg0_size;
554 va_cfg_base = pp->va_cfg0_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900555 } else {
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800556 type = PCIE_ATU_TYPE_CFG1;
557 cpu_addr = pp->cfg1_mod_base;
558 cfg_size = pp->cfg1_size;
559 va_cfg_base = pp->va_cfg1_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900560 }
561
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800562 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
563 type, cpu_addr,
564 busdev, cfg_size);
565 ret = dw_pcie_cfg_read(va_cfg_base + address, where, size, val);
566 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
567 PCIE_ATU_TYPE_IO, pp->io_mod_base,
568 pp->io_bus_addr, pp->io_size);
569
Jingoo Han340cba62013-06-21 16:24:54 +0900570 return ret;
571}
572
Jingoo Han4b1ced82013-07-31 17:14:10 +0900573static int dw_pcie_wr_other_conf(struct pcie_port *pp, struct pci_bus *bus,
574 u32 devfn, int where, int size, u32 val)
Jingoo Han340cba62013-06-21 16:24:54 +0900575{
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800576 int ret, type;
577 u32 address, busdev, cfg_size;
578 u64 cpu_addr;
579 void __iomem *va_cfg_base;
Jingoo Han340cba62013-06-21 16:24:54 +0900580
Jingoo Han4b1ced82013-07-31 17:14:10 +0900581 busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
582 PCIE_ATU_FUNC(PCI_FUNC(devfn));
583 address = where & ~0x3;
Jingoo Han340cba62013-06-21 16:24:54 +0900584
Jingoo Han4b1ced82013-07-31 17:14:10 +0900585 if (bus->parent->number == pp->root_bus_nr) {
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800586 type = PCIE_ATU_TYPE_CFG0;
587 cpu_addr = pp->cfg0_mod_base;
588 cfg_size = pp->cfg0_size;
589 va_cfg_base = pp->va_cfg0_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900590 } else {
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800591 type = PCIE_ATU_TYPE_CFG1;
592 cpu_addr = pp->cfg1_mod_base;
593 cfg_size = pp->cfg1_size;
594 va_cfg_base = pp->va_cfg1_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900595 }
596
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800597 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
598 type, cpu_addr,
599 busdev, cfg_size);
600 ret = dw_pcie_cfg_write(va_cfg_base + address, where, size, val);
601 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
602 PCIE_ATU_TYPE_IO, pp->io_mod_base,
603 pp->io_bus_addr, pp->io_size);
604
Jingoo Han4b1ced82013-07-31 17:14:10 +0900605 return ret;
Jingoo Han340cba62013-06-21 16:24:54 +0900606}
607
Jingoo Han4b1ced82013-07-31 17:14:10 +0900608static int dw_pcie_valid_config(struct pcie_port *pp,
609 struct pci_bus *bus, int dev)
Jingoo Han340cba62013-06-21 16:24:54 +0900610{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900611 /* If there is no link, then there is no device */
612 if (bus->number != pp->root_bus_nr) {
613 if (!dw_pcie_link_up(pp))
614 return 0;
615 }
Jingoo Han340cba62013-06-21 16:24:54 +0900616
Jingoo Han4b1ced82013-07-31 17:14:10 +0900617 /* access only one slot on each root port */
618 if (bus->number == pp->root_bus_nr && dev > 0)
619 return 0;
Jingoo Han340cba62013-06-21 16:24:54 +0900620
621 /*
Jingoo Han4b1ced82013-07-31 17:14:10 +0900622 * do not read more than one device on the bus directly attached
623 * to RC's (Virtual Bridge's) DS side.
Jingoo Han340cba62013-06-21 16:24:54 +0900624 */
Jingoo Han4b1ced82013-07-31 17:14:10 +0900625 if (bus->primary == pp->root_bus_nr && dev > 0)
Jingoo Han340cba62013-06-21 16:24:54 +0900626 return 0;
Jingoo Han340cba62013-06-21 16:24:54 +0900627
628 return 1;
629}
630
Jingoo Han4b1ced82013-07-31 17:14:10 +0900631static int dw_pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
632 int size, u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +0900633{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900634 struct pcie_port *pp = sys_to_pcie(bus->sysdata);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900635 int ret;
Jingoo Han340cba62013-06-21 16:24:54 +0900636
Jingoo Han4b1ced82013-07-31 17:14:10 +0900637 if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0) {
638 *val = 0xffffffff;
639 return PCIBIOS_DEVICE_NOT_FOUND;
640 }
641
Jingoo Han4b1ced82013-07-31 17:14:10 +0900642 if (bus->number != pp->root_bus_nr)
Murali Karicheria1c0ae92014-07-21 12:58:41 -0400643 if (pp->ops->rd_other_conf)
644 ret = pp->ops->rd_other_conf(pp, bus, devfn,
645 where, size, val);
646 else
647 ret = dw_pcie_rd_other_conf(pp, bus, devfn,
Jingoo Han4b1ced82013-07-31 17:14:10 +0900648 where, size, val);
649 else
650 ret = dw_pcie_rd_own_conf(pp, where, size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900651
652 return ret;
Jingoo Han340cba62013-06-21 16:24:54 +0900653}
Jingoo Han4b1ced82013-07-31 17:14:10 +0900654
655static int dw_pcie_wr_conf(struct pci_bus *bus, u32 devfn,
656 int where, int size, u32 val)
657{
658 struct pcie_port *pp = sys_to_pcie(bus->sysdata);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900659 int ret;
660
Jingoo Han4b1ced82013-07-31 17:14:10 +0900661 if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0)
662 return PCIBIOS_DEVICE_NOT_FOUND;
663
Jingoo Han4b1ced82013-07-31 17:14:10 +0900664 if (bus->number != pp->root_bus_nr)
Murali Karicheria1c0ae92014-07-21 12:58:41 -0400665 if (pp->ops->wr_other_conf)
666 ret = pp->ops->wr_other_conf(pp, bus, devfn,
667 where, size, val);
668 else
669 ret = dw_pcie_wr_other_conf(pp, bus, devfn,
Jingoo Han4b1ced82013-07-31 17:14:10 +0900670 where, size, val);
671 else
672 ret = dw_pcie_wr_own_conf(pp, where, size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900673
674 return ret;
675}
676
677static struct pci_ops dw_pcie_ops = {
678 .read = dw_pcie_rd_conf,
679 .write = dw_pcie_wr_conf,
680};
681
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600682static int dw_pcie_setup(int nr, struct pci_sys_data *sys)
Jingoo Han4b1ced82013-07-31 17:14:10 +0900683{
684 struct pcie_port *pp;
685
686 pp = sys_to_pcie(sys);
687
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600688 if (global_io_offset < SZ_1M && pp->io_size > 0) {
689 sys->io_offset = global_io_offset - pp->io_bus_addr;
Pratyush Anandfce85912013-12-11 15:08:33 +0530690 pci_ioremap_io(global_io_offset, pp->io_base);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900691 global_io_offset += SZ_64K;
692 pci_add_resource_offset(&sys->resources, &pp->io,
693 sys->io_offset);
694 }
695
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600696 sys->mem_offset = pp->mem.start - pp->mem_bus_addr;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900697 pci_add_resource_offset(&sys->resources, &pp->mem, sys->mem_offset);
Lucas Stach4f2ebe02014-07-23 19:52:38 +0200698 pci_add_resource(&sys->resources, &pp->busn);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900699
700 return 1;
701}
702
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600703static struct pci_bus *dw_pcie_scan_bus(int nr, struct pci_sys_data *sys)
Jingoo Han4b1ced82013-07-31 17:14:10 +0900704{
705 struct pci_bus *bus;
706 struct pcie_port *pp = sys_to_pcie(sys);
707
Lucas Stach92483df2014-07-23 19:52:39 +0200708 pp->root_bus_nr = sys->busnr;
Lorenzo Pieralisi8953aab2015-07-29 12:33:18 +0100709
710 if (IS_ENABLED(CONFIG_PCI_MSI))
711 bus = pci_scan_root_bus_msi(pp->dev, sys->busnr, &dw_pcie_ops,
712 sys, &sys->resources,
713 &dw_pcie_msi_chip);
714 else
715 bus = pci_scan_root_bus(pp->dev, sys->busnr, &dw_pcie_ops,
716 sys, &sys->resources);
717
Lucas Stach92483df2014-07-23 19:52:39 +0200718 if (!bus)
719 return NULL;
720
Murali Karicherib14a3d12014-07-23 14:54:51 -0400721 if (bus && pp->ops->scan_bus)
722 pp->ops->scan_bus(pp);
723
Jingoo Han4b1ced82013-07-31 17:14:10 +0900724 return bus;
725}
726
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600727static int dw_pcie_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
Jingoo Han4b1ced82013-07-31 17:14:10 +0900728{
729 struct pcie_port *pp = sys_to_pcie(dev->bus->sysdata);
Lucas Stach804f57b2014-03-05 14:25:51 +0100730 int irq;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900731
Lucas Stach804f57b2014-03-05 14:25:51 +0100732 irq = of_irq_parse_and_map_pci(dev, slot, pin);
733 if (!irq)
734 irq = pp->irq;
735
736 return irq;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900737}
738
739static struct hw_pci dw_pci = {
740 .setup = dw_pcie_setup,
741 .scan = dw_pcie_scan_bus,
742 .map_irq = dw_pcie_map_irq,
743};
744
745void dw_pcie_setup_rc(struct pcie_port *pp)
746{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900747 u32 val;
748 u32 membase;
749 u32 memlimit;
750
Mohit Kumar66c5c342014-04-14 14:22:54 -0600751 /* set the number of lanes */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900752 dw_pcie_readl_rc(pp, PCIE_PORT_LINK_CONTROL, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900753 val &= ~PORT_LINK_MODE_MASK;
754 switch (pp->lanes) {
755 case 1:
756 val |= PORT_LINK_MODE_1_LANES;
757 break;
758 case 2:
759 val |= PORT_LINK_MODE_2_LANES;
760 break;
761 case 4:
762 val |= PORT_LINK_MODE_4_LANES;
763 break;
Zhou Wang5b0f0732015-05-13 14:44:34 +0800764 case 8:
765 val |= PORT_LINK_MODE_8_LANES;
766 break;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900767 }
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900768 dw_pcie_writel_rc(pp, val, PCIE_PORT_LINK_CONTROL);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900769
770 /* set link width speed control register */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900771 dw_pcie_readl_rc(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900772 val &= ~PORT_LOGIC_LINK_WIDTH_MASK;
773 switch (pp->lanes) {
774 case 1:
775 val |= PORT_LOGIC_LINK_WIDTH_1_LANES;
776 break;
777 case 2:
778 val |= PORT_LOGIC_LINK_WIDTH_2_LANES;
779 break;
780 case 4:
781 val |= PORT_LOGIC_LINK_WIDTH_4_LANES;
782 break;
Zhou Wang5b0f0732015-05-13 14:44:34 +0800783 case 8:
784 val |= PORT_LOGIC_LINK_WIDTH_8_LANES;
785 break;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900786 }
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900787 dw_pcie_writel_rc(pp, val, PCIE_LINK_WIDTH_SPEED_CONTROL);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900788
789 /* setup RC BARs */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900790 dw_pcie_writel_rc(pp, 0x00000004, PCI_BASE_ADDRESS_0);
Mohit Kumardbffdd62014-02-19 17:34:35 +0530791 dw_pcie_writel_rc(pp, 0x00000000, PCI_BASE_ADDRESS_1);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900792
793 /* setup interrupt pins */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900794 dw_pcie_readl_rc(pp, PCI_INTERRUPT_LINE, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900795 val &= 0xffff00ff;
796 val |= 0x00000100;
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900797 dw_pcie_writel_rc(pp, val, PCI_INTERRUPT_LINE);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900798
799 /* setup bus numbers */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900800 dw_pcie_readl_rc(pp, PCI_PRIMARY_BUS, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900801 val &= 0xff000000;
802 val |= 0x00010100;
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900803 dw_pcie_writel_rc(pp, val, PCI_PRIMARY_BUS);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900804
805 /* setup memory base, memory limit */
806 membase = ((u32)pp->mem_base & 0xfff00000) >> 16;
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600807 memlimit = (pp->mem_size + (u32)pp->mem_base) & 0xfff00000;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900808 val = memlimit | membase;
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900809 dw_pcie_writel_rc(pp, val, PCI_MEMORY_BASE);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900810
811 /* setup command register */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900812 dw_pcie_readl_rc(pp, PCI_COMMAND, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900813 val &= 0xffff0000;
814 val |= PCI_COMMAND_IO | PCI_COMMAND_MEMORY |
815 PCI_COMMAND_MASTER | PCI_COMMAND_SERR;
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900816 dw_pcie_writel_rc(pp, val, PCI_COMMAND);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900817}
Jingoo Han340cba62013-06-21 16:24:54 +0900818
819MODULE_AUTHOR("Jingoo Han <jg1.han@samsung.com>");
Jingoo Han4b1ced82013-07-31 17:14:10 +0900820MODULE_DESCRIPTION("Designware PCIe host controller driver");
Jingoo Han340cba62013-06-21 16:24:54 +0900821MODULE_LICENSE("GPL v2");