blob: ae1f451e8f89a760574359135a57ac9c61502afe [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed302bdf62015-04-02 17:07:29 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_DRIVER_H
34#define MLX5_DRIVER_H
35
36#include <linux/kernel.h>
37#include <linux/completion.h>
38#include <linux/pci.h>
39#include <linux/spinlock_types.h>
40#include <linux/semaphore.h>
Roland Dreier6ecde512014-02-13 20:45:17 -080041#include <linux/slab.h>
Eli Cohene126ba92013-07-07 17:25:49 +030042#include <linux/vmalloc.h>
43#include <linux/radix-tree.h>
Amir Vadai43a335e2016-05-13 12:55:41 +000044#include <linux/workqueue.h>
Matan Barak94c68252016-04-17 17:08:40 +030045#include <linux/interrupt.h>
Roland Dreier6ecde512014-02-13 20:45:17 -080046
Eli Cohene126ba92013-07-07 17:25:49 +030047#include <linux/mlx5/device.h>
48#include <linux/mlx5/doorbell.h>
Artemy Kovalyovaf1ba292016-06-17 15:33:32 +030049#include <linux/mlx5/srq.h>
Eli Cohene126ba92013-07-07 17:25:49 +030050
51enum {
52 MLX5_BOARD_ID_LEN = 64,
53 MLX5_MAX_NAME_LEN = 16,
54};
55
56enum {
57 /* one minute for the sake of bringup. Generally, commands must always
58 * complete and we may need to increase this timeout value
59 */
Or Gerlitz6b6c07b2016-03-02 00:13:39 +020060 MLX5_CMD_TIMEOUT_MSEC = 60 * 1000,
Eli Cohene126ba92013-07-07 17:25:49 +030061 MLX5_CMD_WQ_MAX_NAME = 32,
62};
63
64enum {
65 CMD_OWNER_SW = 0x0,
66 CMD_OWNER_HW = 0x1,
67 CMD_STATUS_SUCCESS = 0,
68};
69
70enum mlx5_sqp_t {
71 MLX5_SQP_SMI = 0,
72 MLX5_SQP_GSI = 1,
73 MLX5_SQP_IEEE_1588 = 2,
74 MLX5_SQP_SNIFFER = 3,
75 MLX5_SQP_SYNC_UMR = 4,
76};
77
78enum {
79 MLX5_MAX_PORTS = 2,
80};
81
82enum {
83 MLX5_EQ_VEC_PAGES = 0,
84 MLX5_EQ_VEC_CMD = 1,
85 MLX5_EQ_VEC_ASYNC = 2,
86 MLX5_EQ_VEC_COMP_BASE,
87};
88
89enum {
Saeed Mahameeddb058a12015-05-28 22:28:39 +030090 MLX5_MAX_IRQ_NAME = 32
Eli Cohene126ba92013-07-07 17:25:49 +030091};
92
93enum {
94 MLX5_ATOMIC_MODE_IB_COMP = 1 << 16,
95 MLX5_ATOMIC_MODE_CX = 2 << 16,
96 MLX5_ATOMIC_MODE_8B = 3 << 16,
97 MLX5_ATOMIC_MODE_16B = 4 << 16,
98 MLX5_ATOMIC_MODE_32B = 5 << 16,
99 MLX5_ATOMIC_MODE_64B = 6 << 16,
100 MLX5_ATOMIC_MODE_128B = 7 << 16,
101 MLX5_ATOMIC_MODE_256B = 8 << 16,
102};
103
104enum {
Saeed Mahameed4f3961e2016-02-22 18:17:25 +0200105 MLX5_REG_QETCR = 0x4005,
106 MLX5_REG_QTCT = 0x400a,
Eli Cohene126ba92013-07-07 17:25:49 +0300107 MLX5_REG_PCAP = 0x5001,
108 MLX5_REG_PMTU = 0x5003,
109 MLX5_REG_PTYS = 0x5004,
110 MLX5_REG_PAOS = 0x5006,
Achiad Shochat3c2d18e2015-08-16 16:04:51 +0300111 MLX5_REG_PFCC = 0x5007,
Gal Pressmanefea3892015-08-04 14:05:47 +0300112 MLX5_REG_PPCNT = 0x5008,
Eli Cohene126ba92013-07-07 17:25:49 +0300113 MLX5_REG_PMAOS = 0x5012,
114 MLX5_REG_PUDE = 0x5009,
115 MLX5_REG_PMPE = 0x5010,
116 MLX5_REG_PELC = 0x500e,
Majd Dibbinya124d132015-06-04 19:30:45 +0300117 MLX5_REG_PVLC = 0x500f,
Eran Ben Elisha94cb1eb2016-04-24 22:51:52 +0300118 MLX5_REG_PCMR = 0x5041,
Gal Pressmanbb641432016-04-24 22:51:54 +0300119 MLX5_REG_PMLP = 0x5002,
Eli Cohene126ba92013-07-07 17:25:49 +0300120 MLX5_REG_NODE_DESC = 0x6001,
121 MLX5_REG_HOST_ENDIANNESS = 0x7004,
Gal Pressmanbb641432016-04-24 22:51:54 +0300122 MLX5_REG_MCIA = 0x9014,
Gal Pressmanda54d242016-04-24 22:51:53 +0300123 MLX5_REG_MLCR = 0x902b,
Gal Pressman7f503162016-11-17 13:46:01 +0200124 MLX5_REG_MPCNT = 0x9051,
Eli Cohene126ba92013-07-07 17:25:49 +0300125};
126
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200127enum {
128 MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0,
129 MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1,
130};
131
Haggai Erane420f0c2014-12-11 17:04:19 +0200132enum mlx5_page_fault_resume_flags {
133 MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
134 MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1,
135 MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2,
136 MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7,
137};
138
Eli Cohene126ba92013-07-07 17:25:49 +0300139enum dbg_rsc_type {
140 MLX5_DBG_RSC_QP,
141 MLX5_DBG_RSC_EQ,
142 MLX5_DBG_RSC_CQ,
143};
144
145struct mlx5_field_desc {
146 struct dentry *dent;
147 int i;
148};
149
150struct mlx5_rsc_debug {
151 struct mlx5_core_dev *dev;
152 void *object;
153 enum dbg_rsc_type type;
154 struct dentry *root;
155 struct mlx5_field_desc fields[0];
156};
157
158enum mlx5_dev_event {
159 MLX5_DEV_EVENT_SYS_ERROR,
160 MLX5_DEV_EVENT_PORT_UP,
161 MLX5_DEV_EVENT_PORT_DOWN,
162 MLX5_DEV_EVENT_PORT_INITIALIZED,
163 MLX5_DEV_EVENT_LID_CHANGE,
164 MLX5_DEV_EVENT_PKEY_CHANGE,
165 MLX5_DEV_EVENT_GUID_CHANGE,
166 MLX5_DEV_EVENT_CLIENT_REREG,
167};
168
Rana Shahout4c916a72015-05-28 22:28:43 +0300169enum mlx5_port_status {
Achiad Shochat6fa1bca2015-08-16 16:04:50 +0300170 MLX5_PORT_UP = 1,
171 MLX5_PORT_DOWN = 2,
Rana Shahout4c916a72015-05-28 22:28:43 +0300172};
173
Eli Cohene126ba92013-07-07 17:25:49 +0300174struct mlx5_uuar_info {
175 struct mlx5_uar *uars;
176 int num_uars;
177 int num_low_latency_uuars;
178 unsigned long *bitmap;
179 unsigned int *count;
180 struct mlx5_bf *bfs;
181
182 /*
183 * protect uuar allocation data structs
184 */
185 struct mutex lock;
Eli Cohen78c0f982014-01-30 13:49:48 +0200186 u32 ver;
Eli Cohene126ba92013-07-07 17:25:49 +0300187};
188
189struct mlx5_bf {
190 void __iomem *reg;
191 void __iomem *regreg;
192 int buf_size;
193 struct mlx5_uar *uar;
194 unsigned long offset;
195 int need_lock;
196 /* protect blue flame buffer selection when needed
197 */
198 spinlock_t lock;
199
200 /* serialize 64 bit writes when done as two 32 bit accesses
201 */
202 spinlock_t lock32;
203 int uuarn;
204};
205
206struct mlx5_cmd_first {
207 __be32 data[4];
208};
209
210struct mlx5_cmd_msg {
211 struct list_head list;
Mohamad Haj Yahia0ac3ea72016-11-17 13:45:55 +0200212 struct cmd_msg_cache *parent;
Eli Cohene126ba92013-07-07 17:25:49 +0300213 u32 len;
214 struct mlx5_cmd_first first;
215 struct mlx5_cmd_mailbox *next;
216};
217
218struct mlx5_cmd_debug {
219 struct dentry *dbg_root;
220 struct dentry *dbg_in;
221 struct dentry *dbg_out;
222 struct dentry *dbg_outlen;
223 struct dentry *dbg_status;
224 struct dentry *dbg_run;
225 void *in_msg;
226 void *out_msg;
227 u8 status;
228 u16 inlen;
229 u16 outlen;
230};
231
Mohamad Haj Yahia0ac3ea72016-11-17 13:45:55 +0200232struct cmd_msg_cache {
Eli Cohene126ba92013-07-07 17:25:49 +0300233 /* protect block chain allocations
234 */
235 spinlock_t lock;
236 struct list_head head;
Mohamad Haj Yahia0ac3ea72016-11-17 13:45:55 +0200237 unsigned int max_inbox_size;
238 unsigned int num_ent;
Eli Cohene126ba92013-07-07 17:25:49 +0300239};
240
Mohamad Haj Yahia0ac3ea72016-11-17 13:45:55 +0200241enum {
242 MLX5_NUM_COMMAND_CACHES = 5,
Eli Cohene126ba92013-07-07 17:25:49 +0300243};
244
245struct mlx5_cmd_stats {
246 u64 sum;
247 u64 n;
248 struct dentry *root;
249 struct dentry *avg;
250 struct dentry *count;
251 /* protect command average calculations */
252 spinlock_t lock;
253};
254
255struct mlx5_cmd {
Eli Cohen64599cc2015-04-02 17:07:25 +0300256 void *cmd_alloc_buf;
257 dma_addr_t alloc_dma;
258 int alloc_size;
Eli Cohene126ba92013-07-07 17:25:49 +0300259 void *cmd_buf;
260 dma_addr_t dma;
261 u16 cmdif_rev;
262 u8 log_sz;
263 u8 log_stride;
264 int max_reg_cmds;
265 int events;
266 u32 __iomem *vector;
267
268 /* protect command queue allocations
269 */
270 spinlock_t alloc_lock;
271
272 /* protect token allocations
273 */
274 spinlock_t token_lock;
275 u8 token;
276 unsigned long bitmask;
277 char wq_name[MLX5_CMD_WQ_MAX_NAME];
278 struct workqueue_struct *wq;
279 struct semaphore sem;
280 struct semaphore pages_sem;
281 int mode;
282 struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
283 struct pci_pool *pool;
284 struct mlx5_cmd_debug dbg;
Mohamad Haj Yahia0ac3ea72016-11-17 13:45:55 +0200285 struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES];
Eli Cohene126ba92013-07-07 17:25:49 +0300286 int checksum_disabled;
287 struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX];
288};
289
290struct mlx5_port_caps {
291 int gid_table_len;
292 int pkey_table_len;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300293 u8 ext_port_cap;
Eli Cohene126ba92013-07-07 17:25:49 +0300294};
295
296struct mlx5_cmd_mailbox {
297 void *buf;
298 dma_addr_t dma;
299 struct mlx5_cmd_mailbox *next;
300};
301
302struct mlx5_buf_list {
303 void *buf;
304 dma_addr_t map;
305};
306
307struct mlx5_buf {
308 struct mlx5_buf_list direct;
Eli Cohene126ba92013-07-07 17:25:49 +0300309 int npages;
Eli Cohene126ba92013-07-07 17:25:49 +0300310 int size;
Jack Morgensteinf241e742014-07-28 23:30:23 +0300311 u8 page_shift;
Eli Cohene126ba92013-07-07 17:25:49 +0300312};
313
Matan Barak94c68252016-04-17 17:08:40 +0300314struct mlx5_eq_tasklet {
315 struct list_head list;
316 struct list_head process_list;
317 struct tasklet_struct task;
318 /* lock on completion tasklet list */
319 spinlock_t lock;
320};
321
Eli Cohene126ba92013-07-07 17:25:49 +0300322struct mlx5_eq {
323 struct mlx5_core_dev *dev;
324 __be32 __iomem *doorbell;
325 u32 cons_index;
326 struct mlx5_buf buf;
327 int size;
Doron Tsur0b6e26c2016-01-17 11:25:47 +0200328 unsigned int irqn;
Eli Cohene126ba92013-07-07 17:25:49 +0300329 u8 eqn;
330 int nent;
331 u64 mask;
Eli Cohene126ba92013-07-07 17:25:49 +0300332 struct list_head list;
333 int index;
334 struct mlx5_rsc_debug *dbg;
Matan Barak94c68252016-04-17 17:08:40 +0300335 struct mlx5_eq_tasklet tasklet_ctx;
Eli Cohene126ba92013-07-07 17:25:49 +0300336};
337
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200338struct mlx5_core_psv {
339 u32 psv_idx;
340 struct psv_layout {
341 u32 pd;
342 u16 syndrome;
343 u16 reserved;
344 u16 bg;
345 u16 app_tag;
346 u32 ref_tag;
347 } psv;
348};
349
350struct mlx5_core_sig_ctx {
351 struct mlx5_core_psv psv_memory;
352 struct mlx5_core_psv psv_wire;
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200353 struct ib_sig_err err_item;
354 bool sig_status_checked;
355 bool sig_err_exists;
356 u32 sigerr_count;
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200357};
Eli Cohene126ba92013-07-07 17:25:49 +0300358
Matan Baraka606b0f2016-02-29 18:05:28 +0200359struct mlx5_core_mkey {
Eli Cohene126ba92013-07-07 17:25:49 +0300360 u64 iova;
361 u64 size;
362 u32 key;
363 u32 pd;
Eli Cohene126ba92013-07-07 17:25:49 +0300364};
365
Eli Cohen59033252014-10-02 12:19:45 +0300366enum mlx5_res_type {
majd@mellanox.come2013b22016-01-14 19:13:00 +0200367 MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP,
368 MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ,
369 MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ,
370 MLX5_RES_SRQ = 3,
371 MLX5_RES_XSRQ = 4,
Eli Cohen59033252014-10-02 12:19:45 +0300372};
373
374struct mlx5_core_rsc_common {
375 enum mlx5_res_type res;
376 atomic_t refcount;
377 struct completion free;
378};
379
Eli Cohene126ba92013-07-07 17:25:49 +0300380struct mlx5_core_srq {
Haggai Abramonvsky01949d02015-06-04 19:30:38 +0300381 struct mlx5_core_rsc_common common; /* must be first */
Eli Cohene126ba92013-07-07 17:25:49 +0300382 u32 srqn;
383 int max;
384 int max_gs;
385 int max_avail_gather;
386 int wqe_shift;
387 void (*event) (struct mlx5_core_srq *, enum mlx5_event);
388
389 atomic_t refcount;
390 struct completion free;
391};
392
393struct mlx5_eq_table {
394 void __iomem *update_ci;
395 void __iomem *update_arm_ci;
Saeed Mahameed233d05d2015-04-02 17:07:32 +0300396 struct list_head comp_eqs_list;
Eli Cohene126ba92013-07-07 17:25:49 +0300397 struct mlx5_eq pages_eq;
398 struct mlx5_eq async_eq;
399 struct mlx5_eq cmd_eq;
Eli Cohene126ba92013-07-07 17:25:49 +0300400 int num_comp_vectors;
401 /* protect EQs list
402 */
403 spinlock_t lock;
404};
405
406struct mlx5_uar {
407 u32 index;
408 struct list_head bf_list;
409 unsigned free_bf_bmap;
Achiad Shochat88a85f92015-07-23 23:35:59 +0300410 void __iomem *bf_map;
Eli Cohene126ba92013-07-07 17:25:49 +0300411 void __iomem *map;
412};
413
414
415struct mlx5_core_health {
416 struct health_buffer __iomem *health;
417 __be32 __iomem *health_counter;
418 struct timer_list timer;
Eli Cohene126ba92013-07-07 17:25:49 +0300419 u32 prev;
420 int miss_counter;
Eli Cohenfd76ee42015-10-14 17:43:45 +0300421 bool sick;
Mohamad Haj Yahia05ac2c02016-10-25 18:36:33 +0300422 /* wq spinlock to synchronize draining */
423 spinlock_t wq_lock;
Eli Cohenac6ea6e2015-10-08 17:14:00 +0300424 struct workqueue_struct *wq;
Mohamad Haj Yahia05ac2c02016-10-25 18:36:33 +0300425 unsigned long flags;
Eli Cohenac6ea6e2015-10-08 17:14:00 +0300426 struct work_struct work;
Mohamad Haj Yahia04c0c1ab2016-10-25 18:36:34 +0300427 struct delayed_work recover_work;
Eli Cohene126ba92013-07-07 17:25:49 +0300428};
429
430struct mlx5_cq_table {
431 /* protect radix tree
432 */
433 spinlock_t lock;
434 struct radix_tree_root tree;
435};
436
437struct mlx5_qp_table {
438 /* protect radix tree
439 */
440 spinlock_t lock;
441 struct radix_tree_root tree;
442};
443
444struct mlx5_srq_table {
445 /* protect radix tree
446 */
447 spinlock_t lock;
448 struct radix_tree_root tree;
449};
450
Matan Baraka606b0f2016-02-29 18:05:28 +0200451struct mlx5_mkey_table {
Sagi Grimberg3bcdb172014-02-23 14:19:10 +0200452 /* protect radix tree
453 */
454 rwlock_t lock;
455 struct radix_tree_root tree;
456};
457
Eli Cohenfc50db92015-12-01 18:03:09 +0200458struct mlx5_vf_context {
459 int enabled;
460};
461
462struct mlx5_core_sriov {
463 struct mlx5_vf_context *vfs_ctx;
464 int num_vfs;
465 int enabled_vfs;
466};
467
Saeed Mahameeddb058a12015-05-28 22:28:39 +0300468struct mlx5_irq_info {
469 cpumask_var_t mask;
470 char name[MLX5_MAX_IRQ_NAME];
471};
472
Amir Vadai43a335e2016-05-13 12:55:41 +0000473struct mlx5_fc_stats {
Amir Vadai29cc6672016-07-14 10:32:37 +0300474 struct rb_root counters;
Amir Vadai43a335e2016-05-13 12:55:41 +0000475 struct list_head addlist;
476 /* protect addlist add/splice operations */
477 spinlock_t addlist_lock;
478
479 struct workqueue_struct *wq;
480 struct delayed_work work;
481 unsigned long next_query;
482};
483
Saeed Mahameed073bb182015-12-01 18:03:18 +0200484struct mlx5_eswitch;
Aviv Heller7907f232016-04-17 16:57:32 +0300485struct mlx5_lag;
Saeed Mahameed073bb182015-12-01 18:03:18 +0200486
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +0300487struct mlx5_rl_entry {
488 u32 rate;
489 u16 index;
490 u16 refcount;
491};
492
493struct mlx5_rl_table {
494 /* protect rate limit table */
495 struct mutex rl_lock;
496 u16 max_size;
497 u32 max_rate;
498 u32 min_rate;
499 struct mlx5_rl_entry *rl_entry;
500};
501
Huy Nguyend4eb4cd2016-11-17 13:45:57 +0200502enum port_module_event_status_type {
503 MLX5_MODULE_STATUS_PLUGGED = 0x1,
504 MLX5_MODULE_STATUS_UNPLUGGED = 0x2,
505 MLX5_MODULE_STATUS_ERROR = 0x3,
506 MLX5_MODULE_STATUS_NUM = 0x3,
507};
508
509enum port_module_event_error_type {
510 MLX5_MODULE_EVENT_ERROR_POWER_BUDGET_EXCEEDED,
511 MLX5_MODULE_EVENT_ERROR_LONG_RANGE_FOR_NON_MLNX_CABLE_MODULE,
512 MLX5_MODULE_EVENT_ERROR_BUS_STUCK,
513 MLX5_MODULE_EVENT_ERROR_NO_EEPROM_RETRY_TIMEOUT,
514 MLX5_MODULE_EVENT_ERROR_ENFORCE_PART_NUMBER_LIST,
515 MLX5_MODULE_EVENT_ERROR_UNKNOWN_IDENTIFIER,
516 MLX5_MODULE_EVENT_ERROR_HIGH_TEMPERATURE,
517 MLX5_MODULE_EVENT_ERROR_BAD_CABLE,
518 MLX5_MODULE_EVENT_ERROR_UNKNOWN,
519 MLX5_MODULE_EVENT_ERROR_NUM,
520};
521
522struct mlx5_port_module_event_stats {
523 u64 status_counters[MLX5_MODULE_STATUS_NUM];
524 u64 error_counters[MLX5_MODULE_EVENT_ERROR_NUM];
525};
526
Eli Cohene126ba92013-07-07 17:25:49 +0300527struct mlx5_priv {
528 char name[MLX5_MAX_NAME_LEN];
529 struct mlx5_eq_table eq_table;
Saeed Mahameeddb058a12015-05-28 22:28:39 +0300530 struct msix_entry *msix_arr;
531 struct mlx5_irq_info *irq_info;
Eli Cohene126ba92013-07-07 17:25:49 +0300532 struct mlx5_uuar_info uuari;
533 MLX5_DECLARE_DOORBELL_LOCK(cq_uar_lock);
534
535 /* pages stuff */
536 struct workqueue_struct *pg_wq;
537 struct rb_root page_root;
538 int fw_pages;
Haggai Eran6aec21f2014-12-11 17:04:23 +0200539 atomic_t reg_pages;
Eli Cohenbf0bf772013-10-23 09:53:19 +0300540 struct list_head free_list;
Eli Cohenfc50db92015-12-01 18:03:09 +0200541 int vfs_pages;
Eli Cohene126ba92013-07-07 17:25:49 +0300542
543 struct mlx5_core_health health;
544
545 struct mlx5_srq_table srq_table;
546
547 /* start: qp staff */
548 struct mlx5_qp_table qp_table;
549 struct dentry *qp_debugfs;
550 struct dentry *eq_debugfs;
551 struct dentry *cq_debugfs;
552 struct dentry *cmdif_debugfs;
553 /* end: qp staff */
554
555 /* start: cq staff */
556 struct mlx5_cq_table cq_table;
557 /* end: cq staff */
558
Matan Baraka606b0f2016-02-29 18:05:28 +0200559 /* start: mkey staff */
560 struct mlx5_mkey_table mkey_table;
561 /* end: mkey staff */
Sagi Grimberg3bcdb172014-02-23 14:19:10 +0200562
Eli Cohene126ba92013-07-07 17:25:49 +0300563 /* start: alloc staff */
Saeed Mahameed311c7c72015-07-23 23:35:57 +0300564 /* protect buffer alocation according to numa node */
565 struct mutex alloc_mutex;
566 int numa_node;
567
Eli Cohene126ba92013-07-07 17:25:49 +0300568 struct mutex pgdir_mutex;
569 struct list_head pgdir_list;
570 /* end: alloc staff */
571 struct dentry *dbg_root;
572
573 /* protect mkey key part */
574 spinlock_t mkey_lock;
575 u8 mkey_key;
Jack Morgenstein9603b612014-07-28 23:30:22 +0300576
577 struct list_head dev_list;
578 struct list_head ctx_list;
579 spinlock_t ctx_lock;
Saeed Mahameed073bb182015-12-01 18:03:18 +0200580
Maor Gottliebfba53f72016-07-04 17:23:06 +0300581 struct mlx5_flow_steering *steering;
Saeed Mahameed073bb182015-12-01 18:03:18 +0200582 struct mlx5_eswitch *eswitch;
Eli Cohenfc50db92015-12-01 18:03:09 +0200583 struct mlx5_core_sriov sriov;
Aviv Heller7907f232016-04-17 16:57:32 +0300584 struct mlx5_lag *lag;
Eli Cohenfc50db92015-12-01 18:03:09 +0200585 unsigned long pci_dev_data;
Amir Vadai43a335e2016-05-13 12:55:41 +0000586 struct mlx5_fc_stats fc_stats;
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +0300587 struct mlx5_rl_table rl_table;
Huy Nguyend4eb4cd2016-11-17 13:45:57 +0200588
589 struct mlx5_port_module_event_stats pme_stats;
Eli Cohene126ba92013-07-07 17:25:49 +0300590};
591
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300592enum mlx5_device_state {
593 MLX5_DEVICE_STATE_UP,
594 MLX5_DEVICE_STATE_INTERNAL_ERROR,
595};
596
597enum mlx5_interface_state {
Majd Dibbiny5fc71972016-04-22 00:33:07 +0300598 MLX5_INTERFACE_STATE_DOWN = BIT(0),
599 MLX5_INTERFACE_STATE_UP = BIT(1),
600 MLX5_INTERFACE_STATE_SHUTDOWN = BIT(2),
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300601};
602
603enum mlx5_pci_status {
604 MLX5_PCI_STATUS_DISABLED,
605 MLX5_PCI_STATUS_ENABLED,
606};
607
Hadar Hen Zionb50d2922016-07-01 14:51:04 +0300608struct mlx5_td {
609 struct list_head tirs_list;
610 u32 tdn;
611};
612
613struct mlx5e_resources {
614 struct mlx5_uar cq_uar;
615 u32 pdn;
616 struct mlx5_td td;
617 struct mlx5_core_mkey mkey;
618};
619
Eli Cohene126ba92013-07-07 17:25:49 +0300620struct mlx5_core_dev {
621 struct pci_dev *pdev;
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300622 /* sync pci state */
623 struct mutex pci_status_mutex;
624 enum mlx5_pci_status pci_status;
Eli Cohene126ba92013-07-07 17:25:49 +0300625 u8 rev_id;
626 char board_id[MLX5_BOARD_ID_LEN];
627 struct mlx5_cmd cmd;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300628 struct mlx5_port_caps port_caps[MLX5_MAX_PORTS];
629 u32 hca_caps_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
630 u32 hca_caps_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
Eli Cohene126ba92013-07-07 17:25:49 +0300631 phys_addr_t iseg_base;
632 struct mlx5_init_seg __iomem *iseg;
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300633 enum mlx5_device_state state;
634 /* sync interface state */
635 struct mutex intf_state_mutex;
Majd Dibbiny5fc71972016-04-22 00:33:07 +0300636 unsigned long intf_state;
Eli Cohene126ba92013-07-07 17:25:49 +0300637 void (*event) (struct mlx5_core_dev *dev,
638 enum mlx5_dev_event event,
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +0300639 unsigned long param);
Eli Cohene126ba92013-07-07 17:25:49 +0300640 struct mlx5_priv priv;
641 struct mlx5_profile *profile;
642 atomic_t num_qps;
Amir Vadaif62b8bb2015-05-28 22:28:48 +0300643 u32 issi;
Hadar Hen Zionb50d2922016-07-01 14:51:04 +0300644 struct mlx5e_resources mlx5e_res;
Maor Gottlieb5a7b27e2016-04-29 01:36:39 +0300645#ifdef CONFIG_RFS_ACCEL
646 struct cpu_rmap *rmap;
647#endif
Eli Cohene126ba92013-07-07 17:25:49 +0300648};
649
650struct mlx5_db {
651 __be32 *db;
652 union {
653 struct mlx5_db_pgdir *pgdir;
654 struct mlx5_ib_user_db_page *user_page;
655 } u;
656 dma_addr_t dma;
657 int index;
658};
659
660enum {
Eli Cohene126ba92013-07-07 17:25:49 +0300661 MLX5_COMP_EQ_SIZE = 1024,
662};
663
Saeed Mahameedadb0c952015-05-28 22:28:42 +0300664enum {
665 MLX5_PTYS_IB = 1 << 0,
666 MLX5_PTYS_EN = 1 << 2,
667};
668
Eli Cohene126ba92013-07-07 17:25:49 +0300669typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
670
671struct mlx5_cmd_work_ent {
672 struct mlx5_cmd_msg *in;
673 struct mlx5_cmd_msg *out;
Eli Cohen746b5582013-10-23 09:53:14 +0300674 void *uout;
675 int uout_size;
Eli Cohene126ba92013-07-07 17:25:49 +0300676 mlx5_cmd_cbk_t callback;
Mohamad Haj Yahia65ee6702016-06-30 17:34:43 +0300677 struct delayed_work cb_timeout_work;
Eli Cohene126ba92013-07-07 17:25:49 +0300678 void *context;
Eli Cohen746b5582013-10-23 09:53:14 +0300679 int idx;
Eli Cohene126ba92013-07-07 17:25:49 +0300680 struct completion done;
681 struct mlx5_cmd *cmd;
682 struct work_struct work;
683 struct mlx5_cmd_layout *lay;
684 int ret;
685 int page_queue;
686 u8 status;
687 u8 token;
Thomas Gleixner14a70042014-07-16 21:04:44 +0000688 u64 ts1;
689 u64 ts2;
Eli Cohen746b5582013-10-23 09:53:14 +0300690 u16 op;
Eli Cohene126ba92013-07-07 17:25:49 +0300691};
692
693struct mlx5_pas {
694 u64 pa;
695 u8 log_sz;
696};
697
Majd Dibbiny707c4602015-06-04 19:30:41 +0300698enum port_state_policy {
Eli Coheneff901d2016-03-11 22:58:42 +0200699 MLX5_POLICY_DOWN = 0,
700 MLX5_POLICY_UP = 1,
701 MLX5_POLICY_FOLLOW = 2,
702 MLX5_POLICY_INVALID = 0xffffffff
Majd Dibbiny707c4602015-06-04 19:30:41 +0300703};
704
705enum phy_port_state {
706 MLX5_AAA_111
707};
708
709struct mlx5_hca_vport_context {
710 u32 field_select;
711 bool sm_virt_aware;
712 bool has_smi;
713 bool has_raw;
714 enum port_state_policy policy;
715 enum phy_port_state phys_state;
716 enum ib_port_state vport_state;
717 u8 port_physical_state;
718 u64 sys_image_guid;
719 u64 port_guid;
720 u64 node_guid;
721 u32 cap_mask1;
722 u32 cap_mask1_perm;
723 u32 cap_mask2;
724 u32 cap_mask2_perm;
725 u16 lid;
726 u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
727 u8 lmc;
728 u8 subnet_timeout;
729 u16 sm_lid;
730 u8 sm_sl;
731 u16 qkey_violation_counter;
732 u16 pkey_violation_counter;
733 bool grh_required;
734};
735
Eli Cohene126ba92013-07-07 17:25:49 +0300736static inline void *mlx5_buf_offset(struct mlx5_buf *buf, int offset)
737{
Eli Cohene126ba92013-07-07 17:25:49 +0300738 return buf->direct.buf + offset;
Eli Cohene126ba92013-07-07 17:25:49 +0300739}
740
741extern struct workqueue_struct *mlx5_core_wq;
742
743#define STRUCT_FIELD(header, field) \
744 .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \
745 .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field
746
Eli Cohene126ba92013-07-07 17:25:49 +0300747static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev)
748{
749 return pci_get_drvdata(pdev);
750}
751
752extern struct dentry *mlx5_debugfs_root;
753
754static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
755{
756 return ioread32be(&dev->iseg->fw_rev) & 0xffff;
757}
758
759static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
760{
761 return ioread32be(&dev->iseg->fw_rev) >> 16;
762}
763
764static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
765{
766 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
767}
768
769static inline u16 cmdif_rev(struct mlx5_core_dev *dev)
770{
771 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16;
772}
773
774static inline void *mlx5_vzalloc(unsigned long size)
775{
776 void *rtn;
777
778 rtn = kzalloc(size, GFP_KERNEL | __GFP_NOWARN);
779 if (!rtn)
780 rtn = vzalloc(size);
781 return rtn;
782}
783
Sagi Grimberg3bcdb172014-02-23 14:19:10 +0200784static inline u32 mlx5_base_mkey(const u32 key)
785{
786 return key & 0xffffff00u;
787}
788
Eli Cohene126ba92013-07-07 17:25:49 +0300789int mlx5_cmd_init(struct mlx5_core_dev *dev);
790void mlx5_cmd_cleanup(struct mlx5_core_dev *dev);
791void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
792void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
Saeed Mahameedc4f287c2016-07-19 20:17:12 +0300793
Eli Cohene126ba92013-07-07 17:25:49 +0300794int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
795 int out_size);
Eli Cohen746b5582013-10-23 09:53:14 +0300796int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size,
797 void *out, int out_size, mlx5_cmd_cbk_t callback,
798 void *context);
Saeed Mahameedc4f287c2016-07-19 20:17:12 +0300799void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome);
800
801int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
Eli Cohene126ba92013-07-07 17:25:49 +0300802int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn);
803int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn);
804int mlx5_alloc_uuars(struct mlx5_core_dev *dev, struct mlx5_uuar_info *uuari);
805int mlx5_free_uuars(struct mlx5_core_dev *dev, struct mlx5_uuar_info *uuari);
Moshe Lazer0ba42242016-03-02 00:13:40 +0200806int mlx5_alloc_map_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar,
807 bool map_wc);
Saeed Mahameede2816822015-05-28 22:28:40 +0300808void mlx5_unmap_free_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar);
Eli Cohenac6ea6e2015-10-08 17:14:00 +0300809void mlx5_health_cleanup(struct mlx5_core_dev *dev);
810int mlx5_health_init(struct mlx5_core_dev *dev);
Eli Cohene126ba92013-07-07 17:25:49 +0300811void mlx5_start_health_poll(struct mlx5_core_dev *dev);
812void mlx5_stop_health_poll(struct mlx5_core_dev *dev);
Mohamad Haj Yahia05ac2c02016-10-25 18:36:33 +0300813void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
Saeed Mahameed311c7c72015-07-23 23:35:57 +0300814int mlx5_buf_alloc_node(struct mlx5_core_dev *dev, int size,
815 struct mlx5_buf *buf, int node);
Amir Vadai64ffaa22015-05-28 22:28:38 +0300816int mlx5_buf_alloc(struct mlx5_core_dev *dev, int size, struct mlx5_buf *buf);
Eli Cohene126ba92013-07-07 17:25:49 +0300817void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_buf *buf);
818struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
819 gfp_t flags, int npages);
820void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
821 struct mlx5_cmd_mailbox *head);
822int mlx5_core_create_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
Artemy Kovalyovaf1ba292016-06-17 15:33:32 +0300823 struct mlx5_srq_attr *in);
Eli Cohene126ba92013-07-07 17:25:49 +0300824int mlx5_core_destroy_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq);
825int mlx5_core_query_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
Artemy Kovalyovaf1ba292016-06-17 15:33:32 +0300826 struct mlx5_srq_attr *out);
Eli Cohene126ba92013-07-07 17:25:49 +0300827int mlx5_core_arm_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
828 u16 lwm, int is_srq);
Matan Baraka606b0f2016-02-29 18:05:28 +0200829void mlx5_init_mkey_table(struct mlx5_core_dev *dev);
830void mlx5_cleanup_mkey_table(struct mlx5_core_dev *dev);
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300831int mlx5_core_create_mkey_cb(struct mlx5_core_dev *dev,
832 struct mlx5_core_mkey *mkey,
833 u32 *in, int inlen,
834 u32 *out, int outlen,
835 mlx5_cmd_cbk_t callback, void *context);
Matan Baraka606b0f2016-02-29 18:05:28 +0200836int mlx5_core_create_mkey(struct mlx5_core_dev *dev,
837 struct mlx5_core_mkey *mkey,
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300838 u32 *in, int inlen);
Matan Baraka606b0f2016-02-29 18:05:28 +0200839int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev,
840 struct mlx5_core_mkey *mkey);
841int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *mkey,
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300842 u32 *out, int outlen);
Matan Baraka606b0f2016-02-29 18:05:28 +0200843int mlx5_core_dump_fill_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *_mkey,
Eli Cohene126ba92013-07-07 17:25:49 +0300844 u32 *mkey);
845int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
846int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
Ira Weinya97e2d82015-05-31 17:15:30 -0400847int mlx5_core_mad_ifc(struct mlx5_core_dev *dev, const void *inb, void *outb,
Jack Morgensteinf241e742014-07-28 23:30:23 +0300848 u16 opmod, u8 port);
Eli Cohene126ba92013-07-07 17:25:49 +0300849void mlx5_pagealloc_init(struct mlx5_core_dev *dev);
850void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
851int mlx5_pagealloc_start(struct mlx5_core_dev *dev);
852void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
853void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
Moshe Lazer0a324f312013-08-14 17:46:48 +0300854 s32 npages);
Eli Cohencd23b142013-07-18 15:31:08 +0300855int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
Eli Cohene126ba92013-07-07 17:25:49 +0300856int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
857void mlx5_register_debugfs(void);
858void mlx5_unregister_debugfs(void);
859int mlx5_eq_init(struct mlx5_core_dev *dev);
860void mlx5_eq_cleanup(struct mlx5_core_dev *dev);
861void mlx5_fill_page_array(struct mlx5_buf *buf, __be64 *pas);
862void mlx5_cq_completion(struct mlx5_core_dev *dev, u32 cqn);
Eli Cohen59033252014-10-02 12:19:45 +0300863void mlx5_rsc_event(struct mlx5_core_dev *dev, u32 rsn, int event_type);
Haggai Erane420f0c2014-12-11 17:04:19 +0200864#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
865void mlx5_eq_pagefault(struct mlx5_core_dev *dev, struct mlx5_eqe *eqe);
866#endif
Eli Cohene126ba92013-07-07 17:25:49 +0300867void mlx5_srq_event(struct mlx5_core_dev *dev, u32 srqn, int event_type);
868struct mlx5_core_srq *mlx5_core_get_srq(struct mlx5_core_dev *dev, u32 srqn);
Eli Cohen020446e2015-10-08 17:13:58 +0300869void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, u64 vec);
Eli Cohene126ba92013-07-07 17:25:49 +0300870void mlx5_cq_event(struct mlx5_core_dev *dev, u32 cqn, int event_type);
871int mlx5_create_map_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq, u8 vecidx,
872 int nent, u64 mask, const char *name, struct mlx5_uar *uar);
873int mlx5_destroy_unmap_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
874int mlx5_start_eqs(struct mlx5_core_dev *dev);
875int mlx5_stop_eqs(struct mlx5_core_dev *dev);
Doron Tsur0b6e26c2016-01-17 11:25:47 +0200876int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn,
877 unsigned int *irqn);
Eli Cohene126ba92013-07-07 17:25:49 +0300878int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
879int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
880
881int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
882void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
883int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
884 int size_in, void *data_out, int size_out,
885 u16 reg_num, int arg, int write);
Saeed Mahameedadb0c952015-05-28 22:28:42 +0300886
Eli Cohene126ba92013-07-07 17:25:49 +0300887int mlx5_debug_eq_add(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
888void mlx5_debug_eq_remove(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
889int mlx5_core_eq_query(struct mlx5_core_dev *dev, struct mlx5_eq *eq,
Saeed Mahameed73b626c2016-07-16 03:26:15 +0300890 u32 *out, int outlen);
Eli Cohene126ba92013-07-07 17:25:49 +0300891int mlx5_eq_debugfs_init(struct mlx5_core_dev *dev);
892void mlx5_eq_debugfs_cleanup(struct mlx5_core_dev *dev);
893int mlx5_cq_debugfs_init(struct mlx5_core_dev *dev);
894void mlx5_cq_debugfs_cleanup(struct mlx5_core_dev *dev);
895int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
Saeed Mahameed311c7c72015-07-23 23:35:57 +0300896int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
897 int node);
Eli Cohene126ba92013-07-07 17:25:49 +0300898void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
899
Eli Cohene126ba92013-07-07 17:25:49 +0300900const char *mlx5_command_str(int command);
901int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
902void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200903int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
904 int npsvs, u32 *sig_index);
905int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
Eli Cohen59033252014-10-02 12:19:45 +0300906void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
Haggai Erane420f0c2014-12-11 17:04:19 +0200907int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
908 struct mlx5_odp_caps *odp_caps);
Meny Yossefi1c64bf62016-02-18 18:15:00 +0200909int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev,
910 u8 port_num, void *out, size_t sz);
Eli Cohene126ba92013-07-07 17:25:49 +0300911
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +0300912int mlx5_init_rl_table(struct mlx5_core_dev *dev);
913void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
914int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u32 rate, u16 *index);
915void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, u32 rate);
916bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
917
Eli Cohene3297242015-10-14 17:43:47 +0300918static inline int fw_initializing(struct mlx5_core_dev *dev)
919{
920 return ioread32be(&dev->iseg->initializing) >> 31;
921}
922
Eli Cohene126ba92013-07-07 17:25:49 +0300923static inline u32 mlx5_mkey_to_idx(u32 mkey)
924{
925 return mkey >> 8;
926}
927
928static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
929{
930 return mkey_idx << 8;
931}
932
Eli Cohen746b5582013-10-23 09:53:14 +0300933static inline u8 mlx5_mkey_variant(u32 mkey)
934{
935 return mkey & 0xff;
936}
937
Eli Cohene126ba92013-07-07 17:25:49 +0300938enum {
939 MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0,
Eli Cohenc1868b82013-09-11 16:35:25 +0300940 MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1,
Eli Cohene126ba92013-07-07 17:25:49 +0300941};
942
943enum {
944 MAX_MR_CACHE_ENTRIES = 16,
945};
946
Saeed Mahameed64613d942015-04-02 17:07:34 +0300947enum {
948 MLX5_INTERFACE_PROTOCOL_IB = 0,
949 MLX5_INTERFACE_PROTOCOL_ETH = 1,
950};
951
Jack Morgenstein9603b612014-07-28 23:30:22 +0300952struct mlx5_interface {
953 void * (*add)(struct mlx5_core_dev *dev);
954 void (*remove)(struct mlx5_core_dev *dev, void *context);
Mohamad Haj Yahia737a2342016-09-09 17:35:19 +0300955 int (*attach)(struct mlx5_core_dev *dev, void *context);
956 void (*detach)(struct mlx5_core_dev *dev, void *context);
Jack Morgenstein9603b612014-07-28 23:30:22 +0300957 void (*event)(struct mlx5_core_dev *dev, void *context,
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +0300958 enum mlx5_dev_event event, unsigned long param);
Saeed Mahameed64613d942015-04-02 17:07:34 +0300959 void * (*get_dev)(void *context);
960 int protocol;
Jack Morgenstein9603b612014-07-28 23:30:22 +0300961 struct list_head list;
962};
963
Saeed Mahameed64613d942015-04-02 17:07:34 +0300964void *mlx5_get_protocol_dev(struct mlx5_core_dev *mdev, int protocol);
Jack Morgenstein9603b612014-07-28 23:30:22 +0300965int mlx5_register_interface(struct mlx5_interface *intf);
966void mlx5_unregister_interface(struct mlx5_interface *intf);
Majd Dibbiny211e6c82015-06-04 19:30:42 +0300967int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
Jack Morgenstein9603b612014-07-28 23:30:22 +0300968
Aviv Heller3bc34f3b2016-05-09 10:38:42 +0000969int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev);
970int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev);
Aviv Heller7907f232016-04-17 16:57:32 +0300971bool mlx5_lag_is_active(struct mlx5_core_dev *dev);
Aviv Heller6a320472016-05-09 11:06:44 +0000972struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev);
Aviv Heller7907f232016-04-17 16:57:32 +0300973
Eli Cohene126ba92013-07-07 17:25:49 +0300974struct mlx5_profile {
975 u64 mask;
Jack Morgensteinf241e742014-07-28 23:30:23 +0300976 u8 log_max_qp;
Eli Cohene126ba92013-07-07 17:25:49 +0300977 struct {
978 int size;
979 int limit;
980 } mr_cache[MAX_MR_CACHE_ENTRIES];
981};
982
Eli Cohenfc50db92015-12-01 18:03:09 +0200983enum {
984 MLX5_PCI_DEV_IS_VF = 1 << 0,
985};
986
987static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev)
988{
989 return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF);
990}
991
Majd Dibbiny707c4602015-06-04 19:30:41 +0300992static inline int mlx5_get_gid_table_len(u16 param)
993{
994 if (param > 4) {
995 pr_warn("gid table length is zero\n");
996 return 0;
997 }
998
999 return 8 * (1 << param);
1000}
1001
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +03001002static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
1003{
1004 return !!(dev->priv.rl_table.max_size);
1005}
1006
Eli Cohen020446e2015-10-08 17:13:58 +03001007enum {
1008 MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
1009};
1010
Eli Cohene126ba92013-07-07 17:25:49 +03001011#endif /* MLX5_DRIVER_H */