blob: 814391038abb4b05fe35eb3ac8710fd96b9757ca [file] [log] [blame]
John Linn61ec9012011-04-30 00:07:43 -04001/*
2 * Xilinx PS UART driver
3 *
Soren Brinkmanne555a212014-04-04 17:23:39 -07004 * 2011 - 2014 (C) Xilinx Inc.
John Linn61ec9012011-04-30 00:07:43 -04005 *
6 * This program is free software; you can redistribute it
7 * and/or modify it under the terms of the GNU General Public
8 * License as published by the Free Software Foundation;
9 * either version 2 of the License, or (at your option) any
10 * later version.
John Linn61ec9012011-04-30 00:07:43 -040011 */
12
Vlad Lungu0c0c47b2013-10-17 14:08:06 -070013#if defined(CONFIG_SERIAL_XILINX_PS_UART_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
14#define SUPPORT_SYSRQ
15#endif
16
John Linn61ec9012011-04-30 00:07:43 -040017#include <linux/platform_device.h>
John Linn61ec9012011-04-30 00:07:43 -040018#include <linux/serial.h>
Vlad Lungu0c0c47b2013-10-17 14:08:06 -070019#include <linux/console.h>
Jiri Slabyee160a32011-09-01 16:20:57 +020020#include <linux/serial_core.h>
Soren Brinkmann30e1e282013-05-13 10:46:38 -070021#include <linux/slab.h>
Jiri Slabyee160a32011-09-01 16:20:57 +020022#include <linux/tty.h>
23#include <linux/tty_flip.h>
Josh Cartwright2326669c2013-01-21 19:57:41 +010024#include <linux/clk.h>
John Linn61ec9012011-04-30 00:07:43 -040025#include <linux/irq.h>
26#include <linux/io.h>
27#include <linux/of.h>
Paul Gortmaker578b9ce2011-05-27 16:14:23 -040028#include <linux/module.h>
John Linn61ec9012011-04-30 00:07:43 -040029
30#define XUARTPS_TTY_NAME "ttyPS"
31#define XUARTPS_NAME "xuartps"
32#define XUARTPS_MAJOR 0 /* use dynamic node allocation */
33#define XUARTPS_MINOR 0 /* works best with devtmpfs */
34#define XUARTPS_NR_PORTS 2
Suneel85baf542013-10-17 14:08:08 -070035#define XUARTPS_FIFO_SIZE 64 /* FIFO size */
John Linn61ec9012011-04-30 00:07:43 -040036#define XUARTPS_REGISTER_SPACE 0xFFF
37
38#define xuartps_readl(offset) ioread32(port->membase + offset)
39#define xuartps_writel(val, offset) iowrite32(val, port->membase + offset)
40
Suneel85baf542013-10-17 14:08:08 -070041/* Rx Trigger level */
42static int rx_trigger_level = 56;
43module_param(rx_trigger_level, uint, S_IRUGO);
44MODULE_PARM_DESC(rx_trigger_level, "Rx trigger level, 1-63 bytes");
45
46/* Rx Timeout */
47static int rx_timeout = 10;
48module_param(rx_timeout, uint, S_IRUGO);
49MODULE_PARM_DESC(rx_timeout, "Rx timeout, 1-255");
50
Soren Brinkmanne555a212014-04-04 17:23:39 -070051/* Register offsets for the UART. */
52#define XUARTPS_CR_OFFSET 0x00 /* Control Register */
53#define XUARTPS_MR_OFFSET 0x04 /* Mode Register */
54#define XUARTPS_IER_OFFSET 0x08 /* Interrupt Enable */
55#define XUARTPS_IDR_OFFSET 0x0C /* Interrupt Disable */
56#define XUARTPS_IMR_OFFSET 0x10 /* Interrupt Mask */
57#define XUARTPS_ISR_OFFSET 0x14 /* Interrupt Status */
58#define XUARTPS_BAUDGEN_OFFSET 0x18 /* Baud Rate Generator */
59#define XUARTPS_RXTOUT_OFFSET 0x1C /* RX Timeout */
60#define XUARTPS_RXWM_OFFSET 0x20 /* RX FIFO Trigger Level */
61#define XUARTPS_MODEMCR_OFFSET 0x24 /* Modem Control */
62#define XUARTPS_MODEMSR_OFFSET 0x28 /* Modem Status */
63#define XUARTPS_SR_OFFSET 0x2C /* Channel Status */
64#define XUARTPS_FIFO_OFFSET 0x30 /* FIFO */
65#define XUARTPS_BAUDDIV_OFFSET 0x34 /* Baud Rate Divider */
66#define XUARTPS_FLOWDEL_OFFSET 0x38 /* Flow Delay */
67#define XUARTPS_IRRX_PWIDTH_OFFSET 0x3C /* IR Minimum Received Pulse Width */
68#define XUARTPS_IRTX_PWIDTH_OFFSET 0x40 /* IR Transmitted pulse Width */
69#define XUARTPS_TXWM_OFFSET 0x44 /* TX FIFO Trigger Level */
John Linn61ec9012011-04-30 00:07:43 -040070
Soren Brinkmanne555a212014-04-04 17:23:39 -070071/* Control Register Bit Definitions */
John Linn61ec9012011-04-30 00:07:43 -040072#define XUARTPS_CR_STOPBRK 0x00000100 /* Stop TX break */
73#define XUARTPS_CR_STARTBRK 0x00000080 /* Set TX break */
74#define XUARTPS_CR_TX_DIS 0x00000020 /* TX disabled. */
75#define XUARTPS_CR_TX_EN 0x00000010 /* TX enabled */
76#define XUARTPS_CR_RX_DIS 0x00000008 /* RX disabled. */
77#define XUARTPS_CR_RX_EN 0x00000004 /* RX enabled */
78#define XUARTPS_CR_TXRST 0x00000002 /* TX logic reset */
79#define XUARTPS_CR_RXRST 0x00000001 /* RX logic reset */
80#define XUARTPS_CR_RST_TO 0x00000040 /* Restart Timeout Counter */
81
Soren Brinkmanne555a212014-04-04 17:23:39 -070082/*
83 * Mode Register:
John Linn61ec9012011-04-30 00:07:43 -040084 * The mode register (MR) defines the mode of transfer as well as the data
85 * format. If this register is modified during transmission or reception,
86 * data validity cannot be guaranteed.
John Linn61ec9012011-04-30 00:07:43 -040087 */
88#define XUARTPS_MR_CLKSEL 0x00000001 /* Pre-scalar selection */
89#define XUARTPS_MR_CHMODE_L_LOOP 0x00000200 /* Local loop back mode */
90#define XUARTPS_MR_CHMODE_NORM 0x00000000 /* Normal mode */
91
92#define XUARTPS_MR_STOPMODE_2_BIT 0x00000080 /* 2 stop bits */
93#define XUARTPS_MR_STOPMODE_1_BIT 0x00000000 /* 1 stop bit */
94
95#define XUARTPS_MR_PARITY_NONE 0x00000020 /* No parity mode */
96#define XUARTPS_MR_PARITY_MARK 0x00000018 /* Mark parity mode */
97#define XUARTPS_MR_PARITY_SPACE 0x00000010 /* Space parity mode */
98#define XUARTPS_MR_PARITY_ODD 0x00000008 /* Odd parity mode */
99#define XUARTPS_MR_PARITY_EVEN 0x00000000 /* Even parity mode */
100
101#define XUARTPS_MR_CHARLEN_6_BIT 0x00000006 /* 6 bits data */
102#define XUARTPS_MR_CHARLEN_7_BIT 0x00000004 /* 7 bits data */
103#define XUARTPS_MR_CHARLEN_8_BIT 0x00000000 /* 8 bits data */
104
Soren Brinkmanne555a212014-04-04 17:23:39 -0700105/*
106 * Interrupt Registers:
John Linn61ec9012011-04-30 00:07:43 -0400107 * Interrupt control logic uses the interrupt enable register (IER) and the
108 * interrupt disable register (IDR) to set the value of the bits in the
109 * interrupt mask register (IMR). The IMR determines whether to pass an
110 * interrupt to the interrupt status register (ISR).
111 * Writing a 1 to IER Enables an interrupt, writing a 1 to IDR disables an
112 * interrupt. IMR and ISR are read only, and IER and IDR are write only.
113 * Reading either IER or IDR returns 0x00.
John Linn61ec9012011-04-30 00:07:43 -0400114 * All four registers have the same bit definitions.
115 */
116#define XUARTPS_IXR_TOUT 0x00000100 /* RX Timeout error interrupt */
117#define XUARTPS_IXR_PARITY 0x00000080 /* Parity error interrupt */
118#define XUARTPS_IXR_FRAMING 0x00000040 /* Framing error interrupt */
119#define XUARTPS_IXR_OVERRUN 0x00000020 /* Overrun error interrupt */
120#define XUARTPS_IXR_TXFULL 0x00000010 /* TX FIFO Full interrupt */
121#define XUARTPS_IXR_TXEMPTY 0x00000008 /* TX FIFO empty interrupt */
122#define XUARTPS_ISR_RXEMPTY 0x00000002 /* RX FIFO empty interrupt */
123#define XUARTPS_IXR_RXTRIG 0x00000001 /* RX FIFO trigger interrupt */
124#define XUARTPS_IXR_RXFULL 0x00000004 /* RX FIFO full interrupt. */
125#define XUARTPS_IXR_RXEMPTY 0x00000002 /* RX FIFO empty interrupt. */
126#define XUARTPS_IXR_MASK 0x00001FFF /* Valid bit mask */
127
Vlad Lungu0c0c47b2013-10-17 14:08:06 -0700128/* Goes in read_status_mask for break detection as the HW doesn't do it*/
129#define XUARTPS_IXR_BRK 0x80000000
130
Soren Brinkmanne555a212014-04-04 17:23:39 -0700131/*
132 * Channel Status Register:
John Linn61ec9012011-04-30 00:07:43 -0400133 * The channel status register (CSR) is provided to enable the control logic
134 * to monitor the status of bits in the channel interrupt status register,
135 * even if these are masked out by the interrupt mask register.
136 */
137#define XUARTPS_SR_RXEMPTY 0x00000002 /* RX FIFO empty */
138#define XUARTPS_SR_TXEMPTY 0x00000008 /* TX FIFO empty */
139#define XUARTPS_SR_TXFULL 0x00000010 /* TX FIFO full */
140#define XUARTPS_SR_RXTRIG 0x00000001 /* Rx Trigger */
141
Soren Brinkmanne6b39bf2013-10-17 14:08:10 -0700142/* baud dividers min/max values */
143#define XUARTPS_BDIV_MIN 4
144#define XUARTPS_BDIV_MAX 255
145#define XUARTPS_CD_MAX 65535
146
John Linn61ec9012011-04-30 00:07:43 -0400147/**
Soren Brinkmann30e1e282013-05-13 10:46:38 -0700148 * struct xuartps - device data
Michal Simek489810a12014-04-04 17:23:37 -0700149 * @port: Pointer to the UART port
150 * @refclk: Reference clock
151 * @aperclk: APB clock
152 * @baud: Current baud rate
153 * @clk_rate_change_nb: Notifier block for clock changes
Soren Brinkmann30e1e282013-05-13 10:46:38 -0700154 */
155struct xuartps {
Soren Brinkmannc4b05102013-10-17 14:08:11 -0700156 struct uart_port *port;
Soren Brinkmann30e1e282013-05-13 10:46:38 -0700157 struct clk *refclk;
158 struct clk *aperclk;
Soren Brinkmannc4b05102013-10-17 14:08:11 -0700159 unsigned int baud;
160 struct notifier_block clk_rate_change_nb;
Soren Brinkmann30e1e282013-05-13 10:46:38 -0700161};
Soren Brinkmannc4b05102013-10-17 14:08:11 -0700162#define to_xuartps(_nb) container_of(_nb, struct xuartps, clk_rate_change_nb);
Soren Brinkmann30e1e282013-05-13 10:46:38 -0700163
164/**
John Linn61ec9012011-04-30 00:07:43 -0400165 * xuartps_isr - Interrupt handler
166 * @irq: Irq number
167 * @dev_id: Id of the port
168 *
Michal Simek489810a12014-04-04 17:23:37 -0700169 * Return: IRQHANDLED
170 */
John Linn61ec9012011-04-30 00:07:43 -0400171static irqreturn_t xuartps_isr(int irq, void *dev_id)
172{
173 struct uart_port *port = (struct uart_port *)dev_id;
John Linn61ec9012011-04-30 00:07:43 -0400174 unsigned long flags;
175 unsigned int isrstatus, numbytes;
176 unsigned int data;
177 char status = TTY_NORMAL;
178
John Linn61ec9012011-04-30 00:07:43 -0400179 spin_lock_irqsave(&port->lock, flags);
180
181 /* Read the interrupt status register to determine which
182 * interrupt(s) is/are active.
183 */
184 isrstatus = xuartps_readl(XUARTPS_ISR_OFFSET);
185
Vlad Lungu0c0c47b2013-10-17 14:08:06 -0700186 /*
187 * There is no hardware break detection, so we interpret framing
188 * error with all-zeros data as a break sequence. Most of the time,
189 * there's another non-zero byte at the end of the sequence.
190 */
Vlad Lungu0c0c47b2013-10-17 14:08:06 -0700191 if (isrstatus & XUARTPS_IXR_FRAMING) {
192 while (!(xuartps_readl(XUARTPS_SR_OFFSET) &
193 XUARTPS_SR_RXEMPTY)) {
194 if (!xuartps_readl(XUARTPS_FIFO_OFFSET)) {
195 port->read_status_mask |= XUARTPS_IXR_BRK;
196 isrstatus &= ~XUARTPS_IXR_FRAMING;
197 }
198 }
199 xuartps_writel(XUARTPS_IXR_FRAMING, XUARTPS_ISR_OFFSET);
200 }
201
John Linn61ec9012011-04-30 00:07:43 -0400202 /* drop byte with parity error if IGNPAR specified */
203 if (isrstatus & port->ignore_status_mask & XUARTPS_IXR_PARITY)
204 isrstatus &= ~(XUARTPS_IXR_RXTRIG | XUARTPS_IXR_TOUT);
205
206 isrstatus &= port->read_status_mask;
207 isrstatus &= ~port->ignore_status_mask;
208
209 if ((isrstatus & XUARTPS_IXR_TOUT) ||
210 (isrstatus & XUARTPS_IXR_RXTRIG)) {
211 /* Receive Timeout Interrupt */
212 while ((xuartps_readl(XUARTPS_SR_OFFSET) &
213 XUARTPS_SR_RXEMPTY) != XUARTPS_SR_RXEMPTY) {
214 data = xuartps_readl(XUARTPS_FIFO_OFFSET);
Vlad Lungu0c0c47b2013-10-17 14:08:06 -0700215
216 /* Non-NULL byte after BREAK is garbage (99%) */
217 if (data && (port->read_status_mask &
218 XUARTPS_IXR_BRK)) {
219 port->read_status_mask &= ~XUARTPS_IXR_BRK;
220 port->icount.brk++;
221 if (uart_handle_break(port))
222 continue;
223 }
224
Soren Brinkmannc2db11e2013-12-02 11:38:38 -0800225#ifdef SUPPORT_SYSRQ
Vlad Lungu0c0c47b2013-10-17 14:08:06 -0700226 /*
227 * uart_handle_sysrq_char() doesn't work if
228 * spinlocked, for some reason
229 */
230 if (port->sysrq) {
231 spin_unlock(&port->lock);
232 if (uart_handle_sysrq_char(port,
233 (unsigned char)data)) {
234 spin_lock(&port->lock);
235 continue;
236 }
237 spin_lock(&port->lock);
238 }
Soren Brinkmannc2db11e2013-12-02 11:38:38 -0800239#endif
Vlad Lungu0c0c47b2013-10-17 14:08:06 -0700240
John Linn61ec9012011-04-30 00:07:43 -0400241 port->icount.rx++;
242
243 if (isrstatus & XUARTPS_IXR_PARITY) {
244 port->icount.parity++;
245 status = TTY_PARITY;
246 } else if (isrstatus & XUARTPS_IXR_FRAMING) {
247 port->icount.frame++;
248 status = TTY_FRAME;
Soren Brinkmanne555a212014-04-04 17:23:39 -0700249 } else if (isrstatus & XUARTPS_IXR_OVERRUN) {
John Linn61ec9012011-04-30 00:07:43 -0400250 port->icount.overrun++;
Soren Brinkmanne555a212014-04-04 17:23:39 -0700251 }
John Linn61ec9012011-04-30 00:07:43 -0400252
Jiri Slaby2e124b42013-01-03 15:53:06 +0100253 uart_insert_char(port, isrstatus, XUARTPS_IXR_OVERRUN,
254 data, status);
John Linn61ec9012011-04-30 00:07:43 -0400255 }
256 spin_unlock(&port->lock);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100257 tty_flip_buffer_push(&port->state->port);
John Linn61ec9012011-04-30 00:07:43 -0400258 spin_lock(&port->lock);
259 }
260
261 /* Dispatch an appropriate handler */
262 if ((isrstatus & XUARTPS_IXR_TXEMPTY) == XUARTPS_IXR_TXEMPTY) {
263 if (uart_circ_empty(&port->state->xmit)) {
264 xuartps_writel(XUARTPS_IXR_TXEMPTY,
265 XUARTPS_IDR_OFFSET);
266 } else {
267 numbytes = port->fifosize;
268 /* Break if no more data available in the UART buffer */
269 while (numbytes--) {
270 if (uart_circ_empty(&port->state->xmit))
271 break;
272 /* Get the data from the UART circular buffer
273 * and write it to the xuartps's TX_FIFO
274 * register.
275 */
276 xuartps_writel(
277 port->state->xmit.buf[port->state->xmit.
278 tail], XUARTPS_FIFO_OFFSET);
279
280 port->icount.tx++;
281
282 /* Adjust the tail of the UART buffer and wrap
283 * the buffer if it reaches limit.
284 */
285 port->state->xmit.tail =
Soren Brinkmanne555a212014-04-04 17:23:39 -0700286 (port->state->xmit.tail + 1) &
John Linn61ec9012011-04-30 00:07:43 -0400287 (UART_XMIT_SIZE - 1);
288 }
289
290 if (uart_circ_chars_pending(
291 &port->state->xmit) < WAKEUP_CHARS)
292 uart_write_wakeup(port);
293 }
294 }
295
296 xuartps_writel(isrstatus, XUARTPS_ISR_OFFSET);
297
298 /* be sure to release the lock and tty before leaving */
299 spin_unlock_irqrestore(&port->lock, flags);
John Linn61ec9012011-04-30 00:07:43 -0400300
301 return IRQ_HANDLED;
302}
303
304/**
Soren Brinkmanne6b39bf2013-10-17 14:08:10 -0700305 * xuartps_calc_baud_divs - Calculate baud rate divisors
306 * @clk: UART module input clock
307 * @baud: Desired baud rate
308 * @rbdiv: BDIV value (return value)
309 * @rcd: CD value (return value)
310 * @div8: Value for clk_sel bit in mod (return value)
Michal Simek489810a12014-04-04 17:23:37 -0700311 * Return: baud rate, requested baud when possible, or actual baud when there
Soren Brinkmanne6b39bf2013-10-17 14:08:10 -0700312 * was too much error, zero if no valid divisors are found.
313 *
314 * Formula to obtain baud rate is
315 * baud_tx/rx rate = clk/CD * (BDIV + 1)
316 * input_clk = (Uart User Defined Clock or Apb Clock)
317 * depends on UCLKEN in MR Reg
318 * clk = input_clk or input_clk/8;
319 * depends on CLKS in MR reg
320 * CD and BDIV depends on values in
321 * baud rate generate register
322 * baud rate clock divisor register
323 */
324static unsigned int xuartps_calc_baud_divs(unsigned int clk, unsigned int baud,
325 u32 *rbdiv, u32 *rcd, int *div8)
John Linn61ec9012011-04-30 00:07:43 -0400326{
Soren Brinkmanne6b39bf2013-10-17 14:08:10 -0700327 u32 cd, bdiv;
328 unsigned int calc_baud;
329 unsigned int bestbaud = 0;
John Linn61ec9012011-04-30 00:07:43 -0400330 unsigned int bauderror;
Soren Brinkmanne6b39bf2013-10-17 14:08:10 -0700331 unsigned int besterror = ~0;
John Linn61ec9012011-04-30 00:07:43 -0400332
Soren Brinkmanne6b39bf2013-10-17 14:08:10 -0700333 if (baud < clk / ((XUARTPS_BDIV_MAX + 1) * XUARTPS_CD_MAX)) {
334 *div8 = 1;
335 clk /= 8;
336 } else {
337 *div8 = 0;
338 }
John Linn61ec9012011-04-30 00:07:43 -0400339
Soren Brinkmanne6b39bf2013-10-17 14:08:10 -0700340 for (bdiv = XUARTPS_BDIV_MIN; bdiv <= XUARTPS_BDIV_MAX; bdiv++) {
341 cd = DIV_ROUND_CLOSEST(clk, baud * (bdiv + 1));
342 if (cd < 1 || cd > XUARTPS_CD_MAX)
John Linn61ec9012011-04-30 00:07:43 -0400343 continue;
344
Soren Brinkmanne6b39bf2013-10-17 14:08:10 -0700345 calc_baud = clk / (cd * (bdiv + 1));
John Linn61ec9012011-04-30 00:07:43 -0400346
347 if (baud > calc_baud)
348 bauderror = baud - calc_baud;
349 else
350 bauderror = calc_baud - baud;
351
Soren Brinkmanne6b39bf2013-10-17 14:08:10 -0700352 if (besterror > bauderror) {
353 *rbdiv = bdiv;
354 *rcd = cd;
355 bestbaud = calc_baud;
356 besterror = bauderror;
John Linn61ec9012011-04-30 00:07:43 -0400357 }
358 }
Soren Brinkmanne6b39bf2013-10-17 14:08:10 -0700359 /* use the values when percent error is acceptable */
360 if (((besterror * 100) / baud) < 3)
361 bestbaud = baud;
John Linn61ec9012011-04-30 00:07:43 -0400362
Soren Brinkmanne6b39bf2013-10-17 14:08:10 -0700363 return bestbaud;
364}
365
366/**
367 * xuartps_set_baud_rate - Calculate and set the baud rate
368 * @port: Handle to the uart port structure
369 * @baud: Baud rate to set
Michal Simek489810a12014-04-04 17:23:37 -0700370 * Return: baud rate, requested baud when possible, or actual baud when there
Soren Brinkmanne6b39bf2013-10-17 14:08:10 -0700371 * was too much error, zero if no valid divisors are found.
372 */
373static unsigned int xuartps_set_baud_rate(struct uart_port *port,
374 unsigned int baud)
375{
376 unsigned int calc_baud;
Soren Brinkmannd54b1812013-10-21 16:40:59 -0700377 u32 cd = 0, bdiv = 0;
Soren Brinkmanne6b39bf2013-10-17 14:08:10 -0700378 u32 mreg;
379 int div8;
Soren Brinkmannc4b05102013-10-17 14:08:11 -0700380 struct xuartps *xuartps = port->private_data;
Soren Brinkmanne6b39bf2013-10-17 14:08:10 -0700381
382 calc_baud = xuartps_calc_baud_divs(port->uartclk, baud, &bdiv, &cd,
383 &div8);
384
385 /* Write new divisors to hardware */
386 mreg = xuartps_readl(XUARTPS_MR_OFFSET);
387 if (div8)
388 mreg |= XUARTPS_MR_CLKSEL;
389 else
390 mreg &= ~XUARTPS_MR_CLKSEL;
391 xuartps_writel(mreg, XUARTPS_MR_OFFSET);
392 xuartps_writel(cd, XUARTPS_BAUDGEN_OFFSET);
393 xuartps_writel(bdiv, XUARTPS_BAUDDIV_OFFSET);
Soren Brinkmannc4b05102013-10-17 14:08:11 -0700394 xuartps->baud = baud;
John Linn61ec9012011-04-30 00:07:43 -0400395
396 return calc_baud;
397}
398
Soren Brinkmann7ac57342013-10-21 16:41:01 -0700399#ifdef CONFIG_COMMON_CLK
Soren Brinkmannc4b05102013-10-17 14:08:11 -0700400/**
401 * xuartps_clk_notitifer_cb - Clock notifier callback
402 * @nb: Notifier block
403 * @event: Notify event
404 * @data: Notifier data
Soren Brinkmanne555a212014-04-04 17:23:39 -0700405 * Return: NOTIFY_OK or NOTIFY_DONE on success, NOTIFY_BAD on error.
Soren Brinkmannc4b05102013-10-17 14:08:11 -0700406 */
407static int xuartps_clk_notifier_cb(struct notifier_block *nb,
408 unsigned long event, void *data)
409{
410 u32 ctrl_reg;
411 struct uart_port *port;
412 int locked = 0;
413 struct clk_notifier_data *ndata = data;
414 unsigned long flags = 0;
415 struct xuartps *xuartps = to_xuartps(nb);
416
417 port = xuartps->port;
418 if (port->suspended)
419 return NOTIFY_OK;
420
421 switch (event) {
422 case PRE_RATE_CHANGE:
423 {
Soren Brinkmanne555a212014-04-04 17:23:39 -0700424 u32 bdiv, cd;
Soren Brinkmannc4b05102013-10-17 14:08:11 -0700425 int div8;
426
427 /*
428 * Find out if current baud-rate can be achieved with new clock
429 * frequency.
430 */
431 if (!xuartps_calc_baud_divs(ndata->new_rate, xuartps->baud,
Soren Brinkmann5ce15d22014-04-04 17:23:40 -0700432 &bdiv, &cd, &div8)) {
433 dev_warn(port->dev, "clock rate change rejected\n");
Soren Brinkmannc4b05102013-10-17 14:08:11 -0700434 return NOTIFY_BAD;
Soren Brinkmann5ce15d22014-04-04 17:23:40 -0700435 }
Soren Brinkmannc4b05102013-10-17 14:08:11 -0700436
437 spin_lock_irqsave(&xuartps->port->lock, flags);
438
439 /* Disable the TX and RX to set baud rate */
440 xuartps_writel(xuartps_readl(XUARTPS_CR_OFFSET) |
441 (XUARTPS_CR_TX_DIS | XUARTPS_CR_RX_DIS),
442 XUARTPS_CR_OFFSET);
443
444 spin_unlock_irqrestore(&xuartps->port->lock, flags);
445
446 return NOTIFY_OK;
447 }
448 case POST_RATE_CHANGE:
449 /*
450 * Set clk dividers to generate correct baud with new clock
451 * frequency.
452 */
453
454 spin_lock_irqsave(&xuartps->port->lock, flags);
455
456 locked = 1;
457 port->uartclk = ndata->new_rate;
458
459 xuartps->baud = xuartps_set_baud_rate(xuartps->port,
460 xuartps->baud);
461 /* fall through */
462 case ABORT_RATE_CHANGE:
463 if (!locked)
464 spin_lock_irqsave(&xuartps->port->lock, flags);
465
466 /* Set TX/RX Reset */
467 xuartps_writel(xuartps_readl(XUARTPS_CR_OFFSET) |
468 (XUARTPS_CR_TXRST | XUARTPS_CR_RXRST),
469 XUARTPS_CR_OFFSET);
470
471 while (xuartps_readl(XUARTPS_CR_OFFSET) &
472 (XUARTPS_CR_TXRST | XUARTPS_CR_RXRST))
473 cpu_relax();
474
475 /*
476 * Clear the RX disable and TX disable bits and then set the TX
477 * enable bit and RX enable bit to enable the transmitter and
478 * receiver.
479 */
480 xuartps_writel(rx_timeout, XUARTPS_RXTOUT_OFFSET);
481 ctrl_reg = xuartps_readl(XUARTPS_CR_OFFSET);
482 xuartps_writel(
483 (ctrl_reg & ~(XUARTPS_CR_TX_DIS | XUARTPS_CR_RX_DIS)) |
484 (XUARTPS_CR_TX_EN | XUARTPS_CR_RX_EN),
485 XUARTPS_CR_OFFSET);
486
487 spin_unlock_irqrestore(&xuartps->port->lock, flags);
488
489 return NOTIFY_OK;
490 default:
491 return NOTIFY_DONE;
492 }
493}
Soren Brinkmann7ac57342013-10-21 16:41:01 -0700494#endif
Soren Brinkmannc4b05102013-10-17 14:08:11 -0700495
John Linn61ec9012011-04-30 00:07:43 -0400496/**
497 * xuartps_start_tx - Start transmitting bytes
498 * @port: Handle to the uart port structure
Michal Simek489810a12014-04-04 17:23:37 -0700499 */
John Linn61ec9012011-04-30 00:07:43 -0400500static void xuartps_start_tx(struct uart_port *port)
501{
502 unsigned int status, numbytes = port->fifosize;
503
504 if (uart_circ_empty(&port->state->xmit) || uart_tx_stopped(port))
505 return;
506
507 status = xuartps_readl(XUARTPS_CR_OFFSET);
508 /* Set the TX enable bit and clear the TX disable bit to enable the
509 * transmitter.
510 */
511 xuartps_writel((status & ~XUARTPS_CR_TX_DIS) | XUARTPS_CR_TX_EN,
512 XUARTPS_CR_OFFSET);
513
Soren Brinkmanne555a212014-04-04 17:23:39 -0700514 while (numbytes-- && ((xuartps_readl(XUARTPS_SR_OFFSET) &
515 XUARTPS_SR_TXFULL)) != XUARTPS_SR_TXFULL) {
John Linn61ec9012011-04-30 00:07:43 -0400516 /* Break if no more data available in the UART buffer */
517 if (uart_circ_empty(&port->state->xmit))
518 break;
519
520 /* Get the data from the UART circular buffer and
521 * write it to the xuartps's TX_FIFO register.
522 */
523 xuartps_writel(
524 port->state->xmit.buf[port->state->xmit.tail],
525 XUARTPS_FIFO_OFFSET);
526 port->icount.tx++;
527
528 /* Adjust the tail of the UART buffer and wrap
529 * the buffer if it reaches limit.
530 */
531 port->state->xmit.tail = (port->state->xmit.tail + 1) &
532 (UART_XMIT_SIZE - 1);
533 }
Suneel85baf542013-10-17 14:08:08 -0700534 xuartps_writel(XUARTPS_IXR_TXEMPTY, XUARTPS_ISR_OFFSET);
John Linn61ec9012011-04-30 00:07:43 -0400535 /* Enable the TX Empty interrupt */
536 xuartps_writel(XUARTPS_IXR_TXEMPTY, XUARTPS_IER_OFFSET);
537
538 if (uart_circ_chars_pending(&port->state->xmit) < WAKEUP_CHARS)
539 uart_write_wakeup(port);
540}
541
542/**
543 * xuartps_stop_tx - Stop TX
544 * @port: Handle to the uart port structure
Michal Simek489810a12014-04-04 17:23:37 -0700545 */
John Linn61ec9012011-04-30 00:07:43 -0400546static void xuartps_stop_tx(struct uart_port *port)
547{
548 unsigned int regval;
549
550 regval = xuartps_readl(XUARTPS_CR_OFFSET);
551 regval |= XUARTPS_CR_TX_DIS;
552 /* Disable the transmitter */
553 xuartps_writel(regval, XUARTPS_CR_OFFSET);
554}
555
556/**
557 * xuartps_stop_rx - Stop RX
558 * @port: Handle to the uart port structure
Michal Simek489810a12014-04-04 17:23:37 -0700559 */
John Linn61ec9012011-04-30 00:07:43 -0400560static void xuartps_stop_rx(struct uart_port *port)
561{
562 unsigned int regval;
563
564 regval = xuartps_readl(XUARTPS_CR_OFFSET);
565 regval |= XUARTPS_CR_RX_DIS;
566 /* Disable the receiver */
567 xuartps_writel(regval, XUARTPS_CR_OFFSET);
568}
569
570/**
571 * xuartps_tx_empty - Check whether TX is empty
572 * @port: Handle to the uart port structure
573 *
Michal Simek489810a12014-04-04 17:23:37 -0700574 * Return: TIOCSER_TEMT on success, 0 otherwise
575 */
John Linn61ec9012011-04-30 00:07:43 -0400576static unsigned int xuartps_tx_empty(struct uart_port *port)
577{
578 unsigned int status;
579
580 status = xuartps_readl(XUARTPS_ISR_OFFSET) & XUARTPS_IXR_TXEMPTY;
581 return status ? TIOCSER_TEMT : 0;
582}
583
584/**
585 * xuartps_break_ctl - Based on the input ctl we have to start or stop
586 * transmitting char breaks
587 * @port: Handle to the uart port structure
588 * @ctl: Value based on which start or stop decision is taken
Michal Simek489810a12014-04-04 17:23:37 -0700589 */
John Linn61ec9012011-04-30 00:07:43 -0400590static void xuartps_break_ctl(struct uart_port *port, int ctl)
591{
592 unsigned int status;
593 unsigned long flags;
594
595 spin_lock_irqsave(&port->lock, flags);
596
597 status = xuartps_readl(XUARTPS_CR_OFFSET);
598
599 if (ctl == -1)
600 xuartps_writel(XUARTPS_CR_STARTBRK | status,
601 XUARTPS_CR_OFFSET);
602 else {
603 if ((status & XUARTPS_CR_STOPBRK) == 0)
604 xuartps_writel(XUARTPS_CR_STOPBRK | status,
605 XUARTPS_CR_OFFSET);
606 }
607 spin_unlock_irqrestore(&port->lock, flags);
608}
609
610/**
611 * xuartps_set_termios - termios operations, handling data length, parity,
612 * stop bits, flow control, baud rate
613 * @port: Handle to the uart port structure
614 * @termios: Handle to the input termios structure
615 * @old: Values of the previously saved termios structure
Michal Simek489810a12014-04-04 17:23:37 -0700616 */
John Linn61ec9012011-04-30 00:07:43 -0400617static void xuartps_set_termios(struct uart_port *port,
618 struct ktermios *termios, struct ktermios *old)
619{
620 unsigned int cval = 0;
Soren Brinkmanne6b39bf2013-10-17 14:08:10 -0700621 unsigned int baud, minbaud, maxbaud;
John Linn61ec9012011-04-30 00:07:43 -0400622 unsigned long flags;
623 unsigned int ctrl_reg, mode_reg;
624
625 spin_lock_irqsave(&port->lock, flags);
626
627 /* Empty the receive FIFO 1st before making changes */
628 while ((xuartps_readl(XUARTPS_SR_OFFSET) &
629 XUARTPS_SR_RXEMPTY) != XUARTPS_SR_RXEMPTY) {
630 xuartps_readl(XUARTPS_FIFO_OFFSET);
631 }
632
633 /* Disable the TX and RX to set baud rate */
634 xuartps_writel(xuartps_readl(XUARTPS_CR_OFFSET) |
635 (XUARTPS_CR_TX_DIS | XUARTPS_CR_RX_DIS),
636 XUARTPS_CR_OFFSET);
637
Soren Brinkmanne6b39bf2013-10-17 14:08:10 -0700638 /*
639 * Min baud rate = 6bps and Max Baud Rate is 10Mbps for 100Mhz clk
640 * min and max baud should be calculated here based on port->uartclk.
641 * this way we get a valid baud and can safely call set_baud()
642 */
643 minbaud = port->uartclk / ((XUARTPS_BDIV_MAX + 1) * XUARTPS_CD_MAX * 8);
644 maxbaud = port->uartclk / (XUARTPS_BDIV_MIN + 1);
645 baud = uart_get_baud_rate(port, termios, old, minbaud, maxbaud);
John Linn61ec9012011-04-30 00:07:43 -0400646 baud = xuartps_set_baud_rate(port, baud);
647 if (tty_termios_baud_rate(termios))
648 tty_termios_encode_baud_rate(termios, baud, baud);
649
Soren Brinkmanne555a212014-04-04 17:23:39 -0700650 /* Update the per-port timeout. */
John Linn61ec9012011-04-30 00:07:43 -0400651 uart_update_timeout(port, termios->c_cflag, baud);
652
653 /* Set TX/RX Reset */
654 xuartps_writel(xuartps_readl(XUARTPS_CR_OFFSET) |
655 (XUARTPS_CR_TXRST | XUARTPS_CR_RXRST),
656 XUARTPS_CR_OFFSET);
657
658 ctrl_reg = xuartps_readl(XUARTPS_CR_OFFSET);
659
Soren Brinkmanne555a212014-04-04 17:23:39 -0700660 /*
661 * Clear the RX disable and TX disable bits and then set the TX enable
John Linn61ec9012011-04-30 00:07:43 -0400662 * bit and RX enable bit to enable the transmitter and receiver.
663 */
664 xuartps_writel(
665 (ctrl_reg & ~(XUARTPS_CR_TX_DIS | XUARTPS_CR_RX_DIS))
666 | (XUARTPS_CR_TX_EN | XUARTPS_CR_RX_EN),
667 XUARTPS_CR_OFFSET);
668
Suneel85baf542013-10-17 14:08:08 -0700669 xuartps_writel(rx_timeout, XUARTPS_RXTOUT_OFFSET);
John Linn61ec9012011-04-30 00:07:43 -0400670
671 port->read_status_mask = XUARTPS_IXR_TXEMPTY | XUARTPS_IXR_RXTRIG |
672 XUARTPS_IXR_OVERRUN | XUARTPS_IXR_TOUT;
673 port->ignore_status_mask = 0;
674
675 if (termios->c_iflag & INPCK)
676 port->read_status_mask |= XUARTPS_IXR_PARITY |
677 XUARTPS_IXR_FRAMING;
678
679 if (termios->c_iflag & IGNPAR)
680 port->ignore_status_mask |= XUARTPS_IXR_PARITY |
681 XUARTPS_IXR_FRAMING | XUARTPS_IXR_OVERRUN;
682
683 /* ignore all characters if CREAD is not set */
684 if ((termios->c_cflag & CREAD) == 0)
685 port->ignore_status_mask |= XUARTPS_IXR_RXTRIG |
686 XUARTPS_IXR_TOUT | XUARTPS_IXR_PARITY |
687 XUARTPS_IXR_FRAMING | XUARTPS_IXR_OVERRUN;
688
689 mode_reg = xuartps_readl(XUARTPS_MR_OFFSET);
690
691 /* Handling Data Size */
692 switch (termios->c_cflag & CSIZE) {
693 case CS6:
694 cval |= XUARTPS_MR_CHARLEN_6_BIT;
695 break;
696 case CS7:
697 cval |= XUARTPS_MR_CHARLEN_7_BIT;
698 break;
699 default:
700 case CS8:
701 cval |= XUARTPS_MR_CHARLEN_8_BIT;
702 termios->c_cflag &= ~CSIZE;
703 termios->c_cflag |= CS8;
704 break;
705 }
706
707 /* Handling Parity and Stop Bits length */
708 if (termios->c_cflag & CSTOPB)
709 cval |= XUARTPS_MR_STOPMODE_2_BIT; /* 2 STOP bits */
710 else
711 cval |= XUARTPS_MR_STOPMODE_1_BIT; /* 1 STOP bit */
712
713 if (termios->c_cflag & PARENB) {
714 /* Mark or Space parity */
715 if (termios->c_cflag & CMSPAR) {
716 if (termios->c_cflag & PARODD)
717 cval |= XUARTPS_MR_PARITY_MARK;
718 else
719 cval |= XUARTPS_MR_PARITY_SPACE;
Soren Brinkmanne6b39bf2013-10-17 14:08:10 -0700720 } else {
721 if (termios->c_cflag & PARODD)
John Linn61ec9012011-04-30 00:07:43 -0400722 cval |= XUARTPS_MR_PARITY_ODD;
723 else
724 cval |= XUARTPS_MR_PARITY_EVEN;
Soren Brinkmanne6b39bf2013-10-17 14:08:10 -0700725 }
726 } else {
John Linn61ec9012011-04-30 00:07:43 -0400727 cval |= XUARTPS_MR_PARITY_NONE;
Soren Brinkmanne6b39bf2013-10-17 14:08:10 -0700728 }
729 cval |= mode_reg & 1;
730 xuartps_writel(cval, XUARTPS_MR_OFFSET);
John Linn61ec9012011-04-30 00:07:43 -0400731
732 spin_unlock_irqrestore(&port->lock, flags);
733}
734
735/**
736 * xuartps_startup - Called when an application opens a xuartps port
737 * @port: Handle to the uart port structure
738 *
Soren Brinkmanne555a212014-04-04 17:23:39 -0700739 * Return: 0 on success, negative errno otherwise
Michal Simek489810a12014-04-04 17:23:37 -0700740 */
John Linn61ec9012011-04-30 00:07:43 -0400741static int xuartps_startup(struct uart_port *port)
742{
743 unsigned int retval = 0, status = 0;
744
745 retval = request_irq(port->irq, xuartps_isr, 0, XUARTPS_NAME,
746 (void *)port);
747 if (retval)
748 return retval;
749
750 /* Disable the TX and RX */
751 xuartps_writel(XUARTPS_CR_TX_DIS | XUARTPS_CR_RX_DIS,
752 XUARTPS_CR_OFFSET);
753
754 /* Set the Control Register with TX/RX Enable, TX/RX Reset,
755 * no break chars.
756 */
757 xuartps_writel(XUARTPS_CR_TXRST | XUARTPS_CR_RXRST,
758 XUARTPS_CR_OFFSET);
759
760 status = xuartps_readl(XUARTPS_CR_OFFSET);
761
762 /* Clear the RX disable and TX disable bits and then set the TX enable
763 * bit and RX enable bit to enable the transmitter and receiver.
764 */
765 xuartps_writel((status & ~(XUARTPS_CR_TX_DIS | XUARTPS_CR_RX_DIS))
766 | (XUARTPS_CR_TX_EN | XUARTPS_CR_RX_EN |
767 XUARTPS_CR_STOPBRK), XUARTPS_CR_OFFSET);
768
769 /* Set the Mode Register with normal mode,8 data bits,1 stop bit,
770 * no parity.
771 */
772 xuartps_writel(XUARTPS_MR_CHMODE_NORM | XUARTPS_MR_STOPMODE_1_BIT
773 | XUARTPS_MR_PARITY_NONE | XUARTPS_MR_CHARLEN_8_BIT,
774 XUARTPS_MR_OFFSET);
775
Suneel85baf542013-10-17 14:08:08 -0700776 /*
777 * Set the RX FIFO Trigger level to use most of the FIFO, but it
778 * can be tuned with a module parameter
779 */
780 xuartps_writel(rx_trigger_level, XUARTPS_RXWM_OFFSET);
John Linn61ec9012011-04-30 00:07:43 -0400781
Suneel85baf542013-10-17 14:08:08 -0700782 /*
783 * Receive Timeout register is enabled but it
784 * can be tuned with a module parameter
785 */
786 xuartps_writel(rx_timeout, XUARTPS_RXTOUT_OFFSET);
John Linn61ec9012011-04-30 00:07:43 -0400787
John Linn855f6fd2013-03-22 18:49:27 +0100788 /* Clear out any pending interrupts before enabling them */
789 xuartps_writel(xuartps_readl(XUARTPS_ISR_OFFSET), XUARTPS_ISR_OFFSET);
John Linn61ec9012011-04-30 00:07:43 -0400790
791 /* Set the Interrupt Registers with desired interrupts */
792 xuartps_writel(XUARTPS_IXR_TXEMPTY | XUARTPS_IXR_PARITY |
793 XUARTPS_IXR_FRAMING | XUARTPS_IXR_OVERRUN |
794 XUARTPS_IXR_RXTRIG | XUARTPS_IXR_TOUT, XUARTPS_IER_OFFSET);
John Linn61ec9012011-04-30 00:07:43 -0400795
796 return retval;
797}
798
799/**
800 * xuartps_shutdown - Called when an application closes a xuartps port
801 * @port: Handle to the uart port structure
Michal Simek489810a12014-04-04 17:23:37 -0700802 */
John Linn61ec9012011-04-30 00:07:43 -0400803static void xuartps_shutdown(struct uart_port *port)
804{
805 int status;
806
807 /* Disable interrupts */
808 status = xuartps_readl(XUARTPS_IMR_OFFSET);
809 xuartps_writel(status, XUARTPS_IDR_OFFSET);
810
811 /* Disable the TX and RX */
812 xuartps_writel(XUARTPS_CR_TX_DIS | XUARTPS_CR_RX_DIS,
813 XUARTPS_CR_OFFSET);
814 free_irq(port->irq, port);
815}
816
817/**
818 * xuartps_type - Set UART type to xuartps port
819 * @port: Handle to the uart port structure
820 *
Michal Simek489810a12014-04-04 17:23:37 -0700821 * Return: string on success, NULL otherwise
822 */
John Linn61ec9012011-04-30 00:07:43 -0400823static const char *xuartps_type(struct uart_port *port)
824{
825 return port->type == PORT_XUARTPS ? XUARTPS_NAME : NULL;
826}
827
828/**
829 * xuartps_verify_port - Verify the port params
830 * @port: Handle to the uart port structure
831 * @ser: Handle to the structure whose members are compared
832 *
Soren Brinkmanne555a212014-04-04 17:23:39 -0700833 * Return: 0 on success, negative errno otherwise.
Michal Simek489810a12014-04-04 17:23:37 -0700834 */
John Linn61ec9012011-04-30 00:07:43 -0400835static int xuartps_verify_port(struct uart_port *port,
836 struct serial_struct *ser)
837{
838 if (ser->type != PORT_UNKNOWN && ser->type != PORT_XUARTPS)
839 return -EINVAL;
840 if (port->irq != ser->irq)
841 return -EINVAL;
842 if (ser->io_type != UPIO_MEM)
843 return -EINVAL;
844 if (port->iobase != ser->port)
845 return -EINVAL;
846 if (ser->hub6 != 0)
847 return -EINVAL;
848 return 0;
849}
850
851/**
852 * xuartps_request_port - Claim the memory region attached to xuartps port,
853 * called when the driver adds a xuartps port via
854 * uart_add_one_port()
855 * @port: Handle to the uart port structure
856 *
Soren Brinkmanne555a212014-04-04 17:23:39 -0700857 * Return: 0 on success, negative errno otherwise.
Michal Simek489810a12014-04-04 17:23:37 -0700858 */
John Linn61ec9012011-04-30 00:07:43 -0400859static int xuartps_request_port(struct uart_port *port)
860{
861 if (!request_mem_region(port->mapbase, XUARTPS_REGISTER_SPACE,
862 XUARTPS_NAME)) {
863 return -ENOMEM;
864 }
865
866 port->membase = ioremap(port->mapbase, XUARTPS_REGISTER_SPACE);
867 if (!port->membase) {
868 dev_err(port->dev, "Unable to map registers\n");
869 release_mem_region(port->mapbase, XUARTPS_REGISTER_SPACE);
870 return -ENOMEM;
871 }
872 return 0;
873}
874
875/**
Soren Brinkmanne555a212014-04-04 17:23:39 -0700876 * xuartps_release_port - Release UART port
John Linn61ec9012011-04-30 00:07:43 -0400877 * @port: Handle to the uart port structure
Soren Brinkmanne555a212014-04-04 17:23:39 -0700878 *
879 * Release the memory region attached to a xuartps port. Called when the
880 * driver removes a xuartps port via uart_remove_one_port().
Michal Simek489810a12014-04-04 17:23:37 -0700881 */
John Linn61ec9012011-04-30 00:07:43 -0400882static void xuartps_release_port(struct uart_port *port)
883{
884 release_mem_region(port->mapbase, XUARTPS_REGISTER_SPACE);
885 iounmap(port->membase);
886 port->membase = NULL;
887}
888
889/**
Soren Brinkmanne555a212014-04-04 17:23:39 -0700890 * xuartps_config_port - Configure UART port
John Linn61ec9012011-04-30 00:07:43 -0400891 * @port: Handle to the uart port structure
892 * @flags: If any
Michal Simek489810a12014-04-04 17:23:37 -0700893 */
John Linn61ec9012011-04-30 00:07:43 -0400894static void xuartps_config_port(struct uart_port *port, int flags)
895{
896 if (flags & UART_CONFIG_TYPE && xuartps_request_port(port) == 0)
897 port->type = PORT_XUARTPS;
898}
899
900/**
901 * xuartps_get_mctrl - Get the modem control state
John Linn61ec9012011-04-30 00:07:43 -0400902 * @port: Handle to the uart port structure
903 *
Michal Simek489810a12014-04-04 17:23:37 -0700904 * Return: the modem control state
905 */
John Linn61ec9012011-04-30 00:07:43 -0400906static unsigned int xuartps_get_mctrl(struct uart_port *port)
907{
908 return TIOCM_CTS | TIOCM_DSR | TIOCM_CAR;
909}
910
911static void xuartps_set_mctrl(struct uart_port *port, unsigned int mctrl)
912{
913 /* N/A */
914}
915
916static void xuartps_enable_ms(struct uart_port *port)
917{
918 /* N/A */
919}
920
Vlad Lungu6ee04c62013-10-17 14:08:07 -0700921#ifdef CONFIG_CONSOLE_POLL
922static int xuartps_poll_get_char(struct uart_port *port)
923{
924 u32 imr;
925 int c;
926
927 /* Disable all interrupts */
928 imr = xuartps_readl(XUARTPS_IMR_OFFSET);
929 xuartps_writel(imr, XUARTPS_IDR_OFFSET);
930
931 /* Check if FIFO is empty */
932 if (xuartps_readl(XUARTPS_SR_OFFSET) & XUARTPS_SR_RXEMPTY)
933 c = NO_POLL_CHAR;
934 else /* Read a character */
935 c = (unsigned char) xuartps_readl(XUARTPS_FIFO_OFFSET);
936
937 /* Enable interrupts */
938 xuartps_writel(imr, XUARTPS_IER_OFFSET);
939
940 return c;
941}
942
943static void xuartps_poll_put_char(struct uart_port *port, unsigned char c)
944{
945 u32 imr;
946
947 /* Disable all interrupts */
948 imr = xuartps_readl(XUARTPS_IMR_OFFSET);
949 xuartps_writel(imr, XUARTPS_IDR_OFFSET);
950
951 /* Wait until FIFO is empty */
952 while (!(xuartps_readl(XUARTPS_SR_OFFSET) & XUARTPS_SR_TXEMPTY))
953 cpu_relax();
954
955 /* Write a character */
956 xuartps_writel(c, XUARTPS_FIFO_OFFSET);
957
958 /* Wait until FIFO is empty */
959 while (!(xuartps_readl(XUARTPS_SR_OFFSET) & XUARTPS_SR_TXEMPTY))
960 cpu_relax();
961
962 /* Enable interrupts */
963 xuartps_writel(imr, XUARTPS_IER_OFFSET);
964
965 return;
966}
967#endif
968
John Linn61ec9012011-04-30 00:07:43 -0400969static struct uart_ops xuartps_ops = {
970 .set_mctrl = xuartps_set_mctrl,
971 .get_mctrl = xuartps_get_mctrl,
972 .enable_ms = xuartps_enable_ms,
Soren Brinkmanne555a212014-04-04 17:23:39 -0700973 .start_tx = xuartps_start_tx,
974 .stop_tx = xuartps_stop_tx,
975 .stop_rx = xuartps_stop_rx,
976 .tx_empty = xuartps_tx_empty,
977 .break_ctl = xuartps_break_ctl,
978 .set_termios = xuartps_set_termios,
979 .startup = xuartps_startup,
980 .shutdown = xuartps_shutdown,
981 .type = xuartps_type,
982 .verify_port = xuartps_verify_port,
983 .request_port = xuartps_request_port,
984 .release_port = xuartps_release_port,
985 .config_port = xuartps_config_port,
Vlad Lungu6ee04c62013-10-17 14:08:07 -0700986#ifdef CONFIG_CONSOLE_POLL
987 .poll_get_char = xuartps_poll_get_char,
988 .poll_put_char = xuartps_poll_put_char,
989#endif
John Linn61ec9012011-04-30 00:07:43 -0400990};
991
992static struct uart_port xuartps_port[2];
993
994/**
Soren Brinkmanne555a212014-04-04 17:23:39 -0700995 * xuartps_get_port - Configure the port from the platform device resource info
Michal Simek928e9262014-04-04 17:23:38 -0700996 * @id: Port id
997 *
Michal Simek489810a12014-04-04 17:23:37 -0700998 * Return: a pointer to a uart_port or NULL for failure
999 */
Michal Simek928e9262014-04-04 17:23:38 -07001000static struct uart_port *xuartps_get_port(int id)
John Linn61ec9012011-04-30 00:07:43 -04001001{
1002 struct uart_port *port;
John Linn61ec9012011-04-30 00:07:43 -04001003
Michal Simek928e9262014-04-04 17:23:38 -07001004 /* Try the given port id if failed use default method */
1005 if (xuartps_port[id].mapbase != 0) {
1006 /* Find the next unused port */
1007 for (id = 0; id < XUARTPS_NR_PORTS; id++)
1008 if (xuartps_port[id].mapbase == 0)
1009 break;
1010 }
John Linn61ec9012011-04-30 00:07:43 -04001011
1012 if (id >= XUARTPS_NR_PORTS)
1013 return NULL;
1014
1015 port = &xuartps_port[id];
1016
1017 /* At this point, we've got an empty uart_port struct, initialize it */
1018 spin_lock_init(&port->lock);
1019 port->membase = NULL;
1020 port->iobase = 1; /* mark port in use */
1021 port->irq = 0;
1022 port->type = PORT_UNKNOWN;
1023 port->iotype = UPIO_MEM32;
1024 port->flags = UPF_BOOT_AUTOCONF;
1025 port->ops = &xuartps_ops;
1026 port->fifosize = XUARTPS_FIFO_SIZE;
1027 port->line = id;
1028 port->dev = NULL;
1029 return port;
1030}
1031
John Linn61ec9012011-04-30 00:07:43 -04001032#ifdef CONFIG_SERIAL_XILINX_PS_UART_CONSOLE
1033/**
1034 * xuartps_console_wait_tx - Wait for the TX to be full
1035 * @port: Handle to the uart port structure
Michal Simek489810a12014-04-04 17:23:37 -07001036 */
John Linn61ec9012011-04-30 00:07:43 -04001037static void xuartps_console_wait_tx(struct uart_port *port)
1038{
1039 while ((xuartps_readl(XUARTPS_SR_OFFSET) & XUARTPS_SR_TXEMPTY)
1040 != XUARTPS_SR_TXEMPTY)
1041 barrier();
1042}
1043
1044/**
1045 * xuartps_console_putchar - write the character to the FIFO buffer
1046 * @port: Handle to the uart port structure
1047 * @ch: Character to be written
Michal Simek489810a12014-04-04 17:23:37 -07001048 */
John Linn61ec9012011-04-30 00:07:43 -04001049static void xuartps_console_putchar(struct uart_port *port, int ch)
1050{
1051 xuartps_console_wait_tx(port);
1052 xuartps_writel(ch, XUARTPS_FIFO_OFFSET);
1053}
1054
1055/**
1056 * xuartps_console_write - perform write operation
Michal Simek489810a12014-04-04 17:23:37 -07001057 * @co: Console handle
John Linn61ec9012011-04-30 00:07:43 -04001058 * @s: Pointer to character array
1059 * @count: No of characters
Michal Simek489810a12014-04-04 17:23:37 -07001060 */
John Linn61ec9012011-04-30 00:07:43 -04001061static void xuartps_console_write(struct console *co, const char *s,
1062 unsigned int count)
1063{
1064 struct uart_port *port = &xuartps_port[co->index];
1065 unsigned long flags;
Lars-Peter Clausend3755f52013-10-17 14:08:09 -07001066 unsigned int imr, ctrl;
John Linn61ec9012011-04-30 00:07:43 -04001067 int locked = 1;
1068
1069 if (oops_in_progress)
1070 locked = spin_trylock_irqsave(&port->lock, flags);
1071 else
1072 spin_lock_irqsave(&port->lock, flags);
1073
1074 /* save and disable interrupt */
1075 imr = xuartps_readl(XUARTPS_IMR_OFFSET);
1076 xuartps_writel(imr, XUARTPS_IDR_OFFSET);
1077
Lars-Peter Clausend3755f52013-10-17 14:08:09 -07001078 /*
1079 * Make sure that the tx part is enabled. Set the TX enable bit and
1080 * clear the TX disable bit to enable the transmitter.
1081 */
1082 ctrl = xuartps_readl(XUARTPS_CR_OFFSET);
1083 xuartps_writel((ctrl & ~XUARTPS_CR_TX_DIS) | XUARTPS_CR_TX_EN,
1084 XUARTPS_CR_OFFSET);
1085
John Linn61ec9012011-04-30 00:07:43 -04001086 uart_console_write(port, s, count, xuartps_console_putchar);
1087 xuartps_console_wait_tx(port);
1088
Lars-Peter Clausend3755f52013-10-17 14:08:09 -07001089 xuartps_writel(ctrl, XUARTPS_CR_OFFSET);
1090
John Linn61ec9012011-04-30 00:07:43 -04001091 /* restore interrupt state, it seems like there may be a h/w bug
1092 * in that the interrupt enable register should not need to be
1093 * written based on the data sheet
1094 */
1095 xuartps_writel(~imr, XUARTPS_IDR_OFFSET);
1096 xuartps_writel(imr, XUARTPS_IER_OFFSET);
1097
1098 if (locked)
1099 spin_unlock_irqrestore(&port->lock, flags);
1100}
1101
1102/**
1103 * xuartps_console_setup - Initialize the uart to default config
1104 * @co: Console handle
1105 * @options: Initial settings of uart
1106 *
Soren Brinkmanne555a212014-04-04 17:23:39 -07001107 * Return: 0 on success, negative errno otherwise.
Michal Simek489810a12014-04-04 17:23:37 -07001108 */
John Linn61ec9012011-04-30 00:07:43 -04001109static int __init xuartps_console_setup(struct console *co, char *options)
1110{
1111 struct uart_port *port = &xuartps_port[co->index];
1112 int baud = 9600;
1113 int bits = 8;
1114 int parity = 'n';
1115 int flow = 'n';
1116
1117 if (co->index < 0 || co->index >= XUARTPS_NR_PORTS)
1118 return -EINVAL;
1119
1120 if (!port->mapbase) {
1121 pr_debug("console on ttyPS%i not present\n", co->index);
1122 return -ENODEV;
1123 }
1124
1125 if (options)
1126 uart_parse_options(options, &baud, &parity, &bits, &flow);
1127
1128 return uart_set_options(port, co, baud, parity, bits, flow);
1129}
1130
1131static struct uart_driver xuartps_uart_driver;
1132
1133static struct console xuartps_console = {
1134 .name = XUARTPS_TTY_NAME,
1135 .write = xuartps_console_write,
1136 .device = uart_console_device,
1137 .setup = xuartps_console_setup,
1138 .flags = CON_PRINTBUFFER,
1139 .index = -1, /* Specified on the cmdline (e.g. console=ttyPS ) */
1140 .data = &xuartps_uart_driver,
1141};
1142
1143/**
1144 * xuartps_console_init - Initialization call
1145 *
Soren Brinkmanne555a212014-04-04 17:23:39 -07001146 * Return: 0 on success, negative errno otherwise
Michal Simek489810a12014-04-04 17:23:37 -07001147 */
John Linn61ec9012011-04-30 00:07:43 -04001148static int __init xuartps_console_init(void)
1149{
1150 register_console(&xuartps_console);
1151 return 0;
1152}
1153
1154console_initcall(xuartps_console_init);
1155
1156#endif /* CONFIG_SERIAL_XILINX_PS_UART_CONSOLE */
1157
Soren Brinkmannd3641f62013-10-21 16:41:00 -07001158static struct uart_driver xuartps_uart_driver = {
Soren Brinkmanne555a212014-04-04 17:23:39 -07001159 .owner = THIS_MODULE,
1160 .driver_name = XUARTPS_NAME,
1161 .dev_name = XUARTPS_TTY_NAME,
1162 .major = XUARTPS_MAJOR,
1163 .minor = XUARTPS_MINOR,
1164 .nr = XUARTPS_NR_PORTS,
Soren Brinkmannd3641f62013-10-21 16:41:00 -07001165#ifdef CONFIG_SERIAL_XILINX_PS_UART_CONSOLE
Soren Brinkmanne555a212014-04-04 17:23:39 -07001166 .cons = &xuartps_console,
Soren Brinkmannd3641f62013-10-21 16:41:00 -07001167#endif
1168};
1169
Soren Brinkmann4b47d9a2013-10-17 14:08:12 -07001170#ifdef CONFIG_PM_SLEEP
1171/**
1172 * xuartps_suspend - suspend event
1173 * @device: Pointer to the device structure
1174 *
Michal Simek489810a12014-04-04 17:23:37 -07001175 * Return: 0
Soren Brinkmann4b47d9a2013-10-17 14:08:12 -07001176 */
1177static int xuartps_suspend(struct device *device)
1178{
1179 struct uart_port *port = dev_get_drvdata(device);
1180 struct tty_struct *tty;
1181 struct device *tty_dev;
1182 int may_wake = 0;
1183
1184 /* Get the tty which could be NULL so don't assume it's valid */
1185 tty = tty_port_tty_get(&port->state->port);
1186 if (tty) {
1187 tty_dev = tty->dev;
1188 may_wake = device_may_wakeup(tty_dev);
1189 tty_kref_put(tty);
1190 }
1191
1192 /*
1193 * Call the API provided in serial_core.c file which handles
1194 * the suspend.
1195 */
1196 uart_suspend_port(&xuartps_uart_driver, port);
1197 if (console_suspend_enabled && !may_wake) {
1198 struct xuartps *xuartps = port->private_data;
1199
1200 clk_disable(xuartps->refclk);
1201 clk_disable(xuartps->aperclk);
1202 } else {
1203 unsigned long flags = 0;
1204
1205 spin_lock_irqsave(&port->lock, flags);
1206 /* Empty the receive FIFO 1st before making changes */
1207 while (!(xuartps_readl(XUARTPS_SR_OFFSET) & XUARTPS_SR_RXEMPTY))
1208 xuartps_readl(XUARTPS_FIFO_OFFSET);
1209 /* set RX trigger level to 1 */
1210 xuartps_writel(1, XUARTPS_RXWM_OFFSET);
1211 /* disable RX timeout interrups */
1212 xuartps_writel(XUARTPS_IXR_TOUT, XUARTPS_IDR_OFFSET);
1213 spin_unlock_irqrestore(&port->lock, flags);
1214 }
1215
1216 return 0;
1217}
1218
1219/**
1220 * xuartps_resume - Resume after a previous suspend
1221 * @device: Pointer to the device structure
1222 *
Michal Simek489810a12014-04-04 17:23:37 -07001223 * Return: 0
Soren Brinkmann4b47d9a2013-10-17 14:08:12 -07001224 */
1225static int xuartps_resume(struct device *device)
1226{
1227 struct uart_port *port = dev_get_drvdata(device);
1228 unsigned long flags = 0;
1229 u32 ctrl_reg;
1230 struct tty_struct *tty;
1231 struct device *tty_dev;
1232 int may_wake = 0;
1233
1234 /* Get the tty which could be NULL so don't assume it's valid */
1235 tty = tty_port_tty_get(&port->state->port);
1236 if (tty) {
1237 tty_dev = tty->dev;
1238 may_wake = device_may_wakeup(tty_dev);
1239 tty_kref_put(tty);
1240 }
1241
1242 if (console_suspend_enabled && !may_wake) {
1243 struct xuartps *xuartps = port->private_data;
1244
1245 clk_enable(xuartps->aperclk);
1246 clk_enable(xuartps->refclk);
1247
1248 spin_lock_irqsave(&port->lock, flags);
1249
1250 /* Set TX/RX Reset */
1251 xuartps_writel(xuartps_readl(XUARTPS_CR_OFFSET) |
1252 (XUARTPS_CR_TXRST | XUARTPS_CR_RXRST),
1253 XUARTPS_CR_OFFSET);
1254 while (xuartps_readl(XUARTPS_CR_OFFSET) &
1255 (XUARTPS_CR_TXRST | XUARTPS_CR_RXRST))
1256 cpu_relax();
1257
1258 /* restore rx timeout value */
1259 xuartps_writel(rx_timeout, XUARTPS_RXTOUT_OFFSET);
1260 /* Enable Tx/Rx */
1261 ctrl_reg = xuartps_readl(XUARTPS_CR_OFFSET);
1262 xuartps_writel(
1263 (ctrl_reg & ~(XUARTPS_CR_TX_DIS | XUARTPS_CR_RX_DIS)) |
1264 (XUARTPS_CR_TX_EN | XUARTPS_CR_RX_EN),
1265 XUARTPS_CR_OFFSET);
1266
1267 spin_unlock_irqrestore(&port->lock, flags);
1268 } else {
1269 spin_lock_irqsave(&port->lock, flags);
1270 /* restore original rx trigger level */
1271 xuartps_writel(rx_trigger_level, XUARTPS_RXWM_OFFSET);
1272 /* enable RX timeout interrupt */
1273 xuartps_writel(XUARTPS_IXR_TOUT, XUARTPS_IER_OFFSET);
1274 spin_unlock_irqrestore(&port->lock, flags);
1275 }
1276
1277 return uart_resume_port(&xuartps_uart_driver, port);
1278}
1279#endif /* ! CONFIG_PM_SLEEP */
1280
1281static SIMPLE_DEV_PM_OPS(xuartps_dev_pm_ops, xuartps_suspend, xuartps_resume);
1282
John Linn61ec9012011-04-30 00:07:43 -04001283/**
1284 * xuartps_probe - Platform driver probe
1285 * @pdev: Pointer to the platform device structure
1286 *
Soren Brinkmanne555a212014-04-04 17:23:39 -07001287 * Return: 0 on success, negative errno otherwise
Michal Simek489810a12014-04-04 17:23:37 -07001288 */
Bill Pemberton9671f092012-11-19 13:21:50 -05001289static int xuartps_probe(struct platform_device *pdev)
John Linn61ec9012011-04-30 00:07:43 -04001290{
Michal Simek928e9262014-04-04 17:23:38 -07001291 int rc, id;
John Linn61ec9012011-04-30 00:07:43 -04001292 struct uart_port *port;
1293 struct resource *res, *res2;
Soren Brinkmann30e1e282013-05-13 10:46:38 -07001294 struct xuartps *xuartps_data;
John Linn61ec9012011-04-30 00:07:43 -04001295
Soren Brinkmannc03cae12013-10-17 14:08:05 -07001296 xuartps_data = devm_kzalloc(&pdev->dev, sizeof(*xuartps_data),
1297 GFP_KERNEL);
Soren Brinkmann30e1e282013-05-13 10:46:38 -07001298 if (!xuartps_data)
1299 return -ENOMEM;
1300
Soren Brinkmann991fc252013-10-17 14:08:04 -07001301 xuartps_data->aperclk = devm_clk_get(&pdev->dev, "aper_clk");
Soren Brinkmann30e1e282013-05-13 10:46:38 -07001302 if (IS_ERR(xuartps_data->aperclk)) {
1303 dev_err(&pdev->dev, "aper_clk clock not found.\n");
Soren Brinkmannc03cae12013-10-17 14:08:05 -07001304 return PTR_ERR(xuartps_data->aperclk);
Soren Brinkmann30e1e282013-05-13 10:46:38 -07001305 }
Soren Brinkmann991fc252013-10-17 14:08:04 -07001306 xuartps_data->refclk = devm_clk_get(&pdev->dev, "ref_clk");
Soren Brinkmann30e1e282013-05-13 10:46:38 -07001307 if (IS_ERR(xuartps_data->refclk)) {
1308 dev_err(&pdev->dev, "ref_clk clock not found.\n");
Soren Brinkmannc03cae12013-10-17 14:08:05 -07001309 return PTR_ERR(xuartps_data->refclk);
Josh Cartwright2326669c2013-01-21 19:57:41 +01001310 }
1311
Soren Brinkmann30e1e282013-05-13 10:46:38 -07001312 rc = clk_prepare_enable(xuartps_data->aperclk);
Josh Cartwright2326669c2013-01-21 19:57:41 +01001313 if (rc) {
Soren Brinkmann30e1e282013-05-13 10:46:38 -07001314 dev_err(&pdev->dev, "Unable to enable APER clock.\n");
Soren Brinkmannc03cae12013-10-17 14:08:05 -07001315 return rc;
Soren Brinkmann30e1e282013-05-13 10:46:38 -07001316 }
1317 rc = clk_prepare_enable(xuartps_data->refclk);
1318 if (rc) {
1319 dev_err(&pdev->dev, "Unable to enable device clock.\n");
1320 goto err_out_clk_dis_aper;
John Linn61ec9012011-04-30 00:07:43 -04001321 }
1322
1323 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Soren Brinkmann30e1e282013-05-13 10:46:38 -07001324 if (!res) {
1325 rc = -ENODEV;
1326 goto err_out_clk_disable;
1327 }
John Linn61ec9012011-04-30 00:07:43 -04001328
1329 res2 = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
Soren Brinkmann30e1e282013-05-13 10:46:38 -07001330 if (!res2) {
1331 rc = -ENODEV;
1332 goto err_out_clk_disable;
1333 }
John Linn61ec9012011-04-30 00:07:43 -04001334
Soren Brinkmann7ac57342013-10-21 16:41:01 -07001335#ifdef CONFIG_COMMON_CLK
Soren Brinkmannc4b05102013-10-17 14:08:11 -07001336 xuartps_data->clk_rate_change_nb.notifier_call =
1337 xuartps_clk_notifier_cb;
1338 if (clk_notifier_register(xuartps_data->refclk,
1339 &xuartps_data->clk_rate_change_nb))
1340 dev_warn(&pdev->dev, "Unable to register clock notifier.\n");
Soren Brinkmann7ac57342013-10-21 16:41:01 -07001341#endif
Michal Simek928e9262014-04-04 17:23:38 -07001342 /* Look for a serialN alias */
1343 id = of_alias_get_id(pdev->dev.of_node, "serial");
1344 if (id < 0)
1345 id = 0;
Soren Brinkmannc4b05102013-10-17 14:08:11 -07001346
John Linn61ec9012011-04-30 00:07:43 -04001347 /* Initialize the port structure */
Michal Simek928e9262014-04-04 17:23:38 -07001348 port = xuartps_get_port(id);
John Linn61ec9012011-04-30 00:07:43 -04001349
1350 if (!port) {
1351 dev_err(&pdev->dev, "Cannot get uart_port structure\n");
Soren Brinkmann30e1e282013-05-13 10:46:38 -07001352 rc = -ENODEV;
Soren Brinkmannc4b05102013-10-17 14:08:11 -07001353 goto err_out_notif_unreg;
John Linn61ec9012011-04-30 00:07:43 -04001354 } else {
1355 /* Register the port.
1356 * This function also registers this device with the tty layer
1357 * and triggers invocation of the config_port() entry point.
1358 */
1359 port->mapbase = res->start;
1360 port->irq = res2->start;
1361 port->dev = &pdev->dev;
Soren Brinkmann30e1e282013-05-13 10:46:38 -07001362 port->uartclk = clk_get_rate(xuartps_data->refclk);
1363 port->private_data = xuartps_data;
Soren Brinkmannc4b05102013-10-17 14:08:11 -07001364 xuartps_data->port = port;
Jingoo Han696faed2013-05-23 19:39:36 +09001365 platform_set_drvdata(pdev, port);
John Linn61ec9012011-04-30 00:07:43 -04001366 rc = uart_add_one_port(&xuartps_uart_driver, port);
1367 if (rc) {
1368 dev_err(&pdev->dev,
1369 "uart_add_one_port() failed; err=%i\n", rc);
Soren Brinkmannc4b05102013-10-17 14:08:11 -07001370 goto err_out_notif_unreg;
John Linn61ec9012011-04-30 00:07:43 -04001371 }
1372 return 0;
1373 }
Soren Brinkmann30e1e282013-05-13 10:46:38 -07001374
Soren Brinkmannc4b05102013-10-17 14:08:11 -07001375err_out_notif_unreg:
Soren Brinkmann7ac57342013-10-21 16:41:01 -07001376#ifdef CONFIG_COMMON_CLK
Soren Brinkmannc4b05102013-10-17 14:08:11 -07001377 clk_notifier_unregister(xuartps_data->refclk,
1378 &xuartps_data->clk_rate_change_nb);
Soren Brinkmann7ac57342013-10-21 16:41:01 -07001379#endif
Soren Brinkmann30e1e282013-05-13 10:46:38 -07001380err_out_clk_disable:
1381 clk_disable_unprepare(xuartps_data->refclk);
1382err_out_clk_dis_aper:
1383 clk_disable_unprepare(xuartps_data->aperclk);
Soren Brinkmann30e1e282013-05-13 10:46:38 -07001384
1385 return rc;
John Linn61ec9012011-04-30 00:07:43 -04001386}
1387
1388/**
1389 * xuartps_remove - called when the platform driver is unregistered
1390 * @pdev: Pointer to the platform device structure
1391 *
Soren Brinkmanne555a212014-04-04 17:23:39 -07001392 * Return: 0 on success, negative errno otherwise
Michal Simek489810a12014-04-04 17:23:37 -07001393 */
Bill Pembertonae8d8a12012-11-19 13:26:18 -05001394static int xuartps_remove(struct platform_device *pdev)
John Linn61ec9012011-04-30 00:07:43 -04001395{
Jingoo Han696faed2013-05-23 19:39:36 +09001396 struct uart_port *port = platform_get_drvdata(pdev);
Soren Brinkmann30e1e282013-05-13 10:46:38 -07001397 struct xuartps *xuartps_data = port->private_data;
Josh Cartwright2326669c2013-01-21 19:57:41 +01001398 int rc;
John Linn61ec9012011-04-30 00:07:43 -04001399
1400 /* Remove the xuartps port from the serial core */
Soren Brinkmann7ac57342013-10-21 16:41:01 -07001401#ifdef CONFIG_COMMON_CLK
Soren Brinkmannc4b05102013-10-17 14:08:11 -07001402 clk_notifier_unregister(xuartps_data->refclk,
1403 &xuartps_data->clk_rate_change_nb);
Soren Brinkmann7ac57342013-10-21 16:41:01 -07001404#endif
Josh Cartwright2326669c2013-01-21 19:57:41 +01001405 rc = uart_remove_one_port(&xuartps_uart_driver, port);
Josh Cartwright2326669c2013-01-21 19:57:41 +01001406 port->mapbase = 0;
Soren Brinkmann30e1e282013-05-13 10:46:38 -07001407 clk_disable_unprepare(xuartps_data->refclk);
1408 clk_disable_unprepare(xuartps_data->aperclk);
John Linn61ec9012011-04-30 00:07:43 -04001409 return rc;
1410}
1411
John Linn61ec9012011-04-30 00:07:43 -04001412/* Match table for of_platform binding */
Bill Pembertonde88b342012-11-19 13:24:32 -05001413static struct of_device_id xuartps_of_match[] = {
John Linn61ec9012011-04-30 00:07:43 -04001414 { .compatible = "xlnx,xuartps", },
1415 {}
1416};
1417MODULE_DEVICE_TABLE(of, xuartps_of_match);
John Linn61ec9012011-04-30 00:07:43 -04001418
1419static struct platform_driver xuartps_platform_driver = {
Soren Brinkmanne555a212014-04-04 17:23:39 -07001420 .probe = xuartps_probe,
1421 .remove = xuartps_remove,
John Linn61ec9012011-04-30 00:07:43 -04001422 .driver = {
1423 .owner = THIS_MODULE,
Soren Brinkmanne555a212014-04-04 17:23:39 -07001424 .name = XUARTPS_NAME,
John Linn61ec9012011-04-30 00:07:43 -04001425 .of_match_table = xuartps_of_match,
Soren Brinkmann4b47d9a2013-10-17 14:08:12 -07001426 .pm = &xuartps_dev_pm_ops,
John Linn61ec9012011-04-30 00:07:43 -04001427 },
1428};
1429
John Linn61ec9012011-04-30 00:07:43 -04001430static int __init xuartps_init(void)
1431{
1432 int retval = 0;
1433
1434 /* Register the xuartps driver with the serial core */
1435 retval = uart_register_driver(&xuartps_uart_driver);
1436 if (retval)
1437 return retval;
1438
1439 /* Register the platform driver */
1440 retval = platform_driver_register(&xuartps_platform_driver);
1441 if (retval)
1442 uart_unregister_driver(&xuartps_uart_driver);
1443
1444 return retval;
1445}
1446
John Linn61ec9012011-04-30 00:07:43 -04001447static void __exit xuartps_exit(void)
1448{
John Linn61ec9012011-04-30 00:07:43 -04001449 /* Unregister the platform driver */
1450 platform_driver_unregister(&xuartps_platform_driver);
1451
1452 /* Unregister the xuartps driver */
1453 uart_unregister_driver(&xuartps_uart_driver);
1454}
1455
1456module_init(xuartps_init);
1457module_exit(xuartps_exit);
1458
1459MODULE_DESCRIPTION("Driver for PS UART");
1460MODULE_AUTHOR("Xilinx Inc.");
1461MODULE_LICENSE("GPL");