blob: c462d52ac575ab80190e8550070b13ef39aa5ae1 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Copyright (c) 2001-2002 by David Brownell
David Brownell53bd6a62006-08-30 14:50:06 -07003 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the
6 * Free Software Foundation; either version 2 of the License, or (at your
7 * option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but
10 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
11 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
12 * for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software Foundation,
16 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
17 */
18
19#ifndef __LINUX_EHCI_HCD_H
20#define __LINUX_EHCI_HCD_H
21
22/* definitions used for the EHCI driver */
23
Stefan Roese6dbd6822007-05-01 09:29:37 -070024/*
25 * __hc32 and __hc16 are "Host Controller" types, they may be equivalent to
26 * __leXX (normally) or __beXX (given EHCI_BIG_ENDIAN_DESC), depending on
27 * the host controller implementation.
28 *
29 * To facilitate the strongest possible byte-order checking from "sparse"
30 * and so on, we use __leXX unless that's not practical.
31 */
32#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
33typedef __u32 __bitwise __hc32;
34typedef __u16 __bitwise __hc16;
35#else
36#define __hc32 __le32
37#define __hc16 __le16
38#endif
39
Anand Gadiyar411c9402009-07-07 15:24:23 +053040/* statistics can be kept for tuning/monitoring */
Linus Torvalds1da177e2005-04-16 15:20:36 -070041struct ehci_stats {
42 /* irq usage */
43 unsigned long normal;
44 unsigned long error;
Alan Stern99ac5b12012-07-11 11:21:38 -040045 unsigned long iaa;
Linus Torvalds1da177e2005-04-16 15:20:36 -070046 unsigned long lost_iaa;
47
48 /* termination of urbs from core */
49 unsigned long complete;
50 unsigned long unlink;
51};
52
53/* ehci_hcd->lock guards shared data against other CPUs:
Alan Stern99ac5b12012-07-11 11:21:38 -040054 * ehci_hcd: async, unlink, periodic (and shadow), ...
Linus Torvalds1da177e2005-04-16 15:20:36 -070055 * usb_host_endpoint: hcpriv
56 * ehci_qh: qh_next, qtd_list
57 * ehci_qtd: qtd_list
58 *
59 * Also, hold this lock when talking to HC registers or
60 * when updating hw_* fields in shared qh/qtd/... structures.
61 */
62
63#define EHCI_MAX_ROOT_PORTS 15 /* see HCS_N_PORTS */
64
Alan Sternc0c53db2012-07-11 11:21:48 -040065/*
66 * ehci_rh_state values of EHCI_RH_RUNNING or above mean that the
67 * controller may be doing DMA. Lower values mean there's no DMA.
68 */
Alan Sterne8799902011-08-18 16:31:30 -040069enum ehci_rh_state {
70 EHCI_RH_HALTED,
71 EHCI_RH_SUSPENDED,
Alan Sternc0c53db2012-07-11 11:21:48 -040072 EHCI_RH_RUNNING,
73 EHCI_RH_STOPPING
Alan Sterne8799902011-08-18 16:31:30 -040074};
75
Alan Sternd58b4bc2012-07-11 11:21:54 -040076/*
77 * Timer events, ordered by increasing delay length.
78 * Always update event_delays_ns[] and event_handlers[] (defined in
79 * ehci-timer.c) in parallel with this list.
80 */
81enum ehci_hrtimer_event {
Alan Stern31446612012-07-11 11:22:21 -040082 EHCI_HRTIMER_POLL_ASS, /* Poll for async schedule off */
Alan Stern3ca9aeb2012-07-11 11:22:05 -040083 EHCI_HRTIMER_POLL_PSS, /* Poll for periodic schedule off */
Alan Sternbf6387b2012-07-11 11:22:31 -040084 EHCI_HRTIMER_POLL_DEAD, /* Wait for dead controller to stop */
Alan Sterndf202252012-07-11 11:22:26 -040085 EHCI_HRTIMER_UNLINK_INTR, /* Wait for interrupt QH unlink */
Alan Stern55934eb2012-07-11 11:22:35 -040086 EHCI_HRTIMER_FREE_ITDS, /* Wait for unused iTDs and siTDs */
Alan Stern32830f22012-07-11 11:22:53 -040087 EHCI_HRTIMER_ASYNC_UNLINKS, /* Unlink empty async QHs */
Alan Stern9d938742012-07-11 11:22:44 -040088 EHCI_HRTIMER_IAA_WATCHDOG, /* Handle lost IAA interrupts */
Alan Stern3ca9aeb2012-07-11 11:22:05 -040089 EHCI_HRTIMER_DISABLE_PERIODIC, /* Wait to disable periodic sched */
Alan Stern31446612012-07-11 11:22:21 -040090 EHCI_HRTIMER_DISABLE_ASYNC, /* Wait to disable async sched */
Alan Sternd58b4bc2012-07-11 11:21:54 -040091 EHCI_HRTIMER_NUM_EVENTS /* Must come last */
92};
93#define EHCI_HRTIMER_NO_EVENT 99
94
Linus Torvalds1da177e2005-04-16 15:20:36 -070095struct ehci_hcd { /* one per controller */
Alan Sternd58b4bc2012-07-11 11:21:54 -040096 /* timing support */
97 enum ehci_hrtimer_event next_hrtimer_event;
98 unsigned enabled_hrtimer_events;
99 ktime_t hr_timeouts[EHCI_HRTIMER_NUM_EVENTS];
100 struct hrtimer hrtimer;
101
Alan Stern3ca9aeb2012-07-11 11:22:05 -0400102 int PSS_poll_count;
Alan Stern31446612012-07-11 11:22:21 -0400103 int ASS_poll_count;
Alan Sternbf6387b2012-07-11 11:22:31 -0400104 int died_poll_count;
Alan Stern3ca9aeb2012-07-11 11:22:05 -0400105
David Brownell56c1e262005-04-09 09:00:29 -0700106 /* glue to PCI and HCD framework */
107 struct ehci_caps __iomem *caps;
108 struct ehci_regs __iomem *regs;
109 struct ehci_dbg_port __iomem *debug;
110
111 __u32 hcs_params; /* cached register copy */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112 spinlock_t lock;
Alan Sterne8799902011-08-18 16:31:30 -0400113 enum ehci_rh_state rh_state;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
Alan Sterndf202252012-07-11 11:22:26 -0400115 /* general schedule support */
Alan Stern361aabf32012-07-11 11:22:57 -0400116 bool scanning:1;
117 bool need_rescan:1;
Alan Sterndf202252012-07-11 11:22:26 -0400118 bool intr_unlinking:1;
Alan Stern3c273a02012-07-11 11:22:49 -0400119 bool async_unlinking:1;
Alan Sterndf202252012-07-11 11:22:26 -0400120
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121 /* async schedule support */
122 struct ehci_qh *async;
Andiry Xu3d091a62010-11-08 17:58:35 +0800123 struct ehci_qh *dummy; /* For AMD quirk use */
Alan Stern99ac5b12012-07-11 11:21:38 -0400124 struct ehci_qh *async_unlink;
Alan Stern2f5bb662012-07-11 11:21:43 -0400125 struct ehci_qh *async_unlink_last;
Alan Stern3c273a02012-07-11 11:22:49 -0400126 struct ehci_qh *async_iaa;
Alan Stern004c1962011-07-05 12:34:05 -0400127 struct ehci_qh *qh_scan_next;
Alan Stern32830f22012-07-11 11:22:53 -0400128 unsigned async_unlink_cycle;
Alan Stern31446612012-07-11 11:22:21 -0400129 unsigned async_count; /* async activity count */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130
131 /* periodic schedule support */
132#define DEFAULT_I_TDPS 1024 /* some HCs can do less */
133 unsigned periodic_size;
Stefan Roese6dbd6822007-05-01 09:29:37 -0700134 __hc32 *periodic; /* hw periodic table */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135 dma_addr_t periodic_dma;
136 unsigned i_thresh; /* uframes HC might cache */
137
138 union ehci_shadow *pshadow; /* mirror hw periodic table */
Alan Sterndf202252012-07-11 11:22:26 -0400139 struct ehci_qh *intr_unlink;
140 struct ehci_qh *intr_unlink_last;
141 unsigned intr_unlink_cycle;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142 int next_uframe; /* scan periodic, start here */
Alan Stern3ca9aeb2012-07-11 11:22:05 -0400143 unsigned periodic_count; /* periodic activity count */
Kirill Smelkovcc62a7e2011-07-03 20:36:57 +0400144 unsigned uframe_periodic_max; /* max periodic time per uframe */
145
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146
Alan Stern0e5f2312010-04-08 16:56:37 -0400147 /* list of itds & sitds completed while clock_frame was still active */
Karsten Wiese9aa09d22009-02-08 16:07:58 -0800148 struct list_head cached_itd_list;
Alan Stern55934eb2012-07-11 11:22:35 -0400149 struct ehci_itd *last_itd_to_free;
Alan Stern0e5f2312010-04-08 16:56:37 -0400150 struct list_head cached_sitd_list;
Alan Stern55934eb2012-07-11 11:22:35 -0400151 struct ehci_sitd *last_sitd_to_free;
Karsten Wiese9aa09d22009-02-08 16:07:58 -0800152 unsigned clock_frame;
153
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154 /* per root hub port */
155 unsigned long reset_done [EHCI_MAX_ROOT_PORTS];
Alan Stern383975d2007-05-04 11:52:40 -0400156
Alan Stern57e06c12007-01-16 11:59:45 -0500157 /* bit vectors (one bit per port) */
158 unsigned long bus_suspended; /* which ports were
159 already suspended at the start of a bus suspend */
160 unsigned long companion_ports; /* which ports are
161 dedicated to the companion controller */
Alan Stern383975d2007-05-04 11:52:40 -0400162 unsigned long owned_ports; /* which ports are
163 owned by the companion during a bus suspend */
Alan Sternd1f114d2008-05-20 16:58:58 -0400164 unsigned long port_c_suspend; /* which ports have
165 the change-suspend feature turned on */
Alan Sterneafe5b92008-10-06 11:25:53 -0400166 unsigned long suspended_ports; /* which ports are
167 suspended */
Alan Sterna448e4d2012-04-03 15:24:30 -0400168 unsigned long resuming_ports; /* which ports have
169 started to resume */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170
171 /* per-HC memory pools (could be per-bus, but ...) */
172 struct dma_pool *qh_pool; /* qh per active urb */
173 struct dma_pool *qtd_pool; /* one or more per qh */
174 struct dma_pool *itd_pool; /* itd per iso urb */
175 struct dma_pool *sitd_pool; /* sitd per split iso urb */
176
177 struct timer_list watchdog;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 unsigned long actions;
Alan Stern1e12c912011-05-17 10:40:51 -0400179 unsigned periodic_stamp;
Alan Stern68335e82009-05-22 17:02:33 -0400180 unsigned random_frame;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 unsigned long next_statechange;
Oliver Neukumee4ecb82009-11-27 15:17:59 +0100182 ktime_t last_periodic_enable;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 u32 command;
184
Kumar Gala8cd42e92006-01-20 13:57:52 -0800185 /* SILICON QUIRKS */
David Brownellf8aeb3b2006-01-20 13:55:14 -0800186 unsigned no_selective_suspend:1;
Kumar Gala8cd42e92006-01-20 13:57:52 -0800187 unsigned has_fsl_port_bug:1; /* FreeScale */
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100188 unsigned big_endian_mmio:1;
Stefan Roese6dbd6822007-05-01 09:29:37 -0700189 unsigned big_endian_desc:1;
Jan Anderssonc4301312011-05-03 20:11:57 +0200190 unsigned big_endian_capbase:1;
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100191 unsigned has_amcc_usb23:1;
Alek Du403dbd32009-07-13 17:30:41 +0800192 unsigned need_io_watchdog:1;
Andiry Xuad935622011-03-01 14:57:05 +0800193 unsigned amd_pll_fix:1;
Alan Sternae68a832010-07-14 11:03:23 -0400194 unsigned fs_i_thresh:1; /* Intel iso scheduling */
Andiry Xu3d091a62010-11-08 17:58:35 +0800195 unsigned use_dummy_qh:1; /* AMD Frame List table quirk*/
Gabor Juhos2f7ac6c2011-04-13 10:54:23 +0200196 unsigned has_synopsys_hc_bug:1; /* Synopsys HC */
Alan Stern68aa95d2011-10-12 10:39:14 -0400197 unsigned frame_index_bug:1; /* MosChip (AKA NetMos) */
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100198
199 /* required for usb32 quirk */
200 #define OHCI_CTRL_HCFS (3 << 6)
201 #define OHCI_USB_OPER (2 << 6)
202 #define OHCI_USB_SUSPEND (3 << 6)
203
204 #define OHCI_HCCTRL_OFFSET 0x4
205 #define OHCI_HCCTRL_LEN 0x4
206 __hc32 *ohci_hcctrl_reg;
Alek Du331ac6b2009-07-13 12:41:20 +0800207 unsigned has_hostpc:1;
Alek Du48f24972010-06-04 15:47:55 +0800208 unsigned has_lpm:1; /* support link power management */
Alek Du5a9cdf32010-06-04 15:47:56 +0800209 unsigned has_ppcd:1; /* support per-port change bits */
David Brownellf8aeb3b2006-01-20 13:55:14 -0800210 u8 sbrn; /* packed release number */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212 /* irq statistics */
213#ifdef EHCI_STATS
214 struct ehci_stats stats;
215# define COUNT(x) do { (x)++; } while (0)
216#else
217# define COUNT(x) do {} while (0)
218#endif
Tony Jones694cc202007-09-11 14:07:31 -0700219
220 /* debug files */
221#ifdef DEBUG
222 struct dentry *debug_dir;
Tony Jones694cc202007-09-11 14:07:31 -0700223#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224};
225
David Brownell53bd6a62006-08-30 14:50:06 -0700226/* convert between an HCD pointer and the corresponding EHCI_HCD */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227static inline struct ehci_hcd *hcd_to_ehci (struct usb_hcd *hcd)
228{
229 return (struct ehci_hcd *) (hcd->hcd_priv);
230}
231static inline struct usb_hcd *ehci_to_hcd (struct ehci_hcd *ehci)
232{
233 return container_of ((void *) ehci, struct usb_hcd, hcd_priv);
234}
235
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236enum ehci_timer_action {
237 TIMER_IO_WATCHDOG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238};
239
240static inline void
241timer_action_done (struct ehci_hcd *ehci, enum ehci_timer_action action)
242{
243 clear_bit (action, &ehci->actions);
244}
245
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246/*-------------------------------------------------------------------------*/
247
Yinghai Lu0af36732008-07-24 17:27:57 -0700248#include <linux/usb/ehci_def.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249
250/*-------------------------------------------------------------------------*/
251
Stefan Roese6dbd6822007-05-01 09:29:37 -0700252#define QTD_NEXT(ehci, dma) cpu_to_hc32(ehci, (u32)dma)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253
254/*
255 * EHCI Specification 0.95 Section 3.5
David Brownell53bd6a62006-08-30 14:50:06 -0700256 * QTD: describe data transfer components (buffer, direction, ...)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 * See Fig 3-6 "Queue Element Transfer Descriptor Block Diagram".
258 *
259 * These are associated only with "QH" (Queue Head) structures,
260 * used with control, bulk, and interrupt transfers.
261 */
262struct ehci_qtd {
263 /* first part defined by EHCI spec */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700264 __hc32 hw_next; /* see EHCI 3.5.1 */
265 __hc32 hw_alt_next; /* see EHCI 3.5.2 */
266 __hc32 hw_token; /* see EHCI 3.5.3 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267#define QTD_TOGGLE (1 << 31) /* data toggle */
268#define QTD_LENGTH(tok) (((tok)>>16) & 0x7fff)
269#define QTD_IOC (1 << 15) /* interrupt on complete */
270#define QTD_CERR(tok) (((tok)>>10) & 0x3)
271#define QTD_PID(tok) (((tok)>>8) & 0x3)
272#define QTD_STS_ACTIVE (1 << 7) /* HC may execute this */
273#define QTD_STS_HALT (1 << 6) /* halted on error */
274#define QTD_STS_DBE (1 << 5) /* data buffer error (in HC) */
275#define QTD_STS_BABBLE (1 << 4) /* device was babbling (qtd halted) */
276#define QTD_STS_XACT (1 << 3) /* device gave illegal response */
277#define QTD_STS_MMF (1 << 2) /* incomplete split transaction */
278#define QTD_STS_STS (1 << 1) /* split transaction state */
279#define QTD_STS_PING (1 << 0) /* issue PING? */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700280
281#define ACTIVE_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_ACTIVE)
282#define HALT_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_HALT)
283#define STATUS_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_STS)
284
285 __hc32 hw_buf [5]; /* see EHCI 3.5.4 */
286 __hc32 hw_buf_hi [5]; /* Appendix B */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287
288 /* the rest is HCD-private */
289 dma_addr_t qtd_dma; /* qtd address */
290 struct list_head qtd_list; /* sw qtd list */
291 struct urb *urb; /* qtd's urb */
292 size_t length; /* length of buffer */
293} __attribute__ ((aligned (32)));
294
295/* mask NakCnt+T in qh->hw_alt_next */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700296#define QTD_MASK(ehci) cpu_to_hc32 (ehci, ~0x1f)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
298#define IS_SHORT_READ(token) (QTD_LENGTH (token) != 0 && QTD_PID (token) == 1)
299
300/*-------------------------------------------------------------------------*/
301
302/* type tag from {qh,itd,sitd,fstn}->hw_next */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700303#define Q_NEXT_TYPE(ehci,dma) ((dma) & cpu_to_hc32(ehci, 3 << 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304
Stefan Roese6dbd6822007-05-01 09:29:37 -0700305/*
306 * Now the following defines are not converted using the
Harvey Harrison551509d2009-02-11 14:11:36 -0800307 * cpu_to_le32() macro anymore, since we have to support
Stefan Roese6dbd6822007-05-01 09:29:37 -0700308 * "dynamic" switching between be and le support, so that the driver
309 * can be used on one system with SoC EHCI controller using big-endian
310 * descriptors as well as a normal little-endian PCI EHCI controller.
311 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312/* values for that type tag */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700313#define Q_TYPE_ITD (0 << 1)
314#define Q_TYPE_QH (1 << 1)
315#define Q_TYPE_SITD (2 << 1)
316#define Q_TYPE_FSTN (3 << 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317
318/* next async queue entry, or pointer to interrupt/periodic QH */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700319#define QH_NEXT(ehci,dma) (cpu_to_hc32(ehci, (((u32)dma)&~0x01f)|Q_TYPE_QH))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320
321/* for periodic/async schedules and qtd lists, mark end of list */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700322#define EHCI_LIST_END(ehci) cpu_to_hc32(ehci, 1) /* "null pointer" to hw */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323
324/*
325 * Entries in periodic shadow table are pointers to one of four kinds
326 * of data structure. That's dictated by the hardware; a type tag is
327 * encoded in the low bits of the hardware's periodic schedule. Use
328 * Q_NEXT_TYPE to get the tag.
329 *
330 * For entries in the async schedule, the type tag always says "qh".
331 */
332union ehci_shadow {
David Brownell53bd6a62006-08-30 14:50:06 -0700333 struct ehci_qh *qh; /* Q_TYPE_QH */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 struct ehci_itd *itd; /* Q_TYPE_ITD */
335 struct ehci_sitd *sitd; /* Q_TYPE_SITD */
336 struct ehci_fstn *fstn; /* Q_TYPE_FSTN */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700337 __hc32 *hw_next; /* (all types) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338 void *ptr;
339};
340
341/*-------------------------------------------------------------------------*/
342
343/*
344 * EHCI Specification 0.95 Section 3.6
345 * QH: describes control/bulk/interrupt endpoints
346 * See Fig 3-7 "Queue Head Structure Layout".
347 *
348 * These appear in both the async and (for interrupt) periodic schedules.
349 */
350
Alek Du3807e262009-07-14 07:23:29 +0800351/* first part defined by EHCI spec */
352struct ehci_qh_hw {
Stefan Roese6dbd6822007-05-01 09:29:37 -0700353 __hc32 hw_next; /* see EHCI 3.6.1 */
354 __hc32 hw_info1; /* see EHCI 3.6.2 */
Alan Stern4c53de72012-07-11 11:21:32 -0400355#define QH_CONTROL_EP (1 << 27) /* FS/LS control endpoint */
356#define QH_HEAD (1 << 15) /* Head of async reclamation list */
357#define QH_TOGGLE_CTL (1 << 14) /* Data toggle control */
358#define QH_HIGH_SPEED (2 << 12) /* Endpoint speed */
359#define QH_LOW_SPEED (1 << 12)
360#define QH_FULL_SPEED (0 << 12)
361#define QH_INACTIVATE (1 << 7) /* Inactivate on next transaction */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700362 __hc32 hw_info2; /* see EHCI 3.6.2 */
David Brownell7dedacf2005-08-04 18:06:41 -0700363#define QH_SMASK 0x000000ff
364#define QH_CMASK 0x0000ff00
365#define QH_HUBADDR 0x007f0000
366#define QH_HUBPORT 0x3f800000
367#define QH_MULT 0xc0000000
Stefan Roese6dbd6822007-05-01 09:29:37 -0700368 __hc32 hw_current; /* qtd list - see EHCI 3.6.4 */
David Brownell53bd6a62006-08-30 14:50:06 -0700369
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 /* qtd overlay (hardware parts of a struct ehci_qtd) */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700371 __hc32 hw_qtd_next;
372 __hc32 hw_alt_next;
373 __hc32 hw_token;
374 __hc32 hw_buf [5];
375 __hc32 hw_buf_hi [5];
Alek Du3807e262009-07-14 07:23:29 +0800376} __attribute__ ((aligned(32)));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377
Alek Du3807e262009-07-14 07:23:29 +0800378struct ehci_qh {
Alan Stern8c5bf7b2012-07-11 11:22:39 -0400379 struct ehci_qh_hw *hw; /* Must come first */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 /* the rest is HCD-private */
381 dma_addr_t qh_dma; /* address of qh */
382 union ehci_shadow qh_next; /* ptr to qh; or periodic */
383 struct list_head qtd_list; /* sw qtd list */
384 struct ehci_qtd *dummy;
Alan Stern99ac5b12012-07-11 11:21:38 -0400385 struct ehci_qh *unlink_next; /* next on unlink list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386
Alan Sterndf202252012-07-11 11:22:26 -0400387 unsigned unlink_cycle;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388 unsigned stamp;
389
Alan Stern3a444942009-08-19 12:22:06 -0400390 u8 needs_rescan; /* Dequeue during giveback */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 u8 qh_state;
392#define QH_STATE_LINKED 1 /* HC sees this */
393#define QH_STATE_UNLINK 2 /* HC may still see this */
394#define QH_STATE_IDLE 3 /* HC doesn't see this */
Alan Stern99ac5b12012-07-11 11:21:38 -0400395#define QH_STATE_UNLINK_WAIT 4 /* LINKED and on unlink q */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396#define QH_STATE_COMPLETING 5 /* don't touch token.HALT */
397
Alan Sterna2c27062009-02-10 10:16:58 -0500398 u8 xacterrs; /* XactErr retry counter */
399#define QH_XACTERR_MAX 32 /* XactErr retry limit */
400
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 /* periodic schedule info */
402 u8 usecs; /* intr bandwidth */
403 u8 gap_uf; /* uframes split/csplit gap */
404 u8 c_usecs; /* ... split completion bw */
david-b@pacbell.netd0384202005-08-13 18:44:58 -0700405 u16 tt_usecs; /* tt downstream bandwidth */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 unsigned short period; /* polling interval */
407 unsigned short start; /* where polling starts */
408#define NO_FRAME ((unsigned short)~0) /* pick new start */
Alan Stern914b7012009-06-29 10:47:30 -0400409
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410 struct usb_device *dev; /* access to TT */
Alan Sterne04f5f72011-07-19 14:01:23 -0400411 unsigned is_out:1; /* bulk or intr OUT */
Alan Stern914b7012009-06-29 10:47:30 -0400412 unsigned clearing_tt:1; /* Clear-TT-Buf in progress */
Alek Du3807e262009-07-14 07:23:29 +0800413};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
415/*-------------------------------------------------------------------------*/
416
417/* description of one iso transaction (up to 3 KB data if highspeed) */
418struct ehci_iso_packet {
419 /* These will be copied to iTD when scheduling */
420 u64 bufp; /* itd->hw_bufp{,_hi}[pg] |= */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700421 __hc32 transaction; /* itd->hw_transaction[i] |= */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 u8 cross; /* buf crosses pages */
423 /* for full speed OUT splits */
424 u32 buf1;
425};
426
427/* temporary schedule data for packets from iso urbs (both speeds)
428 * each packet is one logical usb transaction to the device (not TT),
429 * beginning at stream->next_uframe
430 */
431struct ehci_iso_sched {
432 struct list_head td_list;
433 unsigned span;
434 struct ehci_iso_packet packet [0];
435};
436
437/*
438 * ehci_iso_stream - groups all (s)itds for this endpoint.
439 * acts like a qh would, if EHCI had them for ISO.
440 */
441struct ehci_iso_stream {
Clemens Ladisch1082f572010-03-01 17:18:56 +0100442 /* first field matches ehci_hq, but is NULL */
443 struct ehci_qh_hw *hw;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 u8 bEndpointAddress;
446 u8 highspeed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 struct list_head td_list; /* queued itds/sitds */
448 struct list_head free_list; /* list of unused itds/sitds */
449 struct usb_device *udev;
David Brownell53bd6a62006-08-30 14:50:06 -0700450 struct usb_host_endpoint *ep;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451
452 /* output of (re)scheduling */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 int next_uframe;
Stefan Roese6dbd6822007-05-01 09:29:37 -0700454 __hc32 splits;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455
456 /* the rest is derived from the endpoint descriptor,
457 * trusting urb->interval == f(epdesc->bInterval) and
458 * including the extra info for hw_bufp[0..2]
459 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 u8 usecs, c_usecs;
David Brownellc06d4dc2008-01-24 12:30:34 -0800461 u16 interval;
david-b@pacbell.netd0384202005-08-13 18:44:58 -0700462 u16 tt_usecs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463 u16 maxp;
464 u16 raw_mask;
465 unsigned bandwidth;
466
467 /* This is used to initialize iTD's hw_bufp fields */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700468 __hc32 buf0;
469 __hc32 buf1;
470 __hc32 buf2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471
472 /* this is used to initialize sITD's tt info */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700473 __hc32 address;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474};
475
476/*-------------------------------------------------------------------------*/
477
478/*
479 * EHCI Specification 0.95 Section 3.3
480 * Fig 3-4 "Isochronous Transaction Descriptor (iTD)"
481 *
482 * Schedule records for high speed iso xfers
483 */
484struct ehci_itd {
485 /* first part defined by EHCI spec */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700486 __hc32 hw_next; /* see EHCI 3.3.1 */
487 __hc32 hw_transaction [8]; /* see EHCI 3.3.2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488#define EHCI_ISOC_ACTIVE (1<<31) /* activate transfer this slot */
489#define EHCI_ISOC_BUF_ERR (1<<30) /* Data buffer error */
490#define EHCI_ISOC_BABBLE (1<<29) /* babble detected */
491#define EHCI_ISOC_XACTERR (1<<28) /* XactErr - transaction error */
492#define EHCI_ITD_LENGTH(tok) (((tok)>>16) & 0x0fff)
493#define EHCI_ITD_IOC (1 << 15) /* interrupt on complete */
494
Stefan Roese6dbd6822007-05-01 09:29:37 -0700495#define ITD_ACTIVE(ehci) cpu_to_hc32(ehci, EHCI_ISOC_ACTIVE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496
Stefan Roese6dbd6822007-05-01 09:29:37 -0700497 __hc32 hw_bufp [7]; /* see EHCI 3.3.3 */
498 __hc32 hw_bufp_hi [7]; /* Appendix B */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499
500 /* the rest is HCD-private */
501 dma_addr_t itd_dma; /* for this itd */
502 union ehci_shadow itd_next; /* ptr to periodic q entry */
503
504 struct urb *urb;
505 struct ehci_iso_stream *stream; /* endpoint's queue */
506 struct list_head itd_list; /* list of stream's itds */
507
508 /* any/all hw_transactions here may be used by that urb */
509 unsigned frame; /* where scheduled */
510 unsigned pg;
511 unsigned index[8]; /* in urb->iso_frame_desc */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512} __attribute__ ((aligned (32)));
513
514/*-------------------------------------------------------------------------*/
515
516/*
David Brownell53bd6a62006-08-30 14:50:06 -0700517 * EHCI Specification 0.95 Section 3.4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518 * siTD, aka split-transaction isochronous Transfer Descriptor
519 * ... describe full speed iso xfers through TT in hubs
520 * see Figure 3-5 "Split-transaction Isochronous Transaction Descriptor (siTD)
521 */
522struct ehci_sitd {
523 /* first part defined by EHCI spec */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700524 __hc32 hw_next;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525/* uses bit field macros above - see EHCI 0.95 Table 3-8 */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700526 __hc32 hw_fullspeed_ep; /* EHCI table 3-9 */
527 __hc32 hw_uframe; /* EHCI table 3-10 */
528 __hc32 hw_results; /* EHCI table 3-11 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529#define SITD_IOC (1 << 31) /* interrupt on completion */
530#define SITD_PAGE (1 << 30) /* buffer 0/1 */
531#define SITD_LENGTH(x) (0x3ff & ((x)>>16))
532#define SITD_STS_ACTIVE (1 << 7) /* HC may execute this */
533#define SITD_STS_ERR (1 << 6) /* error from TT */
534#define SITD_STS_DBE (1 << 5) /* data buffer error (in HC) */
535#define SITD_STS_BABBLE (1 << 4) /* device was babbling */
536#define SITD_STS_XACT (1 << 3) /* illegal IN response */
537#define SITD_STS_MMF (1 << 2) /* incomplete split transaction */
538#define SITD_STS_STS (1 << 1) /* split transaction state */
539
Stefan Roese6dbd6822007-05-01 09:29:37 -0700540#define SITD_ACTIVE(ehci) cpu_to_hc32(ehci, SITD_STS_ACTIVE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541
Stefan Roese6dbd6822007-05-01 09:29:37 -0700542 __hc32 hw_buf [2]; /* EHCI table 3-12 */
543 __hc32 hw_backpointer; /* EHCI table 3-13 */
544 __hc32 hw_buf_hi [2]; /* Appendix B */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545
546 /* the rest is HCD-private */
547 dma_addr_t sitd_dma;
548 union ehci_shadow sitd_next; /* ptr to periodic q entry */
549
550 struct urb *urb;
551 struct ehci_iso_stream *stream; /* endpoint's queue */
552 struct list_head sitd_list; /* list of stream's sitds */
553 unsigned frame;
554 unsigned index;
555} __attribute__ ((aligned (32)));
556
557/*-------------------------------------------------------------------------*/
558
559/*
560 * EHCI Specification 0.96 Section 3.7
561 * Periodic Frame Span Traversal Node (FSTN)
562 *
563 * Manages split interrupt transactions (using TT) that span frame boundaries
564 * into uframes 0/1; see 4.12.2.2. In those uframes, a "save place" FSTN
565 * makes the HC jump (back) to a QH to scan for fs/ls QH completions until
566 * it hits a "restore" FSTN; then it returns to finish other uframe 0/1 work.
567 */
568struct ehci_fstn {
Stefan Roese6dbd6822007-05-01 09:29:37 -0700569 __hc32 hw_next; /* any periodic q entry */
570 __hc32 hw_prev; /* qh or EHCI_LIST_END */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571
572 /* the rest is HCD-private */
573 dma_addr_t fstn_dma;
574 union ehci_shadow fstn_next; /* ptr to periodic q entry */
575} __attribute__ ((aligned (32)));
576
577/*-------------------------------------------------------------------------*/
578
Alan Stern16032c42010-05-12 18:21:35 -0400579/* Prepare the PORTSC wakeup flags during controller suspend/resume */
580
Alan Stern41472002010-06-25 14:02:14 -0400581#define ehci_prepare_ports_for_controller_suspend(ehci, do_wakeup) \
582 ehci_adjust_port_wakeup_flags(ehci, true, do_wakeup);
Alan Stern16032c42010-05-12 18:21:35 -0400583
Alan Stern41472002010-06-25 14:02:14 -0400584#define ehci_prepare_ports_for_controller_resume(ehci) \
585 ehci_adjust_port_wakeup_flags(ehci, false, false);
Alan Stern16032c42010-05-12 18:21:35 -0400586
587/*-------------------------------------------------------------------------*/
588
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589#ifdef CONFIG_USB_EHCI_ROOT_HUB_TT
590
591/*
592 * Some EHCI controllers have a Transaction Translator built into the
593 * root hub. This is a non-standard feature. Each controller will need
594 * to add code to the following inline functions, and call them as
595 * needed (mostly in root hub code).
596 */
597
Alan Sterna8e51772008-05-20 16:58:11 -0400598#define ehci_is_TDI(e) (ehci_to_hcd(e)->has_tt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599
600/* Returns the speed of a device attached to a port on the root hub. */
601static inline unsigned int
602ehci_port_speed(struct ehci_hcd *ehci, unsigned int portsc)
603{
604 if (ehci_is_TDI(ehci)) {
Alek Du331ac6b2009-07-13 12:41:20 +0800605 switch ((portsc >> (ehci->has_hostpc ? 25 : 26)) & 3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606 case 0:
607 return 0;
608 case 1:
Alan Stern288ead42010-03-04 11:32:30 -0500609 return USB_PORT_STAT_LOW_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610 case 2:
611 default:
Alan Stern288ead42010-03-04 11:32:30 -0500612 return USB_PORT_STAT_HIGH_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613 }
614 }
Alan Stern288ead42010-03-04 11:32:30 -0500615 return USB_PORT_STAT_HIGH_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616}
617
618#else
619
620#define ehci_is_TDI(e) (0)
621
Alan Stern288ead42010-03-04 11:32:30 -0500622#define ehci_port_speed(ehci, portsc) USB_PORT_STAT_HIGH_SPEED
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623#endif
624
625/*-------------------------------------------------------------------------*/
626
Kumar Gala8cd42e92006-01-20 13:57:52 -0800627#ifdef CONFIG_PPC_83xx
628/* Some Freescale processors have an erratum in which the TT
629 * port number in the queue head was 0..N-1 instead of 1..N.
630 */
631#define ehci_has_fsl_portno_bug(e) ((e)->has_fsl_port_bug)
632#else
633#define ehci_has_fsl_portno_bug(e) (0)
634#endif
635
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100636/*
637 * While most USB host controllers implement their registers in
638 * little-endian format, a minority (celleb companion chip) implement
639 * them in big endian format.
640 *
641 * This attempts to support either format at compile time without a
642 * runtime penalty, or both formats with the additional overhead
643 * of checking a flag bit.
Jan Anderssonc4301312011-05-03 20:11:57 +0200644 *
645 * ehci_big_endian_capbase is a special quirk for controllers that
646 * implement the HC capability registers as separate registers and not
647 * as fields of a 32-bit register.
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100648 */
649
650#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
651#define ehci_big_endian_mmio(e) ((e)->big_endian_mmio)
Jan Anderssonc4301312011-05-03 20:11:57 +0200652#define ehci_big_endian_capbase(e) ((e)->big_endian_capbase)
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100653#else
654#define ehci_big_endian_mmio(e) 0
Jan Anderssonc4301312011-05-03 20:11:57 +0200655#define ehci_big_endian_capbase(e) 0
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100656#endif
657
Stefan Roese6dbd6822007-05-01 09:29:37 -0700658/*
659 * Big-endian read/write functions are arch-specific.
660 * Other arches can be added if/when they're needed.
Stefan Roese6dbd6822007-05-01 09:29:37 -0700661 */
Vladimir Barinov91bc4d32007-12-30 15:21:11 -0800662#if defined(CONFIG_ARM) && defined(CONFIG_ARCH_IXP4XX)
663#define readl_be(addr) __raw_readl((__force unsigned *)addr)
664#define writel_be(val, addr) __raw_writel(val, (__force unsigned *)addr)
665#endif
666
Stefan Roese6dbd6822007-05-01 09:29:37 -0700667static inline unsigned int ehci_readl(const struct ehci_hcd *ehci,
668 __u32 __iomem * regs)
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100669{
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100670#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100671 return ehci_big_endian_mmio(ehci) ?
Al Viro68f50e52007-02-09 16:40:00 +0000672 readl_be(regs) :
673 readl(regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100674#else
Al Viro68f50e52007-02-09 16:40:00 +0000675 return readl(regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100676#endif
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100677}
678
Stefan Roese6dbd6822007-05-01 09:29:37 -0700679static inline void ehci_writel(const struct ehci_hcd *ehci,
680 const unsigned int val, __u32 __iomem *regs)
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100681{
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100682#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100683 ehci_big_endian_mmio(ehci) ?
Al Viro68f50e52007-02-09 16:40:00 +0000684 writel_be(val, regs) :
685 writel(val, regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100686#else
Al Viro68f50e52007-02-09 16:40:00 +0000687 writel(val, regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100688#endif
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100689}
Kumar Gala8cd42e92006-01-20 13:57:52 -0800690
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100691/*
692 * On certain ppc-44x SoC there is a HW issue, that could only worked around with
693 * explicit suspend/operate of OHCI. This function hereby makes sense only on that arch.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300694 * Other common bits are dependent on has_amcc_usb23 quirk flag.
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100695 */
696#ifdef CONFIG_44x
697static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
698{
699 u32 hc_control;
700
701 hc_control = (readl_be(ehci->ohci_hcctrl_reg) & ~OHCI_CTRL_HCFS);
702 if (operational)
703 hc_control |= OHCI_USB_OPER;
704 else
705 hc_control |= OHCI_USB_SUSPEND;
706
707 writel_be(hc_control, ehci->ohci_hcctrl_reg);
708 (void) readl_be(ehci->ohci_hcctrl_reg);
709}
710#else
711static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
712{ }
713#endif
714
Kumar Gala8cd42e92006-01-20 13:57:52 -0800715/*-------------------------------------------------------------------------*/
716
Stefan Roese6dbd6822007-05-01 09:29:37 -0700717/*
718 * The AMCC 440EPx not only implements its EHCI registers in big-endian
719 * format, but also its DMA data structures (descriptors).
720 *
721 * EHCI controllers accessed through PCI work normally (little-endian
722 * everywhere), so we won't bother supporting a BE-only mode for now.
723 */
724#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
725#define ehci_big_endian_desc(e) ((e)->big_endian_desc)
726
727/* cpu to ehci */
728static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
729{
730 return ehci_big_endian_desc(ehci)
731 ? (__force __hc32)cpu_to_be32(x)
732 : (__force __hc32)cpu_to_le32(x);
733}
734
735/* ehci to cpu */
736static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
737{
738 return ehci_big_endian_desc(ehci)
739 ? be32_to_cpu((__force __be32)x)
740 : le32_to_cpu((__force __le32)x);
741}
742
743static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
744{
745 return ehci_big_endian_desc(ehci)
746 ? be32_to_cpup((__force __be32 *)x)
747 : le32_to_cpup((__force __le32 *)x);
748}
749
750#else
751
752/* cpu to ehci */
753static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
754{
755 return cpu_to_le32(x);
756}
757
758/* ehci to cpu */
759static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
760{
761 return le32_to_cpu(x);
762}
763
764static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
765{
766 return le32_to_cpup(x);
767}
768
769#endif
770
771/*-------------------------------------------------------------------------*/
772
Alan Stern68aa95d2011-10-12 10:39:14 -0400773#ifdef CONFIG_PCI
774
775/* For working around the MosChip frame-index-register bug */
776static unsigned ehci_read_frame_index(struct ehci_hcd *ehci);
777
778#else
779
780static inline unsigned ehci_read_frame_index(struct ehci_hcd *ehci)
781{
782 return ehci_readl(ehci, &ehci->regs->frame_index);
783}
784
785#endif
786
787/*-------------------------------------------------------------------------*/
788
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789#ifndef DEBUG
790#define STUB_DEBUG_FILES
791#endif /* DEBUG */
792
793/*-------------------------------------------------------------------------*/
794
795#endif /* __LINUX_EHCI_HCD_H */