blob: 1a170672c656fa4ca07e15bc4097a479243788bb [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed302bdf62015-04-02 17:07:29 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_DRIVER_H
34#define MLX5_DRIVER_H
35
36#include <linux/kernel.h>
37#include <linux/completion.h>
38#include <linux/pci.h>
39#include <linux/spinlock_types.h>
40#include <linux/semaphore.h>
Roland Dreier6ecde512014-02-13 20:45:17 -080041#include <linux/slab.h>
Eli Cohene126ba92013-07-07 17:25:49 +030042#include <linux/vmalloc.h>
43#include <linux/radix-tree.h>
Roland Dreier6ecde512014-02-13 20:45:17 -080044
Eli Cohene126ba92013-07-07 17:25:49 +030045#include <linux/mlx5/device.h>
46#include <linux/mlx5/doorbell.h>
47
48enum {
49 MLX5_BOARD_ID_LEN = 64,
50 MLX5_MAX_NAME_LEN = 16,
51};
52
53enum {
54 /* one minute for the sake of bringup. Generally, commands must always
55 * complete and we may need to increase this timeout value
56 */
Or Gerlitz6b6c07b2016-03-02 00:13:39 +020057 MLX5_CMD_TIMEOUT_MSEC = 60 * 1000,
Eli Cohene126ba92013-07-07 17:25:49 +030058 MLX5_CMD_WQ_MAX_NAME = 32,
59};
60
61enum {
62 CMD_OWNER_SW = 0x0,
63 CMD_OWNER_HW = 0x1,
64 CMD_STATUS_SUCCESS = 0,
65};
66
67enum mlx5_sqp_t {
68 MLX5_SQP_SMI = 0,
69 MLX5_SQP_GSI = 1,
70 MLX5_SQP_IEEE_1588 = 2,
71 MLX5_SQP_SNIFFER = 3,
72 MLX5_SQP_SYNC_UMR = 4,
73};
74
75enum {
76 MLX5_MAX_PORTS = 2,
77};
78
79enum {
80 MLX5_EQ_VEC_PAGES = 0,
81 MLX5_EQ_VEC_CMD = 1,
82 MLX5_EQ_VEC_ASYNC = 2,
83 MLX5_EQ_VEC_COMP_BASE,
84};
85
86enum {
Saeed Mahameeddb058a12015-05-28 22:28:39 +030087 MLX5_MAX_IRQ_NAME = 32
Eli Cohene126ba92013-07-07 17:25:49 +030088};
89
90enum {
91 MLX5_ATOMIC_MODE_IB_COMP = 1 << 16,
92 MLX5_ATOMIC_MODE_CX = 2 << 16,
93 MLX5_ATOMIC_MODE_8B = 3 << 16,
94 MLX5_ATOMIC_MODE_16B = 4 << 16,
95 MLX5_ATOMIC_MODE_32B = 5 << 16,
96 MLX5_ATOMIC_MODE_64B = 6 << 16,
97 MLX5_ATOMIC_MODE_128B = 7 << 16,
98 MLX5_ATOMIC_MODE_256B = 8 << 16,
99};
100
101enum {
Saeed Mahameed4f3961e2016-02-22 18:17:25 +0200102 MLX5_REG_QETCR = 0x4005,
103 MLX5_REG_QTCT = 0x400a,
Eli Cohene126ba92013-07-07 17:25:49 +0300104 MLX5_REG_PCAP = 0x5001,
105 MLX5_REG_PMTU = 0x5003,
106 MLX5_REG_PTYS = 0x5004,
107 MLX5_REG_PAOS = 0x5006,
Achiad Shochat3c2d18e2015-08-16 16:04:51 +0300108 MLX5_REG_PFCC = 0x5007,
Gal Pressmanefea3892015-08-04 14:05:47 +0300109 MLX5_REG_PPCNT = 0x5008,
Eli Cohene126ba92013-07-07 17:25:49 +0300110 MLX5_REG_PMAOS = 0x5012,
111 MLX5_REG_PUDE = 0x5009,
112 MLX5_REG_PMPE = 0x5010,
113 MLX5_REG_PELC = 0x500e,
Majd Dibbinya124d132015-06-04 19:30:45 +0300114 MLX5_REG_PVLC = 0x500f,
Eran Ben Elisha94cb1eb2016-04-24 22:51:52 +0300115 MLX5_REG_PCMR = 0x5041,
Gal Pressmanbb641432016-04-24 22:51:54 +0300116 MLX5_REG_PMLP = 0x5002,
Eli Cohene126ba92013-07-07 17:25:49 +0300117 MLX5_REG_NODE_DESC = 0x6001,
118 MLX5_REG_HOST_ENDIANNESS = 0x7004,
Gal Pressmanbb641432016-04-24 22:51:54 +0300119 MLX5_REG_MCIA = 0x9014,
Gal Pressmanda54d242016-04-24 22:51:53 +0300120 MLX5_REG_MLCR = 0x902b,
Eli Cohene126ba92013-07-07 17:25:49 +0300121};
122
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200123enum {
124 MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0,
125 MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1,
126};
127
Haggai Erane420f0c2014-12-11 17:04:19 +0200128enum mlx5_page_fault_resume_flags {
129 MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
130 MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1,
131 MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2,
132 MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7,
133};
134
Eli Cohene126ba92013-07-07 17:25:49 +0300135enum dbg_rsc_type {
136 MLX5_DBG_RSC_QP,
137 MLX5_DBG_RSC_EQ,
138 MLX5_DBG_RSC_CQ,
139};
140
141struct mlx5_field_desc {
142 struct dentry *dent;
143 int i;
144};
145
146struct mlx5_rsc_debug {
147 struct mlx5_core_dev *dev;
148 void *object;
149 enum dbg_rsc_type type;
150 struct dentry *root;
151 struct mlx5_field_desc fields[0];
152};
153
154enum mlx5_dev_event {
155 MLX5_DEV_EVENT_SYS_ERROR,
156 MLX5_DEV_EVENT_PORT_UP,
157 MLX5_DEV_EVENT_PORT_DOWN,
158 MLX5_DEV_EVENT_PORT_INITIALIZED,
159 MLX5_DEV_EVENT_LID_CHANGE,
160 MLX5_DEV_EVENT_PKEY_CHANGE,
161 MLX5_DEV_EVENT_GUID_CHANGE,
162 MLX5_DEV_EVENT_CLIENT_REREG,
163};
164
Rana Shahout4c916a72015-05-28 22:28:43 +0300165enum mlx5_port_status {
Achiad Shochat6fa1bca2015-08-16 16:04:50 +0300166 MLX5_PORT_UP = 1,
167 MLX5_PORT_DOWN = 2,
Rana Shahout4c916a72015-05-28 22:28:43 +0300168};
169
Eli Cohene126ba92013-07-07 17:25:49 +0300170struct mlx5_uuar_info {
171 struct mlx5_uar *uars;
172 int num_uars;
173 int num_low_latency_uuars;
174 unsigned long *bitmap;
175 unsigned int *count;
176 struct mlx5_bf *bfs;
177
178 /*
179 * protect uuar allocation data structs
180 */
181 struct mutex lock;
Eli Cohen78c0f982014-01-30 13:49:48 +0200182 u32 ver;
Eli Cohene126ba92013-07-07 17:25:49 +0300183};
184
185struct mlx5_bf {
186 void __iomem *reg;
187 void __iomem *regreg;
188 int buf_size;
189 struct mlx5_uar *uar;
190 unsigned long offset;
191 int need_lock;
192 /* protect blue flame buffer selection when needed
193 */
194 spinlock_t lock;
195
196 /* serialize 64 bit writes when done as two 32 bit accesses
197 */
198 spinlock_t lock32;
199 int uuarn;
200};
201
202struct mlx5_cmd_first {
203 __be32 data[4];
204};
205
206struct mlx5_cmd_msg {
207 struct list_head list;
208 struct cache_ent *cache;
209 u32 len;
210 struct mlx5_cmd_first first;
211 struct mlx5_cmd_mailbox *next;
212};
213
214struct mlx5_cmd_debug {
215 struct dentry *dbg_root;
216 struct dentry *dbg_in;
217 struct dentry *dbg_out;
218 struct dentry *dbg_outlen;
219 struct dentry *dbg_status;
220 struct dentry *dbg_run;
221 void *in_msg;
222 void *out_msg;
223 u8 status;
224 u16 inlen;
225 u16 outlen;
226};
227
228struct cache_ent {
229 /* protect block chain allocations
230 */
231 spinlock_t lock;
232 struct list_head head;
233};
234
235struct cmd_msg_cache {
236 struct cache_ent large;
237 struct cache_ent med;
238
239};
240
241struct mlx5_cmd_stats {
242 u64 sum;
243 u64 n;
244 struct dentry *root;
245 struct dentry *avg;
246 struct dentry *count;
247 /* protect command average calculations */
248 spinlock_t lock;
249};
250
251struct mlx5_cmd {
Eli Cohen64599cc2015-04-02 17:07:25 +0300252 void *cmd_alloc_buf;
253 dma_addr_t alloc_dma;
254 int alloc_size;
Eli Cohene126ba92013-07-07 17:25:49 +0300255 void *cmd_buf;
256 dma_addr_t dma;
257 u16 cmdif_rev;
258 u8 log_sz;
259 u8 log_stride;
260 int max_reg_cmds;
261 int events;
262 u32 __iomem *vector;
263
264 /* protect command queue allocations
265 */
266 spinlock_t alloc_lock;
267
268 /* protect token allocations
269 */
270 spinlock_t token_lock;
271 u8 token;
272 unsigned long bitmask;
273 char wq_name[MLX5_CMD_WQ_MAX_NAME];
274 struct workqueue_struct *wq;
275 struct semaphore sem;
276 struct semaphore pages_sem;
277 int mode;
278 struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
279 struct pci_pool *pool;
280 struct mlx5_cmd_debug dbg;
281 struct cmd_msg_cache cache;
282 int checksum_disabled;
283 struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX];
284};
285
286struct mlx5_port_caps {
287 int gid_table_len;
288 int pkey_table_len;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300289 u8 ext_port_cap;
Eli Cohene126ba92013-07-07 17:25:49 +0300290};
291
292struct mlx5_cmd_mailbox {
293 void *buf;
294 dma_addr_t dma;
295 struct mlx5_cmd_mailbox *next;
296};
297
298struct mlx5_buf_list {
299 void *buf;
300 dma_addr_t map;
301};
302
303struct mlx5_buf {
304 struct mlx5_buf_list direct;
Eli Cohene126ba92013-07-07 17:25:49 +0300305 int npages;
Eli Cohene126ba92013-07-07 17:25:49 +0300306 int size;
Jack Morgensteinf241e742014-07-28 23:30:23 +0300307 u8 page_shift;
Eli Cohene126ba92013-07-07 17:25:49 +0300308};
309
310struct mlx5_eq {
311 struct mlx5_core_dev *dev;
312 __be32 __iomem *doorbell;
313 u32 cons_index;
314 struct mlx5_buf buf;
315 int size;
Doron Tsur0b6e26c2016-01-17 11:25:47 +0200316 unsigned int irqn;
Eli Cohene126ba92013-07-07 17:25:49 +0300317 u8 eqn;
318 int nent;
319 u64 mask;
Eli Cohene126ba92013-07-07 17:25:49 +0300320 struct list_head list;
321 int index;
322 struct mlx5_rsc_debug *dbg;
323};
324
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200325struct mlx5_core_psv {
326 u32 psv_idx;
327 struct psv_layout {
328 u32 pd;
329 u16 syndrome;
330 u16 reserved;
331 u16 bg;
332 u16 app_tag;
333 u32 ref_tag;
334 } psv;
335};
336
337struct mlx5_core_sig_ctx {
338 struct mlx5_core_psv psv_memory;
339 struct mlx5_core_psv psv_wire;
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200340 struct ib_sig_err err_item;
341 bool sig_status_checked;
342 bool sig_err_exists;
343 u32 sigerr_count;
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200344};
Eli Cohene126ba92013-07-07 17:25:49 +0300345
Matan Baraka606b0f2016-02-29 18:05:28 +0200346struct mlx5_core_mkey {
Eli Cohene126ba92013-07-07 17:25:49 +0300347 u64 iova;
348 u64 size;
349 u32 key;
350 u32 pd;
Eli Cohene126ba92013-07-07 17:25:49 +0300351};
352
Eli Cohen59033252014-10-02 12:19:45 +0300353enum mlx5_res_type {
majd@mellanox.come2013b22016-01-14 19:13:00 +0200354 MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP,
355 MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ,
356 MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ,
357 MLX5_RES_SRQ = 3,
358 MLX5_RES_XSRQ = 4,
Eli Cohen59033252014-10-02 12:19:45 +0300359};
360
361struct mlx5_core_rsc_common {
362 enum mlx5_res_type res;
363 atomic_t refcount;
364 struct completion free;
365};
366
Eli Cohene126ba92013-07-07 17:25:49 +0300367struct mlx5_core_srq {
Haggai Abramonvsky01949d02015-06-04 19:30:38 +0300368 struct mlx5_core_rsc_common common; /* must be first */
Eli Cohene126ba92013-07-07 17:25:49 +0300369 u32 srqn;
370 int max;
371 int max_gs;
372 int max_avail_gather;
373 int wqe_shift;
374 void (*event) (struct mlx5_core_srq *, enum mlx5_event);
375
376 atomic_t refcount;
377 struct completion free;
378};
379
380struct mlx5_eq_table {
381 void __iomem *update_ci;
382 void __iomem *update_arm_ci;
Saeed Mahameed233d05d2015-04-02 17:07:32 +0300383 struct list_head comp_eqs_list;
Eli Cohene126ba92013-07-07 17:25:49 +0300384 struct mlx5_eq pages_eq;
385 struct mlx5_eq async_eq;
386 struct mlx5_eq cmd_eq;
Eli Cohene126ba92013-07-07 17:25:49 +0300387 int num_comp_vectors;
388 /* protect EQs list
389 */
390 spinlock_t lock;
391};
392
393struct mlx5_uar {
394 u32 index;
395 struct list_head bf_list;
396 unsigned free_bf_bmap;
Achiad Shochat88a85f92015-07-23 23:35:59 +0300397 void __iomem *bf_map;
Eli Cohene126ba92013-07-07 17:25:49 +0300398 void __iomem *map;
399};
400
401
402struct mlx5_core_health {
403 struct health_buffer __iomem *health;
404 __be32 __iomem *health_counter;
405 struct timer_list timer;
Eli Cohene126ba92013-07-07 17:25:49 +0300406 u32 prev;
407 int miss_counter;
Eli Cohenfd76ee42015-10-14 17:43:45 +0300408 bool sick;
Eli Cohenac6ea6e2015-10-08 17:14:00 +0300409 struct workqueue_struct *wq;
410 struct work_struct work;
Eli Cohene126ba92013-07-07 17:25:49 +0300411};
412
413struct mlx5_cq_table {
414 /* protect radix tree
415 */
416 spinlock_t lock;
417 struct radix_tree_root tree;
418};
419
420struct mlx5_qp_table {
421 /* protect radix tree
422 */
423 spinlock_t lock;
424 struct radix_tree_root tree;
425};
426
427struct mlx5_srq_table {
428 /* protect radix tree
429 */
430 spinlock_t lock;
431 struct radix_tree_root tree;
432};
433
Matan Baraka606b0f2016-02-29 18:05:28 +0200434struct mlx5_mkey_table {
Sagi Grimberg3bcdb172014-02-23 14:19:10 +0200435 /* protect radix tree
436 */
437 rwlock_t lock;
438 struct radix_tree_root tree;
439};
440
Eli Cohenfc50db92015-12-01 18:03:09 +0200441struct mlx5_vf_context {
442 int enabled;
443};
444
445struct mlx5_core_sriov {
446 struct mlx5_vf_context *vfs_ctx;
447 int num_vfs;
448 int enabled_vfs;
449};
450
Saeed Mahameeddb058a12015-05-28 22:28:39 +0300451struct mlx5_irq_info {
452 cpumask_var_t mask;
453 char name[MLX5_MAX_IRQ_NAME];
454};
455
Saeed Mahameed073bb182015-12-01 18:03:18 +0200456struct mlx5_eswitch;
457
Eli Cohene126ba92013-07-07 17:25:49 +0300458struct mlx5_priv {
459 char name[MLX5_MAX_NAME_LEN];
460 struct mlx5_eq_table eq_table;
Saeed Mahameeddb058a12015-05-28 22:28:39 +0300461 struct msix_entry *msix_arr;
462 struct mlx5_irq_info *irq_info;
Eli Cohene126ba92013-07-07 17:25:49 +0300463 struct mlx5_uuar_info uuari;
464 MLX5_DECLARE_DOORBELL_LOCK(cq_uar_lock);
465
466 /* pages stuff */
467 struct workqueue_struct *pg_wq;
468 struct rb_root page_root;
469 int fw_pages;
Haggai Eran6aec21f2014-12-11 17:04:23 +0200470 atomic_t reg_pages;
Eli Cohenbf0bf772013-10-23 09:53:19 +0300471 struct list_head free_list;
Eli Cohenfc50db92015-12-01 18:03:09 +0200472 int vfs_pages;
Eli Cohene126ba92013-07-07 17:25:49 +0300473
474 struct mlx5_core_health health;
475
476 struct mlx5_srq_table srq_table;
477
478 /* start: qp staff */
479 struct mlx5_qp_table qp_table;
480 struct dentry *qp_debugfs;
481 struct dentry *eq_debugfs;
482 struct dentry *cq_debugfs;
483 struct dentry *cmdif_debugfs;
484 /* end: qp staff */
485
486 /* start: cq staff */
487 struct mlx5_cq_table cq_table;
488 /* end: cq staff */
489
Matan Baraka606b0f2016-02-29 18:05:28 +0200490 /* start: mkey staff */
491 struct mlx5_mkey_table mkey_table;
492 /* end: mkey staff */
Sagi Grimberg3bcdb172014-02-23 14:19:10 +0200493
Eli Cohene126ba92013-07-07 17:25:49 +0300494 /* start: alloc staff */
Saeed Mahameed311c7c72015-07-23 23:35:57 +0300495 /* protect buffer alocation according to numa node */
496 struct mutex alloc_mutex;
497 int numa_node;
498
Eli Cohene126ba92013-07-07 17:25:49 +0300499 struct mutex pgdir_mutex;
500 struct list_head pgdir_list;
501 /* end: alloc staff */
502 struct dentry *dbg_root;
503
504 /* protect mkey key part */
505 spinlock_t mkey_lock;
506 u8 mkey_key;
Jack Morgenstein9603b612014-07-28 23:30:22 +0300507
508 struct list_head dev_list;
509 struct list_head ctx_list;
510 spinlock_t ctx_lock;
Saeed Mahameed073bb182015-12-01 18:03:18 +0200511
512 struct mlx5_eswitch *eswitch;
Eli Cohenfc50db92015-12-01 18:03:09 +0200513 struct mlx5_core_sriov sriov;
514 unsigned long pci_dev_data;
Maor Gottlieb25302362015-12-10 17:12:43 +0200515 struct mlx5_flow_root_namespace *root_ns;
516 struct mlx5_flow_root_namespace *fdb_root_ns;
Eli Cohene126ba92013-07-07 17:25:49 +0300517};
518
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300519enum mlx5_device_state {
520 MLX5_DEVICE_STATE_UP,
521 MLX5_DEVICE_STATE_INTERNAL_ERROR,
522};
523
524enum mlx5_interface_state {
525 MLX5_INTERFACE_STATE_DOWN,
526 MLX5_INTERFACE_STATE_UP,
527};
528
529enum mlx5_pci_status {
530 MLX5_PCI_STATUS_DISABLED,
531 MLX5_PCI_STATUS_ENABLED,
532};
533
Eli Cohene126ba92013-07-07 17:25:49 +0300534struct mlx5_core_dev {
535 struct pci_dev *pdev;
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300536 /* sync pci state */
537 struct mutex pci_status_mutex;
538 enum mlx5_pci_status pci_status;
Eli Cohene126ba92013-07-07 17:25:49 +0300539 u8 rev_id;
540 char board_id[MLX5_BOARD_ID_LEN];
541 struct mlx5_cmd cmd;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300542 struct mlx5_port_caps port_caps[MLX5_MAX_PORTS];
543 u32 hca_caps_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
544 u32 hca_caps_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
Eli Cohene126ba92013-07-07 17:25:49 +0300545 phys_addr_t iseg_base;
546 struct mlx5_init_seg __iomem *iseg;
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300547 enum mlx5_device_state state;
548 /* sync interface state */
549 struct mutex intf_state_mutex;
550 enum mlx5_interface_state interface_state;
Eli Cohene126ba92013-07-07 17:25:49 +0300551 void (*event) (struct mlx5_core_dev *dev,
552 enum mlx5_dev_event event,
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +0300553 unsigned long param);
Eli Cohene126ba92013-07-07 17:25:49 +0300554 struct mlx5_priv priv;
555 struct mlx5_profile *profile;
556 atomic_t num_qps;
Amir Vadaif62b8bb2015-05-28 22:28:48 +0300557 u32 issi;
Eli Cohene126ba92013-07-07 17:25:49 +0300558};
559
560struct mlx5_db {
561 __be32 *db;
562 union {
563 struct mlx5_db_pgdir *pgdir;
564 struct mlx5_ib_user_db_page *user_page;
565 } u;
566 dma_addr_t dma;
567 int index;
568};
569
570enum {
571 MLX5_DB_PER_PAGE = PAGE_SIZE / L1_CACHE_BYTES,
572};
573
574enum {
575 MLX5_COMP_EQ_SIZE = 1024,
576};
577
Saeed Mahameedadb0c952015-05-28 22:28:42 +0300578enum {
579 MLX5_PTYS_IB = 1 << 0,
580 MLX5_PTYS_EN = 1 << 2,
581};
582
Eli Cohene126ba92013-07-07 17:25:49 +0300583struct mlx5_db_pgdir {
584 struct list_head list;
585 DECLARE_BITMAP(bitmap, MLX5_DB_PER_PAGE);
586 __be32 *db_page;
587 dma_addr_t db_dma;
588};
589
590typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
591
592struct mlx5_cmd_work_ent {
593 struct mlx5_cmd_msg *in;
594 struct mlx5_cmd_msg *out;
Eli Cohen746b5582013-10-23 09:53:14 +0300595 void *uout;
596 int uout_size;
Eli Cohene126ba92013-07-07 17:25:49 +0300597 mlx5_cmd_cbk_t callback;
598 void *context;
Eli Cohen746b5582013-10-23 09:53:14 +0300599 int idx;
Eli Cohene126ba92013-07-07 17:25:49 +0300600 struct completion done;
601 struct mlx5_cmd *cmd;
602 struct work_struct work;
603 struct mlx5_cmd_layout *lay;
604 int ret;
605 int page_queue;
606 u8 status;
607 u8 token;
Thomas Gleixner14a70042014-07-16 21:04:44 +0000608 u64 ts1;
609 u64 ts2;
Eli Cohen746b5582013-10-23 09:53:14 +0300610 u16 op;
Eli Cohene126ba92013-07-07 17:25:49 +0300611};
612
613struct mlx5_pas {
614 u64 pa;
615 u8 log_sz;
616};
617
Majd Dibbiny707c4602015-06-04 19:30:41 +0300618enum port_state_policy {
Eli Coheneff901d2016-03-11 22:58:42 +0200619 MLX5_POLICY_DOWN = 0,
620 MLX5_POLICY_UP = 1,
621 MLX5_POLICY_FOLLOW = 2,
622 MLX5_POLICY_INVALID = 0xffffffff
Majd Dibbiny707c4602015-06-04 19:30:41 +0300623};
624
625enum phy_port_state {
626 MLX5_AAA_111
627};
628
629struct mlx5_hca_vport_context {
630 u32 field_select;
631 bool sm_virt_aware;
632 bool has_smi;
633 bool has_raw;
634 enum port_state_policy policy;
635 enum phy_port_state phys_state;
636 enum ib_port_state vport_state;
637 u8 port_physical_state;
638 u64 sys_image_guid;
639 u64 port_guid;
640 u64 node_guid;
641 u32 cap_mask1;
642 u32 cap_mask1_perm;
643 u32 cap_mask2;
644 u32 cap_mask2_perm;
645 u16 lid;
646 u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
647 u8 lmc;
648 u8 subnet_timeout;
649 u16 sm_lid;
650 u8 sm_sl;
651 u16 qkey_violation_counter;
652 u16 pkey_violation_counter;
653 bool grh_required;
654};
655
Eli Cohene126ba92013-07-07 17:25:49 +0300656static inline void *mlx5_buf_offset(struct mlx5_buf *buf, int offset)
657{
Eli Cohene126ba92013-07-07 17:25:49 +0300658 return buf->direct.buf + offset;
Eli Cohene126ba92013-07-07 17:25:49 +0300659}
660
661extern struct workqueue_struct *mlx5_core_wq;
662
663#define STRUCT_FIELD(header, field) \
664 .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \
665 .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field
666
Eli Cohene126ba92013-07-07 17:25:49 +0300667static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev)
668{
669 return pci_get_drvdata(pdev);
670}
671
672extern struct dentry *mlx5_debugfs_root;
673
674static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
675{
676 return ioread32be(&dev->iseg->fw_rev) & 0xffff;
677}
678
679static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
680{
681 return ioread32be(&dev->iseg->fw_rev) >> 16;
682}
683
684static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
685{
686 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
687}
688
689static inline u16 cmdif_rev(struct mlx5_core_dev *dev)
690{
691 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16;
692}
693
694static inline void *mlx5_vzalloc(unsigned long size)
695{
696 void *rtn;
697
698 rtn = kzalloc(size, GFP_KERNEL | __GFP_NOWARN);
699 if (!rtn)
700 rtn = vzalloc(size);
701 return rtn;
702}
703
Sagi Grimberg3bcdb172014-02-23 14:19:10 +0200704static inline u32 mlx5_base_mkey(const u32 key)
705{
706 return key & 0xffffff00u;
707}
708
Eli Cohene126ba92013-07-07 17:25:49 +0300709int mlx5_cmd_init(struct mlx5_core_dev *dev);
710void mlx5_cmd_cleanup(struct mlx5_core_dev *dev);
711void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
712void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
713int mlx5_cmd_status_to_err(struct mlx5_outbox_hdr *hdr);
Eli Cohenb7755162014-10-02 12:19:44 +0300714int mlx5_cmd_status_to_err_v2(void *ptr);
Leon Romanovskyb06e7de2016-02-23 10:25:22 +0200715int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
Eli Cohene126ba92013-07-07 17:25:49 +0300716int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
717 int out_size);
Eli Cohen746b5582013-10-23 09:53:14 +0300718int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size,
719 void *out, int out_size, mlx5_cmd_cbk_t callback,
720 void *context);
Eli Cohene126ba92013-07-07 17:25:49 +0300721int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn);
722int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn);
723int mlx5_alloc_uuars(struct mlx5_core_dev *dev, struct mlx5_uuar_info *uuari);
724int mlx5_free_uuars(struct mlx5_core_dev *dev, struct mlx5_uuar_info *uuari);
Moshe Lazer0ba42242016-03-02 00:13:40 +0200725int mlx5_alloc_map_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar,
726 bool map_wc);
Saeed Mahameede2816822015-05-28 22:28:40 +0300727void mlx5_unmap_free_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar);
Eli Cohenac6ea6e2015-10-08 17:14:00 +0300728void mlx5_health_cleanup(struct mlx5_core_dev *dev);
729int mlx5_health_init(struct mlx5_core_dev *dev);
Eli Cohene126ba92013-07-07 17:25:49 +0300730void mlx5_start_health_poll(struct mlx5_core_dev *dev);
731void mlx5_stop_health_poll(struct mlx5_core_dev *dev);
Saeed Mahameed311c7c72015-07-23 23:35:57 +0300732int mlx5_buf_alloc_node(struct mlx5_core_dev *dev, int size,
733 struct mlx5_buf *buf, int node);
Amir Vadai64ffaa22015-05-28 22:28:38 +0300734int mlx5_buf_alloc(struct mlx5_core_dev *dev, int size, struct mlx5_buf *buf);
Eli Cohene126ba92013-07-07 17:25:49 +0300735void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_buf *buf);
736struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
737 gfp_t flags, int npages);
738void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
739 struct mlx5_cmd_mailbox *head);
740int mlx5_core_create_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
Haggai Abramonvsky01949d02015-06-04 19:30:38 +0300741 struct mlx5_create_srq_mbox_in *in, int inlen,
742 int is_xrc);
Eli Cohene126ba92013-07-07 17:25:49 +0300743int mlx5_core_destroy_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq);
744int mlx5_core_query_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
745 struct mlx5_query_srq_mbox_out *out);
746int mlx5_core_arm_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
747 u16 lwm, int is_srq);
Matan Baraka606b0f2016-02-29 18:05:28 +0200748void mlx5_init_mkey_table(struct mlx5_core_dev *dev);
749void mlx5_cleanup_mkey_table(struct mlx5_core_dev *dev);
750int mlx5_core_create_mkey(struct mlx5_core_dev *dev,
751 struct mlx5_core_mkey *mkey,
Eli Cohen746b5582013-10-23 09:53:14 +0300752 struct mlx5_create_mkey_mbox_in *in, int inlen,
753 mlx5_cmd_cbk_t callback, void *context,
754 struct mlx5_create_mkey_mbox_out *out);
Matan Baraka606b0f2016-02-29 18:05:28 +0200755int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev,
756 struct mlx5_core_mkey *mkey);
757int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *mkey,
Eli Cohene126ba92013-07-07 17:25:49 +0300758 struct mlx5_query_mkey_mbox_out *out, int outlen);
Matan Baraka606b0f2016-02-29 18:05:28 +0200759int mlx5_core_dump_fill_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *_mkey,
Eli Cohene126ba92013-07-07 17:25:49 +0300760 u32 *mkey);
761int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
762int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
Ira Weinya97e2d82015-05-31 17:15:30 -0400763int mlx5_core_mad_ifc(struct mlx5_core_dev *dev, const void *inb, void *outb,
Jack Morgensteinf241e742014-07-28 23:30:23 +0300764 u16 opmod, u8 port);
Eli Cohene126ba92013-07-07 17:25:49 +0300765void mlx5_pagealloc_init(struct mlx5_core_dev *dev);
766void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
767int mlx5_pagealloc_start(struct mlx5_core_dev *dev);
768void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
Eli Cohenfc50db92015-12-01 18:03:09 +0200769int mlx5_sriov_init(struct mlx5_core_dev *dev);
770int mlx5_sriov_cleanup(struct mlx5_core_dev *dev);
Eli Cohene126ba92013-07-07 17:25:49 +0300771void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
Moshe Lazer0a324f312013-08-14 17:46:48 +0300772 s32 npages);
Eli Cohencd23b142013-07-18 15:31:08 +0300773int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
Eli Cohene126ba92013-07-07 17:25:49 +0300774int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
775void mlx5_register_debugfs(void);
776void mlx5_unregister_debugfs(void);
777int mlx5_eq_init(struct mlx5_core_dev *dev);
778void mlx5_eq_cleanup(struct mlx5_core_dev *dev);
779void mlx5_fill_page_array(struct mlx5_buf *buf, __be64 *pas);
780void mlx5_cq_completion(struct mlx5_core_dev *dev, u32 cqn);
Eli Cohen59033252014-10-02 12:19:45 +0300781void mlx5_rsc_event(struct mlx5_core_dev *dev, u32 rsn, int event_type);
Haggai Erane420f0c2014-12-11 17:04:19 +0200782#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
783void mlx5_eq_pagefault(struct mlx5_core_dev *dev, struct mlx5_eqe *eqe);
784#endif
Eli Cohene126ba92013-07-07 17:25:49 +0300785void mlx5_srq_event(struct mlx5_core_dev *dev, u32 srqn, int event_type);
786struct mlx5_core_srq *mlx5_core_get_srq(struct mlx5_core_dev *dev, u32 srqn);
Eli Cohen020446e2015-10-08 17:13:58 +0300787void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, u64 vec);
Eli Cohene126ba92013-07-07 17:25:49 +0300788void mlx5_cq_event(struct mlx5_core_dev *dev, u32 cqn, int event_type);
789int mlx5_create_map_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq, u8 vecidx,
790 int nent, u64 mask, const char *name, struct mlx5_uar *uar);
791int mlx5_destroy_unmap_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
792int mlx5_start_eqs(struct mlx5_core_dev *dev);
793int mlx5_stop_eqs(struct mlx5_core_dev *dev);
Doron Tsur0b6e26c2016-01-17 11:25:47 +0200794int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn,
795 unsigned int *irqn);
Eli Cohene126ba92013-07-07 17:25:49 +0300796int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
797int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
798
799int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
800void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
801int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
802 int size_in, void *data_out, int size_out,
803 u16 reg_num, int arg, int write);
Saeed Mahameedadb0c952015-05-28 22:28:42 +0300804
Eli Cohene126ba92013-07-07 17:25:49 +0300805int mlx5_debug_eq_add(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
806void mlx5_debug_eq_remove(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
807int mlx5_core_eq_query(struct mlx5_core_dev *dev, struct mlx5_eq *eq,
808 struct mlx5_query_eq_mbox_out *out, int outlen);
809int mlx5_eq_debugfs_init(struct mlx5_core_dev *dev);
810void mlx5_eq_debugfs_cleanup(struct mlx5_core_dev *dev);
811int mlx5_cq_debugfs_init(struct mlx5_core_dev *dev);
812void mlx5_cq_debugfs_cleanup(struct mlx5_core_dev *dev);
813int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
Saeed Mahameed311c7c72015-07-23 23:35:57 +0300814int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
815 int node);
Eli Cohene126ba92013-07-07 17:25:49 +0300816void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
817
Eli Cohene126ba92013-07-07 17:25:49 +0300818const char *mlx5_command_str(int command);
819int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
820void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200821int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
822 int npsvs, u32 *sig_index);
823int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
Eli Cohen59033252014-10-02 12:19:45 +0300824void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
Haggai Erane420f0c2014-12-11 17:04:19 +0200825int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
826 struct mlx5_odp_caps *odp_caps);
Meny Yossefi1c64bf62016-02-18 18:15:00 +0200827int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev,
828 u8 port_num, void *out, size_t sz);
Eli Cohene126ba92013-07-07 17:25:49 +0300829
Eli Cohene3297242015-10-14 17:43:47 +0300830static inline int fw_initializing(struct mlx5_core_dev *dev)
831{
832 return ioread32be(&dev->iseg->initializing) >> 31;
833}
834
Eli Cohene126ba92013-07-07 17:25:49 +0300835static inline u32 mlx5_mkey_to_idx(u32 mkey)
836{
837 return mkey >> 8;
838}
839
840static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
841{
842 return mkey_idx << 8;
843}
844
Eli Cohen746b5582013-10-23 09:53:14 +0300845static inline u8 mlx5_mkey_variant(u32 mkey)
846{
847 return mkey & 0xff;
848}
849
Eli Cohene126ba92013-07-07 17:25:49 +0300850enum {
851 MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0,
Eli Cohenc1868b82013-09-11 16:35:25 +0300852 MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1,
Eli Cohene126ba92013-07-07 17:25:49 +0300853};
854
855enum {
856 MAX_MR_CACHE_ENTRIES = 16,
857};
858
Saeed Mahameed64613d942015-04-02 17:07:34 +0300859enum {
860 MLX5_INTERFACE_PROTOCOL_IB = 0,
861 MLX5_INTERFACE_PROTOCOL_ETH = 1,
862};
863
Jack Morgenstein9603b612014-07-28 23:30:22 +0300864struct mlx5_interface {
865 void * (*add)(struct mlx5_core_dev *dev);
866 void (*remove)(struct mlx5_core_dev *dev, void *context);
867 void (*event)(struct mlx5_core_dev *dev, void *context,
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +0300868 enum mlx5_dev_event event, unsigned long param);
Saeed Mahameed64613d942015-04-02 17:07:34 +0300869 void * (*get_dev)(void *context);
870 int protocol;
Jack Morgenstein9603b612014-07-28 23:30:22 +0300871 struct list_head list;
872};
873
Saeed Mahameed64613d942015-04-02 17:07:34 +0300874void *mlx5_get_protocol_dev(struct mlx5_core_dev *mdev, int protocol);
Jack Morgenstein9603b612014-07-28 23:30:22 +0300875int mlx5_register_interface(struct mlx5_interface *intf);
876void mlx5_unregister_interface(struct mlx5_interface *intf);
Majd Dibbiny211e6c82015-06-04 19:30:42 +0300877int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
Jack Morgenstein9603b612014-07-28 23:30:22 +0300878
Eli Cohene126ba92013-07-07 17:25:49 +0300879struct mlx5_profile {
880 u64 mask;
Jack Morgensteinf241e742014-07-28 23:30:23 +0300881 u8 log_max_qp;
Eli Cohene126ba92013-07-07 17:25:49 +0300882 struct {
883 int size;
884 int limit;
885 } mr_cache[MAX_MR_CACHE_ENTRIES];
886};
887
Eli Cohenfc50db92015-12-01 18:03:09 +0200888enum {
889 MLX5_PCI_DEV_IS_VF = 1 << 0,
890};
891
892static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev)
893{
894 return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF);
895}
896
Majd Dibbiny707c4602015-06-04 19:30:41 +0300897static inline int mlx5_get_gid_table_len(u16 param)
898{
899 if (param > 4) {
900 pr_warn("gid table length is zero\n");
901 return 0;
902 }
903
904 return 8 * (1 << param);
905}
906
Eli Cohen020446e2015-10-08 17:13:58 +0300907enum {
908 MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
909};
910
Eli Cohene126ba92013-07-07 17:25:49 +0300911#endif /* MLX5_DRIVER_H */