blob: 7bca0be873848c728968a5c7d0aa8570ee083581 [file] [log] [blame]
Ben Dooksa8d11e32005-07-26 22:39:14 +01001/* linux/arch/arm/mach-s3c2410/s3c2440-clock.c
2 *
3 * Copyright (c) 2004-2005 Simtec Electronics
4 * http://armlinux.simtec.co.uk/
5 * Ben Dooks <ben@simtec.co.uk>
6 *
7 * S3C2440 Clock support
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
22*/
23
24#include <linux/init.h>
25#include <linux/module.h>
26#include <linux/kernel.h>
27#include <linux/list.h>
28#include <linux/errno.h>
29#include <linux/err.h>
30#include <linux/device.h>
31#include <linux/sysdev.h>
Ben Dooksa8d11e32005-07-26 22:39:14 +010032#include <linux/interrupt.h>
33#include <linux/ioport.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000034#include <linux/clk.h>
Ben Dooksa8d11e32005-07-26 22:39:14 +010035
36#include <asm/hardware.h>
37#include <asm/atomic.h>
38#include <asm/irq.h>
39#include <asm/io.h>
40
Ben Dooksa8d11e32005-07-26 22:39:14 +010041#include <asm/arch/regs-clock.h>
42
43#include "clock.h"
44#include "cpu.h"
45
46/* S3C2440 extended clock support */
47
Ben Dookse44c0392006-03-20 21:00:12 +000048static unsigned long s3c2440_camif_upll_round(struct clk *clk,
49 unsigned long rate)
50{
51 unsigned long parent_rate = clk_get_rate(clk->parent);
52 int div;
53
54 if (rate > parent_rate)
55 return parent_rate;
56
57 /* note, we remove the +/- 1 calculations for the divisor */
58
59 div = (parent_rate / rate) / 2;
60
61 if (div < 1)
62 div = 1;
63 else if (div > 16)
64 div = 16;
65
66 return parent_rate / (div * 2);
67}
68
69static int s3c2440_camif_upll_setrate(struct clk *clk, unsigned long rate)
70{
71 unsigned long parent_rate = clk_get_rate(clk->parent);
72 unsigned long camdivn = __raw_readl(S3C2440_CAMDIVN);
73
74 rate = s3c2440_camif_upll_round(clk, rate);
75
76 camdivn &= ~(S3C2440_CAMDIVN_CAMCLK_SEL | S3C2440_CAMDIVN_CAMCLK_MASK);
77
78 if (rate != parent_rate) {
79 camdivn |= S3C2440_CAMDIVN_CAMCLK_SEL;
80 camdivn |= (((parent_rate / rate) / 2) - 1);
81 }
82
83 __raw_writel(camdivn, S3C2440_CAMDIVN);
84
85 return 0;
86}
87
88/* Extra S3C2440 clocks */
89
Ben Dooksa8d11e32005-07-26 22:39:14 +010090static struct clk s3c2440_clk_cam = {
91 .name = "camif",
92 .id = -1,
93 .enable = s3c24xx_clkcon_enable,
94 .ctrlbit = S3C2440_CLKCON_CAMERA,
95};
96
Ben Dookse44c0392006-03-20 21:00:12 +000097static struct clk s3c2440_clk_cam_upll = {
98 .name = "camif-upll",
99 .id = -1,
100 .set_rate = s3c2440_camif_upll_setrate,
101 .round_rate = s3c2440_camif_upll_round,
102};
103
Ben Dooksa8d11e32005-07-26 22:39:14 +0100104static struct clk s3c2440_clk_ac97 = {
105 .name = "ac97",
106 .id = -1,
107 .enable = s3c24xx_clkcon_enable,
108 .ctrlbit = S3C2440_CLKCON_CAMERA,
109};
110
111static int s3c2440_clk_add(struct sys_device *sysdev)
112{
Ben Dooks01b9c412005-08-29 22:46:31 +0100113 unsigned long camdivn = __raw_readl(S3C2440_CAMDIVN);
Ben Dooksa8d11e32005-07-26 22:39:14 +0100114 struct clk *clk_h;
115 struct clk *clk_p;
Ben Dooksa8d11e32005-07-26 22:39:14 +0100116
Ben Dooks8e40a2f2006-03-20 17:10:04 +0000117 printk("S3C2440: Clock Support, DVS %s\n",
Ben Dooks01b9c412005-08-29 22:46:31 +0100118 (camdivn & S3C2440_CAMDIVN_DVSEN) ? "on" : "off");
Ben Dooksa8d11e32005-07-26 22:39:14 +0100119
120 clk_p = clk_get(NULL, "pclk");
121 clk_h = clk_get(NULL, "hclk");
122
123 if (IS_ERR(clk_p) || IS_ERR(clk_h)) {
124 printk(KERN_ERR "S3C2440: Failed to get parent clocks\n");
125 return -EINVAL;
126 }
127
128 s3c2440_clk_cam.parent = clk_h;
129 s3c2440_clk_ac97.parent = clk_p;
Ben Dookse44c0392006-03-20 21:00:12 +0000130 s3c2440_clk_cam_upll.parent = clk_upll;
Ben Dooksa8d11e32005-07-26 22:39:14 +0100131
132 s3c24xx_register_clock(&s3c2440_clk_ac97);
133 s3c24xx_register_clock(&s3c2440_clk_cam);
Ben Dookse44c0392006-03-20 21:00:12 +0000134 s3c24xx_register_clock(&s3c2440_clk_cam_upll);
Ben Dooksa8d11e32005-07-26 22:39:14 +0100135
136 clk_disable(&s3c2440_clk_ac97);
137 clk_disable(&s3c2440_clk_cam);
138
139 return 0;
140}
141
142static struct sysdev_driver s3c2440_clk_driver = {
143 .add = s3c2440_clk_add,
144};
145
146static __init int s3c24xx_clk_driver(void)
147{
148 return sysdev_driver_register(&s3c2440_sysclass, &s3c2440_clk_driver);
149}
150
151arch_initcall(s3c24xx_clk_driver);