blob: da3a53a39d0bb8c3bb0bce41be67d21d25b3d837 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <linux/list.h>
33#include <linux/slab.h>
34#include <drm/drmP.h>
35#include <drm/amdgpu_drm.h>
Oded Gabbaya187f172016-01-30 07:59:34 +020036#include <drm/drm_cache.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040037#include "amdgpu.h"
38#include "amdgpu_trace.h"
39
40
Alex Deucherd38ceaf2015-04-20 16:55:21 -040041
42static u64 amdgpu_get_vis_part_size(struct amdgpu_device *adev,
Chunming Zhou7e5a5472015-04-24 17:37:30 +080043 struct ttm_mem_reg *mem)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040044{
Christian König6681c5e2016-08-12 16:50:12 +020045 if (mem->start << PAGE_SHIFT >= adev->mc.visible_vram_size)
46 return 0;
47
48 return ((mem->start << PAGE_SHIFT) + mem->size) >
49 adev->mc.visible_vram_size ?
50 adev->mc.visible_vram_size - (mem->start << PAGE_SHIFT) :
51 mem->size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040052}
53
54static void amdgpu_update_memory_usage(struct amdgpu_device *adev,
55 struct ttm_mem_reg *old_mem,
56 struct ttm_mem_reg *new_mem)
57{
58 u64 vis_size;
59 if (!adev)
60 return;
61
62 if (new_mem) {
63 switch (new_mem->mem_type) {
64 case TTM_PL_TT:
65 atomic64_add(new_mem->size, &adev->gtt_usage);
66 break;
67 case TTM_PL_VRAM:
68 atomic64_add(new_mem->size, &adev->vram_usage);
69 vis_size = amdgpu_get_vis_part_size(adev, new_mem);
70 atomic64_add(vis_size, &adev->vram_vis_usage);
71 break;
72 }
73 }
74
75 if (old_mem) {
76 switch (old_mem->mem_type) {
77 case TTM_PL_TT:
78 atomic64_sub(old_mem->size, &adev->gtt_usage);
79 break;
80 case TTM_PL_VRAM:
81 atomic64_sub(old_mem->size, &adev->vram_usage);
82 vis_size = amdgpu_get_vis_part_size(adev, old_mem);
83 atomic64_sub(vis_size, &adev->vram_vis_usage);
84 break;
85 }
86 }
87}
88
89static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo)
90{
Christian Königa7d64de2016-09-15 14:58:48 +020091 struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040092 struct amdgpu_bo *bo;
93
94 bo = container_of(tbo, struct amdgpu_bo, tbo);
95
Christian Königa7d64de2016-09-15 14:58:48 +020096 amdgpu_update_memory_usage(adev, &bo->tbo.mem, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040097
Alex Deucherd38ceaf2015-04-20 16:55:21 -040098 drm_gem_object_release(&bo->gem_base);
Christian König82b9c552015-11-27 16:49:00 +010099 amdgpu_bo_unref(&bo->parent);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800100 if (!list_empty(&bo->shadow_list)) {
Christian Königa7d64de2016-09-15 14:58:48 +0200101 mutex_lock(&adev->shadow_list_lock);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800102 list_del_init(&bo->shadow_list);
Christian Königa7d64de2016-09-15 14:58:48 +0200103 mutex_unlock(&adev->shadow_list_lock);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800104 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400105 kfree(bo->metadata);
106 kfree(bo);
107}
108
109bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
110{
111 if (bo->destroy == &amdgpu_ttm_bo_destroy)
112 return true;
113 return false;
114}
115
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800116static void amdgpu_ttm_placement_init(struct amdgpu_device *adev,
117 struct ttm_placement *placement,
Christian Königfaceaf62016-08-15 14:06:50 +0200118 struct ttm_place *places,
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800119 u32 domain, u64 flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400120{
Christian König6369f6f2016-08-15 14:08:54 +0200121 u32 c = 0;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800122
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400123 if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
Christian Königfaceaf62016-08-15 14:06:50 +0200124 unsigned visible_pfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
Christian König56de55a2016-08-24 14:30:21 +0200125 unsigned lpfn = 0;
126
127 /* This forces a reallocation if the flag wasn't set before */
128 if (flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
129 lpfn = adev->mc.real_vram_size >> PAGE_SHIFT;
Christian Königfaceaf62016-08-15 14:06:50 +0200130
Christian Königfaceaf62016-08-15 14:06:50 +0200131 places[c].fpfn = 0;
Christian König56de55a2016-08-24 14:30:21 +0200132 places[c].lpfn = lpfn;
Christian Königfaceaf62016-08-15 14:06:50 +0200133 places[c].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800134 TTM_PL_FLAG_VRAM;
Christian Königfaceaf62016-08-15 14:06:50 +0200135 if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)
136 places[c].lpfn = visible_pfn;
137 else
138 places[c].flags |= TTM_PL_FLAG_TOPDOWN;
139 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400140 }
141
142 if (domain & AMDGPU_GEM_DOMAIN_GTT) {
Christian Königfaceaf62016-08-15 14:06:50 +0200143 places[c].fpfn = 0;
144 places[c].lpfn = 0;
145 places[c].flags = TTM_PL_FLAG_TT;
146 if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
147 places[c].flags |= TTM_PL_FLAG_WC |
148 TTM_PL_FLAG_UNCACHED;
149 else
150 places[c].flags |= TTM_PL_FLAG_CACHED;
151 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400152 }
153
154 if (domain & AMDGPU_GEM_DOMAIN_CPU) {
Christian Königfaceaf62016-08-15 14:06:50 +0200155 places[c].fpfn = 0;
156 places[c].lpfn = 0;
157 places[c].flags = TTM_PL_FLAG_SYSTEM;
158 if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
159 places[c].flags |= TTM_PL_FLAG_WC |
160 TTM_PL_FLAG_UNCACHED;
161 else
162 places[c].flags |= TTM_PL_FLAG_CACHED;
163 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400164 }
165
166 if (domain & AMDGPU_GEM_DOMAIN_GDS) {
Christian Königfaceaf62016-08-15 14:06:50 +0200167 places[c].fpfn = 0;
168 places[c].lpfn = 0;
169 places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GDS;
170 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400171 }
Christian Königfaceaf62016-08-15 14:06:50 +0200172
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400173 if (domain & AMDGPU_GEM_DOMAIN_GWS) {
Christian Königfaceaf62016-08-15 14:06:50 +0200174 places[c].fpfn = 0;
175 places[c].lpfn = 0;
176 places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GWS;
177 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400178 }
Christian Königfaceaf62016-08-15 14:06:50 +0200179
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400180 if (domain & AMDGPU_GEM_DOMAIN_OA) {
Christian Königfaceaf62016-08-15 14:06:50 +0200181 places[c].fpfn = 0;
182 places[c].lpfn = 0;
183 places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_OA;
184 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400185 }
186
187 if (!c) {
Christian Königfaceaf62016-08-15 14:06:50 +0200188 places[c].fpfn = 0;
189 places[c].lpfn = 0;
190 places[c].flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
191 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400192 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400193
Christian Königfaceaf62016-08-15 14:06:50 +0200194 placement->num_placement = c;
195 placement->placement = places;
196
197 placement->num_busy_placement = c;
198 placement->busy_placement = places;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400199}
200
Christian König765e7fb2016-09-15 15:06:50 +0200201void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain)
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800202{
Christian Königa7d64de2016-09-15 14:58:48 +0200203 struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
204
205 amdgpu_ttm_placement_init(adev, &abo->placement, abo->placements,
206 domain, abo->flags);
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800207}
208
209static void amdgpu_fill_placement_to_bo(struct amdgpu_bo *bo,
210 struct ttm_placement *placement)
211{
212 BUG_ON(placement->num_placement > (AMDGPU_GEM_DOMAIN_MAX + 1));
213
214 memcpy(bo->placements, placement->placement,
215 placement->num_placement * sizeof(struct ttm_place));
216 bo->placement.num_placement = placement->num_placement;
217 bo->placement.num_busy_placement = placement->num_busy_placement;
218 bo->placement.placement = bo->placements;
219 bo->placement.busy_placement = bo->placements;
220}
221
Christian König7c204882015-12-14 13:18:01 +0100222/**
223 * amdgpu_bo_create_kernel - create BO for kernel use
224 *
225 * @adev: amdgpu device object
226 * @size: size for the new BO
227 * @align: alignment for the new BO
228 * @domain: where to place it
229 * @bo_ptr: resulting BO
230 * @gpu_addr: GPU addr of the pinned BO
231 * @cpu_addr: optional CPU address mapping
232 *
233 * Allocates and pins a BO for kernel internal use.
234 *
235 * Returns 0 on success, negative error code otherwise.
236 */
237int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
238 unsigned long size, int align,
239 u32 domain, struct amdgpu_bo **bo_ptr,
240 u64 *gpu_addr, void **cpu_addr)
241{
242 int r;
243
244 r = amdgpu_bo_create(adev, size, align, true, domain,
Christian König03f48dd2016-08-15 17:00:22 +0200245 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
246 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
Christian König7c204882015-12-14 13:18:01 +0100247 NULL, NULL, bo_ptr);
248 if (r) {
249 dev_err(adev->dev, "(%d) failed to allocate kernel bo\n", r);
250 return r;
251 }
252
253 r = amdgpu_bo_reserve(*bo_ptr, false);
254 if (r) {
255 dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r);
256 goto error_free;
257 }
258
259 r = amdgpu_bo_pin(*bo_ptr, domain, gpu_addr);
260 if (r) {
261 dev_err(adev->dev, "(%d) kernel bo pin failed\n", r);
262 goto error_unreserve;
263 }
264
265 if (cpu_addr) {
266 r = amdgpu_bo_kmap(*bo_ptr, cpu_addr);
267 if (r) {
268 dev_err(adev->dev, "(%d) kernel bo map failed\n", r);
269 goto error_unreserve;
270 }
271 }
272
273 amdgpu_bo_unreserve(*bo_ptr);
274
275 return 0;
276
277error_unreserve:
278 amdgpu_bo_unreserve(*bo_ptr);
279
280error_free:
281 amdgpu_bo_unref(bo_ptr);
282
283 return r;
284}
285
Junwei Zhangaa1d5622016-09-08 10:13:32 +0800286/**
287 * amdgpu_bo_free_kernel - free BO for kernel use
288 *
289 * @bo: amdgpu BO to free
290 *
291 * unmaps and unpin a BO for kernel internal use.
292 */
293void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
294 void **cpu_addr)
295{
296 if (*bo == NULL)
297 return;
298
299 if (likely(amdgpu_bo_reserve(*bo, false) == 0)) {
300 if (cpu_addr)
301 amdgpu_bo_kunmap(*bo);
302
303 amdgpu_bo_unpin(*bo);
304 amdgpu_bo_unreserve(*bo);
305 }
306 amdgpu_bo_unref(bo);
307
308 if (gpu_addr)
309 *gpu_addr = 0;
310
311 if (cpu_addr)
312 *cpu_addr = NULL;
313}
314
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800315int amdgpu_bo_create_restricted(struct amdgpu_device *adev,
316 unsigned long size, int byte_align,
317 bool kernel, u32 domain, u64 flags,
318 struct sg_table *sg,
319 struct ttm_placement *placement,
Christian König72d76682015-09-03 17:34:59 +0200320 struct reservation_object *resv,
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800321 struct amdgpu_bo **bo_ptr)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400322{
323 struct amdgpu_bo *bo;
324 enum ttm_bo_type type;
325 unsigned long page_align;
326 size_t acc_size;
327 int r;
328
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400329 page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
330 size = ALIGN(size, PAGE_SIZE);
331
332 if (kernel) {
333 type = ttm_bo_type_kernel;
334 } else if (sg) {
335 type = ttm_bo_type_sg;
336 } else {
337 type = ttm_bo_type_device;
338 }
339 *bo_ptr = NULL;
340
341 acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
342 sizeof(struct amdgpu_bo));
343
344 bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL);
345 if (bo == NULL)
346 return -ENOMEM;
347 r = drm_gem_object_init(adev->ddev, &bo->gem_base, size);
348 if (unlikely(r)) {
349 kfree(bo);
350 return r;
351 }
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800352 INIT_LIST_HEAD(&bo->shadow_list);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400353 INIT_LIST_HEAD(&bo->va);
Christian König1ea863f2015-12-18 22:13:12 +0100354 bo->prefered_domains = domain & (AMDGPU_GEM_DOMAIN_VRAM |
355 AMDGPU_GEM_DOMAIN_GTT |
356 AMDGPU_GEM_DOMAIN_CPU |
357 AMDGPU_GEM_DOMAIN_GDS |
358 AMDGPU_GEM_DOMAIN_GWS |
359 AMDGPU_GEM_DOMAIN_OA);
360 bo->allowed_domains = bo->prefered_domains;
361 if (!kernel && bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
362 bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400363
364 bo->flags = flags;
Oded Gabbaya187f172016-01-30 07:59:34 +0200365
Nils Hollanda2e2f292017-01-22 20:15:27 +0100366#ifdef CONFIG_X86_32
367 /* XXX: Write-combined CPU mappings of GTT seem broken on 32-bit
368 * See https://bugs.freedesktop.org/show_bug.cgi?id=84627
369 */
370 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
371#elif defined(CONFIG_X86) && !defined(CONFIG_X86_PAT)
372 /* Don't try to enable write-combining when it can't work, or things
373 * may be slow
374 * See https://bugs.freedesktop.org/show_bug.cgi?id=88758
375 */
376
Arnd Bergmann31bb90f2017-02-01 16:59:21 +0100377#ifndef CONFIG_COMPILE_TEST
Nils Hollanda2e2f292017-01-22 20:15:27 +0100378#warning Please enable CONFIG_MTRR and CONFIG_X86_PAT for better performance \
379 thanks to write-combining
Arnd Bergmann31bb90f2017-02-01 16:59:21 +0100380#endif
Nils Hollanda2e2f292017-01-22 20:15:27 +0100381
382 if (bo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
383 DRM_INFO_ONCE("Please enable CONFIG_MTRR and CONFIG_X86_PAT for "
384 "better performance thanks to write-combining\n");
385 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
386#else
Oded Gabbaya187f172016-01-30 07:59:34 +0200387 /* For architectures that don't support WC memory,
388 * mask out the WC flag from the BO
389 */
390 if (!drm_arch_can_wc_memory())
391 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
Nils Hollanda2e2f292017-01-22 20:15:27 +0100392#endif
Oded Gabbaya187f172016-01-30 07:59:34 +0200393
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800394 amdgpu_fill_placement_to_bo(bo, placement);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400395 /* Kernel allocation are uninterruptible */
Christian Königf45dc742016-11-17 12:24:48 +0100396
397 if (!resv) {
398 bool locked;
399
400 reservation_object_init(&bo->tbo.ttm_resv);
401 locked = ww_mutex_trylock(&bo->tbo.ttm_resv.lock);
402 WARN_ON(!locked);
403 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400404 r = ttm_bo_init(&adev->mman.bdev, &bo->tbo, size, type,
405 &bo->placement, page_align, !kernel, NULL,
Christian Königf45dc742016-11-17 12:24:48 +0100406 acc_size, sg, resv ? resv : &bo->tbo.ttm_resv,
407 &amdgpu_ttm_bo_destroy);
408 if (unlikely(r != 0))
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400409 return r;
Flora Cui4fea83f2016-07-20 14:44:38 +0800410
Christian Könige1f055b2017-01-10 17:27:49 +0100411 bo->tbo.priority = ilog2(bo->tbo.num_pages);
Christian König373308a52017-01-23 16:28:06 -0500412 if (kernel)
413 bo->tbo.priority *= 2;
Christian Könige1f055b2017-01-10 17:27:49 +0100414 bo->tbo.priority = min(bo->tbo.priority, (unsigned)(TTM_MAX_BO_PRIORITY - 1));
415
Flora Cui4fea83f2016-07-20 14:44:38 +0800416 if (flags & AMDGPU_GEM_CREATE_VRAM_CLEARED &&
417 bo->tbo.mem.placement & TTM_PL_FLAG_VRAM) {
Chris Wilsonf54d1862016-10-25 13:00:45 +0100418 struct dma_fence *fence;
Flora Cui4fea83f2016-07-20 14:44:38 +0800419
Christian Königc3af12582016-11-17 12:16:34 +0100420 r = amdgpu_fill_buffer(bo, 0, bo->tbo.resv, &fence);
421 if (unlikely(r))
422 goto fail_unreserve;
423
Flora Cui4fea83f2016-07-20 14:44:38 +0800424 amdgpu_bo_fence(bo, fence, false);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100425 dma_fence_put(bo->tbo.moving);
426 bo->tbo.moving = dma_fence_get(fence);
427 dma_fence_put(fence);
Flora Cui4fea83f2016-07-20 14:44:38 +0800428 }
Christian Königf45dc742016-11-17 12:24:48 +0100429 if (!resv)
430 ww_mutex_unlock(&bo->tbo.resv->lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400431 *bo_ptr = bo;
432
433 trace_amdgpu_bo_create(bo);
434
435 return 0;
Flora Cui4fea83f2016-07-20 14:44:38 +0800436
437fail_unreserve:
Nicolai Hähnlef1543f52017-01-10 20:36:56 +0100438 if (!resv)
439 ww_mutex_unlock(&bo->tbo.resv->lock);
Flora Cui4fea83f2016-07-20 14:44:38 +0800440 amdgpu_bo_unref(&bo);
441 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400442}
443
Chunming Zhoue7893c42016-07-26 14:13:21 +0800444static int amdgpu_bo_create_shadow(struct amdgpu_device *adev,
445 unsigned long size, int byte_align,
446 struct amdgpu_bo *bo)
447{
448 struct ttm_placement placement = {0};
449 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
450 int r;
451
452 if (bo->shadow)
453 return 0;
454
455 bo->flags |= AMDGPU_GEM_CREATE_SHADOW;
456 memset(&placements, 0,
457 (AMDGPU_GEM_DOMAIN_MAX + 1) * sizeof(struct ttm_place));
458
459 amdgpu_ttm_placement_init(adev, &placement,
460 placements, AMDGPU_GEM_DOMAIN_GTT,
461 AMDGPU_GEM_CREATE_CPU_GTT_USWC);
462
463 r = amdgpu_bo_create_restricted(adev, size, byte_align, true,
464 AMDGPU_GEM_DOMAIN_GTT,
465 AMDGPU_GEM_CREATE_CPU_GTT_USWC,
466 NULL, &placement,
467 bo->tbo.resv,
468 &bo->shadow);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800469 if (!r) {
Chunming Zhoue7893c42016-07-26 14:13:21 +0800470 bo->shadow->parent = amdgpu_bo_ref(bo);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800471 mutex_lock(&adev->shadow_list_lock);
472 list_add_tail(&bo->shadow_list, &adev->shadow_list);
473 mutex_unlock(&adev->shadow_list_lock);
474 }
Chunming Zhoue7893c42016-07-26 14:13:21 +0800475
476 return r;
477}
478
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800479int amdgpu_bo_create(struct amdgpu_device *adev,
480 unsigned long size, int byte_align,
481 bool kernel, u32 domain, u64 flags,
Christian König72d76682015-09-03 17:34:59 +0200482 struct sg_table *sg,
483 struct reservation_object *resv,
484 struct amdgpu_bo **bo_ptr)
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800485{
486 struct ttm_placement placement = {0};
487 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
Chunming Zhoue7893c42016-07-26 14:13:21 +0800488 int r;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800489
490 memset(&placements, 0,
491 (AMDGPU_GEM_DOMAIN_MAX + 1) * sizeof(struct ttm_place));
492
493 amdgpu_ttm_placement_init(adev, &placement,
494 placements, domain, flags);
495
Chunming Zhoue7893c42016-07-26 14:13:21 +0800496 r = amdgpu_bo_create_restricted(adev, size, byte_align, kernel,
497 domain, flags, sg, &placement,
498 resv, bo_ptr);
499 if (r)
500 return r;
501
Chunming Zhou3ad81f12016-08-05 17:30:17 +0800502 if (amdgpu_need_backup(adev) && (flags & AMDGPU_GEM_CREATE_SHADOW)) {
Nicolai Hähnle36ea83d2017-01-10 19:06:00 +0100503 if (!resv) {
504 r = ww_mutex_lock(&(*bo_ptr)->tbo.resv->lock, NULL);
505 WARN_ON(r != 0);
506 }
507
Chunming Zhoue7893c42016-07-26 14:13:21 +0800508 r = amdgpu_bo_create_shadow(adev, size, byte_align, (*bo_ptr));
Nicolai Hähnle36ea83d2017-01-10 19:06:00 +0100509
510 if (!resv)
511 ww_mutex_unlock(&(*bo_ptr)->tbo.resv->lock);
512
Chunming Zhoue7893c42016-07-26 14:13:21 +0800513 if (r)
514 amdgpu_bo_unref(bo_ptr);
515 }
516
517 return r;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800518}
519
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800520int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev,
521 struct amdgpu_ring *ring,
522 struct amdgpu_bo *bo,
523 struct reservation_object *resv,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100524 struct dma_fence **fence,
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800525 bool direct)
526
527{
528 struct amdgpu_bo *shadow = bo->shadow;
529 uint64_t bo_addr, shadow_addr;
530 int r;
531
532 if (!shadow)
533 return -EINVAL;
534
535 bo_addr = amdgpu_bo_gpu_offset(bo);
536 shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
537
538 r = reservation_object_reserve_shared(bo->tbo.resv);
539 if (r)
540 goto err;
541
542 r = amdgpu_copy_buffer(ring, bo_addr, shadow_addr,
543 amdgpu_bo_size(bo), resv, fence,
544 direct);
545 if (!r)
546 amdgpu_bo_fence(bo, *fence, true);
547
548err:
549 return r;
550}
551
552int amdgpu_bo_restore_from_shadow(struct amdgpu_device *adev,
553 struct amdgpu_ring *ring,
554 struct amdgpu_bo *bo,
555 struct reservation_object *resv,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100556 struct dma_fence **fence,
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800557 bool direct)
558
559{
560 struct amdgpu_bo *shadow = bo->shadow;
561 uint64_t bo_addr, shadow_addr;
562 int r;
563
564 if (!shadow)
565 return -EINVAL;
566
567 bo_addr = amdgpu_bo_gpu_offset(bo);
568 shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
569
570 r = reservation_object_reserve_shared(bo->tbo.resv);
571 if (r)
572 goto err;
573
574 r = amdgpu_copy_buffer(ring, shadow_addr, bo_addr,
575 amdgpu_bo_size(bo), resv, fence,
576 direct);
577 if (!r)
578 amdgpu_bo_fence(bo, *fence, true);
579
580err:
581 return r;
582}
583
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400584int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
585{
586 bool is_iomem;
Christian König587f3c72016-03-10 16:21:04 +0100587 long r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400588
Christian König271c8122015-05-13 14:30:53 +0200589 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
590 return -EPERM;
591
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400592 if (bo->kptr) {
593 if (ptr) {
594 *ptr = bo->kptr;
595 }
596 return 0;
597 }
Christian König587f3c72016-03-10 16:21:04 +0100598
599 r = reservation_object_wait_timeout_rcu(bo->tbo.resv, false, false,
600 MAX_SCHEDULE_TIMEOUT);
601 if (r < 0)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400602 return r;
Christian König587f3c72016-03-10 16:21:04 +0100603
604 r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
605 if (r)
606 return r;
607
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400608 bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
Christian König587f3c72016-03-10 16:21:04 +0100609 if (ptr)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400610 *ptr = bo->kptr;
Christian König587f3c72016-03-10 16:21:04 +0100611
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400612 return 0;
613}
614
615void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
616{
617 if (bo->kptr == NULL)
618 return;
619 bo->kptr = NULL;
620 ttm_bo_kunmap(&bo->kmap);
621}
622
623struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
624{
625 if (bo == NULL)
626 return NULL;
627
628 ttm_bo_reference(&bo->tbo);
629 return bo;
630}
631
632void amdgpu_bo_unref(struct amdgpu_bo **bo)
633{
634 struct ttm_buffer_object *tbo;
635
636 if ((*bo) == NULL)
637 return;
638
639 tbo = &((*bo)->tbo);
640 ttm_bo_unref(&tbo);
641 if (tbo == NULL)
642 *bo = NULL;
643}
644
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800645int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
646 u64 min_offset, u64 max_offset,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400647 u64 *gpu_addr)
648{
Christian Königa7d64de2016-09-15 14:58:48 +0200649 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400650 int r, i;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800651 unsigned fpfn, lpfn;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400652
Christian Königcc325d12016-02-08 11:08:35 +0100653 if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm))
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400654 return -EPERM;
655
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800656 if (WARN_ON_ONCE(min_offset > max_offset))
657 return -EINVAL;
658
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400659 if (bo->pin_count) {
Flora Cui408778e2016-08-18 12:55:13 +0800660 uint32_t mem_type = bo->tbo.mem.mem_type;
661
662 if (domain != amdgpu_mem_type_to_domain(mem_type))
663 return -EINVAL;
664
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400665 bo->pin_count++;
666 if (gpu_addr)
667 *gpu_addr = amdgpu_bo_gpu_offset(bo);
668
669 if (max_offset != 0) {
Flora Cui27798e02016-08-18 13:18:09 +0800670 u64 domain_start = bo->tbo.bdev->man[mem_type].gpu_offset;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400671 WARN_ON_ONCE(max_offset <
672 (amdgpu_bo_gpu_offset(bo) - domain_start));
673 }
674
675 return 0;
676 }
Christian König03f48dd2016-08-15 17:00:22 +0200677
678 bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400679 amdgpu_ttm_placement_from_domain(bo, domain);
680 for (i = 0; i < bo->placement.num_placement; i++) {
681 /* force to pin into visible video ram */
682 if ((bo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800683 !(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS) &&
Christian König6681c5e2016-08-12 16:50:12 +0200684 (!max_offset || max_offset >
Christian Königa7d64de2016-09-15 14:58:48 +0200685 adev->mc.visible_vram_size)) {
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800686 if (WARN_ON_ONCE(min_offset >
Christian Königa7d64de2016-09-15 14:58:48 +0200687 adev->mc.visible_vram_size))
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800688 return -EINVAL;
689 fpfn = min_offset >> PAGE_SHIFT;
Christian Königa7d64de2016-09-15 14:58:48 +0200690 lpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800691 } else {
692 fpfn = min_offset >> PAGE_SHIFT;
693 lpfn = max_offset >> PAGE_SHIFT;
694 }
695 if (fpfn > bo->placements[i].fpfn)
696 bo->placements[i].fpfn = fpfn;
Christian König78d0e182016-01-19 12:48:14 +0100697 if (!bo->placements[i].lpfn ||
698 (lpfn && lpfn < bo->placements[i].lpfn))
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800699 bo->placements[i].lpfn = lpfn;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400700 bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
701 }
702
703 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
Christian König6681c5e2016-08-12 16:50:12 +0200704 if (unlikely(r)) {
Christian Königa7d64de2016-09-15 14:58:48 +0200705 dev_err(adev->dev, "%p pin failed\n", bo);
Christian König6681c5e2016-08-12 16:50:12 +0200706 goto error;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400707 }
Christian Königbb990bb2016-09-09 16:32:33 +0200708 r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
Christian Königc855e252016-09-05 17:00:57 +0200709 if (unlikely(r)) {
Christian Königa7d64de2016-09-15 14:58:48 +0200710 dev_err(adev->dev, "%p bind failed\n", bo);
Christian Königc855e252016-09-05 17:00:57 +0200711 goto error;
712 }
Christian König6681c5e2016-08-12 16:50:12 +0200713
714 bo->pin_count = 1;
715 if (gpu_addr != NULL)
716 *gpu_addr = amdgpu_bo_gpu_offset(bo);
717 if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
Christian Königa7d64de2016-09-15 14:58:48 +0200718 adev->vram_pin_size += amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200719 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
Christian Königa7d64de2016-09-15 14:58:48 +0200720 adev->invisible_pin_size += amdgpu_bo_size(bo);
Flora Cui32ab75f2016-08-18 13:17:07 +0800721 } else if (domain == AMDGPU_GEM_DOMAIN_GTT) {
Christian Königa7d64de2016-09-15 14:58:48 +0200722 adev->gart_pin_size += amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200723 }
724
725error:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400726 return r;
727}
728
729int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr)
730{
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800731 return amdgpu_bo_pin_restricted(bo, domain, 0, 0, gpu_addr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400732}
733
734int amdgpu_bo_unpin(struct amdgpu_bo *bo)
735{
Christian Königa7d64de2016-09-15 14:58:48 +0200736 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400737 int r, i;
738
739 if (!bo->pin_count) {
Christian Königa7d64de2016-09-15 14:58:48 +0200740 dev_warn(adev->dev, "%p unpin not necessary\n", bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400741 return 0;
742 }
743 bo->pin_count--;
744 if (bo->pin_count)
745 return 0;
746 for (i = 0; i < bo->placement.num_placement; i++) {
747 bo->placements[i].lpfn = 0;
748 bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
749 }
750 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
Christian König6681c5e2016-08-12 16:50:12 +0200751 if (unlikely(r)) {
Christian Königa7d64de2016-09-15 14:58:48 +0200752 dev_err(adev->dev, "%p validate failed for unpin\n", bo);
Christian König6681c5e2016-08-12 16:50:12 +0200753 goto error;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400754 }
Christian König6681c5e2016-08-12 16:50:12 +0200755
756 if (bo->tbo.mem.mem_type == TTM_PL_VRAM) {
Christian Königa7d64de2016-09-15 14:58:48 +0200757 adev->vram_pin_size -= amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200758 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
Christian Königa7d64de2016-09-15 14:58:48 +0200759 adev->invisible_pin_size -= amdgpu_bo_size(bo);
Flora Cui441f90e2016-09-09 14:15:30 +0800760 } else if (bo->tbo.mem.mem_type == TTM_PL_TT) {
Christian Königa7d64de2016-09-15 14:58:48 +0200761 adev->gart_pin_size -= amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200762 }
763
764error:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400765 return r;
766}
767
768int amdgpu_bo_evict_vram(struct amdgpu_device *adev)
769{
770 /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800771 if (0 && (adev->flags & AMD_IS_APU)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400772 /* Useless to evict on IGP chips */
773 return 0;
774 }
775 return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM);
776}
777
Alex Deucher1f8628c2016-03-31 16:56:22 -0400778static const char *amdgpu_vram_names[] = {
779 "UNKNOWN",
780 "GDDR1",
781 "DDR2",
782 "GDDR3",
783 "GDDR4",
784 "GDDR5",
785 "HBM",
786 "DDR3"
787};
788
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400789int amdgpu_bo_init(struct amdgpu_device *adev)
790{
Dave Airlie7cf321d2016-10-24 15:37:48 +1000791 /* reserve PAT memory space to WC for VRAM */
792 arch_io_reserve_memtype_wc(adev->mc.aper_base,
793 adev->mc.aper_size);
794
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400795 /* Add an MTRR for the VRAM */
796 adev->mc.vram_mtrr = arch_phys_wc_add(adev->mc.aper_base,
797 adev->mc.aper_size);
798 DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
799 adev->mc.mc_vram_size >> 20,
800 (unsigned long long)adev->mc.aper_size >> 20);
Alex Deucher1f8628c2016-03-31 16:56:22 -0400801 DRM_INFO("RAM width %dbits %s\n",
802 adev->mc.vram_width, amdgpu_vram_names[adev->mc.vram_type]);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400803 return amdgpu_ttm_init(adev);
804}
805
806void amdgpu_bo_fini(struct amdgpu_device *adev)
807{
808 amdgpu_ttm_fini(adev);
809 arch_phys_wc_del(adev->mc.vram_mtrr);
Dave Airlie7cf321d2016-10-24 15:37:48 +1000810 arch_io_free_memtype_wc(adev->mc.aper_base, adev->mc.aper_size);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400811}
812
813int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
814 struct vm_area_struct *vma)
815{
816 return ttm_fbdev_mmap(vma, &bo->tbo);
817}
818
819int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
820{
Marek Olšákfbd76d52015-05-14 23:48:26 +0200821 if (AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400822 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400823
824 bo->tiling_flags = tiling_flags;
825 return 0;
826}
827
828void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
829{
830 lockdep_assert_held(&bo->tbo.resv->lock.base);
831
832 if (tiling_flags)
833 *tiling_flags = bo->tiling_flags;
834}
835
836int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
837 uint32_t metadata_size, uint64_t flags)
838{
839 void *buffer;
840
841 if (!metadata_size) {
842 if (bo->metadata_size) {
843 kfree(bo->metadata);
Dave Airlie0092d3e2016-05-03 12:44:29 +1000844 bo->metadata = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400845 bo->metadata_size = 0;
846 }
847 return 0;
848 }
849
850 if (metadata == NULL)
851 return -EINVAL;
852
Andrzej Hajda71affda2015-09-21 17:34:39 -0400853 buffer = kmemdup(metadata, metadata_size, GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400854 if (buffer == NULL)
855 return -ENOMEM;
856
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400857 kfree(bo->metadata);
858 bo->metadata_flags = flags;
859 bo->metadata = buffer;
860 bo->metadata_size = metadata_size;
861
862 return 0;
863}
864
865int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
866 size_t buffer_size, uint32_t *metadata_size,
867 uint64_t *flags)
868{
869 if (!buffer && !metadata_size)
870 return -EINVAL;
871
872 if (buffer) {
873 if (buffer_size < bo->metadata_size)
874 return -EINVAL;
875
876 if (bo->metadata_size)
877 memcpy(buffer, bo->metadata, bo->metadata_size);
878 }
879
880 if (metadata_size)
881 *metadata_size = bo->metadata_size;
882 if (flags)
883 *flags = bo->metadata_flags;
884
885 return 0;
886}
887
888void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
Nicolai Hähnle66257db2016-12-15 17:23:49 +0100889 bool evict,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400890 struct ttm_mem_reg *new_mem)
891{
Christian Königa7d64de2016-09-15 14:58:48 +0200892 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian König765e7fb2016-09-15 15:06:50 +0200893 struct amdgpu_bo *abo;
David Mao15da3012016-06-07 17:48:52 +0800894 struct ttm_mem_reg *old_mem = &bo->mem;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400895
896 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
897 return;
898
Christian König765e7fb2016-09-15 15:06:50 +0200899 abo = container_of(bo, struct amdgpu_bo, tbo);
Christian Königa7d64de2016-09-15 14:58:48 +0200900 amdgpu_vm_bo_invalidate(adev, abo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400901
Nicolai Hähnle661a7602016-12-15 17:26:42 +0100902 /* remember the eviction */
903 if (evict)
904 atomic64_inc(&adev->num_evictions);
905
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400906 /* update statistics */
907 if (!new_mem)
908 return;
909
910 /* move_notify is called before move happens */
Christian Königa7d64de2016-09-15 14:58:48 +0200911 amdgpu_update_memory_usage(adev, &bo->mem, new_mem);
David Mao15da3012016-06-07 17:48:52 +0800912
Christian König765e7fb2016-09-15 15:06:50 +0200913 trace_amdgpu_ttm_bo_move(abo, new_mem->mem_type, old_mem->mem_type);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400914}
915
916int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
917{
Christian Königa7d64de2016-09-15 14:58:48 +0200918 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian König5fb19412015-05-21 17:03:46 +0200919 struct amdgpu_bo *abo;
920 unsigned long offset, size, lpfn;
921 int i, r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400922
923 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
924 return 0;
Christian König5fb19412015-05-21 17:03:46 +0200925
926 abo = container_of(bo, struct amdgpu_bo, tbo);
Christian König5fb19412015-05-21 17:03:46 +0200927 if (bo->mem.mem_type != TTM_PL_VRAM)
928 return 0;
929
930 size = bo->mem.num_pages << PAGE_SHIFT;
931 offset = bo->mem.start << PAGE_SHIFT;
Christian König03f48dd2016-08-15 17:00:22 +0200932 /* TODO: figure out how to map scattered VRAM to the CPU */
933 if ((offset + size) <= adev->mc.visible_vram_size &&
934 (abo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS))
Christian König5fb19412015-05-21 17:03:46 +0200935 return 0;
936
Michel Dänzer104ece92016-03-28 12:53:02 +0900937 /* Can't move a pinned BO to visible VRAM */
938 if (abo->pin_count > 0)
939 return -EINVAL;
940
Christian König5fb19412015-05-21 17:03:46 +0200941 /* hurrah the memory is not visible ! */
Christian König03f48dd2016-08-15 17:00:22 +0200942 abo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
Christian König5fb19412015-05-21 17:03:46 +0200943 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM);
944 lpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
945 for (i = 0; i < abo->placement.num_placement; i++) {
946 /* Force into visible VRAM */
947 if ((abo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
Christian König6681c5e2016-08-12 16:50:12 +0200948 (!abo->placements[i].lpfn ||
949 abo->placements[i].lpfn > lpfn))
Christian König5fb19412015-05-21 17:03:46 +0200950 abo->placements[i].lpfn = lpfn;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400951 }
Christian König5fb19412015-05-21 17:03:46 +0200952 r = ttm_bo_validate(bo, &abo->placement, false, false);
953 if (unlikely(r == -ENOMEM)) {
954 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
955 return ttm_bo_validate(bo, &abo->placement, false, false);
956 } else if (unlikely(r != 0)) {
957 return r;
958 }
959
960 offset = bo->mem.start << PAGE_SHIFT;
961 /* this should never happen */
962 if ((offset + size) > adev->mc.visible_vram_size)
963 return -EINVAL;
964
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400965 return 0;
966}
967
968/**
969 * amdgpu_bo_fence - add fence to buffer object
970 *
971 * @bo: buffer object in question
972 * @fence: fence to add
973 * @shared: true if fence should be added shared
974 *
975 */
Chris Wilsonf54d1862016-10-25 13:00:45 +0100976void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400977 bool shared)
978{
979 struct reservation_object *resv = bo->tbo.resv;
980
981 if (shared)
Chunming Zhoue40a3112015-08-03 11:38:09 +0800982 reservation_object_add_shared_fence(resv, fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400983 else
Chunming Zhoue40a3112015-08-03 11:38:09 +0800984 reservation_object_add_excl_fence(resv, fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400985}
Christian Königcdb7e8f2016-07-25 17:56:18 +0200986
987/**
988 * amdgpu_bo_gpu_offset - return GPU offset of bo
989 * @bo: amdgpu object for which we query the offset
990 *
991 * Returns current GPU offset of the object.
992 *
993 * Note: object should either be pinned or reserved when calling this
994 * function, it might be useful to add check for this for debugging.
995 */
996u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo)
997{
998 WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_SYSTEM);
Christian Königc855e252016-09-05 17:00:57 +0200999 WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_TT &&
1000 !amdgpu_ttm_is_bound(bo->tbo.ttm));
Christian Königcdb7e8f2016-07-25 17:56:18 +02001001 WARN_ON_ONCE(!ww_mutex_is_locked(&bo->tbo.resv->lock) &&
1002 !bo->pin_count);
Christian König9702d402016-09-07 15:10:44 +02001003 WARN_ON_ONCE(bo->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET);
Christian König03f48dd2016-08-15 17:00:22 +02001004 WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_VRAM &&
1005 !(bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS));
Christian Königcdb7e8f2016-07-25 17:56:18 +02001006
1007 return bo->tbo.offset;
1008}