blob: bf5b6d7ed30f02de3507f62e1f586d8a4cf8bd93 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * PowerPC64 port by Mike Corrigan and Dave Engebretsen
3 * {mikejc|engebret}@us.ibm.com
4 *
5 * Copyright (c) 2000 Mike Corrigan <mikejc@us.ibm.com>
6 *
7 * SMP scalability work:
8 * Copyright (C) 2001 Anton Blanchard <anton@au.ibm.com>, IBM
9 *
10 * Module name: htab.c
11 *
12 * Description:
13 * PowerPC Hashed Page Table functions
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License
17 * as published by the Free Software Foundation; either version
18 * 2 of the License, or (at your option) any later version.
19 */
20
21#undef DEBUG
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110022#undef DEBUG_LOW
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/spinlock.h>
25#include <linux/errno.h>
26#include <linux/sched.h>
27#include <linux/proc_fs.h>
28#include <linux/stat.h>
29#include <linux/sysctl.h>
30#include <linux/ctype.h>
31#include <linux/cache.h>
32#include <linux/init.h>
33#include <linux/signal.h>
David S. Millerd9b2b2a2008-02-13 16:56:49 -080034#include <linux/lmb.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <asm/processor.h>
37#include <asm/pgtable.h>
38#include <asm/mmu.h>
39#include <asm/mmu_context.h>
40#include <asm/page.h>
41#include <asm/types.h>
42#include <asm/system.h>
43#include <asm/uaccess.h>
44#include <asm/machdep.h>
David S. Millerd9b2b2a2008-02-13 16:56:49 -080045#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <asm/abs_addr.h>
47#include <asm/tlbflush.h>
48#include <asm/io.h>
49#include <asm/eeh.h>
50#include <asm/tlb.h>
51#include <asm/cacheflush.h>
52#include <asm/cputable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#include <asm/sections.h>
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +100054#include <asm/spu.h>
will schmidtaa39be02007-10-30 06:24:19 +110055#include <asm/udbg.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
57#ifdef DEBUG
58#define DBG(fmt...) udbg_printf(fmt)
59#else
60#define DBG(fmt...)
61#endif
62
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110063#ifdef DEBUG_LOW
64#define DBG_LOW(fmt...) udbg_printf(fmt)
65#else
66#define DBG_LOW(fmt...)
67#endif
68
69#define KB (1024)
70#define MB (1024*KB)
71
Linus Torvalds1da177e2005-04-16 15:20:36 -070072/*
73 * Note: pte --> Linux PTE
74 * HPTE --> PowerPC Hashed Page Table Entry
75 *
76 * Execution context:
77 * htab_initialize is called with the MMU off (of course), but
78 * the kernel has been copied down to zero so it can directly
79 * reference global data. At this point it is very difficult
80 * to print debug info.
81 *
82 */
83
84#ifdef CONFIG_U3_DART
85extern unsigned long dart_tablebase;
86#endif /* CONFIG_U3_DART */
87
Paul Mackerras799d6042005-11-10 13:37:51 +110088static unsigned long _SDR1;
89struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT];
90
David Gibson8e561e72007-06-13 14:52:56 +100091struct hash_pte *htab_address;
Michael Ellerman337a7122006-02-21 17:22:55 +110092unsigned long htab_size_bytes;
David Gibson96e28442005-07-13 01:11:42 -070093unsigned long htab_hash_mask;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110094int mmu_linear_psize = MMU_PAGE_4K;
95int mmu_virtual_psize = MMU_PAGE_4K;
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +100096int mmu_vmalloc_psize = MMU_PAGE_4K;
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +100097#ifdef CONFIG_SPARSEMEM_VMEMMAP
98int mmu_vmemmap_psize = MMU_PAGE_4K;
99#endif
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000100int mmu_io_psize = MMU_PAGE_4K;
Paul Mackerras1189be62007-10-11 20:37:10 +1000101int mmu_kernel_ssize = MMU_SEGSIZE_256M;
102int mmu_highuser_ssize = MMU_SEGSIZE_256M;
Michael Neuling584f8b72007-12-06 17:24:48 +1100103u16 mmu_slb_size = 64;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100104#ifdef CONFIG_HUGETLB_PAGE
105int mmu_huge_psize = MMU_PAGE_16M;
106unsigned int HPAGE_SHIFT;
107#endif
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000108#ifdef CONFIG_PPC_64K_PAGES
109int mmu_ci_restrictions;
110#endif
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000111#ifdef CONFIG_DEBUG_PAGEALLOC
112static u8 *linear_map_hash_slots;
113static unsigned long linear_map_hash_count;
Michael Ellermaned166692007-04-18 11:50:09 +1000114static DEFINE_SPINLOCK(linear_map_hash_lock);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000115#endif /* CONFIG_DEBUG_PAGEALLOC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100117/* There are definitions of page sizes arrays to be used when none
118 * is provided by the firmware.
119 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100121/* Pre-POWER4 CPUs (4k pages only)
122 */
Michael Ellerman09de9ff2008-05-08 14:27:07 +1000123static struct mmu_psize_def mmu_psize_defaults_old[] = {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100124 [MMU_PAGE_4K] = {
125 .shift = 12,
126 .sllp = 0,
127 .penc = 0,
128 .avpnm = 0,
129 .tlbiel = 0,
130 },
131};
132
133/* POWER4, GPUL, POWER5
134 *
135 * Support for 16Mb large pages
136 */
Michael Ellerman09de9ff2008-05-08 14:27:07 +1000137static struct mmu_psize_def mmu_psize_defaults_gp[] = {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100138 [MMU_PAGE_4K] = {
139 .shift = 12,
140 .sllp = 0,
141 .penc = 0,
142 .avpnm = 0,
143 .tlbiel = 1,
144 },
145 [MMU_PAGE_16M] = {
146 .shift = 24,
147 .sllp = SLB_VSID_L,
148 .penc = 0,
149 .avpnm = 0x1UL,
150 .tlbiel = 0,
151 },
152};
153
154
155int htab_bolt_mapping(unsigned long vstart, unsigned long vend,
Paul Mackerras1189be62007-10-11 20:37:10 +1000156 unsigned long pstart, unsigned long mode,
157 int psize, int ssize)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158{
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100159 unsigned long vaddr, paddr;
160 unsigned int step, shift;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161 unsigned long tmp_mode;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100162 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100164 shift = mmu_psize_defs[psize].shift;
165 step = 1 << shift;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100167 for (vaddr = vstart, paddr = pstart; vaddr < vend;
168 vaddr += step, paddr += step) {
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000169 unsigned long hash, hpteg;
Paul Mackerras1189be62007-10-11 20:37:10 +1000170 unsigned long vsid = get_kernel_vsid(vaddr, ssize);
171 unsigned long va = hpt_va(vaddr, vsid, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173 tmp_mode = mode;
174
175 /* Make non-kernel text non-executable */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100176 if (!in_kernel_text(vaddr))
177 tmp_mode = mode | HPTE_R_N;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178
Paul Mackerras1189be62007-10-11 20:37:10 +1000179 hash = hpt_hash(va, shift, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 hpteg = ((hash & htab_hash_mask) * HPTES_PER_GROUP);
181
Michael Ellermanc30a4df2006-06-23 18:16:39 +1000182 DBG("htab_bolt_mapping: calling %p\n", ppc_md.hpte_insert);
183
184 BUG_ON(!ppc_md.hpte_insert);
185 ret = ppc_md.hpte_insert(hpteg, va, paddr,
Paul Mackerras1189be62007-10-11 20:37:10 +1000186 tmp_mode, HPTE_V_BOLTED, psize, ssize);
Michael Ellermanc30a4df2006-06-23 18:16:39 +1000187
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100188 if (ret < 0)
189 break;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000190#ifdef CONFIG_DEBUG_PAGEALLOC
191 if ((paddr >> PAGE_SHIFT) < linear_map_hash_count)
192 linear_map_hash_slots[paddr >> PAGE_SHIFT] = ret | 0x80;
193#endif /* CONFIG_DEBUG_PAGEALLOC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100195 return ret < 0 ? ret : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196}
197
Stephen Rothwellae86f002008-03-27 16:08:57 +1100198#ifdef CONFIG_MEMORY_HOTPLUG
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100199static int htab_remove_mapping(unsigned long vstart, unsigned long vend,
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100200 int psize, int ssize)
201{
202 unsigned long vaddr;
203 unsigned int step, shift;
204
205 shift = mmu_psize_defs[psize].shift;
206 step = 1 << shift;
207
208 if (!ppc_md.hpte_removebolted) {
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100209 printk(KERN_WARNING "Platform doesn't implement "
210 "hpte_removebolted\n");
211 return -EINVAL;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100212 }
213
214 for (vaddr = vstart; vaddr < vend; vaddr += step)
215 ppc_md.hpte_removebolted(vaddr, psize, ssize);
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100216
217 return 0;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100218}
Stephen Rothwellae86f002008-03-27 16:08:57 +1100219#endif /* CONFIG_MEMORY_HOTPLUG */
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100220
Paul Mackerras1189be62007-10-11 20:37:10 +1000221static int __init htab_dt_scan_seg_sizes(unsigned long node,
222 const char *uname, int depth,
223 void *data)
224{
225 char *type = of_get_flat_dt_prop(node, "device_type", NULL);
226 u32 *prop;
227 unsigned long size = 0;
228
229 /* We are scanning "cpu" nodes only */
230 if (type == NULL || strcmp(type, "cpu") != 0)
231 return 0;
232
233 prop = (u32 *)of_get_flat_dt_prop(node, "ibm,processor-segment-sizes",
234 &size);
235 if (prop == NULL)
236 return 0;
237 for (; size >= 4; size -= 4, ++prop) {
238 if (prop[0] == 40) {
239 DBG("1T segment support detected\n");
240 cur_cpu_spec->cpu_features |= CPU_FTR_1T_SEGMENT;
Olof Johanssonf5534002007-10-12 16:44:55 +1000241 return 1;
Paul Mackerras1189be62007-10-11 20:37:10 +1000242 }
Paul Mackerras1189be62007-10-11 20:37:10 +1000243 }
Olof Johanssonf66bce52007-10-16 00:58:59 +1000244 cur_cpu_spec->cpu_features &= ~CPU_FTR_NO_SLBIE_B;
Paul Mackerras1189be62007-10-11 20:37:10 +1000245 return 0;
246}
247
248static void __init htab_init_seg_sizes(void)
249{
250 of_scan_flat_dt(htab_dt_scan_seg_sizes, NULL);
251}
252
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100253static int __init htab_dt_scan_page_sizes(unsigned long node,
254 const char *uname, int depth,
255 void *data)
256{
257 char *type = of_get_flat_dt_prop(node, "device_type", NULL);
258 u32 *prop;
259 unsigned long size = 0;
260
261 /* We are scanning "cpu" nodes only */
262 if (type == NULL || strcmp(type, "cpu") != 0)
263 return 0;
264
265 prop = (u32 *)of_get_flat_dt_prop(node,
266 "ibm,segment-page-sizes", &size);
267 if (prop != NULL) {
268 DBG("Page sizes from device-tree:\n");
269 size /= 4;
270 cur_cpu_spec->cpu_features &= ~(CPU_FTR_16M_PAGE);
271 while(size > 0) {
272 unsigned int shift = prop[0];
273 unsigned int slbenc = prop[1];
274 unsigned int lpnum = prop[2];
275 unsigned int lpenc = 0;
276 struct mmu_psize_def *def;
277 int idx = -1;
278
279 size -= 3; prop += 3;
280 while(size > 0 && lpnum) {
281 if (prop[0] == shift)
282 lpenc = prop[1];
283 prop += 2; size -= 2;
284 lpnum--;
285 }
286 switch(shift) {
287 case 0xc:
288 idx = MMU_PAGE_4K;
289 break;
290 case 0x10:
291 idx = MMU_PAGE_64K;
292 break;
293 case 0x14:
294 idx = MMU_PAGE_1M;
295 break;
296 case 0x18:
297 idx = MMU_PAGE_16M;
298 cur_cpu_spec->cpu_features |= CPU_FTR_16M_PAGE;
299 break;
300 case 0x22:
301 idx = MMU_PAGE_16G;
302 break;
303 }
304 if (idx < 0)
305 continue;
306 def = &mmu_psize_defs[idx];
307 def->shift = shift;
308 if (shift <= 23)
309 def->avpnm = 0;
310 else
311 def->avpnm = (1 << (shift - 23)) - 1;
312 def->sllp = slbenc;
313 def->penc = lpenc;
314 /* We don't know for sure what's up with tlbiel, so
315 * for now we only set it for 4K and 64K pages
316 */
317 if (idx == MMU_PAGE_4K || idx == MMU_PAGE_64K)
318 def->tlbiel = 1;
319 else
320 def->tlbiel = 0;
321
322 DBG(" %d: shift=%02x, sllp=%04x, avpnm=%08x, "
323 "tlbiel=%d, penc=%d\n",
324 idx, shift, def->sllp, def->avpnm, def->tlbiel,
325 def->penc);
326 }
327 return 1;
328 }
329 return 0;
330}
331
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100332static void __init htab_init_page_sizes(void)
333{
334 int rc;
335
336 /* Default to 4K pages only */
337 memcpy(mmu_psize_defs, mmu_psize_defaults_old,
338 sizeof(mmu_psize_defaults_old));
339
340 /*
341 * Try to find the available page sizes in the device-tree
342 */
343 rc = of_scan_flat_dt(htab_dt_scan_page_sizes, NULL);
344 if (rc != 0) /* Found */
345 goto found;
346
347 /*
348 * Not in the device-tree, let's fallback on known size
349 * list for 16M capable GP & GR
350 */
Stephen Rothwell04704662006-11-30 11:46:22 +1100351 if (cpu_has_feature(CPU_FTR_16M_PAGE))
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100352 memcpy(mmu_psize_defs, mmu_psize_defaults_gp,
353 sizeof(mmu_psize_defaults_gp));
354 found:
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000355#ifndef CONFIG_DEBUG_PAGEALLOC
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100356 /*
357 * Pick a size for the linear mapping. Currently, we only support
358 * 16M, 1M and 4K which is the default
359 */
360 if (mmu_psize_defs[MMU_PAGE_16M].shift)
361 mmu_linear_psize = MMU_PAGE_16M;
362 else if (mmu_psize_defs[MMU_PAGE_1M].shift)
363 mmu_linear_psize = MMU_PAGE_1M;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000364#endif /* CONFIG_DEBUG_PAGEALLOC */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100365
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000366#ifdef CONFIG_PPC_64K_PAGES
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100367 /*
368 * Pick a size for the ordinary pages. Default is 4K, we support
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000369 * 64K for user mappings and vmalloc if supported by the processor.
370 * We only use 64k for ioremap if the processor
371 * (and firmware) support cache-inhibited large pages.
372 * If not, we use 4k and set mmu_ci_restrictions so that
373 * hash_page knows to switch processes that use cache-inhibited
374 * mappings to 4k pages.
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100375 */
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000376 if (mmu_psize_defs[MMU_PAGE_64K].shift) {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100377 mmu_virtual_psize = MMU_PAGE_64K;
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000378 mmu_vmalloc_psize = MMU_PAGE_64K;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000379 if (mmu_linear_psize == MMU_PAGE_4K)
380 mmu_linear_psize = MMU_PAGE_64K;
Paul Mackerrascfe666b2008-03-24 17:41:22 +1100381 if (cpu_has_feature(CPU_FTR_CI_LARGE_PAGE)) {
382 /*
383 * Don't use 64k pages for ioremap on pSeries, since
384 * that would stop us accessing the HEA ethernet.
385 */
386 if (!machine_is(pseries))
387 mmu_io_psize = MMU_PAGE_64K;
388 } else
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000389 mmu_ci_restrictions = 1;
390 }
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000391#endif /* CONFIG_PPC_64K_PAGES */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100392
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000393#ifdef CONFIG_SPARSEMEM_VMEMMAP
394 /* We try to use 16M pages for vmemmap if that is supported
395 * and we have at least 1G of RAM at boot
396 */
397 if (mmu_psize_defs[MMU_PAGE_16M].shift &&
398 lmb_phys_mem_size() >= 0x40000000)
399 mmu_vmemmap_psize = MMU_PAGE_16M;
400 else if (mmu_psize_defs[MMU_PAGE_64K].shift)
401 mmu_vmemmap_psize = MMU_PAGE_64K;
402 else
403 mmu_vmemmap_psize = MMU_PAGE_4K;
404#endif /* CONFIG_SPARSEMEM_VMEMMAP */
405
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000406 printk(KERN_DEBUG "Page orders: linear mapping = %d, "
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000407 "virtual = %d, io = %d"
408#ifdef CONFIG_SPARSEMEM_VMEMMAP
409 ", vmemmap = %d"
410#endif
411 "\n",
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100412 mmu_psize_defs[mmu_linear_psize].shift,
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000413 mmu_psize_defs[mmu_virtual_psize].shift,
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000414 mmu_psize_defs[mmu_io_psize].shift
415#ifdef CONFIG_SPARSEMEM_VMEMMAP
416 ,mmu_psize_defs[mmu_vmemmap_psize].shift
417#endif
418 );
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100419
420#ifdef CONFIG_HUGETLB_PAGE
421 /* Init large page size. Currently, we pick 16M or 1M depending
422 * on what is available
423 */
424 if (mmu_psize_defs[MMU_PAGE_16M].shift)
Jon Tollefson4ec161c2008-01-04 09:59:50 +1100425 set_huge_psize(MMU_PAGE_16M);
David Gibson7d24f0b2005-11-07 00:57:52 -0800426 /* With 4k/4level pagetables, we can't (for now) cope with a
427 * huge page size < PMD_SIZE */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100428 else if (mmu_psize_defs[MMU_PAGE_1M].shift)
Jon Tollefson4ec161c2008-01-04 09:59:50 +1100429 set_huge_psize(MMU_PAGE_1M);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100430#endif /* CONFIG_HUGETLB_PAGE */
431}
432
433static int __init htab_dt_scan_pftsize(unsigned long node,
434 const char *uname, int depth,
435 void *data)
436{
437 char *type = of_get_flat_dt_prop(node, "device_type", NULL);
438 u32 *prop;
439
440 /* We are scanning "cpu" nodes only */
441 if (type == NULL || strcmp(type, "cpu") != 0)
442 return 0;
443
444 prop = (u32 *)of_get_flat_dt_prop(node, "ibm,pft-size", NULL);
445 if (prop != NULL) {
446 /* pft_size[0] is the NUMA CEC cookie */
447 ppc64_pft_size = prop[1];
448 return 1;
449 }
450 return 0;
451}
452
453static unsigned long __init htab_get_table_size(void)
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000454{
Paul Mackerras799d6042005-11-10 13:37:51 +1100455 unsigned long mem_size, rnd_mem_size, pteg_count;
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000456
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100457 /* If hash size isn't already provided by the platform, we try to
Adrian Bunk943ffb52006-01-10 00:10:13 +0100458 * retrieve it from the device-tree. If it's not there neither, we
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100459 * calculate it now based on the total RAM size
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000460 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100461 if (ppc64_pft_size == 0)
462 of_scan_flat_dt(htab_dt_scan_pftsize, NULL);
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000463 if (ppc64_pft_size)
464 return 1UL << ppc64_pft_size;
465
466 /* round mem_size up to next power of 2 */
Paul Mackerras799d6042005-11-10 13:37:51 +1100467 mem_size = lmb_phys_mem_size();
468 rnd_mem_size = 1UL << __ilog2(mem_size);
469 if (rnd_mem_size < mem_size)
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000470 rnd_mem_size <<= 1;
471
472 /* # pages / 2 */
473 pteg_count = max(rnd_mem_size >> (12 + 1), 1UL << 11);
474
475 return pteg_count << 7;
476}
477
Mike Kravetz54b79242005-11-07 16:25:48 -0800478#ifdef CONFIG_MEMORY_HOTPLUG
479void create_section_mapping(unsigned long start, unsigned long end)
480{
Michael Ellermancaf80e52006-03-21 20:45:51 +1100481 BUG_ON(htab_bolt_mapping(start, end, __pa(start),
Mike Kravetz54b79242005-11-07 16:25:48 -0800482 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_COHERENT | PP_RWXX,
Paul Mackerras1189be62007-10-11 20:37:10 +1000483 mmu_linear_psize, mmu_kernel_ssize));
Mike Kravetz54b79242005-11-07 16:25:48 -0800484}
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100485
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100486int remove_section_mapping(unsigned long start, unsigned long end)
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100487{
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100488 return htab_remove_mapping(start, end, mmu_linear_psize,
489 mmu_kernel_ssize);
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100490}
Mike Kravetz54b79242005-11-07 16:25:48 -0800491#endif /* CONFIG_MEMORY_HOTPLUG */
492
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000493static inline void make_bl(unsigned int *insn_addr, void *func)
494{
495 unsigned long funcp = *((unsigned long *)func);
496 int offset = funcp - (unsigned long)insn_addr;
497
498 *insn_addr = (unsigned int)(0x48000001 | (offset & 0x03fffffc));
499 flush_icache_range((unsigned long)insn_addr, 4+
500 (unsigned long)insn_addr);
501}
502
503static void __init htab_finish_init(void)
504{
505 extern unsigned int *htab_call_hpte_insert1;
506 extern unsigned int *htab_call_hpte_insert2;
507 extern unsigned int *htab_call_hpte_remove;
508 extern unsigned int *htab_call_hpte_updatepp;
509
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +1000510#ifdef CONFIG_PPC_HAS_HASH_64K
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000511 extern unsigned int *ht64_call_hpte_insert1;
512 extern unsigned int *ht64_call_hpte_insert2;
513 extern unsigned int *ht64_call_hpte_remove;
514 extern unsigned int *ht64_call_hpte_updatepp;
515
516 make_bl(ht64_call_hpte_insert1, ppc_md.hpte_insert);
517 make_bl(ht64_call_hpte_insert2, ppc_md.hpte_insert);
518 make_bl(ht64_call_hpte_remove, ppc_md.hpte_remove);
519 make_bl(ht64_call_hpte_updatepp, ppc_md.hpte_updatepp);
Jon Tollefson5b825832007-05-17 04:43:02 +1000520#endif /* CONFIG_PPC_HAS_HASH_64K */
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000521
522 make_bl(htab_call_hpte_insert1, ppc_md.hpte_insert);
523 make_bl(htab_call_hpte_insert2, ppc_md.hpte_insert);
524 make_bl(htab_call_hpte_remove, ppc_md.hpte_remove);
525 make_bl(htab_call_hpte_updatepp, ppc_md.hpte_updatepp);
526}
527
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528void __init htab_initialize(void)
529{
Michael Ellerman337a7122006-02-21 17:22:55 +1100530 unsigned long table;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531 unsigned long pteg_count;
532 unsigned long mode_rw;
Michael Ellerman41d824b2008-01-30 01:13:59 +1100533 unsigned long base = 0, size = 0, limit;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100534 int i;
535
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536 DBG(" -> htab_initialize()\n");
537
Paul Mackerras1189be62007-10-11 20:37:10 +1000538 /* Initialize segment sizes */
539 htab_init_seg_sizes();
540
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100541 /* Initialize page sizes */
542 htab_init_page_sizes();
543
Paul Mackerras1189be62007-10-11 20:37:10 +1000544 if (cpu_has_feature(CPU_FTR_1T_SEGMENT)) {
545 mmu_kernel_ssize = MMU_SEGSIZE_1T;
546 mmu_highuser_ssize = MMU_SEGSIZE_1T;
547 printk(KERN_INFO "Using 1TB segments\n");
548 }
549
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550 /*
551 * Calculate the required size of the htab. We want the number of
552 * PTEGs to equal one half the number of real pages.
553 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100554 htab_size_bytes = htab_get_table_size();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 pteg_count = htab_size_bytes >> 7;
556
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557 htab_hash_mask = pteg_count - 1;
558
Michael Ellerman57cfb812006-03-21 20:45:59 +1100559 if (firmware_has_feature(FW_FEATURE_LPAR)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 /* Using a hypervisor which owns the htab */
561 htab_address = NULL;
562 _SDR1 = 0;
563 } else {
564 /* Find storage for the HPT. Must be contiguous in
Michael Ellerman41d824b2008-01-30 01:13:59 +1100565 * the absolute address space. On cell we want it to be
Michael Ellerman31bf1112008-03-12 18:03:24 +1100566 * in the first 2 Gig so we can use it for IOMMU hacks.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567 */
Michael Ellerman41d824b2008-01-30 01:13:59 +1100568 if (machine_is(cell))
Michael Ellerman31bf1112008-03-12 18:03:24 +1100569 limit = 0x80000000;
Michael Ellerman41d824b2008-01-30 01:13:59 +1100570 else
571 limit = 0;
572
573 table = lmb_alloc_base(htab_size_bytes, htab_size_bytes, limit);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574
575 DBG("Hash table allocated at %lx, size: %lx\n", table,
576 htab_size_bytes);
577
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578 htab_address = abs_to_virt(table);
579
580 /* htab absolute addr + encoded htabsize */
581 _SDR1 = table + __ilog2(pteg_count) - 11;
582
583 /* Initialize the HPT with no entries */
584 memset((void *)table, 0, htab_size_bytes);
Paul Mackerras799d6042005-11-10 13:37:51 +1100585
586 /* Set SDR1 */
587 mtspr(SPRN_SDR1, _SDR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588 }
589
Anton Blanchard515bae92005-06-21 17:15:55 -0700590 mode_rw = _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_COHERENT | PP_RWXX;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000592#ifdef CONFIG_DEBUG_PAGEALLOC
593 linear_map_hash_count = lmb_end_of_DRAM() >> PAGE_SHIFT;
594 linear_map_hash_slots = __va(lmb_alloc_base(linear_map_hash_count,
595 1, lmb.rmo_size));
596 memset(linear_map_hash_slots, 0, linear_map_hash_count);
597#endif /* CONFIG_DEBUG_PAGEALLOC */
598
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 /* On U3 based machines, we need to reserve the DART area and
600 * _NOT_ map it to avoid cache paradoxes as it's remapped non
601 * cacheable later on
602 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603
604 /* create bolted the linear mapping in the hash table */
605 for (i=0; i < lmb.memory.cnt; i++) {
Michael Ellermanb5666f72005-12-05 10:24:33 -0600606 base = (unsigned long)__va(lmb.memory.region[i].base);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 size = lmb.memory.region[i].size;
608
609 DBG("creating mapping for region: %lx : %lx\n", base, size);
610
611#ifdef CONFIG_U3_DART
612 /* Do not map the DART space. Fortunately, it will be aligned
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100613 * in such a way that it will not cross two lmb regions and
614 * will fit within a single 16Mb page.
615 * The DART space is assumed to be a full 16Mb region even if
616 * we only use 2Mb of that space. We will use more of it later
617 * for AGP GART. We have to use a full 16Mb large page.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618 */
619 DBG("DART base: %lx\n", dart_tablebase);
620
621 if (dart_tablebase != 0 && dart_tablebase >= base
622 && dart_tablebase < (base + size)) {
Michael Ellermancaf80e52006-03-21 20:45:51 +1100623 unsigned long dart_table_end = dart_tablebase + 16 * MB;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 if (base != dart_tablebase)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100625 BUG_ON(htab_bolt_mapping(base, dart_tablebase,
Michael Ellermancaf80e52006-03-21 20:45:51 +1100626 __pa(base), mode_rw,
Paul Mackerras1189be62007-10-11 20:37:10 +1000627 mmu_linear_psize,
628 mmu_kernel_ssize));
Michael Ellermancaf80e52006-03-21 20:45:51 +1100629 if ((base + size) > dart_table_end)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100630 BUG_ON(htab_bolt_mapping(dart_tablebase+16*MB,
Michael Ellermancaf80e52006-03-21 20:45:51 +1100631 base + size,
632 __pa(dart_table_end),
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100633 mode_rw,
Paul Mackerras1189be62007-10-11 20:37:10 +1000634 mmu_linear_psize,
635 mmu_kernel_ssize));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636 continue;
637 }
638#endif /* CONFIG_U3_DART */
Michael Ellermancaf80e52006-03-21 20:45:51 +1100639 BUG_ON(htab_bolt_mapping(base, base + size, __pa(base),
Paul Mackerras1189be62007-10-11 20:37:10 +1000640 mode_rw, mmu_linear_psize, mmu_kernel_ssize));
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100641 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642
643 /*
644 * If we have a memory_limit and we've allocated TCEs then we need to
645 * explicitly map the TCE area at the top of RAM. We also cope with the
646 * case that the TCEs start below memory_limit.
647 * tce_alloc_start/end are 16MB aligned so the mapping should work
648 * for either 4K or 16MB pages.
649 */
650 if (tce_alloc_start) {
Michael Ellermanb5666f72005-12-05 10:24:33 -0600651 tce_alloc_start = (unsigned long)__va(tce_alloc_start);
652 tce_alloc_end = (unsigned long)__va(tce_alloc_end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653
654 if (base + size >= tce_alloc_start)
655 tce_alloc_start = base + size + 1;
656
Michael Ellermancaf80e52006-03-21 20:45:51 +1100657 BUG_ON(htab_bolt_mapping(tce_alloc_start, tce_alloc_end,
658 __pa(tce_alloc_start), mode_rw,
Paul Mackerras1189be62007-10-11 20:37:10 +1000659 mmu_linear_psize, mmu_kernel_ssize));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660 }
661
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000662 htab_finish_init();
663
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 DBG(" <- htab_initialize()\n");
665}
666#undef KB
667#undef MB
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668
Anton Blancharde597cb322005-12-29 10:46:29 +1100669void htab_initialize_secondary(void)
Paul Mackerras799d6042005-11-10 13:37:51 +1100670{
Michael Ellerman57cfb812006-03-21 20:45:59 +1100671 if (!firmware_has_feature(FW_FEATURE_LPAR))
Paul Mackerras799d6042005-11-10 13:37:51 +1100672 mtspr(SPRN_SDR1, _SDR1);
673}
674
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675/*
676 * Called by asm hashtable.S for doing lazy icache flush
677 */
678unsigned int hash_page_do_lazy_icache(unsigned int pp, pte_t pte, int trap)
679{
680 struct page *page;
681
Benjamin Herrenschmidt76c8e252005-11-08 11:21:05 +1100682 if (!pfn_valid(pte_pfn(pte)))
683 return pp;
684
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 page = pte_page(pte);
686
687 /* page is dirty */
688 if (!test_bit(PG_arch_1, &page->flags) && !PageReserved(page)) {
689 if (trap == 0x400) {
690 __flush_dcache_icache(page_address(page));
691 set_bit(PG_arch_1, &page->flags);
692 } else
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100693 pp |= HPTE_R_N;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 }
695 return pp;
696}
697
Paul Mackerras721151d2007-04-03 21:24:02 +1000698/*
699 * Demote a segment to using 4k pages.
700 * For now this makes the whole process use 4k pages.
701 */
Paul Mackerras721151d2007-04-03 21:24:02 +1000702#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerrasfa282372008-01-24 08:35:13 +1100703void demote_segment_4k(struct mm_struct *mm, unsigned long addr)
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +1000704{
Paul Mackerras721151d2007-04-03 21:24:02 +1000705 if (mm->context.user_psize == MMU_PAGE_4K)
706 return;
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +1000707 slice_set_user_psize(mm, MMU_PAGE_4K);
Geert Uytterhoeven1e57ba82007-07-17 02:35:38 +1000708#ifdef CONFIG_SPU_BASE
Paul Mackerras721151d2007-04-03 21:24:02 +1000709 spu_flush_all_slbs(mm);
710#endif
Paul Mackerrasfa282372008-01-24 08:35:13 +1100711 if (get_paca()->context.user_psize != MMU_PAGE_4K) {
712 get_paca()->context = mm->context;
713 slb_flush_and_rebolt();
714 }
Paul Mackerras721151d2007-04-03 21:24:02 +1000715}
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +1000716#endif /* CONFIG_PPC_64K_PAGES */
Paul Mackerras721151d2007-04-03 21:24:02 +1000717
Paul Mackerrasfa282372008-01-24 08:35:13 +1100718#ifdef CONFIG_PPC_SUBPAGE_PROT
719/*
720 * This looks up a 2-bit protection code for a 4k subpage of a 64k page.
721 * Userspace sets the subpage permissions using the subpage_prot system call.
722 *
723 * Result is 0: full permissions, _PAGE_RW: read-only,
724 * _PAGE_USER or _PAGE_USER|_PAGE_RW: no access.
725 */
726static int subpage_protection(pgd_t *pgdir, unsigned long ea)
727{
728 struct subpage_prot_table *spt = pgd_subpage_prot(pgdir);
729 u32 spp = 0;
730 u32 **sbpm, *sbpp;
731
732 if (ea >= spt->maxaddr)
733 return 0;
734 if (ea < 0x100000000) {
735 /* addresses below 4GB use spt->low_prot */
736 sbpm = spt->low_prot;
737 } else {
738 sbpm = spt->protptrs[ea >> SBP_L3_SHIFT];
739 if (!sbpm)
740 return 0;
741 }
742 sbpp = sbpm[(ea >> SBP_L2_SHIFT) & (SBP_L2_COUNT - 1)];
743 if (!sbpp)
744 return 0;
745 spp = sbpp[(ea >> PAGE_SHIFT) & (SBP_L1_COUNT - 1)];
746
747 /* extract 2-bit bitfield for this 4k subpage */
748 spp >>= 30 - 2 * ((ea >> 12) & 0xf);
749
750 /* turn 0,1,2,3 into combination of _PAGE_USER and _PAGE_RW */
751 spp = ((spp & 2) ? _PAGE_USER : 0) | ((spp & 1) ? _PAGE_RW : 0);
752 return spp;
753}
754
755#else /* CONFIG_PPC_SUBPAGE_PROT */
756static inline int subpage_protection(pgd_t *pgdir, unsigned long ea)
757{
758 return 0;
759}
760#endif
761
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762/* Result code is:
763 * 0 - handled
764 * 1 - normal page fault
765 * -1 - critical hash insertion error
Paul Mackerrasfa282372008-01-24 08:35:13 +1100766 * -2 - access not permitted by subpage protection mechanism
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767 */
768int hash_page(unsigned long ea, unsigned long access, unsigned long trap)
769{
770 void *pgdir;
771 unsigned long vsid;
772 struct mm_struct *mm;
773 pte_t *ptep;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774 cpumask_t tmp;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100775 int rc, user_region = 0, local = 0;
Paul Mackerras1189be62007-10-11 20:37:10 +1000776 int psize, ssize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100778 DBG_LOW("hash_page(ea=%016lx, access=%lx, trap=%lx\n",
779 ea, access, trap);
David Gibson1f8d4192005-05-05 16:15:13 -0700780
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100781 if ((ea & ~REGION_MASK) >= PGTABLE_RANGE) {
782 DBG_LOW(" out of pgtable range !\n");
783 return 1;
784 }
785
786 /* Get region & vsid */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787 switch (REGION_ID(ea)) {
788 case USER_REGION_ID:
789 user_region = 1;
790 mm = current->mm;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100791 if (! mm) {
792 DBG_LOW(" user region with no mm !\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793 return 1;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100794 }
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +1000795#ifdef CONFIG_PPC_MM_SLICES
796 psize = get_slice_psize(mm, ea);
797#else
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000798 psize = mm->context.user_psize;
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +1000799#endif
Paul Mackerras1189be62007-10-11 20:37:10 +1000800 ssize = user_segment_size(ea);
801 vsid = get_vsid(mm->context.id, ea, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 case VMALLOC_REGION_ID:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 mm = &init_mm;
Paul Mackerras1189be62007-10-11 20:37:10 +1000805 vsid = get_kernel_vsid(ea, mmu_kernel_ssize);
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000806 if (ea < VMALLOC_END)
807 psize = mmu_vmalloc_psize;
808 else
809 psize = mmu_io_psize;
Paul Mackerras1189be62007-10-11 20:37:10 +1000810 ssize = mmu_kernel_ssize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812 default:
813 /* Not a valid range
814 * Send the problem up to do_page_fault
815 */
816 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100818 DBG_LOW(" mm=%p, mm->pgdir=%p, vsid=%016lx\n", mm, mm->pgd, vsid);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100820 /* Get pgdir */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821 pgdir = mm->pgd;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822 if (pgdir == NULL)
823 return 1;
824
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100825 /* Check CPU locality */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826 tmp = cpumask_of_cpu(smp_processor_id());
827 if (user_region && cpus_equal(mm->cpu_vm_mask, tmp))
828 local = 1;
829
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +1000830#ifdef CONFIG_HUGETLB_PAGE
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100831 /* Handle hugepage regions */
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +1000832 if (HPAGE_SHIFT && psize == mmu_huge_psize) {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100833 DBG_LOW(" -> huge page !\n");
David Gibsoncbf52af2005-12-09 14:20:52 +1100834 return hash_huge_page(mm, access, ea, vsid, local, trap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 }
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +1000836#endif /* CONFIG_HUGETLB_PAGE */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +1000838#ifndef CONFIG_PPC_64K_PAGES
839 /* If we use 4K pages and our psize is not 4K, then we are hitting
840 * a special driver mapping, we need to align the address before
841 * we fetch the PTE
842 */
843 if (psize != MMU_PAGE_4K)
844 ea &= ~((1ul << mmu_psize_defs[psize].shift) - 1);
845#endif /* CONFIG_PPC_64K_PAGES */
846
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100847 /* Get PTE and page size from page tables */
848 ptep = find_linux_pte(pgdir, ea);
849 if (ptep == NULL || !pte_present(*ptep)) {
850 DBG_LOW(" no PTE !\n");
851 return 1;
852 }
853
854#ifndef CONFIG_PPC_64K_PAGES
855 DBG_LOW(" i-pte: %016lx\n", pte_val(*ptep));
856#else
857 DBG_LOW(" i-pte: %016lx %016lx\n", pte_val(*ptep),
858 pte_val(*(ptep + PTRS_PER_PTE)));
859#endif
860 /* Pre-check access permissions (will be re-checked atomically
861 * in __hash_page_XX but this pre-check is a fast path
862 */
863 if (access & ~pte_val(*ptep)) {
864 DBG_LOW(" no access !\n");
865 return 1;
866 }
867
868 /* Do actual hashing */
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +1000869#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerras721151d2007-04-03 21:24:02 +1000870 /* If _PAGE_4K_PFN is set, make sure this is a 4k segment */
871 if (pte_val(*ptep) & _PAGE_4K_PFN) {
872 demote_segment_4k(mm, ea);
873 psize = MMU_PAGE_4K;
874 }
875
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +1000876 /* If this PTE is non-cacheable and we have restrictions on
877 * using non cacheable large pages, then we switch to 4k
878 */
879 if (mmu_ci_restrictions && psize == MMU_PAGE_64K &&
880 (pte_val(*ptep) & _PAGE_NO_CACHE)) {
881 if (user_region) {
882 demote_segment_4k(mm, ea);
883 psize = MMU_PAGE_4K;
884 } else if (ea < VMALLOC_END) {
885 /*
886 * some driver did a non-cacheable mapping
887 * in vmalloc space, so switch vmalloc
888 * to 4k pages
889 */
890 printk(KERN_ALERT "Reducing vmalloc segment "
891 "to 4kB pages because of "
892 "non-cacheable mapping\n");
893 psize = mmu_vmalloc_psize = MMU_PAGE_4K;
Geert Uytterhoeven1e57ba82007-07-17 02:35:38 +1000894#ifdef CONFIG_SPU_BASE
Benjamin Herrenschmidt94b2a432007-03-10 00:05:37 +0100895 spu_flush_all_slbs(mm);
896#endif
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000897 }
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +1000898 }
899 if (user_region) {
900 if (psize != get_paca()->context.user_psize) {
Benjamin Herrenschmidtf6ab0b92007-10-29 12:05:18 +1100901 get_paca()->context = mm->context;
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000902 slb_flush_and_rebolt();
903 }
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +1000904 } else if (get_paca()->vmalloc_sllp !=
905 mmu_psize_defs[mmu_vmalloc_psize].sllp) {
906 get_paca()->vmalloc_sllp =
907 mmu_psize_defs[mmu_vmalloc_psize].sllp;
Michael Neuling67439b72007-08-03 11:55:39 +1000908 slb_vmalloc_update();
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000909 }
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +1000910#endif /* CONFIG_PPC_64K_PAGES */
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +1000911
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +1000912#ifdef CONFIG_PPC_HAS_HASH_64K
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000913 if (psize == MMU_PAGE_64K)
Paul Mackerras1189be62007-10-11 20:37:10 +1000914 rc = __hash_page_64K(ea, access, vsid, ptep, trap, local, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100915 else
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +1000916#endif /* CONFIG_PPC_HAS_HASH_64K */
Paul Mackerrasfa282372008-01-24 08:35:13 +1100917 {
918 int spp = subpage_protection(pgdir, ea);
919 if (access & spp)
920 rc = -2;
921 else
922 rc = __hash_page_4K(ea, access, vsid, ptep, trap,
923 local, ssize, spp);
924 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100925
926#ifndef CONFIG_PPC_64K_PAGES
927 DBG_LOW(" o-pte: %016lx\n", pte_val(*ptep));
928#else
929 DBG_LOW(" o-pte: %016lx %016lx\n", pte_val(*ptep),
930 pte_val(*(ptep + PTRS_PER_PTE)));
931#endif
932 DBG_LOW(" -> rc=%d\n", rc);
933 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934}
Arnd Bergmann67207b92005-11-15 15:53:48 -0500935EXPORT_SYMBOL_GPL(hash_page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100937void hash_preload(struct mm_struct *mm, unsigned long ea,
938 unsigned long access, unsigned long trap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939{
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100940 unsigned long vsid;
941 void *pgdir;
942 pte_t *ptep;
943 cpumask_t mask;
944 unsigned long flags;
945 int local = 0;
Paul Mackerras1189be62007-10-11 20:37:10 +1000946 int ssize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +1000948 BUG_ON(REGION_ID(ea) != USER_REGION_ID);
949
950#ifdef CONFIG_PPC_MM_SLICES
951 /* We only prefault standard pages for now */
Ilpo Järvinen2b02d132007-08-16 08:03:35 +1000952 if (unlikely(get_slice_psize(mm, ea) != mm->context.user_psize))
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100953 return;
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +1000954#endif
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100955
956 DBG_LOW("hash_preload(mm=%p, mm->pgdir=%p, ea=%016lx, access=%lx,"
957 " trap=%lx\n", mm, mm->pgd, ea, access, trap);
958
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +1000959 /* Get Linux PTE if available */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100960 pgdir = mm->pgd;
961 if (pgdir == NULL)
962 return;
963 ptep = find_linux_pte(pgdir, ea);
964 if (!ptep)
965 return;
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +1000966
967#ifdef CONFIG_PPC_64K_PAGES
968 /* If either _PAGE_4K_PFN or _PAGE_NO_CACHE is set (and we are on
969 * a 64K kernel), then we don't preload, hash_page() will take
970 * care of it once we actually try to access the page.
971 * That way we don't have to duplicate all of the logic for segment
972 * page size demotion here
973 */
974 if (pte_val(*ptep) & (_PAGE_4K_PFN | _PAGE_NO_CACHE))
975 return;
976#endif /* CONFIG_PPC_64K_PAGES */
977
978 /* Get VSID */
Paul Mackerras1189be62007-10-11 20:37:10 +1000979 ssize = user_segment_size(ea);
980 vsid = get_vsid(mm->context.id, ea, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100981
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +1000982 /* Hash doesn't like irqs */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100983 local_irq_save(flags);
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +1000984
985 /* Is that local to this CPU ? */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100986 mask = cpumask_of_cpu(smp_processor_id());
987 if (cpus_equal(mm->cpu_vm_mask, mask))
988 local = 1;
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +1000989
990 /* Hash it in */
991#ifdef CONFIG_PPC_HAS_HASH_64K
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000992 if (mm->context.user_psize == MMU_PAGE_64K)
Paul Mackerras1189be62007-10-11 20:37:10 +1000993 __hash_page_64K(ea, access, vsid, ptep, trap, local, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994 else
Jon Tollefson5b825832007-05-17 04:43:02 +1000995#endif /* CONFIG_PPC_HAS_HASH_64K */
Paul Mackerrasfa282372008-01-24 08:35:13 +1100996 __hash_page_4K(ea, access, vsid, ptep, trap, local, ssize,
997 subpage_protection(pgdir, ea));
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +1000998
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100999 local_irq_restore(flags);
1000}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001
Benjamin Herrenschmidtf6ab0b92007-10-29 12:05:18 +11001002/* WARNING: This is called from hash_low_64.S, if you change this prototype,
1003 * do not forget to update the assembly call site !
1004 */
Paul Mackerras1189be62007-10-11 20:37:10 +10001005void flush_hash_page(unsigned long va, real_pte_t pte, int psize, int ssize,
1006 int local)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001007{
1008 unsigned long hash, index, shift, hidx, slot;
1009
1010 DBG_LOW("flush_hash_page(va=%016x)\n", va);
1011 pte_iterate_hashed_subpages(pte, psize, va, index, shift) {
Paul Mackerras1189be62007-10-11 20:37:10 +10001012 hash = hpt_hash(va, shift, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001013 hidx = __rpte_to_hidx(pte, index);
1014 if (hidx & _PTEIDX_SECONDARY)
1015 hash = ~hash;
1016 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1017 slot += hidx & _PTEIDX_GROUP_IX;
1018 DBG_LOW(" sub %d: hash=%x, hidx=%x\n", index, slot, hidx);
Paul Mackerras1189be62007-10-11 20:37:10 +10001019 ppc_md.hpte_invalidate(slot, va, psize, ssize, local);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001020 } pte_iterate_hashed_end();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021}
1022
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001023void flush_hash_range(unsigned long number, int local)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024{
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001025 if (ppc_md.flush_hash_range)
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001026 ppc_md.flush_hash_range(number, local);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001027 else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028 int i;
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001029 struct ppc64_tlb_batch *batch =
1030 &__get_cpu_var(ppc64_tlb_batch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031
1032 for (i = 0; i < number; i++)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001033 flush_hash_page(batch->vaddr[i], batch->pte[i],
Paul Mackerras1189be62007-10-11 20:37:10 +10001034 batch->psize, batch->ssize, local);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035 }
1036}
1037
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038/*
1039 * low_hash_fault is called when we the low level hash code failed
1040 * to instert a PTE due to an hypervisor error
1041 */
Paul Mackerrasfa282372008-01-24 08:35:13 +11001042void low_hash_fault(struct pt_regs *regs, unsigned long address, int rc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043{
1044 if (user_mode(regs)) {
Paul Mackerrasfa282372008-01-24 08:35:13 +11001045#ifdef CONFIG_PPC_SUBPAGE_PROT
1046 if (rc == -2)
1047 _exception(SIGSEGV, regs, SEGV_ACCERR, address);
1048 else
1049#endif
1050 _exception(SIGBUS, regs, BUS_ADRERR, address);
1051 } else
1052 bad_page_fault(regs, address, SIGBUS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053}
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001054
1055#ifdef CONFIG_DEBUG_PAGEALLOC
1056static void kernel_map_linear_page(unsigned long vaddr, unsigned long lmi)
1057{
Paul Mackerras1189be62007-10-11 20:37:10 +10001058 unsigned long hash, hpteg;
1059 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
1060 unsigned long va = hpt_va(vaddr, vsid, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001061 unsigned long mode = _PAGE_ACCESSED | _PAGE_DIRTY |
1062 _PAGE_COHERENT | PP_RWXX | HPTE_R_N;
1063 int ret;
1064
Paul Mackerras1189be62007-10-11 20:37:10 +10001065 hash = hpt_hash(va, PAGE_SHIFT, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001066 hpteg = ((hash & htab_hash_mask) * HPTES_PER_GROUP);
1067
1068 ret = ppc_md.hpte_insert(hpteg, va, __pa(vaddr),
Paul Mackerras1189be62007-10-11 20:37:10 +10001069 mode, HPTE_V_BOLTED,
1070 mmu_linear_psize, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001071 BUG_ON (ret < 0);
1072 spin_lock(&linear_map_hash_lock);
1073 BUG_ON(linear_map_hash_slots[lmi] & 0x80);
1074 linear_map_hash_slots[lmi] = ret | 0x80;
1075 spin_unlock(&linear_map_hash_lock);
1076}
1077
1078static void kernel_unmap_linear_page(unsigned long vaddr, unsigned long lmi)
1079{
Paul Mackerras1189be62007-10-11 20:37:10 +10001080 unsigned long hash, hidx, slot;
1081 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
1082 unsigned long va = hpt_va(vaddr, vsid, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001083
Paul Mackerras1189be62007-10-11 20:37:10 +10001084 hash = hpt_hash(va, PAGE_SHIFT, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001085 spin_lock(&linear_map_hash_lock);
1086 BUG_ON(!(linear_map_hash_slots[lmi] & 0x80));
1087 hidx = linear_map_hash_slots[lmi] & 0x7f;
1088 linear_map_hash_slots[lmi] = 0;
1089 spin_unlock(&linear_map_hash_lock);
1090 if (hidx & _PTEIDX_SECONDARY)
1091 hash = ~hash;
1092 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1093 slot += hidx & _PTEIDX_GROUP_IX;
Paul Mackerras1189be62007-10-11 20:37:10 +10001094 ppc_md.hpte_invalidate(slot, va, mmu_linear_psize, mmu_kernel_ssize, 0);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001095}
1096
1097void kernel_map_pages(struct page *page, int numpages, int enable)
1098{
1099 unsigned long flags, vaddr, lmi;
1100 int i;
1101
1102 local_irq_save(flags);
1103 for (i = 0; i < numpages; i++, page++) {
1104 vaddr = (unsigned long)page_address(page);
1105 lmi = __pa(vaddr) >> PAGE_SHIFT;
1106 if (lmi >= linear_map_hash_count)
1107 continue;
1108 if (enable)
1109 kernel_map_linear_page(vaddr, lmi);
1110 else
1111 kernel_unmap_linear_page(vaddr, lmi);
1112 }
1113 local_irq_restore(flags);
1114}
1115#endif /* CONFIG_DEBUG_PAGEALLOC */