blob: 83fe1babd5bb9dc0b5b18189e2d645fdd70c2242 [file] [log] [blame]
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001/*
2 Copyright (C) 2004 - 2009 rt2x00 SourceForge Project
3 <http://rt2x00.serialmonkey.com>
4
5 This program is free software; you can redistribute it and/or modify
6 it under the terms of the GNU General Public License as published by
7 the Free Software Foundation; either version 2 of the License, or
8 (at your option) any later version.
9
10 This program is distributed in the hope that it will be useful,
11 but WITHOUT ANY WARRANTY; without even the implied warranty of
12 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 GNU General Public License for more details.
14
15 You should have received a copy of the GNU General Public License
16 along with this program; if not, write to the
17 Free Software Foundation, Inc.,
18 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
21/*
22 Module: rt2800pci
23 Abstract: rt2800pci device specific routines.
24 Supported chipsets: RT2800E & RT2800ED.
25 */
26
27#include <linux/crc-ccitt.h>
28#include <linux/delay.h>
29#include <linux/etherdevice.h>
30#include <linux/init.h>
31#include <linux/kernel.h>
32#include <linux/module.h>
33#include <linux/pci.h>
34#include <linux/platform_device.h>
35#include <linux/eeprom_93cx6.h>
36
37#include "rt2x00.h"
38#include "rt2x00pci.h"
39#include "rt2x00soc.h"
40#include "rt2800pci.h"
41
42#ifdef CONFIG_RT2800PCI_PCI_MODULE
43#define CONFIG_RT2800PCI_PCI
44#endif
45
46#ifdef CONFIG_RT2800PCI_WISOC_MODULE
47#define CONFIG_RT2800PCI_WISOC
48#endif
49
50/*
51 * Allow hardware encryption to be disabled.
52 */
53static int modparam_nohwcrypt = 1;
54module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
55MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
56
57/*
58 * Register access.
Bartlomiej Zolnierkiewicz8807bb82009-11-04 18:32:32 +010059 * All access to the CSR registers will go through the methods
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +010060 * rt2800_register_read and rt2800_register_write.
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020061 * BBP and RF register require indirect register access,
Bartlomiej Zolnierkiewicz8807bb82009-11-04 18:32:32 +010062 * and use the CSR registers BBPCSR and RFCSR to achieve this.
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020063 * These indirect registers work with busy bits,
64 * and we will try maximal REGISTER_BUSY_COUNT times to access
65 * the register while taking a REGISTER_BUSY_DELAY us delay
66 * between each attampt. When the busy bit is still set at that time,
67 * the access attempt is considered to have failed,
68 * and we will print an error.
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +010069 * The _lock versions must be used if you already hold the csr_mutex
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020070 */
71#define WAIT_FOR_BBP(__dev, __reg) \
Bartlomiej Zolnierkiewiczb4a77d0d2009-11-04 18:33:41 +010072 rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020073#define WAIT_FOR_RFCSR(__dev, __reg) \
Bartlomiej Zolnierkiewiczb4a77d0d2009-11-04 18:33:41 +010074 rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020075#define WAIT_FOR_RF(__dev, __reg) \
Bartlomiej Zolnierkiewiczb4a77d0d2009-11-04 18:33:41 +010076 rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020077#define WAIT_FOR_MCU(__dev, __reg) \
Bartlomiej Zolnierkiewiczb4a77d0d2009-11-04 18:33:41 +010078 rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
79 H2M_MAILBOX_CSR_OWNER, (__reg))
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020080
81static void rt2800pci_bbp_write(struct rt2x00_dev *rt2x00dev,
82 const unsigned int word, const u8 value)
83{
84 u32 reg;
85
86 mutex_lock(&rt2x00dev->csr_mutex);
87
88 /*
89 * Wait until the BBP becomes available, afterwards we
90 * can safely write the new data into the register.
91 */
92 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
93 reg = 0;
94 rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
95 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
96 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
97 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
98 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
99
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100100 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200101 }
102
103 mutex_unlock(&rt2x00dev->csr_mutex);
104}
105
106static void rt2800pci_bbp_read(struct rt2x00_dev *rt2x00dev,
107 const unsigned int word, u8 *value)
108{
109 u32 reg;
110
111 mutex_lock(&rt2x00dev->csr_mutex);
112
113 /*
114 * Wait until the BBP becomes available, afterwards we
115 * can safely write the read request into the register.
116 * After the data has been written, we wait until hardware
117 * returns the correct value, if at any time the register
118 * doesn't become available in time, reg will be 0xffffffff
119 * which means we return 0xff to the caller.
120 */
121 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
122 reg = 0;
123 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
124 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
125 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
126 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
127
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100128 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200129
130 WAIT_FOR_BBP(rt2x00dev, &reg);
131 }
132
133 *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
134
135 mutex_unlock(&rt2x00dev->csr_mutex);
136}
137
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100138static inline void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
139 const unsigned int word, const u8 value)
140{
141 rt2800pci_bbp_write(rt2x00dev, word, value);
142}
143
144static inline void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
145 const unsigned int word, u8 *value)
146{
147 rt2800pci_bbp_read(rt2x00dev, word, value);
148}
149
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200150static void rt2800pci_rfcsr_write(struct rt2x00_dev *rt2x00dev,
151 const unsigned int word, const u8 value)
152{
153 u32 reg;
154
155 mutex_lock(&rt2x00dev->csr_mutex);
156
157 /*
158 * Wait until the RFCSR becomes available, afterwards we
159 * can safely write the new data into the register.
160 */
161 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
162 reg = 0;
163 rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
164 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
165 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
166 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
167
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100168 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200169 }
170
171 mutex_unlock(&rt2x00dev->csr_mutex);
172}
173
174static void rt2800pci_rfcsr_read(struct rt2x00_dev *rt2x00dev,
175 const unsigned int word, u8 *value)
176{
177 u32 reg;
178
179 mutex_lock(&rt2x00dev->csr_mutex);
180
181 /*
182 * Wait until the RFCSR becomes available, afterwards we
183 * can safely write the read request into the register.
184 * After the data has been written, we wait until hardware
185 * returns the correct value, if at any time the register
186 * doesn't become available in time, reg will be 0xffffffff
187 * which means we return 0xff to the caller.
188 */
189 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
190 reg = 0;
191 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
192 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
193 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
194
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100195 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200196
197 WAIT_FOR_RFCSR(rt2x00dev, &reg);
198 }
199
200 *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
201
202 mutex_unlock(&rt2x00dev->csr_mutex);
203}
204
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100205static inline void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
206 const unsigned int word, const u8 value)
207{
208 rt2800pci_rfcsr_write(rt2x00dev, word, value);
209}
210
211static inline void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
212 const unsigned int word, u8 *value)
213{
214 rt2800pci_rfcsr_read(rt2x00dev, word, value);
215}
216
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200217static void rt2800pci_rf_write(struct rt2x00_dev *rt2x00dev,
218 const unsigned int word, const u32 value)
219{
220 u32 reg;
221
222 mutex_lock(&rt2x00dev->csr_mutex);
223
224 /*
225 * Wait until the RF becomes available, afterwards we
226 * can safely write the new data into the register.
227 */
228 if (WAIT_FOR_RF(rt2x00dev, &reg)) {
229 reg = 0;
230 rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
231 rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
232 rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
233 rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
234
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100235 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200236 rt2x00_rf_write(rt2x00dev, word, value);
237 }
238
239 mutex_unlock(&rt2x00dev->csr_mutex);
240}
241
Bartlomiej Zolnierkiewiczada03942009-11-04 18:34:25 +0100242static inline void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
243 const unsigned int word, const u32 value)
244{
245 rt2800pci_rf_write(rt2x00dev, word, value);
246}
247
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200248static void rt2800pci_mcu_request(struct rt2x00_dev *rt2x00dev,
249 const u8 command, const u8 token,
250 const u8 arg0, const u8 arg1)
251{
252 u32 reg;
253
254 /*
255 * RT2880 and RT3052 don't support MCU requests.
256 */
257 if (rt2x00_rt(&rt2x00dev->chip, RT2880) ||
258 rt2x00_rt(&rt2x00dev->chip, RT3052))
259 return;
260
261 mutex_lock(&rt2x00dev->csr_mutex);
262
263 /*
264 * Wait until the MCU becomes available, afterwards we
265 * can safely write the new data into the register.
266 */
267 if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
268 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
269 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
270 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
271 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100272 rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200273
274 reg = 0;
275 rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100276 rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200277 }
278
279 mutex_unlock(&rt2x00dev->csr_mutex);
280}
281
282static void rt2800pci_mcu_status(struct rt2x00_dev *rt2x00dev, const u8 token)
283{
284 unsigned int i;
285 u32 reg;
286
287 for (i = 0; i < 200; i++) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100288 rt2800_register_read(rt2x00dev, H2M_MAILBOX_CID, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200289
290 if ((rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD0) == token) ||
291 (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD1) == token) ||
292 (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD2) == token) ||
293 (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD3) == token))
294 break;
295
296 udelay(REGISTER_BUSY_DELAY);
297 }
298
299 if (i == 200)
300 ERROR(rt2x00dev, "MCU request failed, no response from hardware\n");
301
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100302 rt2800_register_write(rt2x00dev, H2M_MAILBOX_STATUS, ~0);
303 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CID, ~0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200304}
305
306#ifdef CONFIG_RT2800PCI_WISOC
307static void rt2800pci_read_eeprom_soc(struct rt2x00_dev *rt2x00dev)
308{
309 u32 *base_addr = (u32 *) KSEG1ADDR(0x1F040000); /* XXX for RT3052 */
310
311 memcpy_fromio(rt2x00dev->eeprom, base_addr, EEPROM_SIZE);
312}
313#else
314static inline void rt2800pci_read_eeprom_soc(struct rt2x00_dev *rt2x00dev)
315{
316}
317#endif /* CONFIG_RT2800PCI_WISOC */
318
319#ifdef CONFIG_RT2800PCI_PCI
320static void rt2800pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
321{
322 struct rt2x00_dev *rt2x00dev = eeprom->data;
323 u32 reg;
324
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100325 rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200326
327 eeprom->reg_data_in = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_IN);
328 eeprom->reg_data_out = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_OUT);
329 eeprom->reg_data_clock =
330 !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_CLOCK);
331 eeprom->reg_chip_select =
332 !!rt2x00_get_field32(reg, E2PROM_CSR_CHIP_SELECT);
333}
334
335static void rt2800pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
336{
337 struct rt2x00_dev *rt2x00dev = eeprom->data;
338 u32 reg = 0;
339
340 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_IN, !!eeprom->reg_data_in);
341 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_OUT, !!eeprom->reg_data_out);
342 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK,
343 !!eeprom->reg_data_clock);
344 rt2x00_set_field32(&reg, E2PROM_CSR_CHIP_SELECT,
345 !!eeprom->reg_chip_select);
346
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100347 rt2800_register_write(rt2x00dev, E2PROM_CSR, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200348}
349
350static void rt2800pci_read_eeprom_pci(struct rt2x00_dev *rt2x00dev)
351{
352 struct eeprom_93cx6 eeprom;
353 u32 reg;
354
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100355 rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200356
357 eeprom.data = rt2x00dev;
358 eeprom.register_read = rt2800pci_eepromregister_read;
359 eeprom.register_write = rt2800pci_eepromregister_write;
360 eeprom.width = !rt2x00_get_field32(reg, E2PROM_CSR_TYPE) ?
361 PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
362 eeprom.reg_data_in = 0;
363 eeprom.reg_data_out = 0;
364 eeprom.reg_data_clock = 0;
365 eeprom.reg_chip_select = 0;
366
367 eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
368 EEPROM_SIZE / sizeof(u16));
369}
370
371static void rt2800pci_efuse_read(struct rt2x00_dev *rt2x00dev,
372 unsigned int i)
373{
374 u32 reg;
375
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100376 rt2800_register_read(rt2x00dev, EFUSE_CTRL, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200377 rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
378 rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
379 rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100380 rt2800_register_write(rt2x00dev, EFUSE_CTRL, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200381
382 /* Wait until the EEPROM has been loaded */
Bartlomiej Zolnierkiewiczb4a77d0d2009-11-04 18:33:41 +0100383 rt2800_regbusy_read(rt2x00dev, EFUSE_CTRL, EFUSE_CTRL_KICK, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200384
385 /* Apparently the data is read from end to start */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100386 rt2800_register_read(rt2x00dev, EFUSE_DATA3,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200387 (u32 *)&rt2x00dev->eeprom[i]);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100388 rt2800_register_read(rt2x00dev, EFUSE_DATA2,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200389 (u32 *)&rt2x00dev->eeprom[i + 2]);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100390 rt2800_register_read(rt2x00dev, EFUSE_DATA1,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200391 (u32 *)&rt2x00dev->eeprom[i + 4]);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100392 rt2800_register_read(rt2x00dev, EFUSE_DATA0,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200393 (u32 *)&rt2x00dev->eeprom[i + 6]);
394}
395
396static void rt2800pci_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
397{
398 unsigned int i;
399
400 for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
401 rt2800pci_efuse_read(rt2x00dev, i);
402}
403#else
404static inline void rt2800pci_read_eeprom_pci(struct rt2x00_dev *rt2x00dev)
405{
406}
407
408static inline void rt2800pci_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
409{
410}
411#endif /* CONFIG_RT2800PCI_PCI */
412
413#ifdef CONFIG_RT2X00_LIB_DEBUGFS
414static const struct rt2x00debug rt2800pci_rt2x00debug = {
415 .owner = THIS_MODULE,
416 .csr = {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100417 .read = rt2800_register_read,
418 .write = rt2800_register_write,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200419 .flags = RT2X00DEBUGFS_OFFSET,
420 .word_base = CSR_REG_BASE,
421 .word_size = sizeof(u32),
422 .word_count = CSR_REG_SIZE / sizeof(u32),
423 },
424 .eeprom = {
425 .read = rt2x00_eeprom_read,
426 .write = rt2x00_eeprom_write,
427 .word_base = EEPROM_BASE,
428 .word_size = sizeof(u16),
429 .word_count = EEPROM_SIZE / sizeof(u16),
430 },
431 .bbp = {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100432 .read = rt2800_bbp_read,
433 .write = rt2800_bbp_write,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200434 .word_base = BBP_BASE,
435 .word_size = sizeof(u8),
436 .word_count = BBP_SIZE / sizeof(u8),
437 },
438 .rf = {
439 .read = rt2x00_rf_read,
Bartlomiej Zolnierkiewiczada03942009-11-04 18:34:25 +0100440 .write = rt2800_rf_write,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200441 .word_base = RF_BASE,
442 .word_size = sizeof(u32),
443 .word_count = RF_SIZE / sizeof(u32),
444 },
445};
446#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
447
448static int rt2800pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
449{
450 u32 reg;
451
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100452 rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200453 return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
454}
455
456#ifdef CONFIG_RT2X00_LIB_LEDS
457static void rt2800pci_brightness_set(struct led_classdev *led_cdev,
458 enum led_brightness brightness)
459{
460 struct rt2x00_led *led =
461 container_of(led_cdev, struct rt2x00_led, led_dev);
462 unsigned int enabled = brightness != LED_OFF;
463 unsigned int bg_mode =
464 (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
465 unsigned int polarity =
466 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
467 EEPROM_FREQ_LED_POLARITY);
468 unsigned int ledmode =
469 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
470 EEPROM_FREQ_LED_MODE);
471
472 if (led->type == LED_TYPE_RADIO) {
473 rt2800pci_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
474 enabled ? 0x20 : 0);
475 } else if (led->type == LED_TYPE_ASSOC) {
476 rt2800pci_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
477 enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
478 } else if (led->type == LED_TYPE_QUALITY) {
479 /*
480 * The brightness is divided into 6 levels (0 - 5),
481 * The specs tell us the following levels:
482 * 0, 1 ,3, 7, 15, 31
483 * to determine the level in a simple way we can simply
484 * work with bitshifting:
485 * (1 << level) - 1
486 */
487 rt2800pci_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
488 (1 << brightness / (LED_FULL / 6)) - 1,
489 polarity);
490 }
491}
492
493static int rt2800pci_blink_set(struct led_classdev *led_cdev,
494 unsigned long *delay_on,
495 unsigned long *delay_off)
496{
497 struct rt2x00_led *led =
498 container_of(led_cdev, struct rt2x00_led, led_dev);
499 u32 reg;
500
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100501 rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200502 rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, *delay_on);
503 rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, *delay_off);
504 rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
505 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
506 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 12);
507 rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
508 rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100509 rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200510
511 return 0;
512}
513
514static void rt2800pci_init_led(struct rt2x00_dev *rt2x00dev,
515 struct rt2x00_led *led,
516 enum led_type type)
517{
518 led->rt2x00dev = rt2x00dev;
519 led->type = type;
520 led->led_dev.brightness_set = rt2800pci_brightness_set;
521 led->led_dev.blink_set = rt2800pci_blink_set;
522 led->flags = LED_INITIALIZED;
523}
524#endif /* CONFIG_RT2X00_LIB_LEDS */
525
526/*
527 * Configuration handlers.
528 */
529static void rt2800pci_config_wcid_attr(struct rt2x00_dev *rt2x00dev,
530 struct rt2x00lib_crypto *crypto,
531 struct ieee80211_key_conf *key)
532{
533 struct mac_wcid_entry wcid_entry;
534 struct mac_iveiv_entry iveiv_entry;
535 u32 offset;
536 u32 reg;
537
538 offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
539
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100540 rt2800_register_read(rt2x00dev, offset, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200541 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
542 !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
543 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
544 (crypto->cmd == SET_KEY) * crypto->cipher);
545 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX,
546 (crypto->cmd == SET_KEY) * crypto->bssidx);
547 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100548 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200549
550 offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
551
552 memset(&iveiv_entry, 0, sizeof(iveiv_entry));
553 if ((crypto->cipher == CIPHER_TKIP) ||
554 (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
555 (crypto->cipher == CIPHER_AES))
556 iveiv_entry.iv[3] |= 0x20;
557 iveiv_entry.iv[3] |= key->keyidx << 6;
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +0100558 rt2800_register_multiwrite(rt2x00dev, offset,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200559 &iveiv_entry, sizeof(iveiv_entry));
560
561 offset = MAC_WCID_ENTRY(key->hw_key_idx);
562
563 memset(&wcid_entry, 0, sizeof(wcid_entry));
564 if (crypto->cmd == SET_KEY)
565 memcpy(&wcid_entry, crypto->address, ETH_ALEN);
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +0100566 rt2800_register_multiwrite(rt2x00dev, offset,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200567 &wcid_entry, sizeof(wcid_entry));
568}
569
570static int rt2800pci_config_shared_key(struct rt2x00_dev *rt2x00dev,
571 struct rt2x00lib_crypto *crypto,
572 struct ieee80211_key_conf *key)
573{
574 struct hw_key_entry key_entry;
575 struct rt2x00_field32 field;
576 u32 offset;
577 u32 reg;
578
579 if (crypto->cmd == SET_KEY) {
580 key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
581
582 memcpy(key_entry.key, crypto->key,
583 sizeof(key_entry.key));
584 memcpy(key_entry.tx_mic, crypto->tx_mic,
585 sizeof(key_entry.tx_mic));
586 memcpy(key_entry.rx_mic, crypto->rx_mic,
587 sizeof(key_entry.rx_mic));
588
589 offset = SHARED_KEY_ENTRY(key->hw_key_idx);
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +0100590 rt2800_register_multiwrite(rt2x00dev, offset,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200591 &key_entry, sizeof(key_entry));
592 }
593
594 /*
595 * The cipher types are stored over multiple registers
596 * starting with SHARED_KEY_MODE_BASE each word will have
597 * 32 bits and contains the cipher types for 2 bssidx each.
598 * Using the correct defines correctly will cause overhead,
599 * so just calculate the correct offset.
600 */
601 field.bit_offset = 4 * (key->hw_key_idx % 8);
602 field.bit_mask = 0x7 << field.bit_offset;
603
604 offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
605
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100606 rt2800_register_read(rt2x00dev, offset, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200607 rt2x00_set_field32(&reg, field,
608 (crypto->cmd == SET_KEY) * crypto->cipher);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100609 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200610
611 /*
612 * Update WCID information
613 */
614 rt2800pci_config_wcid_attr(rt2x00dev, crypto, key);
615
616 return 0;
617}
618
619static int rt2800pci_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
620 struct rt2x00lib_crypto *crypto,
621 struct ieee80211_key_conf *key)
622{
623 struct hw_key_entry key_entry;
624 u32 offset;
625
626 if (crypto->cmd == SET_KEY) {
627 /*
628 * 1 pairwise key is possible per AID, this means that the AID
629 * equals our hw_key_idx. Make sure the WCID starts _after_ the
630 * last possible shared key entry.
631 */
632 if (crypto->aid > (256 - 32))
633 return -ENOSPC;
634
635 key->hw_key_idx = 32 + crypto->aid;
636
637
638 memcpy(key_entry.key, crypto->key,
639 sizeof(key_entry.key));
640 memcpy(key_entry.tx_mic, crypto->tx_mic,
641 sizeof(key_entry.tx_mic));
642 memcpy(key_entry.rx_mic, crypto->rx_mic,
643 sizeof(key_entry.rx_mic));
644
645 offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +0100646 rt2800_register_multiwrite(rt2x00dev, offset,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200647 &key_entry, sizeof(key_entry));
648 }
649
650 /*
651 * Update WCID information
652 */
653 rt2800pci_config_wcid_attr(rt2x00dev, crypto, key);
654
655 return 0;
656}
657
658static void rt2800pci_config_filter(struct rt2x00_dev *rt2x00dev,
659 const unsigned int filter_flags)
660{
661 u32 reg;
662
663 /*
664 * Start configuration steps.
665 * Note that the version error will always be dropped
666 * and broadcast frames will always be accepted since
667 * there is no filter for it at this time.
668 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100669 rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200670 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
671 !(filter_flags & FIF_FCSFAIL));
672 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
673 !(filter_flags & FIF_PLCPFAIL));
674 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
675 !(filter_flags & FIF_PROMISC_IN_BSS));
676 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
677 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
678 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
679 !(filter_flags & FIF_ALLMULTI));
680 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
681 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
682 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
683 !(filter_flags & FIF_CONTROL));
684 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
685 !(filter_flags & FIF_CONTROL));
686 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
687 !(filter_flags & FIF_CONTROL));
688 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
689 !(filter_flags & FIF_CONTROL));
690 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
691 !(filter_flags & FIF_CONTROL));
692 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
693 !(filter_flags & FIF_PSPOLL));
694 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 1);
695 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR, 0);
696 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
697 !(filter_flags & FIF_CONTROL));
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100698 rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200699}
700
701static void rt2800pci_config_intf(struct rt2x00_dev *rt2x00dev,
702 struct rt2x00_intf *intf,
703 struct rt2x00intf_conf *conf,
704 const unsigned int flags)
705{
706 unsigned int beacon_base;
707 u32 reg;
708
709 if (flags & CONFIG_UPDATE_TYPE) {
710 /*
711 * Clear current synchronisation setup.
712 * For the Beacon base registers we only need to clear
713 * the first byte since that byte contains the VALID and OWNER
714 * bits which (when set to 0) will invalidate the entire beacon.
715 */
716 beacon_base = HW_BEACON_OFFSET(intf->beacon->entry_idx);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100717 rt2800_register_write(rt2x00dev, beacon_base, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200718
719 /*
720 * Enable synchronisation.
721 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100722 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200723 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
724 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
725 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100726 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200727 }
728
729 if (flags & CONFIG_UPDATE_MAC) {
730 reg = le32_to_cpu(conf->mac[1]);
731 rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
732 conf->mac[1] = cpu_to_le32(reg);
733
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +0100734 rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200735 conf->mac, sizeof(conf->mac));
736 }
737
738 if (flags & CONFIG_UPDATE_BSSID) {
739 reg = le32_to_cpu(conf->bssid[1]);
740 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 0);
741 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 0);
742 conf->bssid[1] = cpu_to_le32(reg);
743
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +0100744 rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200745 conf->bssid, sizeof(conf->bssid));
746 }
747}
748
749static void rt2800pci_config_erp(struct rt2x00_dev *rt2x00dev,
750 struct rt2x00lib_erp *erp)
751{
752 u32 reg;
753
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100754 rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200755 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 0x20);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100756 rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200757
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100758 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200759 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
760 !!erp->short_preamble);
761 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
762 !!erp->short_preamble);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100763 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200764
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100765 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200766 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
767 erp->cts_protection ? 2 : 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100768 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200769
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100770 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200771 erp->basic_rates);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100772 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200773
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100774 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200775 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, erp->slot_time);
776 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100777 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200778
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100779 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200780 rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, erp->sifs);
781 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, erp->sifs);
782 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
783 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
784 rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100785 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200786
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100787 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200788 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
789 erp->beacon_int * 16);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100790 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200791}
792
793static void rt2800pci_config_ant(struct rt2x00_dev *rt2x00dev,
794 struct antenna_setup *ant)
795{
796 u8 r1;
797 u8 r3;
798
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100799 rt2800_bbp_read(rt2x00dev, 1, &r1);
800 rt2800_bbp_read(rt2x00dev, 3, &r3);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200801
802 /*
803 * Configure the TX antenna.
804 */
805 switch ((int)ant->tx) {
806 case 1:
807 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
808 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
809 break;
810 case 2:
811 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
812 break;
813 case 3:
814 /* Do nothing */
815 break;
816 }
817
818 /*
819 * Configure the RX antenna.
820 */
821 switch ((int)ant->rx) {
822 case 1:
823 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
824 break;
825 case 2:
826 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
827 break;
828 case 3:
829 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
830 break;
831 }
832
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100833 rt2800_bbp_write(rt2x00dev, 3, r3);
834 rt2800_bbp_write(rt2x00dev, 1, r1);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200835}
836
837static void rt2800pci_config_lna_gain(struct rt2x00_dev *rt2x00dev,
838 struct rt2x00lib_conf *libconf)
839{
840 u16 eeprom;
841 short lna_gain;
842
843 if (libconf->rf.channel <= 14) {
844 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
845 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
846 } else if (libconf->rf.channel <= 64) {
847 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
848 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
849 } else if (libconf->rf.channel <= 128) {
850 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
851 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
852 } else {
853 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
854 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
855 }
856
857 rt2x00dev->lna_gain = lna_gain;
858}
859
860static void rt2800pci_config_channel_rt2x(struct rt2x00_dev *rt2x00dev,
861 struct ieee80211_conf *conf,
862 struct rf_channel *rf,
863 struct channel_info *info)
864{
865 rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
866
867 if (rt2x00dev->default_ant.tx == 1)
868 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
869
870 if (rt2x00dev->default_ant.rx == 1) {
871 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
872 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
873 } else if (rt2x00dev->default_ant.rx == 2)
874 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
875
876 if (rf->channel > 14) {
877 /*
878 * When TX power is below 0, we should increase it by 7 to
879 * make it a positive value (Minumum value is -7).
880 * However this means that values between 0 and 7 have
881 * double meaning, and we should set a 7DBm boost flag.
882 */
883 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
884 (info->tx_power1 >= 0));
885
886 if (info->tx_power1 < 0)
887 info->tx_power1 += 7;
888
889 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A,
890 TXPOWER_A_TO_DEV(info->tx_power1));
891
892 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
893 (info->tx_power2 >= 0));
894
895 if (info->tx_power2 < 0)
896 info->tx_power2 += 7;
897
898 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A,
899 TXPOWER_A_TO_DEV(info->tx_power2));
900 } else {
901 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G,
902 TXPOWER_G_TO_DEV(info->tx_power1));
903 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G,
904 TXPOWER_G_TO_DEV(info->tx_power2));
905 }
906
907 rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
908
Bartlomiej Zolnierkiewiczada03942009-11-04 18:34:25 +0100909 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
910 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
911 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
912 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200913
914 udelay(200);
915
Bartlomiej Zolnierkiewiczada03942009-11-04 18:34:25 +0100916 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
917 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
918 rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
919 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200920
921 udelay(200);
922
Bartlomiej Zolnierkiewiczada03942009-11-04 18:34:25 +0100923 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
924 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
925 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
926 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200927}
928
929static void rt2800pci_config_channel_rt3x(struct rt2x00_dev *rt2x00dev,
930 struct ieee80211_conf *conf,
931 struct rf_channel *rf,
932 struct channel_info *info)
933{
934 u8 rfcsr;
935
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100936 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
937 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf3);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200938
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100939 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200940 rt2x00_set_field8(&rfcsr, RFCSR6_R, rf->rf2);
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100941 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200942
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100943 rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200944 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
945 TXPOWER_G_TO_DEV(info->tx_power1));
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100946 rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200947
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100948 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200949 rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100950 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200951
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100952 rt2800_rfcsr_write(rt2x00dev, 24,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200953 rt2x00dev->calibration[conf_is_ht40(conf)]);
954
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100955 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200956 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100957 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200958}
959
960static void rt2800pci_config_channel(struct rt2x00_dev *rt2x00dev,
961 struct ieee80211_conf *conf,
962 struct rf_channel *rf,
963 struct channel_info *info)
964{
965 u32 reg;
966 unsigned int tx_pin;
967 u8 bbp;
968
969 if (rt2x00_rev(&rt2x00dev->chip) != RT3070_VERSION)
970 rt2800pci_config_channel_rt2x(rt2x00dev, conf, rf, info);
971 else
972 rt2800pci_config_channel_rt3x(rt2x00dev, conf, rf, info);
973
974 /*
975 * Change BBP settings
976 */
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100977 rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
978 rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
979 rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
980 rt2800_bbp_write(rt2x00dev, 86, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200981
982 if (rf->channel <= 14) {
983 if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100984 rt2800_bbp_write(rt2x00dev, 82, 0x62);
985 rt2800_bbp_write(rt2x00dev, 75, 0x46);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200986 } else {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100987 rt2800_bbp_write(rt2x00dev, 82, 0x84);
988 rt2800_bbp_write(rt2x00dev, 75, 0x50);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200989 }
990 } else {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100991 rt2800_bbp_write(rt2x00dev, 82, 0xf2);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200992
993 if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100994 rt2800_bbp_write(rt2x00dev, 75, 0x46);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200995 else
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100996 rt2800_bbp_write(rt2x00dev, 75, 0x50);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200997 }
998
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100999 rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001000 rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_PLUS, conf_is_ht40_plus(conf));
1001 rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
1002 rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001003 rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001004
1005 tx_pin = 0;
1006
1007 /* Turn on unused PA or LNA when not using 1T or 1R */
1008 if (rt2x00dev->default_ant.tx != 1) {
1009 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
1010 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
1011 }
1012
1013 /* Turn on unused PA or LNA when not using 1T or 1R */
1014 if (rt2x00dev->default_ant.rx != 1) {
1015 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
1016 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
1017 }
1018
1019 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
1020 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
1021 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
1022 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
1023 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, rf->channel <= 14);
1024 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
1025
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001026 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001027
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001028 rt2800_bbp_read(rt2x00dev, 4, &bbp);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001029 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001030 rt2800_bbp_write(rt2x00dev, 4, bbp);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001031
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001032 rt2800_bbp_read(rt2x00dev, 3, &bbp);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001033 rt2x00_set_field8(&bbp, BBP3_HT40_PLUS, conf_is_ht40_plus(conf));
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001034 rt2800_bbp_write(rt2x00dev, 3, bbp);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001035
1036 if (rt2x00_rev(&rt2x00dev->chip) == RT2860C_VERSION) {
1037 if (conf_is_ht40(conf)) {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001038 rt2800_bbp_write(rt2x00dev, 69, 0x1a);
1039 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
1040 rt2800_bbp_write(rt2x00dev, 73, 0x16);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001041 } else {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001042 rt2800_bbp_write(rt2x00dev, 69, 0x16);
1043 rt2800_bbp_write(rt2x00dev, 70, 0x08);
1044 rt2800_bbp_write(rt2x00dev, 73, 0x11);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001045 }
1046 }
1047
1048 msleep(1);
1049}
1050
1051static void rt2800pci_config_txpower(struct rt2x00_dev *rt2x00dev,
1052 const int txpower)
1053{
1054 u32 reg;
1055 u32 value = TXPOWER_G_TO_DEV(txpower);
1056 u8 r1;
1057
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001058 rt2800_bbp_read(rt2x00dev, 1, &r1);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001059 rt2x00_set_field8(&reg, BBP1_TX_POWER, 0);
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001060 rt2800_bbp_write(rt2x00dev, 1, r1);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001061
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001062 rt2800_register_read(rt2x00dev, TX_PWR_CFG_0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001063 rt2x00_set_field32(&reg, TX_PWR_CFG_0_1MBS, value);
1064 rt2x00_set_field32(&reg, TX_PWR_CFG_0_2MBS, value);
1065 rt2x00_set_field32(&reg, TX_PWR_CFG_0_55MBS, value);
1066 rt2x00_set_field32(&reg, TX_PWR_CFG_0_11MBS, value);
1067 rt2x00_set_field32(&reg, TX_PWR_CFG_0_6MBS, value);
1068 rt2x00_set_field32(&reg, TX_PWR_CFG_0_9MBS, value);
1069 rt2x00_set_field32(&reg, TX_PWR_CFG_0_12MBS, value);
1070 rt2x00_set_field32(&reg, TX_PWR_CFG_0_18MBS, value);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001071 rt2800_register_write(rt2x00dev, TX_PWR_CFG_0, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001072
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001073 rt2800_register_read(rt2x00dev, TX_PWR_CFG_1, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001074 rt2x00_set_field32(&reg, TX_PWR_CFG_1_24MBS, value);
1075 rt2x00_set_field32(&reg, TX_PWR_CFG_1_36MBS, value);
1076 rt2x00_set_field32(&reg, TX_PWR_CFG_1_48MBS, value);
1077 rt2x00_set_field32(&reg, TX_PWR_CFG_1_54MBS, value);
1078 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS0, value);
1079 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS1, value);
1080 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS2, value);
1081 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS3, value);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001082 rt2800_register_write(rt2x00dev, TX_PWR_CFG_1, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001083
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001084 rt2800_register_read(rt2x00dev, TX_PWR_CFG_2, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001085 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS4, value);
1086 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS5, value);
1087 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS6, value);
1088 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS7, value);
1089 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS8, value);
1090 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS9, value);
1091 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS10, value);
1092 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS11, value);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001093 rt2800_register_write(rt2x00dev, TX_PWR_CFG_2, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001094
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001095 rt2800_register_read(rt2x00dev, TX_PWR_CFG_3, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001096 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS12, value);
1097 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS13, value);
1098 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS14, value);
1099 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS15, value);
1100 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN1, value);
1101 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN2, value);
1102 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN3, value);
1103 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN4, value);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001104 rt2800_register_write(rt2x00dev, TX_PWR_CFG_3, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001105
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001106 rt2800_register_read(rt2x00dev, TX_PWR_CFG_4, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001107 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN5, value);
1108 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN6, value);
1109 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN7, value);
1110 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN8, value);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001111 rt2800_register_write(rt2x00dev, TX_PWR_CFG_4, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001112}
1113
1114static void rt2800pci_config_retry_limit(struct rt2x00_dev *rt2x00dev,
1115 struct rt2x00lib_conf *libconf)
1116{
1117 u32 reg;
1118
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001119 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001120 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
1121 libconf->conf->short_frame_max_tx_count);
1122 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
1123 libconf->conf->long_frame_max_tx_count);
1124 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
1125 rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
1126 rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
1127 rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001128 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001129}
1130
1131static void rt2800pci_config_ps(struct rt2x00_dev *rt2x00dev,
1132 struct rt2x00lib_conf *libconf)
1133{
1134 enum dev_state state =
1135 (libconf->conf->flags & IEEE80211_CONF_PS) ?
1136 STATE_SLEEP : STATE_AWAKE;
1137 u32 reg;
1138
1139 if (state == STATE_SLEEP) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001140 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001141
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001142 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001143 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
1144 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
1145 libconf->conf->listen_interval - 1);
1146 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001147 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001148
1149 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
1150 } else {
1151 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
1152
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001153 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001154 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
1155 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
1156 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001157 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001158 }
1159}
1160
1161static void rt2800pci_config(struct rt2x00_dev *rt2x00dev,
1162 struct rt2x00lib_conf *libconf,
1163 const unsigned int flags)
1164{
1165 /* Always recalculate LNA gain before changing configuration */
1166 rt2800pci_config_lna_gain(rt2x00dev, libconf);
1167
1168 if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
1169 rt2800pci_config_channel(rt2x00dev, libconf->conf,
1170 &libconf->rf, &libconf->channel);
1171 if (flags & IEEE80211_CONF_CHANGE_POWER)
1172 rt2800pci_config_txpower(rt2x00dev, libconf->conf->power_level);
1173 if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
1174 rt2800pci_config_retry_limit(rt2x00dev, libconf);
1175 if (flags & IEEE80211_CONF_CHANGE_PS)
1176 rt2800pci_config_ps(rt2x00dev, libconf);
1177}
1178
1179/*
1180 * Link tuning
1181 */
1182static void rt2800pci_link_stats(struct rt2x00_dev *rt2x00dev,
1183 struct link_qual *qual)
1184{
1185 u32 reg;
1186
1187 /*
1188 * Update FCS error count from register.
1189 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001190 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001191 qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
1192}
1193
1194static u8 rt2800pci_get_default_vgc(struct rt2x00_dev *rt2x00dev)
1195{
1196 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ)
1197 return 0x2e + rt2x00dev->lna_gain;
1198
1199 if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
1200 return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
1201 else
1202 return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
1203}
1204
1205static inline void rt2800pci_set_vgc(struct rt2x00_dev *rt2x00dev,
1206 struct link_qual *qual, u8 vgc_level)
1207{
1208 if (qual->vgc_level != vgc_level) {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001209 rt2800_bbp_write(rt2x00dev, 66, vgc_level);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001210 qual->vgc_level = vgc_level;
1211 qual->vgc_level_reg = vgc_level;
1212 }
1213}
1214
1215static void rt2800pci_reset_tuner(struct rt2x00_dev *rt2x00dev,
1216 struct link_qual *qual)
1217{
1218 rt2800pci_set_vgc(rt2x00dev, qual,
1219 rt2800pci_get_default_vgc(rt2x00dev));
1220}
1221
1222static void rt2800pci_link_tuner(struct rt2x00_dev *rt2x00dev,
1223 struct link_qual *qual, const u32 count)
1224{
1225 if (rt2x00_rev(&rt2x00dev->chip) == RT2860C_VERSION)
1226 return;
1227
1228 /*
1229 * When RSSI is better then -80 increase VGC level with 0x10
1230 */
1231 rt2800pci_set_vgc(rt2x00dev, qual,
1232 rt2800pci_get_default_vgc(rt2x00dev) +
1233 ((qual->rssi > -80) * 0x10));
1234}
1235
1236/*
1237 * Firmware functions
1238 */
1239static char *rt2800pci_get_firmware_name(struct rt2x00_dev *rt2x00dev)
1240{
1241 return FIRMWARE_RT2860;
1242}
1243
1244static int rt2800pci_check_firmware(struct rt2x00_dev *rt2x00dev,
1245 const u8 *data, const size_t len)
1246{
1247 u16 fw_crc;
1248 u16 crc;
1249
1250 /*
1251 * Only support 8kb firmware files.
1252 */
1253 if (len != 8192)
1254 return FW_BAD_LENGTH;
1255
1256 /*
1257 * The last 2 bytes in the firmware array are the crc checksum itself,
1258 * this means that we should never pass those 2 bytes to the crc
1259 * algorithm.
1260 */
1261 fw_crc = (data[len - 2] << 8 | data[len - 1]);
1262
1263 /*
1264 * Use the crc ccitt algorithm.
1265 * This will return the same value as the legacy driver which
1266 * used bit ordering reversion on the both the firmware bytes
1267 * before input input as well as on the final output.
1268 * Obviously using crc ccitt directly is much more efficient.
1269 */
1270 crc = crc_ccitt(~0, data, len - 2);
1271
1272 /*
1273 * There is a small difference between the crc-itu-t + bitrev and
1274 * the crc-ccitt crc calculation. In the latter method the 2 bytes
1275 * will be swapped, use swab16 to convert the crc to the correct
1276 * value.
1277 */
1278 crc = swab16(crc);
1279
1280 return (fw_crc == crc) ? FW_OK : FW_BAD_CRC;
1281}
1282
1283static int rt2800pci_load_firmware(struct rt2x00_dev *rt2x00dev,
1284 const u8 *data, const size_t len)
1285{
1286 unsigned int i;
1287 u32 reg;
1288
1289 /*
1290 * Wait for stable hardware.
1291 */
1292 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001293 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001294 if (reg && reg != ~0)
1295 break;
1296 msleep(1);
1297 }
1298
1299 if (i == REGISTER_BUSY_COUNT) {
1300 ERROR(rt2x00dev, "Unstable hardware.\n");
1301 return -EBUSY;
1302 }
1303
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001304 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
1305 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001306
1307 /*
1308 * Disable DMA, will be reenabled later when enabling
1309 * the radio.
1310 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001311 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001312 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
1313 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
1314 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
1315 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
1316 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001317 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001318
1319 /*
1320 * enable Host program ram write selection
1321 */
1322 reg = 0;
1323 rt2x00_set_field32(&reg, PBF_SYS_CTRL_HOST_RAM_WRITE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001324 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001325
1326 /*
1327 * Write firmware to device.
1328 */
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +01001329 rt2800_register_multiwrite(rt2x00dev, FIRMWARE_IMAGE_BASE,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001330 data, len);
1331
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001332 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000);
1333 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00001);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001334
1335 /*
1336 * Wait for device to stabilize.
1337 */
1338 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001339 rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001340 if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
1341 break;
1342 msleep(1);
1343 }
1344
1345 if (i == REGISTER_BUSY_COUNT) {
1346 ERROR(rt2x00dev, "PBF system register not ready.\n");
1347 return -EBUSY;
1348 }
1349
1350 /*
1351 * Disable interrupts
1352 */
1353 rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_RADIO_IRQ_OFF);
1354
1355 /*
1356 * Initialize BBP R/W access agent
1357 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001358 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
1359 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001360
1361 return 0;
1362}
1363
1364/*
1365 * Initialization functions.
1366 */
1367static bool rt2800pci_get_entry_state(struct queue_entry *entry)
1368{
1369 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
1370 u32 word;
1371
1372 if (entry->queue->qid == QID_RX) {
1373 rt2x00_desc_read(entry_priv->desc, 1, &word);
1374
1375 return (!rt2x00_get_field32(word, RXD_W1_DMA_DONE));
1376 } else {
1377 rt2x00_desc_read(entry_priv->desc, 1, &word);
1378
1379 return (!rt2x00_get_field32(word, TXD_W1_DMA_DONE));
1380 }
1381}
1382
1383static void rt2800pci_clear_entry(struct queue_entry *entry)
1384{
1385 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
1386 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
1387 u32 word;
1388
1389 if (entry->queue->qid == QID_RX) {
1390 rt2x00_desc_read(entry_priv->desc, 0, &word);
1391 rt2x00_set_field32(&word, RXD_W0_SDP0, skbdesc->skb_dma);
1392 rt2x00_desc_write(entry_priv->desc, 0, word);
1393
1394 rt2x00_desc_read(entry_priv->desc, 1, &word);
1395 rt2x00_set_field32(&word, RXD_W1_DMA_DONE, 0);
1396 rt2x00_desc_write(entry_priv->desc, 1, word);
1397 } else {
1398 rt2x00_desc_read(entry_priv->desc, 1, &word);
1399 rt2x00_set_field32(&word, TXD_W1_DMA_DONE, 1);
1400 rt2x00_desc_write(entry_priv->desc, 1, word);
1401 }
1402}
1403
1404static int rt2800pci_init_queues(struct rt2x00_dev *rt2x00dev)
1405{
1406 struct queue_entry_priv_pci *entry_priv;
1407 u32 reg;
1408
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001409 rt2800_register_read(rt2x00dev, WPDMA_RST_IDX, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001410 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX0, 1);
1411 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX1, 1);
1412 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX2, 1);
1413 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX3, 1);
1414 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX4, 1);
1415 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX5, 1);
1416 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DRX_IDX0, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001417 rt2800_register_write(rt2x00dev, WPDMA_RST_IDX, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001418
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001419 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e1f);
1420 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e00);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001421
1422 /*
1423 * Initialize registers.
1424 */
1425 entry_priv = rt2x00dev->tx[0].entries[0].priv_data;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001426 rt2800_register_write(rt2x00dev, TX_BASE_PTR0, entry_priv->desc_dma);
1427 rt2800_register_write(rt2x00dev, TX_MAX_CNT0, rt2x00dev->tx[0].limit);
1428 rt2800_register_write(rt2x00dev, TX_CTX_IDX0, 0);
1429 rt2800_register_write(rt2x00dev, TX_DTX_IDX0, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001430
1431 entry_priv = rt2x00dev->tx[1].entries[0].priv_data;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001432 rt2800_register_write(rt2x00dev, TX_BASE_PTR1, entry_priv->desc_dma);
1433 rt2800_register_write(rt2x00dev, TX_MAX_CNT1, rt2x00dev->tx[1].limit);
1434 rt2800_register_write(rt2x00dev, TX_CTX_IDX1, 0);
1435 rt2800_register_write(rt2x00dev, TX_DTX_IDX1, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001436
1437 entry_priv = rt2x00dev->tx[2].entries[0].priv_data;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001438 rt2800_register_write(rt2x00dev, TX_BASE_PTR2, entry_priv->desc_dma);
1439 rt2800_register_write(rt2x00dev, TX_MAX_CNT2, rt2x00dev->tx[2].limit);
1440 rt2800_register_write(rt2x00dev, TX_CTX_IDX2, 0);
1441 rt2800_register_write(rt2x00dev, TX_DTX_IDX2, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001442
1443 entry_priv = rt2x00dev->tx[3].entries[0].priv_data;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001444 rt2800_register_write(rt2x00dev, TX_BASE_PTR3, entry_priv->desc_dma);
1445 rt2800_register_write(rt2x00dev, TX_MAX_CNT3, rt2x00dev->tx[3].limit);
1446 rt2800_register_write(rt2x00dev, TX_CTX_IDX3, 0);
1447 rt2800_register_write(rt2x00dev, TX_DTX_IDX3, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001448
1449 entry_priv = rt2x00dev->rx->entries[0].priv_data;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001450 rt2800_register_write(rt2x00dev, RX_BASE_PTR, entry_priv->desc_dma);
1451 rt2800_register_write(rt2x00dev, RX_MAX_CNT, rt2x00dev->rx[0].limit);
1452 rt2800_register_write(rt2x00dev, RX_CRX_IDX, rt2x00dev->rx[0].limit - 1);
1453 rt2800_register_write(rt2x00dev, RX_DRX_IDX, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001454
1455 /*
1456 * Enable global DMA configuration
1457 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001458 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001459 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
1460 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
1461 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001462 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001463
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001464 rt2800_register_write(rt2x00dev, DELAY_INT_CFG, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001465
1466 return 0;
1467}
1468
1469static int rt2800pci_init_registers(struct rt2x00_dev *rt2x00dev)
1470{
1471 u32 reg;
1472 unsigned int i;
1473
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001474 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001475
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001476 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001477 rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_CSR, 1);
1478 rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_BBP, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001479 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001480
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001481 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001482
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001483 rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001484 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
1485 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
1486 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
1487 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001488 rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001489
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001490 rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001491 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
1492 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
1493 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
1494 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001495 rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001496
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001497 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
1498 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001499
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001500 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001501
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001502 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001503 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 0);
1504 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
1505 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
1506 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
1507 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
1508 rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001509 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001510
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001511 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
1512 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001513
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001514 rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001515 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
1516 rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
1517 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
1518 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
1519 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
1520 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
1521 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
1522 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001523 rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001524
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001525 rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001526 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
1527 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001528 rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001529
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001530 rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001531 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
1532 if (rt2x00_rev(&rt2x00dev->chip) >= RT2880E_VERSION &&
1533 rt2x00_rev(&rt2x00dev->chip) < RT3070_VERSION)
1534 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
1535 else
1536 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
1537 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
1538 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001539 rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001540
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001541 rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001542
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001543 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001544 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
1545 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
1546 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
1547 rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
1548 rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001549 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001550
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001551 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001552 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 8);
1553 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
1554 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV, 1);
1555 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1556 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1557 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1558 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1559 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1560 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001561 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001562
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001563 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001564 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 8);
1565 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
1566 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV, 1);
1567 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1568 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1569 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1570 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1571 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1572 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001573 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001574
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001575 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001576 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
1577 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
1578 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV, 1);
1579 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1580 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1581 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1582 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
1583 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1584 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001585 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001586
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001587 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001588 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
1589 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
1590 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV, 1);
1591 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1592 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1593 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1594 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1595 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1596 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001597 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001598
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001599 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001600 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
1601 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
1602 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV, 1);
1603 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1604 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1605 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1606 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
1607 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1608 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001609 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001610
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001611 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001612 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
1613 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
1614 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV, 1);
1615 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1616 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1617 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1618 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1619 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1620 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001621 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001622
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001623 rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, 0x0000583f);
1624 rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001625
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001626 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001627 rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
1628 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
1629 IEEE80211_MAX_RTS_THRESHOLD);
1630 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001631 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001632
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001633 rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
1634 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001635
1636 /*
1637 * ASIC will keep garbage value after boot, clear encryption keys.
1638 */
1639 for (i = 0; i < 4; i++)
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001640 rt2800_register_write(rt2x00dev,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001641 SHARED_KEY_MODE_ENTRY(i), 0);
1642
1643 for (i = 0; i < 256; i++) {
1644 u32 wcid[2] = { 0xffffffff, 0x00ffffff };
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +01001645 rt2800_register_multiwrite(rt2x00dev, MAC_WCID_ENTRY(i),
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001646 wcid, sizeof(wcid));
1647
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001648 rt2800_register_write(rt2x00dev, MAC_WCID_ATTR_ENTRY(i), 1);
1649 rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001650 }
1651
1652 /*
1653 * Clear all beacons
1654 * For the Beacon base registers we only need to clear
1655 * the first byte since that byte contains the VALID and OWNER
1656 * bits which (when set to 0) will invalidate the entire beacon.
1657 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001658 rt2800_register_write(rt2x00dev, HW_BEACON_BASE0, 0);
1659 rt2800_register_write(rt2x00dev, HW_BEACON_BASE1, 0);
1660 rt2800_register_write(rt2x00dev, HW_BEACON_BASE2, 0);
1661 rt2800_register_write(rt2x00dev, HW_BEACON_BASE3, 0);
1662 rt2800_register_write(rt2x00dev, HW_BEACON_BASE4, 0);
1663 rt2800_register_write(rt2x00dev, HW_BEACON_BASE5, 0);
1664 rt2800_register_write(rt2x00dev, HW_BEACON_BASE6, 0);
1665 rt2800_register_write(rt2x00dev, HW_BEACON_BASE7, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001666
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001667 rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001668 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
1669 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
1670 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
1671 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
1672 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
1673 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
1674 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
1675 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001676 rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001677
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001678 rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001679 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
1680 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
1681 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
1682 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
1683 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
1684 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
1685 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
1686 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001687 rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001688
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001689 rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001690 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
1691 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
1692 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
1693 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
1694 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
1695 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
1696 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
1697 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001698 rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001699
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001700 rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001701 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
1702 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
1703 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
1704 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001705 rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001706
1707 /*
1708 * We must clear the error counters.
1709 * These registers are cleared on read,
1710 * so we may pass a useless variable to store the value.
1711 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001712 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
1713 rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
1714 rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
1715 rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
1716 rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
1717 rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001718
1719 return 0;
1720}
1721
1722static int rt2800pci_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
1723{
1724 unsigned int i;
1725 u32 reg;
1726
1727 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001728 rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001729 if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
1730 return 0;
1731
1732 udelay(REGISTER_BUSY_DELAY);
1733 }
1734
1735 ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
1736 return -EACCES;
1737}
1738
1739static int rt2800pci_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
1740{
1741 unsigned int i;
1742 u8 value;
1743
1744 /*
1745 * BBP was enabled after firmware was loaded,
1746 * but we need to reactivate it now.
1747 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001748 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
1749 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001750 msleep(1);
1751
1752 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001753 rt2800_bbp_read(rt2x00dev, 0, &value);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001754 if ((value != 0xff) && (value != 0x00))
1755 return 0;
1756 udelay(REGISTER_BUSY_DELAY);
1757 }
1758
1759 ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
1760 return -EACCES;
1761}
1762
1763static int rt2800pci_init_bbp(struct rt2x00_dev *rt2x00dev)
1764{
1765 unsigned int i;
1766 u16 eeprom;
1767 u8 reg_id;
1768 u8 value;
1769
1770 if (unlikely(rt2800pci_wait_bbp_rf_ready(rt2x00dev) ||
1771 rt2800pci_wait_bbp_ready(rt2x00dev)))
1772 return -EACCES;
1773
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001774 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
1775 rt2800_bbp_write(rt2x00dev, 66, 0x38);
1776 rt2800_bbp_write(rt2x00dev, 69, 0x12);
1777 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
1778 rt2800_bbp_write(rt2x00dev, 73, 0x10);
1779 rt2800_bbp_write(rt2x00dev, 81, 0x37);
1780 rt2800_bbp_write(rt2x00dev, 82, 0x62);
1781 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
1782 rt2800_bbp_write(rt2x00dev, 84, 0x99);
1783 rt2800_bbp_write(rt2x00dev, 86, 0x00);
1784 rt2800_bbp_write(rt2x00dev, 91, 0x04);
1785 rt2800_bbp_write(rt2x00dev, 92, 0x00);
1786 rt2800_bbp_write(rt2x00dev, 103, 0x00);
1787 rt2800_bbp_write(rt2x00dev, 105, 0x05);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001788
1789 if (rt2x00_rev(&rt2x00dev->chip) == RT2860C_VERSION) {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001790 rt2800_bbp_write(rt2x00dev, 69, 0x16);
1791 rt2800_bbp_write(rt2x00dev, 73, 0x12);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001792 }
1793
1794 if (rt2x00_rev(&rt2x00dev->chip) > RT2860D_VERSION)
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001795 rt2800_bbp_write(rt2x00dev, 84, 0x19);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001796
1797 if (rt2x00_rt(&rt2x00dev->chip, RT3052)) {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001798 rt2800_bbp_write(rt2x00dev, 31, 0x08);
1799 rt2800_bbp_write(rt2x00dev, 78, 0x0e);
1800 rt2800_bbp_write(rt2x00dev, 80, 0x08);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001801 }
1802
1803 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
1804 rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
1805
1806 if (eeprom != 0xffff && eeprom != 0x0000) {
1807 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
1808 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001809 rt2800_bbp_write(rt2x00dev, reg_id, value);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001810 }
1811 }
1812
1813 return 0;
1814}
1815
1816static u8 rt2800pci_init_rx_filter(struct rt2x00_dev *rt2x00dev,
1817 bool bw40, u8 rfcsr24, u8 filter_target)
1818{
1819 unsigned int i;
1820 u8 bbp;
1821 u8 rfcsr;
1822 u8 passband;
1823 u8 stopband;
1824 u8 overtuned = 0;
1825
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001826 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001827
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001828 rt2800_bbp_read(rt2x00dev, 4, &bbp);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001829 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001830 rt2800_bbp_write(rt2x00dev, 4, bbp);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001831
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001832 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001833 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001834 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001835
1836 /*
1837 * Set power & frequency of passband test tone
1838 */
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001839 rt2800_bbp_write(rt2x00dev, 24, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001840
1841 for (i = 0; i < 100; i++) {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001842 rt2800_bbp_write(rt2x00dev, 25, 0x90);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001843 msleep(1);
1844
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001845 rt2800_bbp_read(rt2x00dev, 55, &passband);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001846 if (passband)
1847 break;
1848 }
1849
1850 /*
1851 * Set power & frequency of stopband test tone
1852 */
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001853 rt2800_bbp_write(rt2x00dev, 24, 0x06);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001854
1855 for (i = 0; i < 100; i++) {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001856 rt2800_bbp_write(rt2x00dev, 25, 0x90);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001857 msleep(1);
1858
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001859 rt2800_bbp_read(rt2x00dev, 55, &stopband);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001860
1861 if ((passband - stopband) <= filter_target) {
1862 rfcsr24++;
1863 overtuned += ((passband - stopband) == filter_target);
1864 } else
1865 break;
1866
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001867 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001868 }
1869
1870 rfcsr24 -= !!overtuned;
1871
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001872 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001873 return rfcsr24;
1874}
1875
1876static int rt2800pci_init_rfcsr(struct rt2x00_dev *rt2x00dev)
1877{
1878 u8 rfcsr;
1879 u8 bbp;
1880
1881 if (!rt2x00_rf(&rt2x00dev->chip, RF3020) &&
1882 !rt2x00_rf(&rt2x00dev->chip, RF3021) &&
1883 !rt2x00_rf(&rt2x00dev->chip, RF3022))
1884 return 0;
1885
1886 /*
1887 * Init RF calibration.
1888 */
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001889 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001890 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001891 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001892 msleep(1);
1893 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001894 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001895
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001896 rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
1897 rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
1898 rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
1899 rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
1900 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
1901 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
1902 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
1903 rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
1904 rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
1905 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
1906 rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
1907 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
1908 rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
1909 rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
1910 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
1911 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
1912 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
1913 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
1914 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
1915 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
1916 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
1917 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
1918 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
1919 rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
1920 rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
1921 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
1922 rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
1923 rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
1924 rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
1925 rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001926
1927 /*
1928 * Set RX Filter calibration for 20MHz and 40MHz
1929 */
1930 rt2x00dev->calibration[0] =
1931 rt2800pci_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
1932 rt2x00dev->calibration[1] =
1933 rt2800pci_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
1934
1935 /*
1936 * Set back to initial state
1937 */
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001938 rt2800_bbp_write(rt2x00dev, 24, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001939
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001940 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001941 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001942 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001943
1944 /*
1945 * set BBP back to BW20
1946 */
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001947 rt2800_bbp_read(rt2x00dev, 4, &bbp);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001948 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001949 rt2800_bbp_write(rt2x00dev, 4, bbp);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001950
1951 return 0;
1952}
1953
1954/*
1955 * Device state switch handlers.
1956 */
1957static void rt2800pci_toggle_rx(struct rt2x00_dev *rt2x00dev,
1958 enum dev_state state)
1959{
1960 u32 reg;
1961
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001962 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001963 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX,
1964 (state == STATE_RADIO_RX_ON) ||
1965 (state == STATE_RADIO_RX_ON_LINK));
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001966 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001967}
1968
1969static void rt2800pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
1970 enum dev_state state)
1971{
1972 int mask = (state == STATE_RADIO_IRQ_ON);
1973 u32 reg;
1974
1975 /*
1976 * When interrupts are being enabled, the interrupt registers
1977 * should clear the register to assure a clean state.
1978 */
1979 if (state == STATE_RADIO_IRQ_ON) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001980 rt2800_register_read(rt2x00dev, INT_SOURCE_CSR, &reg);
1981 rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001982 }
1983
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001984 rt2800_register_read(rt2x00dev, INT_MASK_CSR, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001985 rt2x00_set_field32(&reg, INT_MASK_CSR_RXDELAYINT, mask);
1986 rt2x00_set_field32(&reg, INT_MASK_CSR_TXDELAYINT, mask);
1987 rt2x00_set_field32(&reg, INT_MASK_CSR_RX_DONE, mask);
1988 rt2x00_set_field32(&reg, INT_MASK_CSR_AC0_DMA_DONE, mask);
1989 rt2x00_set_field32(&reg, INT_MASK_CSR_AC1_DMA_DONE, mask);
1990 rt2x00_set_field32(&reg, INT_MASK_CSR_AC2_DMA_DONE, mask);
1991 rt2x00_set_field32(&reg, INT_MASK_CSR_AC3_DMA_DONE, mask);
1992 rt2x00_set_field32(&reg, INT_MASK_CSR_HCCA_DMA_DONE, mask);
1993 rt2x00_set_field32(&reg, INT_MASK_CSR_MGMT_DMA_DONE, mask);
1994 rt2x00_set_field32(&reg, INT_MASK_CSR_MCU_COMMAND, mask);
1995 rt2x00_set_field32(&reg, INT_MASK_CSR_RXTX_COHERENT, mask);
1996 rt2x00_set_field32(&reg, INT_MASK_CSR_TBTT, mask);
1997 rt2x00_set_field32(&reg, INT_MASK_CSR_PRE_TBTT, mask);
1998 rt2x00_set_field32(&reg, INT_MASK_CSR_TX_FIFO_STATUS, mask);
1999 rt2x00_set_field32(&reg, INT_MASK_CSR_AUTO_WAKEUP, mask);
2000 rt2x00_set_field32(&reg, INT_MASK_CSR_GPTIMER, mask);
2001 rt2x00_set_field32(&reg, INT_MASK_CSR_RX_COHERENT, mask);
2002 rt2x00_set_field32(&reg, INT_MASK_CSR_TX_COHERENT, mask);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002003 rt2800_register_write(rt2x00dev, INT_MASK_CSR, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002004}
2005
2006static int rt2800pci_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
2007{
2008 unsigned int i;
2009 u32 reg;
2010
2011 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002012 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002013 if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
2014 !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
2015 return 0;
2016
2017 msleep(1);
2018 }
2019
2020 ERROR(rt2x00dev, "WPDMA TX/RX busy, aborting.\n");
2021 return -EACCES;
2022}
2023
2024static int rt2800pci_enable_radio(struct rt2x00_dev *rt2x00dev)
2025{
2026 u32 reg;
2027 u16 word;
2028
2029 /*
2030 * Initialize all registers.
2031 */
2032 if (unlikely(rt2800pci_wait_wpdma_ready(rt2x00dev) ||
2033 rt2800pci_init_queues(rt2x00dev) ||
2034 rt2800pci_init_registers(rt2x00dev) ||
2035 rt2800pci_wait_wpdma_ready(rt2x00dev) ||
2036 rt2800pci_init_bbp(rt2x00dev) ||
2037 rt2800pci_init_rfcsr(rt2x00dev)))
2038 return -EIO;
2039
2040 /*
2041 * Send signal to firmware during boot time.
2042 */
2043 rt2800pci_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0xff, 0, 0);
2044
2045 /*
2046 * Enable RX.
2047 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002048 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002049 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
2050 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002051 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002052
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002053 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002054 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
2055 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
2056 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 2);
2057 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002058 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002059
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002060 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002061 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
2062 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002063 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002064
2065 /*
2066 * Initialize LED control
2067 */
2068 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED1, &word);
2069 rt2800pci_mcu_request(rt2x00dev, MCU_LED_1, 0xff,
2070 word & 0xff, (word >> 8) & 0xff);
2071
2072 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED2, &word);
2073 rt2800pci_mcu_request(rt2x00dev, MCU_LED_2, 0xff,
2074 word & 0xff, (word >> 8) & 0xff);
2075
2076 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED3, &word);
2077 rt2800pci_mcu_request(rt2x00dev, MCU_LED_3, 0xff,
2078 word & 0xff, (word >> 8) & 0xff);
2079
2080 return 0;
2081}
2082
2083static void rt2800pci_disable_radio(struct rt2x00_dev *rt2x00dev)
2084{
2085 u32 reg;
2086
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002087 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002088 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
2089 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
2090 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
2091 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
2092 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002093 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002094
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002095 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0);
2096 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0);
2097 rt2800_register_write(rt2x00dev, TX_PIN_CFG, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002098
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002099 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00001280);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002100
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002101 rt2800_register_read(rt2x00dev, WPDMA_RST_IDX, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002102 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX0, 1);
2103 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX1, 1);
2104 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX2, 1);
2105 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX3, 1);
2106 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX4, 1);
2107 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX5, 1);
2108 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DRX_IDX0, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002109 rt2800_register_write(rt2x00dev, WPDMA_RST_IDX, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002110
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002111 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e1f);
2112 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e00);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002113
2114 /* Wait for DMA, ignore error */
2115 rt2800pci_wait_wpdma_ready(rt2x00dev);
2116}
2117
2118static int rt2800pci_set_state(struct rt2x00_dev *rt2x00dev,
2119 enum dev_state state)
2120{
2121 /*
2122 * Always put the device to sleep (even when we intend to wakeup!)
2123 * if the device is booting and wasn't asleep it will return
2124 * failure when attempting to wakeup.
2125 */
2126 rt2800pci_mcu_request(rt2x00dev, MCU_SLEEP, 0xff, 0, 2);
2127
2128 if (state == STATE_AWAKE) {
2129 rt2800pci_mcu_request(rt2x00dev, MCU_WAKEUP, TOKEN_WAKUP, 0, 0);
2130 rt2800pci_mcu_status(rt2x00dev, TOKEN_WAKUP);
2131 }
2132
2133 return 0;
2134}
2135
2136static int rt2800pci_set_device_state(struct rt2x00_dev *rt2x00dev,
2137 enum dev_state state)
2138{
2139 int retval = 0;
2140
2141 switch (state) {
2142 case STATE_RADIO_ON:
2143 /*
2144 * Before the radio can be enabled, the device first has
2145 * to be woken up. After that it needs a bit of time
2146 * to be fully awake and then the radio can be enabled.
2147 */
2148 rt2800pci_set_state(rt2x00dev, STATE_AWAKE);
2149 msleep(1);
2150 retval = rt2800pci_enable_radio(rt2x00dev);
2151 break;
2152 case STATE_RADIO_OFF:
2153 /*
2154 * After the radio has been disabled, the device should
2155 * be put to sleep for powersaving.
2156 */
2157 rt2800pci_disable_radio(rt2x00dev);
2158 rt2800pci_set_state(rt2x00dev, STATE_SLEEP);
2159 break;
2160 case STATE_RADIO_RX_ON:
2161 case STATE_RADIO_RX_ON_LINK:
2162 case STATE_RADIO_RX_OFF:
2163 case STATE_RADIO_RX_OFF_LINK:
2164 rt2800pci_toggle_rx(rt2x00dev, state);
2165 break;
2166 case STATE_RADIO_IRQ_ON:
2167 case STATE_RADIO_IRQ_OFF:
2168 rt2800pci_toggle_irq(rt2x00dev, state);
2169 break;
2170 case STATE_DEEP_SLEEP:
2171 case STATE_SLEEP:
2172 case STATE_STANDBY:
2173 case STATE_AWAKE:
2174 retval = rt2800pci_set_state(rt2x00dev, state);
2175 break;
2176 default:
2177 retval = -ENOTSUPP;
2178 break;
2179 }
2180
2181 if (unlikely(retval))
2182 ERROR(rt2x00dev, "Device failed to enter state %d (%d).\n",
2183 state, retval);
2184
2185 return retval;
2186}
2187
2188/*
2189 * TX descriptor initialization
2190 */
2191static void rt2800pci_write_tx_desc(struct rt2x00_dev *rt2x00dev,
2192 struct sk_buff *skb,
2193 struct txentry_desc *txdesc)
2194{
2195 struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb);
2196 __le32 *txd = skbdesc->desc;
2197 __le32 *txwi = (__le32 *)(skb->data - rt2x00dev->hw->extra_tx_headroom);
2198 u32 word;
2199
2200 /*
2201 * Initialize TX Info descriptor
2202 */
2203 rt2x00_desc_read(txwi, 0, &word);
2204 rt2x00_set_field32(&word, TXWI_W0_FRAG,
2205 test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
2206 rt2x00_set_field32(&word, TXWI_W0_MIMO_PS, 0);
2207 rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
2208 rt2x00_set_field32(&word, TXWI_W0_TS,
2209 test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
2210 rt2x00_set_field32(&word, TXWI_W0_AMPDU,
2211 test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
2212 rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY, txdesc->mpdu_density);
2213 rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->ifs);
2214 rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->mcs);
2215 rt2x00_set_field32(&word, TXWI_W0_BW,
2216 test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
2217 rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
2218 test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
2219 rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->stbc);
2220 rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
2221 rt2x00_desc_write(txwi, 0, word);
2222
2223 rt2x00_desc_read(txwi, 1, &word);
2224 rt2x00_set_field32(&word, TXWI_W1_ACK,
2225 test_bit(ENTRY_TXD_ACK, &txdesc->flags));
2226 rt2x00_set_field32(&word, TXWI_W1_NSEQ,
2227 test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
2228 rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->ba_size);
2229 rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
2230 test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
Bartlomiej Zolnierkiewiczf644fea2009-11-04 18:32:24 +01002231 txdesc->key_idx : 0xff);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002232 rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
2233 skb->len - txdesc->l2pad);
2234 rt2x00_set_field32(&word, TXWI_W1_PACKETID,
2235 skbdesc->entry->queue->qid + 1);
2236 rt2x00_desc_write(txwi, 1, word);
2237
2238 /*
2239 * Always write 0 to IV/EIV fields, hardware will insert the IV
Bartlomiej Zolnierkiewicz77dba492009-11-04 18:32:40 +01002240 * from the IVEIV register when TXD_W3_WIV is set to 0.
2241 * When TXD_W3_WIV is set to 1 it will use the IV data
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002242 * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
2243 * crypto entry in the registers should be used to encrypt the frame.
2244 */
2245 _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
2246 _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
2247
2248 /*
2249 * The buffers pointed by SD_PTR0/SD_LEN0 and SD_PTR1/SD_LEN1
2250 * must contains a TXWI structure + 802.11 header + padding + 802.11
2251 * data. We choose to have SD_PTR0/SD_LEN0 only contains TXWI and
2252 * SD_PTR1/SD_LEN1 contains 802.11 header + padding + 802.11
2253 * data. It means that LAST_SEC0 is always 0.
2254 */
2255
2256 /*
2257 * Initialize TX descriptor
2258 */
2259 rt2x00_desc_read(txd, 0, &word);
2260 rt2x00_set_field32(&word, TXD_W0_SD_PTR0, skbdesc->skb_dma);
2261 rt2x00_desc_write(txd, 0, word);
2262
2263 rt2x00_desc_read(txd, 1, &word);
2264 rt2x00_set_field32(&word, TXD_W1_SD_LEN1, skb->len);
2265 rt2x00_set_field32(&word, TXD_W1_LAST_SEC1,
2266 !test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
2267 rt2x00_set_field32(&word, TXD_W1_BURST,
2268 test_bit(ENTRY_TXD_BURST, &txdesc->flags));
2269 rt2x00_set_field32(&word, TXD_W1_SD_LEN0,
2270 rt2x00dev->hw->extra_tx_headroom);
2271 rt2x00_set_field32(&word, TXD_W1_LAST_SEC0, 0);
2272 rt2x00_set_field32(&word, TXD_W1_DMA_DONE, 0);
2273 rt2x00_desc_write(txd, 1, word);
2274
2275 rt2x00_desc_read(txd, 2, &word);
2276 rt2x00_set_field32(&word, TXD_W2_SD_PTR1,
2277 skbdesc->skb_dma + rt2x00dev->hw->extra_tx_headroom);
2278 rt2x00_desc_write(txd, 2, word);
2279
2280 rt2x00_desc_read(txd, 3, &word);
2281 rt2x00_set_field32(&word, TXD_W3_WIV,
2282 !test_bit(ENTRY_TXD_ENCRYPT_IV, &txdesc->flags));
2283 rt2x00_set_field32(&word, TXD_W3_QSEL, 2);
2284 rt2x00_desc_write(txd, 3, word);
2285}
2286
2287/*
2288 * TX data initialization
2289 */
2290static void rt2800pci_write_beacon(struct queue_entry *entry)
2291{
2292 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
2293 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
2294 unsigned int beacon_base;
2295 u32 reg;
2296
2297 /*
2298 * Disable beaconing while we are reloading the beacon data,
2299 * otherwise we might be sending out invalid data.
2300 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002301 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002302 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002303 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002304
2305 /*
2306 * Write entire beacon with descriptor to register.
2307 */
2308 beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +01002309 rt2800_register_multiwrite(rt2x00dev,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002310 beacon_base,
2311 skbdesc->desc, skbdesc->desc_len);
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +01002312 rt2800_register_multiwrite(rt2x00dev,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002313 beacon_base + skbdesc->desc_len,
2314 entry->skb->data, entry->skb->len);
2315
2316 /*
2317 * Clean up beacon skb.
2318 */
2319 dev_kfree_skb_any(entry->skb);
2320 entry->skb = NULL;
2321}
2322
2323static void rt2800pci_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
2324 const enum data_queue_qid queue_idx)
2325{
2326 struct data_queue *queue;
2327 unsigned int idx, qidx = 0;
2328 u32 reg;
2329
2330 if (queue_idx == QID_BEACON) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002331 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002332 if (!rt2x00_get_field32(reg, BCN_TIME_CFG_BEACON_GEN)) {
2333 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
2334 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
2335 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002336 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002337 }
2338 return;
2339 }
2340
2341 if (queue_idx > QID_HCCA && queue_idx != QID_MGMT)
2342 return;
2343
2344 queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
2345 idx = queue->index[Q_INDEX];
2346
2347 if (queue_idx == QID_MGMT)
2348 qidx = 5;
2349 else
2350 qidx = queue_idx;
2351
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002352 rt2800_register_write(rt2x00dev, TX_CTX_IDX(qidx), idx);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002353}
2354
2355static void rt2800pci_kill_tx_queue(struct rt2x00_dev *rt2x00dev,
2356 const enum data_queue_qid qid)
2357{
2358 u32 reg;
2359
2360 if (qid == QID_BEACON) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002361 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002362 return;
2363 }
2364
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002365 rt2800_register_read(rt2x00dev, WPDMA_RST_IDX, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002366 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX0, (qid == QID_AC_BE));
2367 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX1, (qid == QID_AC_BK));
2368 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX2, (qid == QID_AC_VI));
2369 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX3, (qid == QID_AC_VO));
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002370 rt2800_register_write(rt2x00dev, WPDMA_RST_IDX, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002371}
2372
2373/*
2374 * RX control handlers
2375 */
2376static void rt2800pci_fill_rxdone(struct queue_entry *entry,
2377 struct rxdone_entry_desc *rxdesc)
2378{
2379 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
2380 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
2381 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
2382 __le32 *rxd = entry_priv->desc;
2383 __le32 *rxwi = (__le32 *)entry->skb->data;
2384 u32 rxd3;
2385 u32 rxwi0;
2386 u32 rxwi1;
2387 u32 rxwi2;
2388 u32 rxwi3;
2389
2390 rt2x00_desc_read(rxd, 3, &rxd3);
2391 rt2x00_desc_read(rxwi, 0, &rxwi0);
2392 rt2x00_desc_read(rxwi, 1, &rxwi1);
2393 rt2x00_desc_read(rxwi, 2, &rxwi2);
2394 rt2x00_desc_read(rxwi, 3, &rxwi3);
2395
2396 if (rt2x00_get_field32(rxd3, RXD_W3_CRC_ERROR))
2397 rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
2398
2399 if (test_bit(CONFIG_SUPPORT_HW_CRYPTO, &rt2x00dev->flags)) {
2400 /*
2401 * Unfortunately we don't know the cipher type used during
2402 * decryption. This prevents us from correct providing
2403 * correct statistics through debugfs.
2404 */
2405 rxdesc->cipher = rt2x00_get_field32(rxwi0, RXWI_W0_UDF);
2406 rxdesc->cipher_status =
2407 rt2x00_get_field32(rxd3, RXD_W3_CIPHER_ERROR);
2408 }
2409
2410 if (rt2x00_get_field32(rxd3, RXD_W3_DECRYPTED)) {
2411 /*
2412 * Hardware has stripped IV/EIV data from 802.11 frame during
2413 * decryption. Unfortunately the descriptor doesn't contain
2414 * any fields with the EIV/IV data either, so they can't
2415 * be restored by rt2x00lib.
2416 */
2417 rxdesc->flags |= RX_FLAG_IV_STRIPPED;
2418
2419 if (rxdesc->cipher_status == RX_CRYPTO_SUCCESS)
2420 rxdesc->flags |= RX_FLAG_DECRYPTED;
2421 else if (rxdesc->cipher_status == RX_CRYPTO_FAIL_MIC)
2422 rxdesc->flags |= RX_FLAG_MMIC_ERROR;
2423 }
2424
2425 if (rt2x00_get_field32(rxd3, RXD_W3_MY_BSS))
2426 rxdesc->dev_flags |= RXDONE_MY_BSS;
2427
2428 if (rt2x00_get_field32(rxd3, RXD_W3_L2PAD)) {
2429 rxdesc->dev_flags |= RXDONE_L2PAD;
2430 skbdesc->flags |= SKBDESC_L2_PADDED;
2431 }
2432
2433 if (rt2x00_get_field32(rxwi1, RXWI_W1_SHORT_GI))
2434 rxdesc->flags |= RX_FLAG_SHORT_GI;
2435
2436 if (rt2x00_get_field32(rxwi1, RXWI_W1_BW))
2437 rxdesc->flags |= RX_FLAG_40MHZ;
2438
2439 /*
2440 * Detect RX rate, always use MCS as signal type.
2441 */
2442 rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
2443 rxdesc->rate_mode = rt2x00_get_field32(rxwi1, RXWI_W1_PHYMODE);
2444 rxdesc->signal = rt2x00_get_field32(rxwi1, RXWI_W1_MCS);
2445
2446 /*
2447 * Mask of 0x8 bit to remove the short preamble flag.
2448 */
2449 if (rxdesc->rate_mode == RATE_MODE_CCK)
2450 rxdesc->signal &= ~0x8;
2451
2452 rxdesc->rssi =
2453 (rt2x00_get_field32(rxwi2, RXWI_W2_RSSI0) +
2454 rt2x00_get_field32(rxwi2, RXWI_W2_RSSI1)) / 2;
2455
2456 rxdesc->noise =
2457 (rt2x00_get_field32(rxwi3, RXWI_W3_SNR0) +
2458 rt2x00_get_field32(rxwi3, RXWI_W3_SNR1)) / 2;
2459
2460 rxdesc->size = rt2x00_get_field32(rxwi0, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
2461
2462 /*
2463 * Set RX IDX in register to inform hardware that we have handled
2464 * this entry and it is available for reuse again.
2465 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002466 rt2800_register_write(rt2x00dev, RX_CRX_IDX, entry->entry_idx);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002467
2468 /*
2469 * Remove TXWI descriptor from start of buffer.
2470 */
2471 skb_pull(entry->skb, RXWI_DESC_SIZE);
2472 skb_trim(entry->skb, rxdesc->size);
2473}
2474
2475/*
2476 * Interrupt functions.
2477 */
2478static void rt2800pci_txdone(struct rt2x00_dev *rt2x00dev)
2479{
2480 struct data_queue *queue;
2481 struct queue_entry *entry;
2482 struct queue_entry *entry_done;
2483 struct queue_entry_priv_pci *entry_priv;
2484 struct txdone_entry_desc txdesc;
2485 u32 word;
2486 u32 reg;
2487 u32 old_reg;
2488 unsigned int type;
2489 unsigned int index;
2490 u16 mcs, real_mcs;
2491
2492 /*
2493 * During each loop we will compare the freshly read
2494 * TX_STA_FIFO register value with the value read from
2495 * the previous loop. If the 2 values are equal then
2496 * we should stop processing because the chance it
2497 * quite big that the device has been unplugged and
2498 * we risk going into an endless loop.
2499 */
2500 old_reg = 0;
2501
2502 while (1) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002503 rt2800_register_read(rt2x00dev, TX_STA_FIFO, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002504 if (!rt2x00_get_field32(reg, TX_STA_FIFO_VALID))
2505 break;
2506
2507 if (old_reg == reg)
2508 break;
2509 old_reg = reg;
2510
2511 /*
2512 * Skip this entry when it contains an invalid
2513 * queue identication number.
2514 */
2515 type = rt2x00_get_field32(reg, TX_STA_FIFO_PID_TYPE) - 1;
2516 if (type >= QID_RX)
2517 continue;
2518
2519 queue = rt2x00queue_get_queue(rt2x00dev, type);
2520 if (unlikely(!queue))
2521 continue;
2522
2523 /*
2524 * Skip this entry when it contains an invalid
2525 * index number.
2526 */
2527 index = rt2x00_get_field32(reg, TX_STA_FIFO_WCID) - 1;
2528 if (unlikely(index >= queue->limit))
2529 continue;
2530
2531 entry = &queue->entries[index];
2532 entry_priv = entry->priv_data;
2533 rt2x00_desc_read((__le32 *)entry->skb->data, 0, &word);
2534
2535 entry_done = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
2536 while (entry != entry_done) {
2537 /*
2538 * Catch up.
2539 * Just report any entries we missed as failed.
2540 */
2541 WARNING(rt2x00dev,
2542 "TX status report missed for entry %d\n",
2543 entry_done->entry_idx);
2544
2545 txdesc.flags = 0;
2546 __set_bit(TXDONE_UNKNOWN, &txdesc.flags);
2547 txdesc.retry = 0;
2548
2549 rt2x00lib_txdone(entry_done, &txdesc);
2550 entry_done = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
2551 }
2552
2553 /*
2554 * Obtain the status about this packet.
2555 */
2556 txdesc.flags = 0;
2557 if (rt2x00_get_field32(reg, TX_STA_FIFO_TX_SUCCESS))
2558 __set_bit(TXDONE_SUCCESS, &txdesc.flags);
2559 else
2560 __set_bit(TXDONE_FAILURE, &txdesc.flags);
2561
2562 /*
2563 * Ralink has a retry mechanism using a global fallback
2564 * table. We setup this fallback table to try immediate
2565 * lower rate for all rates. In the TX_STA_FIFO,
2566 * the MCS field contains the MCS used for the successfull
2567 * transmission. If the first transmission succeed,
2568 * we have mcs == tx_mcs. On the second transmission,
2569 * we have mcs = tx_mcs - 1. So the number of
2570 * retry is (tx_mcs - mcs).
2571 */
2572 mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
2573 real_mcs = rt2x00_get_field32(reg, TX_STA_FIFO_MCS);
2574 __set_bit(TXDONE_FALLBACK, &txdesc.flags);
2575 txdesc.retry = mcs - min(mcs, real_mcs);
2576
2577 rt2x00lib_txdone(entry, &txdesc);
2578 }
2579}
2580
2581static irqreturn_t rt2800pci_interrupt(int irq, void *dev_instance)
2582{
2583 struct rt2x00_dev *rt2x00dev = dev_instance;
2584 u32 reg;
2585
2586 /* Read status and ACK all interrupts */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002587 rt2800_register_read(rt2x00dev, INT_SOURCE_CSR, &reg);
2588 rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002589
2590 if (!reg)
2591 return IRQ_NONE;
2592
2593 if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
2594 return IRQ_HANDLED;
2595
2596 /*
2597 * 1 - Rx ring done interrupt.
2598 */
2599 if (rt2x00_get_field32(reg, INT_SOURCE_CSR_RX_DONE))
2600 rt2x00pci_rxdone(rt2x00dev);
2601
2602 if (rt2x00_get_field32(reg, INT_SOURCE_CSR_TX_FIFO_STATUS))
2603 rt2800pci_txdone(rt2x00dev);
2604
2605 return IRQ_HANDLED;
2606}
2607
2608/*
2609 * Device probe functions.
2610 */
2611static int rt2800pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
2612{
2613 u16 word;
2614 u8 *mac;
2615 u8 default_lna_gain;
2616
2617 /*
2618 * Read EEPROM into buffer
2619 */
2620 switch(rt2x00dev->chip.rt) {
2621 case RT2880:
2622 case RT3052:
2623 rt2800pci_read_eeprom_soc(rt2x00dev);
2624 break;
2625 case RT3090:
2626 rt2800pci_read_eeprom_efuse(rt2x00dev);
2627 break;
2628 default:
2629 rt2800pci_read_eeprom_pci(rt2x00dev);
2630 break;
2631 }
2632
2633 /*
2634 * Start validation of the data that has been read.
2635 */
2636 mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
2637 if (!is_valid_ether_addr(mac)) {
2638 random_ether_addr(mac);
2639 EEPROM(rt2x00dev, "MAC: %pM\n", mac);
2640 }
2641
2642 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
2643 if (word == 0xffff) {
2644 rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
2645 rt2x00_set_field16(&word, EEPROM_ANTENNA_TXPATH, 1);
2646 rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2820);
2647 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
2648 EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
2649 } else if (rt2x00_rev(&rt2x00dev->chip) < RT2883_VERSION) {
2650 /*
2651 * There is a max of 2 RX streams for RT2860 series
2652 */
2653 if (rt2x00_get_field16(word, EEPROM_ANTENNA_RXPATH) > 2)
2654 rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
2655 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
2656 }
2657
2658 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
2659 if (word == 0xffff) {
2660 rt2x00_set_field16(&word, EEPROM_NIC_HW_RADIO, 0);
2661 rt2x00_set_field16(&word, EEPROM_NIC_DYNAMIC_TX_AGC, 0);
2662 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
2663 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
2664 rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
2665 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_BG, 0);
2666 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_A, 0);
2667 rt2x00_set_field16(&word, EEPROM_NIC_WPS_PBC, 0);
2668 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_BG, 0);
2669 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_A, 0);
2670 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
2671 EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
2672 }
2673
2674 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
2675 if ((word & 0x00ff) == 0x00ff) {
2676 rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
2677 rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
2678 LED_MODE_TXRX_ACTIVITY);
2679 rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
2680 rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
2681 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED1, 0x5555);
2682 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED2, 0x2221);
2683 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED3, 0xa9f8);
2684 EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
2685 }
2686
2687 /*
2688 * During the LNA validation we are going to use
2689 * lna0 as correct value. Note that EEPROM_LNA
2690 * is never validated.
2691 */
2692 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
2693 default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
2694
2695 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
2696 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
2697 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
2698 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
2699 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
2700 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
2701
2702 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
2703 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
2704 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
2705 if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
2706 rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
2707 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
2708 default_lna_gain);
2709 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
2710
2711 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
2712 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
2713 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
2714 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
2715 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
2716 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
2717
2718 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
2719 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
2720 rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
2721 if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
2722 rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
2723 rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
2724 default_lna_gain);
2725 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
2726
2727 return 0;
2728}
2729
2730static int rt2800pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
2731{
2732 u32 reg;
2733 u16 value;
2734 u16 eeprom;
2735
2736 /*
2737 * Read EEPROM word for configuration.
2738 */
2739 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2740
2741 /*
2742 * Identify RF chipset.
2743 */
2744 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002745 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002746 rt2x00_set_chip_rf(rt2x00dev, value, reg);
2747
2748 if (!rt2x00_rf(&rt2x00dev->chip, RF2820) &&
2749 !rt2x00_rf(&rt2x00dev->chip, RF2850) &&
2750 !rt2x00_rf(&rt2x00dev->chip, RF2720) &&
2751 !rt2x00_rf(&rt2x00dev->chip, RF2750) &&
2752 !rt2x00_rf(&rt2x00dev->chip, RF3020) &&
2753 !rt2x00_rf(&rt2x00dev->chip, RF2020) &&
2754 !rt2x00_rf(&rt2x00dev->chip, RF3021) &&
2755 !rt2x00_rf(&rt2x00dev->chip, RF3022)) {
2756 ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
2757 return -ENODEV;
2758 }
2759
2760 /*
2761 * Identify default antenna configuration.
2762 */
2763 rt2x00dev->default_ant.tx =
2764 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH);
2765 rt2x00dev->default_ant.rx =
2766 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH);
2767
2768 /*
2769 * Read frequency offset and RF programming sequence.
2770 */
2771 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
2772 rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
2773
2774 /*
2775 * Read external LNA informations.
2776 */
2777 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
2778
2779 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
2780 __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
2781 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
2782 __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
2783
2784 /*
2785 * Detect if this device has an hardware controlled radio.
2786 */
2787 if (rt2x00_get_field16(eeprom, EEPROM_NIC_HW_RADIO))
2788 __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
2789
2790 /*
2791 * Store led settings, for correct led behaviour.
2792 */
2793#ifdef CONFIG_RT2X00_LIB_LEDS
2794 rt2800pci_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
2795 rt2800pci_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
2796 rt2800pci_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
2797
2798 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &rt2x00dev->led_mcu_reg);
2799#endif /* CONFIG_RT2X00_LIB_LEDS */
2800
2801 return 0;
2802}
2803
2804/*
2805 * RF value list for rt2860
2806 * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
2807 */
2808static const struct rf_channel rf_vals[] = {
2809 { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
2810 { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
2811 { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
2812 { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
2813 { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
2814 { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
2815 { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
2816 { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
2817 { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
2818 { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
2819 { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
2820 { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
2821 { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
2822 { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
2823
2824 /* 802.11 UNI / HyperLan 2 */
2825 { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
2826 { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
2827 { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
2828 { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
2829 { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
2830 { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
2831 { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
2832 { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
2833 { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
2834 { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
2835 { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
2836 { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
2837
2838 /* 802.11 HyperLan 2 */
2839 { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
2840 { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
2841 { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
2842 { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
2843 { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
2844 { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
2845 { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
2846 { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
2847 { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
2848 { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
2849 { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
2850 { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
2851 { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
2852 { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
2853 { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
2854 { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
2855
2856 /* 802.11 UNII */
2857 { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
2858 { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
2859 { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
2860 { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
2861 { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
2862 { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
2863 { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
2864
2865 /* 802.11 Japan */
2866 { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
2867 { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
2868 { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
2869 { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
2870 { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
2871 { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
2872 { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
2873};
2874
2875static int rt2800pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
2876{
2877 struct hw_mode_spec *spec = &rt2x00dev->spec;
2878 struct channel_info *info;
2879 char *tx_power1;
2880 char *tx_power2;
2881 unsigned int i;
2882 u16 eeprom;
2883
2884 /*
2885 * Initialize all hw fields.
2886 */
2887 rt2x00dev->hw->flags =
2888 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
2889 IEEE80211_HW_SIGNAL_DBM |
2890 IEEE80211_HW_SUPPORTS_PS |
2891 IEEE80211_HW_PS_NULLFUNC_STACK;
2892 rt2x00dev->hw->extra_tx_headroom = TXWI_DESC_SIZE;
2893
2894 SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
2895 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
2896 rt2x00_eeprom_addr(rt2x00dev,
2897 EEPROM_MAC_ADDR_0));
2898
2899 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2900
2901 /*
2902 * Initialize hw_mode information.
2903 */
2904 spec->supported_bands = SUPPORT_BAND_2GHZ;
2905 spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
2906
2907 if (rt2x00_rf(&rt2x00dev->chip, RF2820) ||
2908 rt2x00_rf(&rt2x00dev->chip, RF2720) ||
2909 rt2x00_rf(&rt2x00dev->chip, RF3020) ||
2910 rt2x00_rf(&rt2x00dev->chip, RF3021) ||
2911 rt2x00_rf(&rt2x00dev->chip, RF3022) ||
2912 rt2x00_rf(&rt2x00dev->chip, RF2020) ||
2913 rt2x00_rf(&rt2x00dev->chip, RF3052)) {
2914 spec->num_channels = 14;
2915 spec->channels = rf_vals;
2916 } else if (rt2x00_rf(&rt2x00dev->chip, RF2850) ||
2917 rt2x00_rf(&rt2x00dev->chip, RF2750)) {
2918 spec->supported_bands |= SUPPORT_BAND_5GHZ;
2919 spec->num_channels = ARRAY_SIZE(rf_vals);
2920 spec->channels = rf_vals;
2921 }
2922
2923 /*
2924 * Initialize HT information.
2925 */
2926 spec->ht.ht_supported = true;
2927 spec->ht.cap =
2928 IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
2929 IEEE80211_HT_CAP_GRN_FLD |
2930 IEEE80211_HT_CAP_SGI_20 |
2931 IEEE80211_HT_CAP_SGI_40 |
2932 IEEE80211_HT_CAP_TX_STBC |
2933 IEEE80211_HT_CAP_RX_STBC |
2934 IEEE80211_HT_CAP_PSMP_SUPPORT;
2935 spec->ht.ampdu_factor = 3;
2936 spec->ht.ampdu_density = 4;
2937 spec->ht.mcs.tx_params =
2938 IEEE80211_HT_MCS_TX_DEFINED |
2939 IEEE80211_HT_MCS_TX_RX_DIFF |
2940 ((rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) - 1) <<
2941 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
2942
2943 switch (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH)) {
2944 case 3:
2945 spec->ht.mcs.rx_mask[2] = 0xff;
2946 case 2:
2947 spec->ht.mcs.rx_mask[1] = 0xff;
2948 case 1:
2949 spec->ht.mcs.rx_mask[0] = 0xff;
2950 spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
2951 break;
2952 }
2953
2954 /*
2955 * Create channel information array
2956 */
2957 info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
2958 if (!info)
2959 return -ENOMEM;
2960
2961 spec->channels_info = info;
2962
2963 tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
2964 tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
2965
2966 for (i = 0; i < 14; i++) {
2967 info[i].tx_power1 = TXPOWER_G_FROM_DEV(tx_power1[i]);
2968 info[i].tx_power2 = TXPOWER_G_FROM_DEV(tx_power2[i]);
2969 }
2970
2971 if (spec->num_channels > 14) {
2972 tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
2973 tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
2974
2975 for (i = 14; i < spec->num_channels; i++) {
2976 info[i].tx_power1 = TXPOWER_A_FROM_DEV(tx_power1[i]);
2977 info[i].tx_power2 = TXPOWER_A_FROM_DEV(tx_power2[i]);
2978 }
2979 }
2980
2981 return 0;
2982}
2983
2984static int rt2800pci_probe_hw(struct rt2x00_dev *rt2x00dev)
2985{
2986 int retval;
2987
2988 /*
2989 * Allocate eeprom data.
2990 */
2991 retval = rt2800pci_validate_eeprom(rt2x00dev);
2992 if (retval)
2993 return retval;
2994
2995 retval = rt2800pci_init_eeprom(rt2x00dev);
2996 if (retval)
2997 return retval;
2998
2999 /*
3000 * Initialize hw specifications.
3001 */
3002 retval = rt2800pci_probe_hw_mode(rt2x00dev);
3003 if (retval)
3004 return retval;
3005
3006 /*
3007 * This device has multiple filters for control frames
3008 * and has a separate filter for PS Poll frames.
3009 */
3010 __set_bit(DRIVER_SUPPORT_CONTROL_FILTERS, &rt2x00dev->flags);
3011 __set_bit(DRIVER_SUPPORT_CONTROL_FILTER_PSPOLL, &rt2x00dev->flags);
3012
3013 /*
3014 * This device requires firmware.
3015 */
3016 if (!rt2x00_rt(&rt2x00dev->chip, RT2880) &&
3017 !rt2x00_rt(&rt2x00dev->chip, RT3052))
3018 __set_bit(DRIVER_REQUIRE_FIRMWARE, &rt2x00dev->flags);
3019 __set_bit(DRIVER_REQUIRE_DMA, &rt2x00dev->flags);
3020 __set_bit(DRIVER_REQUIRE_L2PAD, &rt2x00dev->flags);
3021 if (!modparam_nohwcrypt)
3022 __set_bit(CONFIG_SUPPORT_HW_CRYPTO, &rt2x00dev->flags);
3023
3024 /*
3025 * Set the rssi offset.
3026 */
3027 rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
3028
3029 return 0;
3030}
3031
3032/*
3033 * IEEE80211 stack callback functions.
3034 */
3035static void rt2800pci_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx,
3036 u32 *iv32, u16 *iv16)
3037{
3038 struct rt2x00_dev *rt2x00dev = hw->priv;
3039 struct mac_iveiv_entry iveiv_entry;
3040 u32 offset;
3041
3042 offset = MAC_IVEIV_ENTRY(hw_key_idx);
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +01003043 rt2800_register_multiread(rt2x00dev, offset,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003044 &iveiv_entry, sizeof(iveiv_entry));
3045
3046 memcpy(&iveiv_entry.iv[0], iv16, sizeof(iv16));
3047 memcpy(&iveiv_entry.iv[4], iv32, sizeof(iv32));
3048}
3049
3050static int rt2800pci_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
3051{
3052 struct rt2x00_dev *rt2x00dev = hw->priv;
3053 u32 reg;
3054 bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
3055
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003056 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003057 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003058 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003059
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003060 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003061 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003062 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003063
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003064 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003065 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003066 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003067
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003068 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003069 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003070 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003071
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003072 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003073 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003074 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003075
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003076 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003077 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003078 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003079
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003080 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003081 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003082 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003083
3084 return 0;
3085}
3086
3087static int rt2800pci_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
3088 const struct ieee80211_tx_queue_params *params)
3089{
3090 struct rt2x00_dev *rt2x00dev = hw->priv;
3091 struct data_queue *queue;
3092 struct rt2x00_field32 field;
3093 int retval;
3094 u32 reg;
3095 u32 offset;
3096
3097 /*
3098 * First pass the configuration through rt2x00lib, that will
3099 * update the queue settings and validate the input. After that
3100 * we are free to update the registers based on the value
3101 * in the queue parameter.
3102 */
3103 retval = rt2x00mac_conf_tx(hw, queue_idx, params);
3104 if (retval)
3105 return retval;
3106
3107 /*
3108 * We only need to perform additional register initialization
3109 * for WMM queues/
3110 */
3111 if (queue_idx >= 4)
3112 return 0;
3113
3114 queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
3115
3116 /* Update WMM TXOP register */
3117 offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
3118 field.bit_offset = (queue_idx & 1) * 16;
3119 field.bit_mask = 0xffff << field.bit_offset;
3120
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003121 rt2800_register_read(rt2x00dev, offset, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003122 rt2x00_set_field32(&reg, field, queue->txop);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003123 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003124
3125 /* Update WMM registers */
3126 field.bit_offset = queue_idx * 4;
3127 field.bit_mask = 0xf << field.bit_offset;
3128
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003129 rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003130 rt2x00_set_field32(&reg, field, queue->aifs);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003131 rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003132
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003133 rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003134 rt2x00_set_field32(&reg, field, queue->cw_min);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003135 rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003136
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003137 rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003138 rt2x00_set_field32(&reg, field, queue->cw_max);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003139 rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003140
3141 /* Update EDCA registers */
3142 offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
3143
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003144 rt2800_register_read(rt2x00dev, offset, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003145 rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
3146 rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
3147 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
3148 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003149 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003150
3151 return 0;
3152}
3153
3154static u64 rt2800pci_get_tsf(struct ieee80211_hw *hw)
3155{
3156 struct rt2x00_dev *rt2x00dev = hw->priv;
3157 u64 tsf;
3158 u32 reg;
3159
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003160 rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003161 tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003162 rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003163 tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
3164
3165 return tsf;
3166}
3167
3168static const struct ieee80211_ops rt2800pci_mac80211_ops = {
3169 .tx = rt2x00mac_tx,
3170 .start = rt2x00mac_start,
3171 .stop = rt2x00mac_stop,
3172 .add_interface = rt2x00mac_add_interface,
3173 .remove_interface = rt2x00mac_remove_interface,
3174 .config = rt2x00mac_config,
3175 .configure_filter = rt2x00mac_configure_filter,
3176 .set_key = rt2x00mac_set_key,
3177 .get_stats = rt2x00mac_get_stats,
3178 .get_tkip_seq = rt2800pci_get_tkip_seq,
3179 .set_rts_threshold = rt2800pci_set_rts_threshold,
3180 .bss_info_changed = rt2x00mac_bss_info_changed,
3181 .conf_tx = rt2800pci_conf_tx,
3182 .get_tx_stats = rt2x00mac_get_tx_stats,
3183 .get_tsf = rt2800pci_get_tsf,
3184 .rfkill_poll = rt2x00mac_rfkill_poll,
3185};
3186
3187static const struct rt2x00lib_ops rt2800pci_rt2x00_ops = {
3188 .irq_handler = rt2800pci_interrupt,
3189 .probe_hw = rt2800pci_probe_hw,
3190 .get_firmware_name = rt2800pci_get_firmware_name,
3191 .check_firmware = rt2800pci_check_firmware,
3192 .load_firmware = rt2800pci_load_firmware,
3193 .initialize = rt2x00pci_initialize,
3194 .uninitialize = rt2x00pci_uninitialize,
3195 .get_entry_state = rt2800pci_get_entry_state,
3196 .clear_entry = rt2800pci_clear_entry,
3197 .set_device_state = rt2800pci_set_device_state,
3198 .rfkill_poll = rt2800pci_rfkill_poll,
3199 .link_stats = rt2800pci_link_stats,
3200 .reset_tuner = rt2800pci_reset_tuner,
3201 .link_tuner = rt2800pci_link_tuner,
3202 .write_tx_desc = rt2800pci_write_tx_desc,
3203 .write_tx_data = rt2x00pci_write_tx_data,
3204 .write_beacon = rt2800pci_write_beacon,
3205 .kick_tx_queue = rt2800pci_kick_tx_queue,
3206 .kill_tx_queue = rt2800pci_kill_tx_queue,
3207 .fill_rxdone = rt2800pci_fill_rxdone,
3208 .config_shared_key = rt2800pci_config_shared_key,
3209 .config_pairwise_key = rt2800pci_config_pairwise_key,
3210 .config_filter = rt2800pci_config_filter,
3211 .config_intf = rt2800pci_config_intf,
3212 .config_erp = rt2800pci_config_erp,
3213 .config_ant = rt2800pci_config_ant,
3214 .config = rt2800pci_config,
3215};
3216
3217static const struct data_queue_desc rt2800pci_queue_rx = {
3218 .entry_num = RX_ENTRIES,
3219 .data_size = AGGREGATION_SIZE,
3220 .desc_size = RXD_DESC_SIZE,
3221 .priv_size = sizeof(struct queue_entry_priv_pci),
3222};
3223
3224static const struct data_queue_desc rt2800pci_queue_tx = {
3225 .entry_num = TX_ENTRIES,
3226 .data_size = AGGREGATION_SIZE,
3227 .desc_size = TXD_DESC_SIZE,
3228 .priv_size = sizeof(struct queue_entry_priv_pci),
3229};
3230
3231static const struct data_queue_desc rt2800pci_queue_bcn = {
3232 .entry_num = 8 * BEACON_ENTRIES,
3233 .data_size = 0, /* No DMA required for beacons */
3234 .desc_size = TXWI_DESC_SIZE,
3235 .priv_size = sizeof(struct queue_entry_priv_pci),
3236};
3237
3238static const struct rt2x00_ops rt2800pci_ops = {
3239 .name = KBUILD_MODNAME,
3240 .max_sta_intf = 1,
3241 .max_ap_intf = 8,
3242 .eeprom_size = EEPROM_SIZE,
3243 .rf_size = RF_SIZE,
3244 .tx_queues = NUM_TX_QUEUES,
3245 .rx = &rt2800pci_queue_rx,
3246 .tx = &rt2800pci_queue_tx,
3247 .bcn = &rt2800pci_queue_bcn,
3248 .lib = &rt2800pci_rt2x00_ops,
3249 .hw = &rt2800pci_mac80211_ops,
3250#ifdef CONFIG_RT2X00_LIB_DEBUGFS
3251 .debugfs = &rt2800pci_rt2x00debug,
3252#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
3253};
3254
3255/*
3256 * RT2800pci module information.
3257 */
3258static struct pci_device_id rt2800pci_device_table[] = {
3259 { PCI_DEVICE(0x1462, 0x891a), PCI_DEVICE_DATA(&rt2800pci_ops) },
3260 { PCI_DEVICE(0x1432, 0x7708), PCI_DEVICE_DATA(&rt2800pci_ops) },
3261 { PCI_DEVICE(0x1432, 0x7727), PCI_DEVICE_DATA(&rt2800pci_ops) },
3262 { PCI_DEVICE(0x1432, 0x7728), PCI_DEVICE_DATA(&rt2800pci_ops) },
3263 { PCI_DEVICE(0x1432, 0x7738), PCI_DEVICE_DATA(&rt2800pci_ops) },
3264 { PCI_DEVICE(0x1432, 0x7748), PCI_DEVICE_DATA(&rt2800pci_ops) },
3265 { PCI_DEVICE(0x1432, 0x7758), PCI_DEVICE_DATA(&rt2800pci_ops) },
3266 { PCI_DEVICE(0x1432, 0x7768), PCI_DEVICE_DATA(&rt2800pci_ops) },
3267 { PCI_DEVICE(0x1814, 0x0601), PCI_DEVICE_DATA(&rt2800pci_ops) },
3268 { PCI_DEVICE(0x1814, 0x0681), PCI_DEVICE_DATA(&rt2800pci_ops) },
3269 { PCI_DEVICE(0x1814, 0x0701), PCI_DEVICE_DATA(&rt2800pci_ops) },
3270 { PCI_DEVICE(0x1814, 0x0781), PCI_DEVICE_DATA(&rt2800pci_ops) },
3271 { PCI_DEVICE(0x1814, 0x3060), PCI_DEVICE_DATA(&rt2800pci_ops) },
3272 { PCI_DEVICE(0x1814, 0x3062), PCI_DEVICE_DATA(&rt2800pci_ops) },
3273 { PCI_DEVICE(0x1814, 0x3090), PCI_DEVICE_DATA(&rt2800pci_ops) },
3274 { PCI_DEVICE(0x1814, 0x3091), PCI_DEVICE_DATA(&rt2800pci_ops) },
3275 { PCI_DEVICE(0x1814, 0x3092), PCI_DEVICE_DATA(&rt2800pci_ops) },
3276 { PCI_DEVICE(0x1814, 0x3562), PCI_DEVICE_DATA(&rt2800pci_ops) },
3277 { PCI_DEVICE(0x1814, 0x3592), PCI_DEVICE_DATA(&rt2800pci_ops) },
3278 { PCI_DEVICE(0x1a3b, 0x1059), PCI_DEVICE_DATA(&rt2800pci_ops) },
3279 { 0, }
3280};
3281
3282MODULE_AUTHOR(DRV_PROJECT);
3283MODULE_VERSION(DRV_VERSION);
3284MODULE_DESCRIPTION("Ralink RT2800 PCI & PCMCIA Wireless LAN driver.");
3285MODULE_SUPPORTED_DEVICE("Ralink RT2860 PCI & PCMCIA chipset based cards");
3286#ifdef CONFIG_RT2800PCI_PCI
3287MODULE_FIRMWARE(FIRMWARE_RT2860);
3288MODULE_DEVICE_TABLE(pci, rt2800pci_device_table);
3289#endif /* CONFIG_RT2800PCI_PCI */
3290MODULE_LICENSE("GPL");
3291
3292#ifdef CONFIG_RT2800PCI_WISOC
3293#if defined(CONFIG_RALINK_RT288X)
3294__rt2x00soc_probe(RT2880, &rt2800pci_ops);
3295#elif defined(CONFIG_RALINK_RT305X)
3296__rt2x00soc_probe(RT3052, &rt2800pci_ops);
3297#endif
3298
3299static struct platform_driver rt2800soc_driver = {
3300 .driver = {
3301 .name = "rt2800_wmac",
3302 .owner = THIS_MODULE,
3303 .mod_name = KBUILD_MODNAME,
3304 },
3305 .probe = __rt2x00soc_probe,
3306 .remove = __devexit_p(rt2x00soc_remove),
3307 .suspend = rt2x00soc_suspend,
3308 .resume = rt2x00soc_resume,
3309};
3310#endif /* CONFIG_RT2800PCI_WISOC */
3311
3312#ifdef CONFIG_RT2800PCI_PCI
3313static struct pci_driver rt2800pci_driver = {
3314 .name = KBUILD_MODNAME,
3315 .id_table = rt2800pci_device_table,
3316 .probe = rt2x00pci_probe,
3317 .remove = __devexit_p(rt2x00pci_remove),
3318 .suspend = rt2x00pci_suspend,
3319 .resume = rt2x00pci_resume,
3320};
3321#endif /* CONFIG_RT2800PCI_PCI */
3322
3323static int __init rt2800pci_init(void)
3324{
3325 int ret = 0;
3326
3327#ifdef CONFIG_RT2800PCI_WISOC
3328 ret = platform_driver_register(&rt2800soc_driver);
3329 if (ret)
3330 return ret;
3331#endif
3332#ifdef CONFIG_RT2800PCI_PCI
3333 ret = pci_register_driver(&rt2800pci_driver);
3334 if (ret) {
3335#ifdef CONFIG_RT2800PCI_WISOC
3336 platform_driver_unregister(&rt2800soc_driver);
3337#endif
3338 return ret;
3339 }
3340#endif
3341
3342 return ret;
3343}
3344
3345static void __exit rt2800pci_exit(void)
3346{
3347#ifdef CONFIG_RT2800PCI_PCI
3348 pci_unregister_driver(&rt2800pci_driver);
3349#endif
3350#ifdef CONFIG_RT2800PCI_WISOC
3351 platform_driver_unregister(&rt2800soc_driver);
3352#endif
3353}
3354
3355module_init(rt2800pci_init);
3356module_exit(rt2800pci_exit);