blob: c3469f756ec258cccba7f1a339a4335d318bcc23 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020047#include <linux/io.h>
Mengdong Linb8dfc4622012-08-23 17:32:30 +080048#include <linux/pm_runtime.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050049#include <linux/clocksource.h>
50#include <linux/time.h>
Takashi Iwaif4c482a2012-12-04 15:09:23 +010051#include <linux/completion.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050052
Takashi Iwai27fe48d92011-09-28 17:16:09 +020053#ifdef CONFIG_X86
54/* for snoop control */
55#include <asm/pgtable.h>
56#include <asm/cacheflush.h>
Guneshwor Singh50279d92016-08-04 15:46:03 +053057#include <asm/cpufeature.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020058#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#include <sound/core.h>
60#include <sound/initval.h>
Mengdong Lin98d8fc62015-05-19 22:29:30 +080061#include <sound/hdaudio.h>
62#include <sound/hda_i915.h>
Takashi Iwai91219472012-04-26 12:13:25 +020063#include <linux/vgaarb.h>
Takashi Iwaia82d51e2012-04-26 12:23:42 +020064#include <linux/vga_switcheroo.h>
Takashi Iwai4918cda2012-08-09 12:33:28 +020065#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070066#include "hda_codec.h"
Dylan Reid05e84872014-02-28 15:41:22 -080067#include "hda_controller.h"
Imre Deak347de1f2015-01-08 17:54:15 +020068#include "hda_intel.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
Libin Yang785d8c42015-05-12 09:43:22 +080070#define CREATE_TRACE_POINTS
71#include "hda_intel_trace.h"
72
Takashi Iwaib6050ef2014-06-26 16:50:16 +020073/* position fix mode */
74enum {
75 POS_FIX_AUTO,
76 POS_FIX_LPIB,
77 POS_FIX_POSBUF,
78 POS_FIX_VIACOMBO,
79 POS_FIX_COMBO,
80};
81
Takashi Iwai9a34af42014-06-26 17:19:20 +020082/* Defines for ATI HD Audio support in SB450 south bridge */
83#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
84#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
85
86/* Defines for Nvidia HDA support */
87#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
88#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
89#define NVIDIA_HDA_ISTRM_COH 0x4d
90#define NVIDIA_HDA_OSTRM_COH 0x4c
91#define NVIDIA_HDA_ENABLE_COHBIT 0x01
92
93/* Defines for Intel SCH HDA snoop control */
Libin Yang66394842016-01-29 20:39:09 +080094#define INTEL_HDA_CGCTL 0x48
95#define INTEL_HDA_CGCTL_MISCBDCGE (0x1 << 6)
Takashi Iwai9a34af42014-06-26 17:19:20 +020096#define INTEL_SCH_HDA_DEVC 0x78
97#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
98
99/* Define IN stream 0 FIFO size offset in VIA controller */
100#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
101/* Define VIA HD Audio Device ID*/
102#define VIA_HDAC_DEVICE_ID 0x3288
103
Takashi Iwai33124922014-06-26 17:28:06 +0200104/* max number of SDs */
105/* ICH, ATI and VIA have 4 playback and 4 capture */
106#define ICH6_NUM_CAPTURE 4
107#define ICH6_NUM_PLAYBACK 4
108
109/* ULI has 6 playback and 5 capture */
110#define ULI_NUM_CAPTURE 5
111#define ULI_NUM_PLAYBACK 6
112
113/* ATI HDMI may have up to 8 playbacks and 0 capture */
114#define ATIHDMI_NUM_CAPTURE 0
115#define ATIHDMI_NUM_PLAYBACK 8
116
117/* TERA has 4 playback and 3 capture */
118#define TERA_NUM_CAPTURE 3
119#define TERA_NUM_PLAYBACK 4
120
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100122static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
123static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +1030124static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100125static char *model[SNDRV_CARDS];
Takashi Iwai1dac6692012-09-13 14:59:47 +0200126static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +0200127static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100128static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +0100129static int probe_only[SNDRV_CARDS];
David Henningsson26a6cb62012-10-09 15:04:21 +0200130static int jackpoll_ms[SNDRV_CARDS];
Rusty Russella67ff6a2011-12-15 13:49:36 +1030131static bool single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +0200132static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200133#ifdef CONFIG_SND_HDA_PATCH_LOADER
134static char *patch[SNDRV_CARDS];
135#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100136#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200137static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100138 CONFIG_SND_HDA_INPUT_BEEP_MODE};
139#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100141module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100143module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100145module_param_array(enable, bool, NULL, 0444);
146MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
147module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100149module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +0200150MODULE_PARM_DESC(position_fix, "DMA pointer read method."
Takashi Iwai1dac6692012-09-13 14:59:47 +0200151 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
Takashi Iwai555e2192008-06-10 17:53:34 +0200152module_param_array(bdl_pos_adj, int, NULL, 0644);
153MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100154module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +0100155MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +0100156module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +0100157MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
David Henningsson26a6cb62012-10-09 15:04:21 +0200158module_param_array(jackpoll_ms, int, NULL, 0444);
159MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
Takashi Iwai27346162006-01-12 18:28:44 +0100160module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200161MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
162 "(for debugging only).");
Takashi Iwaiac9ef6c2012-01-20 12:08:44 +0100163module_param(enable_msi, bint, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +0100164MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200165#ifdef CONFIG_SND_HDA_PATCH_LOADER
166module_param_array(patch, charp, NULL, 0444);
167MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
168#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100169#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200170module_param_array(beep_mode, bool, NULL, 0444);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100171MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200172 "(0=off, 1=on) (default=1).");
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100173#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100174
Takashi Iwai83012a72012-08-24 18:38:08 +0200175#ifdef CONFIG_PM
Takashi Iwai65fcd412012-08-14 17:13:32 +0200176static int param_set_xint(const char *val, const struct kernel_param *kp);
Luis R. Rodriguez9c278472015-05-27 11:09:38 +0930177static const struct kernel_param_ops param_ops_xint = {
Takashi Iwai65fcd412012-08-14 17:13:32 +0200178 .set = param_set_xint,
179 .get = param_get_int,
180};
181#define param_check_xint param_check_int
182
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100183static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200184module_param(power_save, xint, 0644);
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100185MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
186 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187
Takashi Iwaidee1b662007-08-13 16:10:30 +0200188/* reset the HD-audio controller in power save mode.
189 * this may give more power-saving, but will take longer time to
190 * wake up.
191 */
Takashi Iwai8fc24422013-04-04 15:35:24 +0200192static bool power_save_controller = 1;
193module_param(power_save_controller, bool, 0644);
Takashi Iwaidee1b662007-08-13 16:10:30 +0200194MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
Dylan Reide62a42a2014-02-28 15:41:19 -0800195#else
Takashi Iwaibb573922015-02-20 09:26:04 +0100196#define power_save 0
Takashi Iwai83012a72012-08-24 18:38:08 +0200197#endif /* CONFIG_PM */
Takashi Iwaidee1b662007-08-13 16:10:30 +0200198
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100199static int align_buffer_size = -1;
200module_param(align_buffer_size, bint, 0644);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500201MODULE_PARM_DESC(align_buffer_size,
202 "Force buffer and period sizes to be multiple of 128 bytes.");
203
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200204#ifdef CONFIG_X86
Takashi Iwai7c732012014-11-25 12:54:16 +0100205static int hda_snoop = -1;
206module_param_named(snoop, hda_snoop, bint, 0444);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200207MODULE_PARM_DESC(snoop, "Enable/disable snooping");
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200208#else
209#define hda_snoop true
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200210#endif
211
212
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213MODULE_LICENSE("GPL");
214MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
215 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700216 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200217 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100218 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100219 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100220 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700221 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800222 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700223 "{Intel, PPT},"
Seth Heasley8bc039a2012-01-23 16:24:31 -0800224 "{Intel, LPT},"
James Ralston144dad92012-08-09 09:38:59 -0700225 "{Intel, LPT_LP},"
James Ralston4eeca492013-11-04 09:27:45 -0800226 "{Intel, WPT_LP},"
James Ralstonc8b00fd2014-10-13 15:22:03 -0700227 "{Intel, SPT},"
Devin Rylesb4565912014-11-07 18:02:47 -0500228 "{Intel, SPT_LP},"
Wang Xingchaoe926f2c2012-06-13 10:23:51 +0800229 "{Intel, HPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700230 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100231 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200232 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200233 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200234 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200235 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200236 "{ATI, RS780},"
237 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100238 "{ATI, RV630},"
239 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100240 "{ATI, RV670},"
241 "{ATI, RV635},"
242 "{ATI, RV620},"
243 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200244 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200245 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200246 "{SiS, SIS966},"
247 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248MODULE_DESCRIPTION("Intel HDA driver");
249
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200250#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
Takashi Iwaif8f1bec2014-02-06 18:14:03 +0100251#if IS_ENABLED(CONFIG_SND_HDA_CODEC_HDMI)
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200252#define SUPPORT_VGA_SWITCHEROO
253#endif
254#endif
255
256
Takashi Iwaicb53c622007-08-10 17:21:45 +0200257/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200260/* driver types */
261enum {
262 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800263 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100264 AZX_DRIVER_SCH,
Takashi Iwaifab12852013-11-05 17:54:05 +0100265 AZX_DRIVER_HDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200266 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200267 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800268 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200269 AZX_DRIVER_VIA,
270 AZX_DRIVER_SIS,
271 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200272 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200273 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200274 AZX_DRIVER_CTX,
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200275 AZX_DRIVER_CTHDA,
Takashi Iwaic563f472014-08-06 14:27:42 +0200276 AZX_DRIVER_CMEDIA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100277 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200278 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200279};
280
Takashi Iwai37e661e2014-11-25 11:28:07 +0100281#define azx_get_snoop_type(chip) \
282 (((chip)->driver_caps & AZX_DCAPS_SNOOP_MASK) >> 10)
283#define AZX_DCAPS_SNOOP_TYPE(type) ((AZX_SNOOP_TYPE_ ## type) << 10)
284
Takashi Iwaib42b4af2014-12-03 09:47:20 +0100285/* quirks for old Intel chipsets */
286#define AZX_DCAPS_INTEL_ICH \
Takashi Iwai103884a2014-12-03 09:56:20 +0100287 (AZX_DCAPS_OLD_SSYNC | AZX_DCAPS_NO_ALIGN_BUFSIZE)
Takashi Iwaib42b4af2014-12-03 09:47:20 +0100288
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +0100289/* quirks for Intel PCH */
Takashi Iwai66032492015-12-01 16:49:35 +0100290#define AZX_DCAPS_INTEL_PCH_BASE \
Takashi Iwai103884a2014-12-03 09:56:20 +0100291 (AZX_DCAPS_NO_ALIGN_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY |\
Takashi Iwaibcb337d2015-12-17 08:31:45 +0100292 AZX_DCAPS_SNOOP_TYPE(SCH))
Takashi Iwaid7dab4d2013-01-08 13:51:30 +0100293
Takashi Iwai55913112015-12-10 13:03:29 +0100294/* PCH up to IVB; no runtime PM */
Takashi Iwai66032492015-12-01 16:49:35 +0100295#define AZX_DCAPS_INTEL_PCH_NOPM \
Takashi Iwai55913112015-12-10 13:03:29 +0100296 (AZX_DCAPS_INTEL_PCH_BASE)
Takashi Iwai9477c582011-05-25 09:11:37 +0200297
Takashi Iwai55913112015-12-10 13:03:29 +0100298/* PCH for HSW/BDW; with runtime PM */
Takashi Iwai66032492015-12-01 16:49:35 +0100299#define AZX_DCAPS_INTEL_PCH \
300 (AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME)
301
302/* HSW HDMI */
Takashi Iwai33499a12013-11-05 17:34:46 +0100303#define AZX_DCAPS_INTEL_HASWELL \
Takashi Iwai103884a2014-12-03 09:56:20 +0100304 (/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_COUNT_LPIB_DELAY |\
Takashi Iwai37e661e2014-11-25 11:28:07 +0100305 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_POWERWELL |\
306 AZX_DCAPS_SNOOP_TYPE(SCH))
Takashi Iwai33499a12013-11-05 17:34:46 +0100307
Libin Yang54a04052014-06-09 15:28:59 +0800308/* Broadwell HDMI can't use position buffer reliably, force to use LPIB */
309#define AZX_DCAPS_INTEL_BROADWELL \
Takashi Iwai103884a2014-12-03 09:56:20 +0100310 (/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_POSFIX_LPIB |\
Takashi Iwai37e661e2014-11-25 11:28:07 +0100311 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_POWERWELL |\
312 AZX_DCAPS_SNOOP_TYPE(SCH))
Libin Yang54a04052014-06-09 15:28:59 +0800313
Mengdong Lin40cc2392015-04-21 13:12:23 +0800314#define AZX_DCAPS_INTEL_BAYTRAIL \
315 (AZX_DCAPS_INTEL_PCH_NOPM | AZX_DCAPS_I915_POWERWELL)
316
Libin Yang2d846c72015-04-07 20:32:20 +0800317#define AZX_DCAPS_INTEL_BRASWELL \
318 (AZX_DCAPS_INTEL_PCH | AZX_DCAPS_I915_POWERWELL)
319
Libin Yangd6795822014-12-19 08:44:31 +0800320#define AZX_DCAPS_INTEL_SKYLAKE \
Libin Yang2d846c72015-04-07 20:32:20 +0800321 (AZX_DCAPS_INTEL_PCH | AZX_DCAPS_SEPARATE_STREAM_TAG |\
322 AZX_DCAPS_I915_POWERWELL)
Libin Yangd6795822014-12-19 08:44:31 +0800323
Lu, Hanc87693d2015-11-19 23:25:12 +0800324#define AZX_DCAPS_INTEL_BROXTON \
325 (AZX_DCAPS_INTEL_PCH | AZX_DCAPS_SEPARATE_STREAM_TAG |\
326 AZX_DCAPS_I915_POWERWELL)
327
Takashi Iwai9477c582011-05-25 09:11:37 +0200328/* quirks for ATI SB / AMD Hudson */
329#define AZX_DCAPS_PRESET_ATI_SB \
Takashi Iwai37e661e2014-11-25 11:28:07 +0100330 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB |\
331 AZX_DCAPS_SNOOP_TYPE(ATI))
Takashi Iwai9477c582011-05-25 09:11:37 +0200332
333/* quirks for ATI/AMD HDMI */
334#define AZX_DCAPS_PRESET_ATI_HDMI \
Benjamin Herrenschmidtdb79afa2014-11-24 14:17:08 +1100335 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB|\
336 AZX_DCAPS_NO_MSI64)
Takashi Iwai9477c582011-05-25 09:11:37 +0200337
Takashi Iwai37e661e2014-11-25 11:28:07 +0100338/* quirks for ATI HDMI with snoop off */
339#define AZX_DCAPS_PRESET_ATI_HDMI_NS \
340 (AZX_DCAPS_PRESET_ATI_HDMI | AZX_DCAPS_SNOOP_OFF)
341
Takashi Iwai9477c582011-05-25 09:11:37 +0200342/* quirks for Nvidia */
343#define AZX_DCAPS_PRESET_NVIDIA \
Takashi Iwai7d9a1802015-12-17 08:23:39 +0100344 (AZX_DCAPS_NO_MSI | /*AZX_DCAPS_ALIGN_BUFSIZE |*/ \
Takashi Iwai37e661e2014-11-25 11:28:07 +0100345 AZX_DCAPS_NO_64BIT | AZX_DCAPS_CORBRP_SELF_CLEAR |\
346 AZX_DCAPS_SNOOP_TYPE(NVIDIA))
Takashi Iwai9477c582011-05-25 09:11:37 +0200347
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200348#define AZX_DCAPS_PRESET_CTHDA \
Takashi Iwai37e661e2014-11-25 11:28:07 +0100349 (AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB |\
Takashi Iwaicadd16e2015-10-27 14:21:51 +0100350 AZX_DCAPS_NO_64BIT |\
Takashi Iwai37e661e2014-11-25 11:28:07 +0100351 AZX_DCAPS_4K_BDLE_BOUNDARY | AZX_DCAPS_SNOOP_OFF)
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200352
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200353/*
Lukas Wunner2b760d82015-09-04 20:49:36 +0200354 * vga_switcheroo support
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200355 */
356#ifdef SUPPORT_VGA_SWITCHEROO
Takashi Iwai5cb543d2012-08-09 13:49:23 +0200357#define use_vga_switcheroo(chip) ((chip)->use_vga_switcheroo)
358#else
359#define use_vga_switcheroo(chip) 0
360#endif
361
Libin Yang03b135c2015-06-03 09:30:15 +0800362#define CONTROLLER_IN_GPU(pci) (((pci)->device == 0x0a0c) || \
363 ((pci)->device == 0x0c0c) || \
364 ((pci)->device == 0x0d0c) || \
365 ((pci)->device == 0x160c))
366
Takashi Iwai7e31a012016-02-22 15:18:13 +0100367#define IS_SKL(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa170)
368#define IS_SKL_LP(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x9d70)
Vinod Koul35639a0e2016-06-09 11:32:14 +0530369#define IS_KBL(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa171)
370#define IS_KBL_LP(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x9d71)
Vinod Koul68581072016-06-29 10:27:52 +0530371#define IS_KBL_H(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa2f0)
Takashi Iwai7e31a012016-02-22 15:18:13 +0100372#define IS_BXT(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x5a98)
Vinod Koul35639a0e2016-06-09 11:32:14 +0530373#define IS_SKL_PLUS(pci) (IS_SKL(pci) || IS_SKL_LP(pci) || IS_BXT(pci)) || \
Vinod Koul68581072016-06-29 10:27:52 +0530374 IS_KBL(pci) || IS_KBL_LP(pci) || IS_KBL_H(pci)
Lu, Han7c23b7c2015-12-07 15:59:13 +0800375
Takashi Iwai48c8b0e2012-12-07 07:40:35 +0100376static char *driver_short_names[] = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200377 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800378 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100379 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwaifab12852013-11-05 17:54:05 +0100380 [AZX_DRIVER_HDMI] = "HDA Intel HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200381 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200382 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800383 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200384 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
385 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200386 [AZX_DRIVER_ULI] = "HDA ULI M5461",
387 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200388 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200389 [AZX_DRIVER_CTX] = "HDA Creative",
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200390 [AZX_DRIVER_CTHDA] = "HDA Creative",
Takashi Iwaic563f472014-08-06 14:27:42 +0200391 [AZX_DRIVER_CMEDIA] = "HDA C-Media",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100392 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200393};
394
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200395#ifdef CONFIG_X86
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100396static void __mark_pages_wc(struct azx *chip, struct snd_dma_buffer *dmab, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200397{
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100398 int pages;
399
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200400 if (azx_snoop(chip))
401 return;
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100402 if (!dmab || !dmab->area || !dmab->bytes)
403 return;
404
405#ifdef CONFIG_SND_DMA_SGBUF
406 if (dmab->dev.type == SNDRV_DMA_TYPE_DEV_SG) {
407 struct snd_sg_buf *sgbuf = dmab->private_data;
Takashi Iwai3b70bdb2014-10-29 16:13:05 +0100408 if (chip->driver_type == AZX_DRIVER_CMEDIA)
409 return; /* deal with only CORB/RIRB buffers */
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200410 if (on)
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100411 set_pages_array_wc(sgbuf->page_table, sgbuf->pages);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200412 else
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100413 set_pages_array_wb(sgbuf->page_table, sgbuf->pages);
414 return;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200415 }
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100416#endif
417
418 pages = (dmab->bytes + PAGE_SIZE - 1) >> PAGE_SHIFT;
419 if (on)
420 set_memory_wc((unsigned long)dmab->area, pages);
421 else
422 set_memory_wb((unsigned long)dmab->area, pages);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200423}
424
425static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
426 bool on)
427{
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100428 __mark_pages_wc(chip, buf, on);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200429}
430static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100431 struct snd_pcm_substream *substream, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200432{
433 if (azx_dev->wc_marked != on) {
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100434 __mark_pages_wc(chip, snd_pcm_get_dma_buf(substream), on);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200435 azx_dev->wc_marked = on;
436 }
437}
438#else
439/* NOP for other archs */
440static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
441 bool on)
442{
443}
444static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100445 struct snd_pcm_substream *substream, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200446{
447}
448#endif
449
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200450static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100451
Takashi Iwaicb53c622007-08-10 17:21:45 +0200452/*
453 * initialize the PCI registers
454 */
455/* update bits in a PCI register byte */
456static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
457 unsigned char mask, unsigned char val)
458{
459 unsigned char data;
460
461 pci_read_config_byte(pci, reg, &data);
462 data &= ~mask;
463 data |= (val & mask);
464 pci_write_config_byte(pci, reg, data);
465}
466
467static void azx_init_pci(struct azx *chip)
468{
Takashi Iwai37e661e2014-11-25 11:28:07 +0100469 int snoop_type = azx_get_snoop_type(chip);
470
Takashi Iwaicb53c622007-08-10 17:21:45 +0200471 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
472 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
473 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +0100474 * codecs.
475 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +0200476 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -0700477 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100478 dev_dbg(chip->card->dev, "Clearing TCSEL\n");
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +0200479 update_pci_byte(chip->pci, AZX_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +0200480 }
Takashi Iwaicb53c622007-08-10 17:21:45 +0200481
Takashi Iwai9477c582011-05-25 09:11:37 +0200482 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
483 * we need to enable snoop.
484 */
Takashi Iwai37e661e2014-11-25 11:28:07 +0100485 if (snoop_type == AZX_SNOOP_TYPE_ATI) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100486 dev_dbg(chip->card->dev, "Setting ATI snoop: %d\n",
487 azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +0200488 update_pci_byte(chip->pci,
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200489 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
490 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +0200491 }
492
493 /* For NVIDIA HDA, enable snoop */
Takashi Iwai37e661e2014-11-25 11:28:07 +0100494 if (snoop_type == AZX_SNOOP_TYPE_NVIDIA) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100495 dev_dbg(chip->card->dev, "Setting Nvidia snoop: %d\n",
496 azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +0200497 update_pci_byte(chip->pci,
498 NVIDIA_HDA_TRANSREG_ADDR,
499 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -0700500 update_pci_byte(chip->pci,
501 NVIDIA_HDA_ISTRM_COH,
502 0x01, NVIDIA_HDA_ENABLE_COHBIT);
503 update_pci_byte(chip->pci,
504 NVIDIA_HDA_OSTRM_COH,
505 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +0200506 }
507
508 /* Enable SCH/PCH snoop if needed */
Takashi Iwai37e661e2014-11-25 11:28:07 +0100509 if (snoop_type == AZX_SNOOP_TYPE_SCH) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200510 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100511 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200512 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
513 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
514 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
515 if (!azx_snoop(chip))
516 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
517 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100518 pci_read_config_word(chip->pci,
519 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100520 }
Takashi Iwai4e76a882014-02-25 12:21:03 +0100521 dev_dbg(chip->card->dev, "SCH snoop: %s\n",
522 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) ?
523 "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +0200524 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525}
526
Lu, Han7c23b7c2015-12-07 15:59:13 +0800527/*
528 * In BXT-P A0, HD-Audio DMA requests is later than expected,
529 * and makes an audio stream sensitive to system latencies when
530 * 24/32 bits are playing.
531 * Adjusting threshold of DMA fifo to force the DMA request
532 * sooner to improve latency tolerance at the expense of power.
533 */
534static void bxt_reduce_dma_latency(struct azx *chip)
535{
536 u32 val;
537
538 val = azx_readl(chip, SKL_EM4L);
539 val &= (0x3 << 20);
540 azx_writel(chip, SKL_EM4L, val);
541}
542
Lu, Han0a673522015-05-05 09:05:48 +0800543static void hda_intel_init_chip(struct azx *chip, bool full_reset)
544{
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800545 struct hdac_bus *bus = azx_bus(chip);
Lu, Han7c23b7c2015-12-07 15:59:13 +0800546 struct pci_dev *pci = chip->pci;
Libin Yang66394842016-01-29 20:39:09 +0800547 u32 val;
Lu, Han0a673522015-05-05 09:05:48 +0800548
549 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800550 snd_hdac_set_codec_wakeup(bus, true);
Takashi Iwai7e31a012016-02-22 15:18:13 +0100551 if (IS_SKL_PLUS(pci)) {
Libin Yang66394842016-01-29 20:39:09 +0800552 pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
553 val = val & ~INTEL_HDA_CGCTL_MISCBDCGE;
554 pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
555 }
Lu, Han0a673522015-05-05 09:05:48 +0800556 azx_init_chip(chip, full_reset);
Takashi Iwai7e31a012016-02-22 15:18:13 +0100557 if (IS_SKL_PLUS(pci)) {
Libin Yang66394842016-01-29 20:39:09 +0800558 pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
559 val = val | INTEL_HDA_CGCTL_MISCBDCGE;
560 pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
561 }
Lu, Han0a673522015-05-05 09:05:48 +0800562 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800563 snd_hdac_set_codec_wakeup(bus, false);
Lu, Han7c23b7c2015-12-07 15:59:13 +0800564
565 /* reduce dma latency to avoid noise */
Takashi Iwai7e31a012016-02-22 15:18:13 +0100566 if (IS_BXT(pci))
Lu, Han7c23b7c2015-12-07 15:59:13 +0800567 bxt_reduce_dma_latency(chip);
Lu, Han0a673522015-05-05 09:05:48 +0800568}
569
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200570/* calculate runtime delay from LPIB */
571static int azx_get_delay_from_lpib(struct azx *chip, struct azx_dev *azx_dev,
572 unsigned int pos)
573{
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200574 struct snd_pcm_substream *substream = azx_dev->core.substream;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200575 int stream = substream->stream;
576 unsigned int lpib_pos = azx_get_pos_lpib(chip, azx_dev);
577 int delay;
578
579 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
580 delay = pos - lpib_pos;
581 else
582 delay = lpib_pos - pos;
583 if (delay < 0) {
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200584 if (delay >= azx_dev->core.delay_negative_threshold)
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200585 delay = 0;
586 else
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200587 delay += azx_dev->core.bufsize;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200588 }
589
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200590 if (delay >= azx_dev->core.period_bytes) {
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200591 dev_info(chip->card->dev,
592 "Unstable LPIB (%d >= %d); disabling LPIB delay counting\n",
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200593 delay, azx_dev->core.period_bytes);
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200594 delay = 0;
595 chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
596 chip->get_delay[stream] = NULL;
597 }
598
599 return bytes_to_frames(substream->runtime, delay);
600}
601
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200602static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
603
Dylan Reid7ca954a2014-02-28 15:41:28 -0800604/* called from IRQ */
605static int azx_position_check(struct azx *chip, struct azx_dev *azx_dev)
606{
Takashi Iwai9a34af42014-06-26 17:19:20 +0200607 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Dylan Reid7ca954a2014-02-28 15:41:28 -0800608 int ok;
609
610 ok = azx_position_ok(chip, azx_dev);
611 if (ok == 1) {
612 azx_dev->irq_pending = 0;
613 return ok;
Takashi Iwai2f35c632015-02-27 22:43:26 +0100614 } else if (ok == 0) {
Dylan Reid7ca954a2014-02-28 15:41:28 -0800615 /* bogus IRQ, process it later */
616 azx_dev->irq_pending = 1;
Takashi Iwai2f35c632015-02-27 22:43:26 +0100617 schedule_work(&hda->irq_pending_work);
Dylan Reid7ca954a2014-02-28 15:41:28 -0800618 }
619 return 0;
620}
621
Mengdong Lin17eccb22015-04-29 17:43:29 +0800622/* Enable/disable i915 display power for the link */
623static int azx_intel_link_power(struct azx *chip, bool enable)
624{
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800625 struct hdac_bus *bus = azx_bus(chip);
Mengdong Lin17eccb22015-04-29 17:43:29 +0800626
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800627 return snd_hdac_display_power(bus, enable);
Mengdong Lin17eccb22015-04-29 17:43:29 +0800628}
629
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630/*
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200631 * Check whether the current DMA position is acceptable for updating
632 * periods. Returns non-zero if it's OK.
633 *
634 * Many HD-audio controllers appear pretty inaccurate about
635 * the update-IRQ timing. The IRQ is issued before actually the
636 * data is processed. So, we need to process it afterwords in a
637 * workqueue.
638 */
639static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
640{
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200641 struct snd_pcm_substream *substream = azx_dev->core.substream;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200642 int stream = substream->stream;
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200643 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200644 unsigned int pos;
645
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200646 wallclk = azx_readl(chip, WALLCLK) - azx_dev->core.start_wallclk;
647 if (wallclk < (azx_dev->core.period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +0200648 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +0200649
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200650 if (chip->get_position[stream])
651 pos = chip->get_position[stream](chip, azx_dev);
652 else { /* use the position buffer as default */
653 pos = azx_get_pos_posbuf(chip, azx_dev);
654 if (!pos || pos == (u32)-1) {
655 dev_info(chip->card->dev,
656 "Invalid position buffer, using LPIB read method instead.\n");
657 chip->get_position[stream] = azx_get_pos_lpib;
Takashi Iwaiccc98862015-04-14 22:06:53 +0200658 if (chip->get_position[0] == azx_get_pos_lpib &&
659 chip->get_position[1] == azx_get_pos_lpib)
660 azx_bus(chip)->use_posbuf = false;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200661 pos = azx_get_pos_lpib(chip, azx_dev);
662 chip->get_delay[stream] = NULL;
663 } else {
664 chip->get_position[stream] = azx_get_pos_posbuf;
665 if (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)
666 chip->get_delay[stream] = azx_get_delay_from_lpib;
667 }
668 }
669
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200670 if (pos >= azx_dev->core.bufsize)
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200671 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200672
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200673 if (WARN_ONCE(!azx_dev->core.period_bytes,
Takashi Iwaid6d8bf52010-02-12 18:17:06 +0100674 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +0200675 return -1; /* this shouldn't happen! */
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200676 if (wallclk < (azx_dev->core.period_wallclk * 5) / 4 &&
677 pos % azx_dev->core.period_bytes > azx_dev->core.period_bytes / 2)
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +0200678 /* NG - it's below the first next period boundary */
Takashi Iwai4f0189b2015-12-10 16:44:08 +0100679 return chip->bdl_pos_adj ? 0 : -1;
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200680 azx_dev->core.start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200681 return 1; /* OK, it's fine */
682}
683
684/*
685 * The work for pending PCM period updates.
686 */
687static void azx_irq_pending_work(struct work_struct *work)
688{
Takashi Iwai9a34af42014-06-26 17:19:20 +0200689 struct hda_intel *hda = container_of(work, struct hda_intel, irq_pending_work);
690 struct azx *chip = &hda->chip;
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200691 struct hdac_bus *bus = azx_bus(chip);
692 struct hdac_stream *s;
693 int pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200694
Takashi Iwai9a34af42014-06-26 17:19:20 +0200695 if (!hda->irq_pending_warned) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100696 dev_info(chip->card->dev,
697 "IRQ timing workaround is activated for card #%d. Suggest a bigger bdl_pos_adj.\n",
698 chip->card->number);
Takashi Iwai9a34af42014-06-26 17:19:20 +0200699 hda->irq_pending_warned = 1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200700 }
701
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200702 for (;;) {
703 pending = 0;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200704 spin_lock_irq(&bus->reg_lock);
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200705 list_for_each_entry(s, &bus->stream_list, list) {
706 struct azx_dev *azx_dev = stream_to_azx_dev(s);
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200707 if (!azx_dev->irq_pending ||
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200708 !s->substream ||
709 !s->running)
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200710 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200711 ok = azx_position_ok(chip, azx_dev);
712 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200713 azx_dev->irq_pending = 0;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200714 spin_unlock(&bus->reg_lock);
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200715 snd_pcm_period_elapsed(s->substream);
Takashi Iwaia41d1222015-04-14 22:13:18 +0200716 spin_lock(&bus->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200717 } else if (ok < 0) {
718 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200719 } else
720 pending++;
721 }
Takashi Iwaia41d1222015-04-14 22:13:18 +0200722 spin_unlock_irq(&bus->reg_lock);
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200723 if (!pending)
724 return;
Takashi Iwai08af4952010-08-03 14:39:04 +0200725 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200726 }
727}
728
729/* clear irq_pending flags and assure no on-going workq */
730static void azx_clear_irq_pending(struct azx *chip)
731{
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200732 struct hdac_bus *bus = azx_bus(chip);
733 struct hdac_stream *s;
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200734
Takashi Iwaia41d1222015-04-14 22:13:18 +0200735 spin_lock_irq(&bus->reg_lock);
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200736 list_for_each_entry(s, &bus->stream_list, list) {
737 struct azx_dev *azx_dev = stream_to_azx_dev(s);
738 azx_dev->irq_pending = 0;
739 }
Takashi Iwaia41d1222015-04-14 22:13:18 +0200740 spin_unlock_irq(&bus->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741}
742
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200743static int azx_acquire_irq(struct azx *chip, int do_disconnect)
744{
Takashi Iwaia41d1222015-04-14 22:13:18 +0200745 struct hdac_bus *bus = azx_bus(chip);
746
Takashi Iwai437a5a42006-11-21 12:14:23 +0100747 if (request_irq(chip->pci->irq, azx_interrupt,
748 chip->msi ? 0 : IRQF_SHARED,
Heiner Kallweitde653602015-12-22 19:09:05 +0100749 chip->card->irq_descr, chip)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100750 dev_err(chip->card->dev,
751 "unable to grab IRQ %d, disabling device\n",
752 chip->pci->irq);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200753 if (do_disconnect)
754 snd_card_disconnect(chip->card);
755 return -1;
756 }
Takashi Iwaia41d1222015-04-14 22:13:18 +0200757 bus->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +0100758 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200759 return 0;
760}
761
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200762/* get the current DMA position with correction on VIA chips */
763static unsigned int azx_via_get_position(struct azx *chip,
764 struct azx_dev *azx_dev)
765{
766 unsigned int link_pos, mini_pos, bound_pos;
767 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
768 unsigned int fifo_size;
769
Takashi Iwai1604eee2015-04-16 12:14:17 +0200770 link_pos = snd_hdac_stream_get_pos_lpib(azx_stream(azx_dev));
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200771 if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200772 /* Playback, no problem using link position */
773 return link_pos;
774 }
775
776 /* Capture */
777 /* For new chipset,
778 * use mod to get the DMA position just like old chipset
779 */
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200780 mod_dma_pos = le32_to_cpu(*azx_dev->core.posbuf);
781 mod_dma_pos %= azx_dev->core.period_bytes;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200782
783 /* azx_dev->fifo_size can't get FIFO size of in stream.
784 * Get from base address + offset.
785 */
Takashi Iwaia41d1222015-04-14 22:13:18 +0200786 fifo_size = readw(azx_bus(chip)->remap_addr +
787 VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200788
789 if (azx_dev->insufficient) {
790 /* Link position never gather than FIFO size */
791 if (link_pos <= fifo_size)
792 return 0;
793
794 azx_dev->insufficient = 0;
795 }
796
797 if (link_pos <= fifo_size)
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200798 mini_pos = azx_dev->core.bufsize + link_pos - fifo_size;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200799 else
800 mini_pos = link_pos - fifo_size;
801
802 /* Find nearest previous boudary */
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200803 mod_mini_pos = mini_pos % azx_dev->core.period_bytes;
804 mod_link_pos = link_pos % azx_dev->core.period_bytes;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200805 if (mod_link_pos >= fifo_size)
806 bound_pos = link_pos - mod_link_pos;
807 else if (mod_dma_pos >= mod_mini_pos)
808 bound_pos = mini_pos - mod_mini_pos;
809 else {
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200810 bound_pos = mini_pos - mod_mini_pos + azx_dev->core.period_bytes;
811 if (bound_pos >= azx_dev->core.bufsize)
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200812 bound_pos = 0;
813 }
814
815 /* Calculate real DMA position we want */
816 return bound_pos + mod_dma_pos;
817}
818
Takashi Iwai83012a72012-08-24 18:38:08 +0200819#ifdef CONFIG_PM
Takashi Iwai65fcd412012-08-14 17:13:32 +0200820static DEFINE_MUTEX(card_list_lock);
821static LIST_HEAD(card_list);
822
823static void azx_add_card_list(struct azx *chip)
824{
Takashi Iwai9a34af42014-06-26 17:19:20 +0200825 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwai65fcd412012-08-14 17:13:32 +0200826 mutex_lock(&card_list_lock);
Takashi Iwai9a34af42014-06-26 17:19:20 +0200827 list_add(&hda->list, &card_list);
Takashi Iwai65fcd412012-08-14 17:13:32 +0200828 mutex_unlock(&card_list_lock);
829}
830
831static void azx_del_card_list(struct azx *chip)
832{
Takashi Iwai9a34af42014-06-26 17:19:20 +0200833 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwai65fcd412012-08-14 17:13:32 +0200834 mutex_lock(&card_list_lock);
Takashi Iwai9a34af42014-06-26 17:19:20 +0200835 list_del_init(&hda->list);
Takashi Iwai65fcd412012-08-14 17:13:32 +0200836 mutex_unlock(&card_list_lock);
837}
838
839/* trigger power-save check at writing parameter */
840static int param_set_xint(const char *val, const struct kernel_param *kp)
841{
Takashi Iwai9a34af42014-06-26 17:19:20 +0200842 struct hda_intel *hda;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200843 struct azx *chip;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200844 int prev = power_save;
845 int ret = param_set_int(val, kp);
846
847 if (ret || prev == power_save)
848 return ret;
849
850 mutex_lock(&card_list_lock);
Takashi Iwai9a34af42014-06-26 17:19:20 +0200851 list_for_each_entry(hda, &card_list, list) {
852 chip = &hda->chip;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200853 if (!hda->probe_continued || chip->disabled)
Takashi Iwai65fcd412012-08-14 17:13:32 +0200854 continue;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200855 snd_hda_set_power_save(&chip->bus, power_save * 1000);
Takashi Iwai65fcd412012-08-14 17:13:32 +0200856 }
857 mutex_unlock(&card_list_lock);
858 return 0;
859}
860#else
861#define azx_add_card_list(chip) /* NOP */
862#define azx_del_card_list(chip) /* NOP */
Takashi Iwai83012a72012-08-24 18:38:08 +0200863#endif /* CONFIG_PM */
Takashi Iwai5c0b9be2008-12-11 11:47:17 +0100864
Takashi Iwai7ccbde52012-08-14 18:10:09 +0200865#if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
Takashi Iwai5c0b9be2008-12-11 11:47:17 +0100866/*
867 * power management
868 */
Takashi Iwai68cb2b52012-07-02 15:20:37 +0200869static int azx_suspend(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870{
Takashi Iwai68cb2b52012-07-02 15:20:37 +0200871 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai2d9772e2014-07-16 16:31:04 +0200872 struct azx *chip;
873 struct hda_intel *hda;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200874 struct hdac_bus *bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875
Takashi Iwai2d9772e2014-07-16 16:31:04 +0200876 if (!card)
877 return 0;
878
879 chip = card->private_data;
880 hda = container_of(chip, struct hda_intel, chip);
U. Artie Eoff342e8442015-07-28 13:29:56 -0700881 if (chip->disabled || hda->init_failed || !chip->running)
Takashi Iwaic5c21522012-12-04 17:01:25 +0100882 return 0;
883
Takashi Iwaia41d1222015-04-14 22:13:18 +0200884 bus = azx_bus(chip);
Takashi Iwai421a1252005-11-17 16:11:09 +0100885 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200886 azx_clear_irq_pending(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +0200887 azx_stop_chip(chip);
Mengdong Lin7295b262013-06-25 05:58:49 -0400888 azx_enter_link_reset(chip);
Takashi Iwaia41d1222015-04-14 22:13:18 +0200889 if (bus->irq >= 0) {
890 free_irq(bus->irq, chip);
891 bus->irq = -1;
Takashi Iwai30b35392006-10-11 18:52:53 +0200892 }
Mengdong Lina07187c2014-06-26 18:45:16 +0800893
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200894 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +0200895 pci_disable_msi(chip->pci);
Mengdong Lin795614d2015-04-29 17:43:36 +0800896 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL
897 && hda->need_i915_power)
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800898 snd_hdac_display_power(bus, false);
Libin Yang785d8c42015-05-12 09:43:22 +0800899
900 trace_azx_suspend(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901 return 0;
902}
903
Takashi Iwai68cb2b52012-07-02 15:20:37 +0200904static int azx_resume(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905{
Takashi Iwai68cb2b52012-07-02 15:20:37 +0200906 struct pci_dev *pci = to_pci_dev(dev);
907 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai2d9772e2014-07-16 16:31:04 +0200908 struct azx *chip;
909 struct hda_intel *hda;
Takashi Iwaia52ff342016-08-04 22:38:36 +0200910 struct hdac_bus *bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911
Takashi Iwai2d9772e2014-07-16 16:31:04 +0200912 if (!card)
913 return 0;
914
915 chip = card->private_data;
916 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia52ff342016-08-04 22:38:36 +0200917 bus = azx_bus(chip);
U. Artie Eoff342e8442015-07-28 13:29:56 -0700918 if (chip->disabled || hda->init_failed || !chip->running)
Takashi Iwaic5c21522012-12-04 17:01:25 +0100919 return 0;
920
Takashi Iwaia52ff342016-08-04 22:38:36 +0200921 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
922 snd_hdac_display_power(bus, true);
923 if (hda->need_i915_power)
924 snd_hdac_i915_set_bclk(bus);
Mengdong Lina07187c2014-06-26 18:45:16 +0800925 }
Takashi Iwaia52ff342016-08-04 22:38:36 +0200926
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200927 if (chip->msi)
928 if (pci_enable_msi(pci) < 0)
929 chip->msi = 0;
930 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +0200931 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200932 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +0200933
Lu, Han0a673522015-05-05 09:05:48 +0800934 hda_intel_init_chip(chip, true);
Maxim Levitskyd804ad92007-09-03 15:28:04 +0200935
Takashi Iwaia52ff342016-08-04 22:38:36 +0200936 /* power down again for link-controlled chips */
937 if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL) &&
938 !hda->need_i915_power)
939 snd_hdac_display_power(bus, false);
940
Takashi Iwai421a1252005-11-17 16:11:09 +0100941 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Libin Yang785d8c42015-05-12 09:43:22 +0800942
943 trace_azx_resume(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944 return 0;
945}
Mengdong Linb8dfc4622012-08-23 17:32:30 +0800946#endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */
947
Xiong Zhang3e6db332015-12-18 13:29:18 +0800948#ifdef CONFIG_PM_SLEEP
949/* put codec down to D3 at hibernation for Intel SKL+;
950 * otherwise BIOS may still access the codec and screw up the driver
951 */
Xiong Zhang3e6db332015-12-18 13:29:18 +0800952static int azx_freeze_noirq(struct device *dev)
953{
954 struct pci_dev *pci = to_pci_dev(dev);
955
956 if (IS_SKL_PLUS(pci))
957 pci_set_power_state(pci, PCI_D3hot);
958
959 return 0;
960}
961
962static int azx_thaw_noirq(struct device *dev)
963{
964 struct pci_dev *pci = to_pci_dev(dev);
965
966 if (IS_SKL_PLUS(pci))
967 pci_set_power_state(pci, PCI_D0);
968
969 return 0;
970}
971#endif /* CONFIG_PM_SLEEP */
972
Rafael J. Wysocki641d3342014-12-13 00:42:18 +0100973#ifdef CONFIG_PM
Mengdong Linb8dfc4622012-08-23 17:32:30 +0800974static int azx_runtime_suspend(struct device *dev)
975{
976 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai2d9772e2014-07-16 16:31:04 +0200977 struct azx *chip;
978 struct hda_intel *hda;
Mengdong Linb8dfc4622012-08-23 17:32:30 +0800979
Takashi Iwai2d9772e2014-07-16 16:31:04 +0200980 if (!card)
981 return 0;
982
983 chip = card->private_data;
984 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwai1618e842014-07-15 15:27:19 +0200985 if (chip->disabled || hda->init_failed)
Dave Airlie246efa42013-07-29 15:19:29 +1000986 return 0;
987
Takashi Iwai364aa712015-02-19 16:51:17 +0100988 if (!azx_has_pm_runtime(chip))
Dave Airlie246efa42013-07-29 15:19:29 +1000989 return 0;
990
Wang Xingchao7d4f6062013-07-25 23:34:46 -0400991 /* enable controller wake up event */
992 azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) |
993 STATESTS_INT_MASK);
994
Mengdong Linb8dfc4622012-08-23 17:32:30 +0800995 azx_stop_chip(chip);
Takashi Iwai873ce8a2013-11-26 11:58:40 +0100996 azx_enter_link_reset(chip);
Mengdong Linb8dfc4622012-08-23 17:32:30 +0800997 azx_clear_irq_pending(chip);
Mengdong Lin795614d2015-04-29 17:43:36 +0800998 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL
999 && hda->need_i915_power)
Mengdong Lin98d8fc62015-05-19 22:29:30 +08001000 snd_hdac_display_power(azx_bus(chip), false);
Mengdong Line4d9e512014-07-03 17:02:23 +08001001
Libin Yang785d8c42015-05-12 09:43:22 +08001002 trace_azx_runtime_suspend(chip);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001003 return 0;
1004}
1005
1006static int azx_runtime_resume(struct device *dev)
1007{
1008 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001009 struct azx *chip;
1010 struct hda_intel *hda;
Mengdong Lin98d8fc62015-05-19 22:29:30 +08001011 struct hdac_bus *bus;
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001012 struct hda_codec *codec;
1013 int status;
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001014
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001015 if (!card)
1016 return 0;
1017
1018 chip = card->private_data;
1019 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia52ff342016-08-04 22:38:36 +02001020 bus = azx_bus(chip);
Takashi Iwai1618e842014-07-15 15:27:19 +02001021 if (chip->disabled || hda->init_failed)
Dave Airlie246efa42013-07-29 15:19:29 +10001022 return 0;
1023
Takashi Iwai364aa712015-02-19 16:51:17 +01001024 if (!azx_has_pm_runtime(chip))
Dave Airlie246efa42013-07-29 15:19:29 +10001025 return 0;
1026
David Henningsson033ea342015-07-16 10:39:24 +02001027 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
Takashi Iwaia52ff342016-08-04 22:38:36 +02001028 snd_hdac_display_power(bus, true);
1029 if (hda->need_i915_power)
Takashi Iwaibb03ed22016-04-21 16:39:17 +02001030 snd_hdac_i915_set_bclk(bus);
Mengdong Lina07187c2014-06-26 18:45:16 +08001031 }
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001032
1033 /* Read STATESTS before controller reset */
1034 status = azx_readw(chip, STATESTS);
1035
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001036 azx_init_pci(chip);
Lu, Han0a673522015-05-05 09:05:48 +08001037 hda_intel_init_chip(chip, true);
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001038
Takashi Iwaia41d1222015-04-14 22:13:18 +02001039 if (status) {
1040 list_for_each_codec(codec, &chip->bus)
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001041 if (status & (1 << codec->addr))
Takashi Iwai2f35c632015-02-27 22:43:26 +01001042 schedule_delayed_work(&codec->jackpoll_work,
1043 codec->jackpoll_interval);
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001044 }
1045
1046 /* disable controller Wake Up event*/
1047 azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) &
1048 ~STATESTS_INT_MASK);
1049
Takashi Iwaia52ff342016-08-04 22:38:36 +02001050 /* power down again for link-controlled chips */
1051 if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL) &&
1052 !hda->need_i915_power)
1053 snd_hdac_display_power(bus, false);
1054
Libin Yang785d8c42015-05-12 09:43:22 +08001055 trace_azx_runtime_resume(chip);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001056 return 0;
1057}
Takashi Iwai6eb827d2012-12-12 11:50:12 +01001058
1059static int azx_runtime_idle(struct device *dev)
1060{
1061 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001062 struct azx *chip;
1063 struct hda_intel *hda;
Takashi Iwai6eb827d2012-12-12 11:50:12 +01001064
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001065 if (!card)
1066 return 0;
1067
1068 chip = card->private_data;
1069 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwai1618e842014-07-15 15:27:19 +02001070 if (chip->disabled || hda->init_failed)
Dave Airlie246efa42013-07-29 15:19:29 +10001071 return 0;
1072
Takashi Iwai55ed9cd2015-02-19 17:35:32 +01001073 if (!power_save_controller || !azx_has_pm_runtime(chip) ||
U. Artie Eoff342e8442015-07-28 13:29:56 -07001074 azx_bus(chip)->codec_powered || !chip->running)
Takashi Iwai6eb827d2012-12-12 11:50:12 +01001075 return -EBUSY;
1076
1077 return 0;
1078}
1079
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001080static const struct dev_pm_ops azx_pm = {
1081 SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
Xiong Zhang3e6db332015-12-18 13:29:18 +08001082#ifdef CONFIG_PM_SLEEP
1083 .freeze_noirq = azx_freeze_noirq,
1084 .thaw_noirq = azx_thaw_noirq,
1085#endif
Takashi Iwai6eb827d2012-12-12 11:50:12 +01001086 SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001087};
1088
Takashi Iwai68cb2b52012-07-02 15:20:37 +02001089#define AZX_PM_OPS &azx_pm
1090#else
Takashi Iwai68cb2b52012-07-02 15:20:37 +02001091#define AZX_PM_OPS NULL
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001092#endif /* CONFIG_PM */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093
1094
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01001095static int azx_probe_continue(struct azx *chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001096
Steven Newbury8393ec4a2012-06-08 13:06:29 +02001097#ifdef SUPPORT_VGA_SWITCHEROO
Bill Pembertone23e7a12012-12-06 12:35:10 -05001098static struct pci_dev *get_bound_vga(struct pci_dev *pci);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001099
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001100static void azx_vs_set_state(struct pci_dev *pci,
1101 enum vga_switcheroo_state state)
1102{
1103 struct snd_card *card = pci_get_drvdata(pci);
1104 struct azx *chip = card->private_data;
Takashi Iwai9a34af42014-06-26 17:19:20 +02001105 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001106 bool disabled;
1107
Takashi Iwai9a34af42014-06-26 17:19:20 +02001108 wait_for_completion(&hda->probe_wait);
1109 if (hda->init_failed)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001110 return;
1111
1112 disabled = (state == VGA_SWITCHEROO_OFF);
1113 if (chip->disabled == disabled)
1114 return;
1115
Takashi Iwaia41d1222015-04-14 22:13:18 +02001116 if (!hda->probe_continued) {
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001117 chip->disabled = disabled;
1118 if (!disabled) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001119 dev_info(chip->card->dev,
1120 "Start delayed initialization\n");
Takashi Iwai5c906802013-05-30 22:07:09 +08001121 if (azx_probe_continue(chip) < 0) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001122 dev_err(chip->card->dev, "initialization error\n");
Takashi Iwai9a34af42014-06-26 17:19:20 +02001123 hda->init_failed = true;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001124 }
1125 }
1126 } else {
Lukas Wunner2b760d82015-09-04 20:49:36 +02001127 dev_info(chip->card->dev, "%s via vga_switcheroo\n",
Takashi Iwai4e76a882014-02-25 12:21:03 +01001128 disabled ? "Disabling" : "Enabling");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001129 if (disabled) {
Dylan Reid89287562014-02-28 15:41:15 -08001130 pm_runtime_put_sync_suspend(card->dev);
1131 azx_suspend(card->dev);
Lukas Wunner2b760d82015-09-04 20:49:36 +02001132 /* when we get suspended by vga_switcheroo we end up in D3cold,
Dave Airlie246efa42013-07-29 15:19:29 +10001133 * however we have no ACPI handle, so pci/acpi can't put us there,
1134 * put ourselves there */
1135 pci->current_state = PCI_D3cold;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001136 chip->disabled = true;
Takashi Iwaia41d1222015-04-14 22:13:18 +02001137 if (snd_hda_lock_devices(&chip->bus))
Takashi Iwai4e76a882014-02-25 12:21:03 +01001138 dev_warn(chip->card->dev,
1139 "Cannot lock devices!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001140 } else {
Takashi Iwaia41d1222015-04-14 22:13:18 +02001141 snd_hda_unlock_devices(&chip->bus);
Dylan Reid89287562014-02-28 15:41:15 -08001142 pm_runtime_get_noresume(card->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001143 chip->disabled = false;
Dylan Reid89287562014-02-28 15:41:15 -08001144 azx_resume(card->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001145 }
1146 }
1147}
1148
1149static bool azx_vs_can_switch(struct pci_dev *pci)
1150{
1151 struct snd_card *card = pci_get_drvdata(pci);
1152 struct azx *chip = card->private_data;
Takashi Iwai9a34af42014-06-26 17:19:20 +02001153 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001154
Takashi Iwai9a34af42014-06-26 17:19:20 +02001155 wait_for_completion(&hda->probe_wait);
1156 if (hda->init_failed)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001157 return false;
Takashi Iwaia41d1222015-04-14 22:13:18 +02001158 if (chip->disabled || !hda->probe_continued)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001159 return true;
Takashi Iwaia41d1222015-04-14 22:13:18 +02001160 if (snd_hda_lock_devices(&chip->bus))
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001161 return false;
Takashi Iwaia41d1222015-04-14 22:13:18 +02001162 snd_hda_unlock_devices(&chip->bus);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001163 return true;
1164}
1165
Bill Pembertone23e7a12012-12-06 12:35:10 -05001166static void init_vga_switcheroo(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001167{
Takashi Iwai9a34af42014-06-26 17:19:20 +02001168 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001169 struct pci_dev *p = get_bound_vga(chip->pci);
1170 if (p) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001171 dev_info(chip->card->dev,
Lukas Wunner2b760d82015-09-04 20:49:36 +02001172 "Handle vga_switcheroo audio client\n");
Takashi Iwai9a34af42014-06-26 17:19:20 +02001173 hda->use_vga_switcheroo = 1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001174 pci_dev_put(p);
1175 }
1176}
1177
1178static const struct vga_switcheroo_client_ops azx_vs_ops = {
1179 .set_gpu_state = azx_vs_set_state,
1180 .can_switch = azx_vs_can_switch,
1181};
1182
Bill Pembertone23e7a12012-12-06 12:35:10 -05001183static int register_vga_switcheroo(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001184{
Takashi Iwai9a34af42014-06-26 17:19:20 +02001185 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwai128960a2012-10-12 17:28:18 +02001186 int err;
1187
Takashi Iwai9a34af42014-06-26 17:19:20 +02001188 if (!hda->use_vga_switcheroo)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001189 return 0;
1190 /* FIXME: currently only handling DIS controller
1191 * is there any machine with two switchable HDMI audio controllers?
1192 */
Takashi Iwai128960a2012-10-12 17:28:18 +02001193 err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
Lukas Wunner21b45672015-08-27 16:43:43 +02001194 VGA_SWITCHEROO_DIS);
Takashi Iwai128960a2012-10-12 17:28:18 +02001195 if (err < 0)
1196 return err;
Takashi Iwai9a34af42014-06-26 17:19:20 +02001197 hda->vga_switcheroo_registered = 1;
Dave Airlie246efa42013-07-29 15:19:29 +10001198
1199 /* register as an optimus hdmi audio power domain */
Dylan Reid89287562014-02-28 15:41:15 -08001200 vga_switcheroo_init_domain_pm_optimus_hdmi_audio(chip->card->dev,
Takashi Iwai9a34af42014-06-26 17:19:20 +02001201 &hda->hdmi_pm_domain);
Takashi Iwai128960a2012-10-12 17:28:18 +02001202 return 0;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001203}
1204#else
1205#define init_vga_switcheroo(chip) /* NOP */
1206#define register_vga_switcheroo(chip) 0
Steven Newbury8393ec4a2012-06-08 13:06:29 +02001207#define check_hdmi_disabled(pci) false
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001208#endif /* SUPPORT_VGA_SWITCHER */
1209
Takashi Iwai0cbf0092008-10-29 16:18:25 +01001210/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211 * destructor
1212 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001213static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214{
Wang Xingchaoc67e2222013-05-30 22:07:08 +08001215 struct pci_dev *pci = chip->pci;
Mengdong Lina07187c2014-06-26 18:45:16 +08001216 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001217 struct hdac_bus *bus = azx_bus(chip);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001218
Takashi Iwai364aa712015-02-19 16:51:17 +01001219 if (azx_has_pm_runtime(chip) && chip->running)
Wang Xingchaoc67e2222013-05-30 22:07:08 +08001220 pm_runtime_get_noresume(&pci->dev);
1221
Takashi Iwai65fcd412012-08-14 17:13:32 +02001222 azx_del_card_list(chip);
1223
Takashi Iwai9a34af42014-06-26 17:19:20 +02001224 hda->init_failed = 1; /* to be sure */
1225 complete_all(&hda->probe_wait);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01001226
Takashi Iwai9a34af42014-06-26 17:19:20 +02001227 if (use_vga_switcheroo(hda)) {
Takashi Iwaia41d1222015-04-14 22:13:18 +02001228 if (chip->disabled && hda->probe_continued)
1229 snd_hda_unlock_devices(&chip->bus);
Peter Wuab58d8c2016-07-11 19:51:06 +02001230 if (hda->vga_switcheroo_registered) {
Takashi Iwai128960a2012-10-12 17:28:18 +02001231 vga_switcheroo_unregister_client(chip->pci);
Peter Wuab58d8c2016-07-11 19:51:06 +02001232 vga_switcheroo_fini_domain_pm_ops(chip->card->dev);
1233 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001234 }
1235
Takashi Iwaia41d1222015-04-14 22:13:18 +02001236 if (bus->chip_init) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001237 azx_clear_irq_pending(chip);
Takashi Iwai7833c3f2015-04-14 18:13:13 +02001238 azx_stop_all_streams(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001239 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240 }
1241
Takashi Iwaia41d1222015-04-14 22:13:18 +02001242 if (bus->irq >= 0)
1243 free_irq(bus->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001244 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02001245 pci_disable_msi(chip->pci);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001246 iounmap(bus->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001247
Dylan Reid67908992014-02-28 15:41:23 -08001248 azx_free_stream_pages(chip);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001249 azx_free_streams(chip);
1250 snd_hdac_bus_exit(bus);
1251
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001252 if (chip->region_requested)
1253 pci_release_regions(chip->pci);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001254
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255 pci_disable_device(chip->pci);
Takashi Iwai4918cda2012-08-09 12:33:28 +02001256#ifdef CONFIG_SND_HDA_PATCH_LOADER
Markus Elfringf0acd282014-11-17 10:44:33 +01001257 release_firmware(chip->fw);
Takashi Iwai4918cda2012-08-09 12:33:28 +02001258#endif
Mengdong Lin98d8fc62015-05-19 22:29:30 +08001259
Wang Xingchao99a20082013-05-30 22:07:10 +08001260 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
Mengdong Lin795614d2015-04-29 17:43:36 +08001261 if (hda->need_i915_power)
Mengdong Lin98d8fc62015-05-19 22:29:30 +08001262 snd_hdac_display_power(bus, false);
1263 snd_hdac_i915_exit(bus);
Wang Xingchao99a20082013-05-30 22:07:10 +08001264 }
Mengdong Lina07187c2014-06-26 18:45:16 +08001265 kfree(hda);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266
1267 return 0;
1268}
1269
Takashi Iwaia41d1222015-04-14 22:13:18 +02001270static int azx_dev_disconnect(struct snd_device *device)
1271{
1272 struct azx *chip = device->device_data;
1273
1274 chip->bus.shutdown = 1;
1275 return 0;
1276}
1277
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001278static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279{
1280 return azx_free(device->device_data);
1281}
1282
Steven Newbury8393ec4a2012-06-08 13:06:29 +02001283#ifdef SUPPORT_VGA_SWITCHEROO
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284/*
Lukas Wunner2b760d82015-09-04 20:49:36 +02001285 * Check of disabled HDMI controller by vga_switcheroo
Takashi Iwai91219472012-04-26 12:13:25 +02001286 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001287static struct pci_dev *get_bound_vga(struct pci_dev *pci)
Takashi Iwai91219472012-04-26 12:13:25 +02001288{
1289 struct pci_dev *p;
1290
1291 /* check only discrete GPU */
1292 switch (pci->vendor) {
1293 case PCI_VENDOR_ID_ATI:
1294 case PCI_VENDOR_ID_AMD:
1295 case PCI_VENDOR_ID_NVIDIA:
1296 if (pci->devfn == 1) {
1297 p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
1298 pci->bus->number, 0);
1299 if (p) {
1300 if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
1301 return p;
1302 pci_dev_put(p);
1303 }
1304 }
1305 break;
1306 }
1307 return NULL;
1308}
1309
Bill Pembertone23e7a12012-12-06 12:35:10 -05001310static bool check_hdmi_disabled(struct pci_dev *pci)
Takashi Iwai91219472012-04-26 12:13:25 +02001311{
1312 bool vga_inactive = false;
1313 struct pci_dev *p = get_bound_vga(pci);
1314
1315 if (p) {
Takashi Iwai12b78a72012-06-07 12:15:16 +02001316 if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
Takashi Iwai91219472012-04-26 12:13:25 +02001317 vga_inactive = true;
1318 pci_dev_put(p);
1319 }
1320 return vga_inactive;
1321}
Steven Newbury8393ec4a2012-06-08 13:06:29 +02001322#endif /* SUPPORT_VGA_SWITCHEROO */
Takashi Iwai91219472012-04-26 12:13:25 +02001323
1324/*
Takashi Iwai3372a152007-02-01 15:46:50 +01001325 * white/black-listing for position_fix
1326 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001327static struct snd_pci_quirk position_fix_list[] = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02001328 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
1329 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01001330 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02001331 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04001332 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04001333 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04001334 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01001335 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04001336 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04001337 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01001338 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02001339 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04001340 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04001341 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01001342 {}
1343};
1344
Bill Pembertone23e7a12012-12-06 12:35:10 -05001345static int check_position_fix(struct azx *chip, int fix)
Takashi Iwai3372a152007-02-01 15:46:50 +01001346{
1347 const struct snd_pci_quirk *q;
1348
Takashi Iwaic673ba12009-03-17 07:49:14 +01001349 switch (fix) {
Takashi Iwai1dac6692012-09-13 14:59:47 +02001350 case POS_FIX_AUTO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01001351 case POS_FIX_LPIB:
1352 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02001353 case POS_FIX_VIACOMBO:
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01001354 case POS_FIX_COMBO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01001355 return fix;
1356 }
1357
Takashi Iwaic673ba12009-03-17 07:49:14 +01001358 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
1359 if (q) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001360 dev_info(chip->card->dev,
1361 "position_fix set to %d for device %04x:%04x\n",
1362 q->value, q->subvendor, q->subdevice);
Takashi Iwaic673ba12009-03-17 07:49:14 +01001363 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01001364 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02001365
1366 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai26f05712015-12-17 08:29:53 +01001367 if (chip->driver_type == AZX_DRIVER_VIA) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001368 dev_dbg(chip->card->dev, "Using VIACOMBO position fix\n");
David Henningssonbdd9ef22010-10-04 12:02:14 +02001369 return POS_FIX_VIACOMBO;
1370 }
Takashi Iwai9477c582011-05-25 09:11:37 +02001371 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001372 dev_dbg(chip->card->dev, "Using LPIB position fix\n");
Takashi Iwai9477c582011-05-25 09:11:37 +02001373 return POS_FIX_LPIB;
1374 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01001375 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01001376}
1377
Takashi Iwaib6050ef2014-06-26 16:50:16 +02001378static void assign_position_fix(struct azx *chip, int fix)
1379{
1380 static azx_get_pos_callback_t callbacks[] = {
1381 [POS_FIX_AUTO] = NULL,
1382 [POS_FIX_LPIB] = azx_get_pos_lpib,
1383 [POS_FIX_POSBUF] = azx_get_pos_posbuf,
1384 [POS_FIX_VIACOMBO] = azx_via_get_position,
1385 [POS_FIX_COMBO] = azx_get_pos_lpib,
1386 };
1387
1388 chip->get_position[0] = chip->get_position[1] = callbacks[fix];
1389
1390 /* combo mode uses LPIB only for playback */
1391 if (fix == POS_FIX_COMBO)
1392 chip->get_position[1] = NULL;
1393
1394 if (fix == POS_FIX_POSBUF &&
1395 (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
1396 chip->get_delay[0] = chip->get_delay[1] =
1397 azx_get_delay_from_lpib;
1398 }
1399
1400}
1401
Takashi Iwai3372a152007-02-01 15:46:50 +01001402/*
Takashi Iwai669ba272007-08-17 09:17:36 +02001403 * black-lists for probe_mask
1404 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001405static struct snd_pci_quirk probe_mask_list[] = {
Takashi Iwai669ba272007-08-17 09:17:36 +02001406 /* Thinkpad often breaks the controller communication when accessing
1407 * to the non-working (or non-existing) modem codec slot.
1408 */
1409 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
1410 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
1411 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01001412 /* broken BIOS */
1413 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01001414 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
1415 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01001416 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03001417 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01001418 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Jaroslav Kyselaf3af9052012-04-26 17:52:35 +02001419 /* WinFast VP200 H (Teradici) user reported broken communication */
1420 SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
Takashi Iwai669ba272007-08-17 09:17:36 +02001421 {}
1422};
1423
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001424#define AZX_FORCE_CODEC_MASK 0x100
1425
Bill Pembertone23e7a12012-12-06 12:35:10 -05001426static void check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02001427{
1428 const struct snd_pci_quirk *q;
1429
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001430 chip->codec_probe_mask = probe_mask[dev];
1431 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02001432 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
1433 if (q) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001434 dev_info(chip->card->dev,
1435 "probe_mask set to 0x%x for device %04x:%04x\n",
1436 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001437 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02001438 }
1439 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001440
1441 /* check forced option */
1442 if (chip->codec_probe_mask != -1 &&
1443 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
Takashi Iwaia41d1222015-04-14 22:13:18 +02001444 azx_bus(chip)->codec_mask = chip->codec_probe_mask & 0xff;
Takashi Iwai4e76a882014-02-25 12:21:03 +01001445 dev_info(chip->card->dev, "codec_mask forced to 0x%x\n",
Takashi Iwaia41d1222015-04-14 22:13:18 +02001446 (int)azx_bus(chip)->codec_mask);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001447 }
Takashi Iwai669ba272007-08-17 09:17:36 +02001448}
1449
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001450/*
Takashi Iwai716238552009-09-28 13:14:04 +02001451 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001452 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001453static struct snd_pci_quirk msi_black_list[] = {
David Henningsson693e0cb2013-12-12 09:52:03 +01001454 SND_PCI_QUIRK(0x103c, 0x2191, "HP", 0), /* AMD Hudson */
1455 SND_PCI_QUIRK(0x103c, 0x2192, "HP", 0), /* AMD Hudson */
1456 SND_PCI_QUIRK(0x103c, 0x21f7, "HP", 0), /* AMD Hudson */
1457 SND_PCI_QUIRK(0x103c, 0x21fa, "HP", 0), /* AMD Hudson */
Takashi Iwai9dc83982009-12-22 08:15:01 +01001458 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01001459 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01001460 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Takashi Iwai83f72152013-09-09 10:20:48 +02001461 SND_PCI_QUIRK(0x1179, 0xfb44, "Toshiba Satellite C870", 0), /* AMD Hudson */
Michele Ballabio4193d132010-03-06 21:06:46 +01001462 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02001463 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001464 {}
1465};
1466
Bill Pembertone23e7a12012-12-06 12:35:10 -05001467static void check_msi(struct azx *chip)
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001468{
1469 const struct snd_pci_quirk *q;
1470
Takashi Iwai716238552009-09-28 13:14:04 +02001471 if (enable_msi >= 0) {
1472 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001473 return;
Takashi Iwai716238552009-09-28 13:14:04 +02001474 }
1475 chip->msi = 1; /* enable MSI as default */
1476 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001477 if (q) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001478 dev_info(chip->card->dev,
1479 "msi for device %04x:%04x set to %d\n",
1480 q->subvendor, q->subdevice, q->value);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001481 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01001482 return;
1483 }
1484
1485 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02001486 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001487 dev_info(chip->card->dev, "Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01001488 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001489 }
1490}
1491
Takashi Iwaia1585d72011-12-14 09:27:04 +01001492/* check the snoop mode availability */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001493static void azx_check_snoop_available(struct azx *chip)
Takashi Iwaia1585d72011-12-14 09:27:04 +01001494{
Takashi Iwai7c732012014-11-25 12:54:16 +01001495 int snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01001496
Takashi Iwai7c732012014-11-25 12:54:16 +01001497 if (snoop >= 0) {
1498 dev_info(chip->card->dev, "Force to %s mode by module option\n",
1499 snoop ? "snoop" : "non-snoop");
1500 chip->snoop = snoop;
1501 return;
1502 }
1503
1504 snoop = true;
Takashi Iwai37e661e2014-11-25 11:28:07 +01001505 if (azx_get_snoop_type(chip) == AZX_SNOOP_TYPE_NONE &&
1506 chip->driver_type == AZX_DRIVER_VIA) {
Takashi Iwaia1585d72011-12-14 09:27:04 +01001507 /* force to non-snoop mode for a new VIA controller
1508 * when BIOS is set
1509 */
Takashi Iwai7c732012014-11-25 12:54:16 +01001510 u8 val;
1511 pci_read_config_byte(chip->pci, 0x42, &val);
1512 if (!(val & 0x80) && chip->pci->revision == 0x30)
1513 snoop = false;
Takashi Iwaia1585d72011-12-14 09:27:04 +01001514 }
1515
Takashi Iwai37e661e2014-11-25 11:28:07 +01001516 if (chip->driver_caps & AZX_DCAPS_SNOOP_OFF)
1517 snoop = false;
1518
Takashi Iwai7c732012014-11-25 12:54:16 +01001519 chip->snoop = snoop;
1520 if (!snoop)
1521 dev_info(chip->card->dev, "Force to non-snoop mode\n");
Takashi Iwaia1585d72011-12-14 09:27:04 +01001522}
Takashi Iwai669ba272007-08-17 09:17:36 +02001523
Wang Xingchao99a20082013-05-30 22:07:10 +08001524static void azx_probe_work(struct work_struct *work)
1525{
Takashi Iwai9a34af42014-06-26 17:19:20 +02001526 struct hda_intel *hda = container_of(work, struct hda_intel, probe_work);
1527 azx_probe_continue(&hda->chip);
Wang Xingchao99a20082013-05-30 22:07:10 +08001528}
Wang Xingchao99a20082013-05-30 22:07:10 +08001529
Takashi Iwai4f0189b2015-12-10 16:44:08 +01001530static int default_bdl_pos_adj(struct azx *chip)
1531{
Takashi Iwai2cf721d2015-12-10 16:49:36 +01001532 /* some exceptions: Atoms seem problematic with value 1 */
1533 if (chip->pci->vendor == PCI_VENDOR_ID_INTEL) {
1534 switch (chip->pci->device) {
1535 case 0x0f04: /* Baytrail */
1536 case 0x2284: /* Braswell */
1537 return 32;
1538 }
1539 }
1540
Takashi Iwai4f0189b2015-12-10 16:44:08 +01001541 switch (chip->driver_type) {
1542 case AZX_DRIVER_ICH:
1543 case AZX_DRIVER_PCH:
1544 return 1;
1545 default:
1546 return 32;
1547 }
1548}
1549
Takashi Iwai669ba272007-08-17 09:17:36 +02001550/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551 * constructor
1552 */
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02001553static const struct hdac_io_ops pci_hda_io_ops;
1554static const struct hda_controller_ops pci_hda_ops;
1555
Bill Pembertone23e7a12012-12-06 12:35:10 -05001556static int azx_create(struct snd_card *card, struct pci_dev *pci,
1557 int dev, unsigned int driver_caps,
1558 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001560 static struct snd_device_ops ops = {
Takashi Iwaia41d1222015-04-14 22:13:18 +02001561 .dev_disconnect = azx_dev_disconnect,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562 .dev_free = azx_dev_free,
1563 };
Mengdong Lina07187c2014-06-26 18:45:16 +08001564 struct hda_intel *hda;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001565 struct azx *chip;
1566 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001567
1568 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01001569
Pavel Machek927fc862006-08-31 17:03:43 +02001570 err = pci_enable_device(pci);
1571 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572 return err;
1573
Mengdong Lina07187c2014-06-26 18:45:16 +08001574 hda = kzalloc(sizeof(*hda), GFP_KERNEL);
1575 if (!hda) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576 pci_disable_device(pci);
1577 return -ENOMEM;
1578 }
1579
Mengdong Lina07187c2014-06-26 18:45:16 +08001580 chip = &hda->chip;
Ingo Molnar62932df2006-01-16 16:34:20 +01001581 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001582 chip->card = card;
1583 chip->pci = pci;
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02001584 chip->ops = &pci_hda_ops;
Takashi Iwai9477c582011-05-25 09:11:37 +02001585 chip->driver_caps = driver_caps;
1586 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001587 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02001588 chip->dev_index = dev;
Dylan Reid749ee282014-02-28 15:41:18 -08001589 chip->jackpoll_ms = jackpoll_ms;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001590 INIT_LIST_HEAD(&chip->pcm_list);
Takashi Iwai9a34af42014-06-26 17:19:20 +02001591 INIT_WORK(&hda->irq_pending_work, azx_irq_pending_work);
1592 INIT_LIST_HEAD(&hda->list);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001593 init_vga_switcheroo(chip);
Takashi Iwai9a34af42014-06-26 17:19:20 +02001594 init_completion(&hda->probe_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001595
Takashi Iwaib6050ef2014-06-26 16:50:16 +02001596 assign_position_fix(chip, check_position_fix(chip, position_fix[dev]));
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01001597
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001598 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01001599
Takashi Iwai27346162006-01-12 18:28:44 +01001600 chip->single_cmd = single_cmd;
Takashi Iwaia1585d72011-12-14 09:27:04 +01001601 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02001602
Takashi Iwai4f0189b2015-12-10 16:44:08 +01001603 if (bdl_pos_adj[dev] < 0)
1604 chip->bdl_pos_adj = default_bdl_pos_adj(chip);
1605 else
1606 chip->bdl_pos_adj = bdl_pos_adj[dev];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02001607
Takashi Iwaia41d1222015-04-14 22:13:18 +02001608 err = azx_bus_init(chip, model[dev], &pci_hda_io_ops);
1609 if (err < 0) {
1610 kfree(hda);
1611 pci_disable_device(pci);
1612 return err;
1613 }
1614
Takashi Iwai7d9a1802015-12-17 08:23:39 +01001615 if (chip->driver_type == AZX_DRIVER_NVIDIA) {
1616 dev_dbg(chip->card->dev, "Enable delay in RIRB handling\n");
1617 chip->bus.needs_damn_long_delay = 1;
1618 }
1619
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001620 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
1621 if (err < 0) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001622 dev_err(card->dev, "Error creating device [card]!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001623 azx_free(chip);
1624 return err;
1625 }
1626
Wang Xingchao99a20082013-05-30 22:07:10 +08001627 /* continue probing in work context as may trigger request module */
Takashi Iwai9a34af42014-06-26 17:19:20 +02001628 INIT_WORK(&hda->probe_work, azx_probe_work);
Wang Xingchao99a20082013-05-30 22:07:10 +08001629
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001630 *rchip = chip;
Wang Xingchao99a20082013-05-30 22:07:10 +08001631
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001632 return 0;
1633}
1634
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01001635static int azx_first_init(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001636{
1637 int dev = chip->dev_index;
1638 struct pci_dev *pci = chip->pci;
1639 struct snd_card *card = chip->card;
Takashi Iwaia41d1222015-04-14 22:13:18 +02001640 struct hdac_bus *bus = azx_bus(chip);
Dylan Reid67908992014-02-28 15:41:23 -08001641 int err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001642 unsigned short gcap;
Takashi Iwai413cbf42014-10-01 10:30:53 +02001643 unsigned int dma_bits = 64;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001644
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001645#if BITS_PER_LONG != 64
1646 /* Fix up base address on ULI M5461 */
1647 if (chip->driver_type == AZX_DRIVER_ULI) {
1648 u16 tmp3;
1649 pci_read_config_word(pci, 0x40, &tmp3);
1650 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
1651 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
1652 }
1653#endif
1654
Pavel Machek927fc862006-08-31 17:03:43 +02001655 err = pci_request_regions(pci, "ICH HD audio");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001656 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001657 return err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001658 chip->region_requested = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659
Takashi Iwaia41d1222015-04-14 22:13:18 +02001660 bus->addr = pci_resource_start(pci, 0);
1661 bus->remap_addr = pci_ioremap_bar(pci, 0);
1662 if (bus->remap_addr == NULL) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001663 dev_err(card->dev, "ioremap error\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001664 return -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665 }
1666
Guneshwor Singh50279d92016-08-04 15:46:03 +05301667 if (IS_SKL_PLUS(pci))
1668 snd_hdac_bus_parse_capabilities(bus);
1669
1670 /*
1671 * Some Intel CPUs has always running timer (ART) feature and
1672 * controller may have Global time sync reporting capability, so
1673 * check both of these before declaring synchronized time reporting
1674 * capability SNDRV_PCM_INFO_HAS_LINK_SYNCHRONIZED_ATIME
1675 */
1676 chip->gts_present = false;
1677
1678#ifdef CONFIG_X86
1679 if (bus->ppcap && boot_cpu_has(X86_FEATURE_ART))
1680 chip->gts_present = true;
1681#endif
1682
Benjamin Herrenschmidtdb79afa2014-11-24 14:17:08 +11001683 if (chip->msi) {
1684 if (chip->driver_caps & AZX_DCAPS_NO_MSI64) {
1685 dev_dbg(card->dev, "Disabling 64bit MSI\n");
1686 pci->no_64bit_msi = true;
1687 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001688 if (pci_enable_msi(pci) < 0)
1689 chip->msi = 0;
Benjamin Herrenschmidtdb79afa2014-11-24 14:17:08 +11001690 }
Stephen Hemminger7376d012006-08-21 19:17:46 +02001691
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001692 if (azx_acquire_irq(chip, 0) < 0)
1693 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694
1695 pci_set_master(pci);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001696 synchronize_irq(bus->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001697
Tobin Davisbcd72002008-01-15 11:23:55 +01001698 gcap = azx_readw(chip, GCAP);
Takashi Iwai4e76a882014-02-25 12:21:03 +01001699 dev_dbg(card->dev, "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01001700
Takashi Iwai413cbf42014-10-01 10:30:53 +02001701 /* AMD devices support 40 or 48bit DMA, take the safe one */
1702 if (chip->pci->vendor == PCI_VENDOR_ID_AMD)
1703 dma_bits = 40;
1704
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08001705 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02001706 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08001707 struct pci_dev *p_smbus;
Takashi Iwai413cbf42014-10-01 10:30:53 +02001708 dma_bits = 40;
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08001709 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
1710 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
1711 NULL);
1712 if (p_smbus) {
1713 if (p_smbus->revision < 0x30)
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +02001714 gcap &= ~AZX_GCAP_64OK;
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08001715 pci_dev_put(p_smbus);
1716 }
1717 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01001718
Takashi Iwai9477c582011-05-25 09:11:37 +02001719 /* disable 64bit DMA address on some devices */
1720 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001721 dev_dbg(card->dev, "Disabling 64bit DMA\n");
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +02001722 gcap &= ~AZX_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02001723 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01001724
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001725 /* disable buffer size rounding to 128-byte multiples if supported */
Takashi Iwai7bfe0592012-01-23 17:53:39 +01001726 if (align_buffer_size >= 0)
1727 chip->align_buffer_size = !!align_buffer_size;
1728 else {
Takashi Iwai103884a2014-12-03 09:56:20 +01001729 if (chip->driver_caps & AZX_DCAPS_NO_ALIGN_BUFSIZE)
Takashi Iwai7bfe0592012-01-23 17:53:39 +01001730 chip->align_buffer_size = 0;
Takashi Iwai7bfe0592012-01-23 17:53:39 +01001731 else
1732 chip->align_buffer_size = 1;
1733 }
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001734
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01001735 /* allow 64bit DMA address if supported by H/W */
Takashi Iwai413cbf42014-10-01 10:30:53 +02001736 if (!(gcap & AZX_GCAP_64OK))
1737 dma_bits = 32;
Quentin Lambert412b9792015-04-15 16:10:17 +02001738 if (!dma_set_mask(&pci->dev, DMA_BIT_MASK(dma_bits))) {
1739 dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(dma_bits));
Takashi Iwai413cbf42014-10-01 10:30:53 +02001740 } else {
Quentin Lambert412b9792015-04-15 16:10:17 +02001741 dma_set_mask(&pci->dev, DMA_BIT_MASK(32));
1742 dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01001743 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01001744
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01001745 /* read number of streams from GCAP register instead of using
1746 * hardcoded value
1747 */
1748 chip->capture_streams = (gcap >> 8) & 0x0f;
1749 chip->playback_streams = (gcap >> 12) & 0x0f;
1750 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01001751 /* gcap didn't give any info, switching to old method */
1752
1753 switch (chip->driver_type) {
1754 case AZX_DRIVER_ULI:
1755 chip->playback_streams = ULI_NUM_PLAYBACK;
1756 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01001757 break;
1758 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08001759 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01001760 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
1761 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01001762 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01001763 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01001764 default:
1765 chip->playback_streams = ICH6_NUM_PLAYBACK;
1766 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01001767 break;
1768 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001769 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01001770 chip->capture_index_offset = 0;
1771 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001772 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001773
Takashi Iwaia41d1222015-04-14 22:13:18 +02001774 /* initialize streams */
1775 err = azx_init_streams(chip);
Dylan Reid67908992014-02-28 15:41:23 -08001776 if (err < 0)
1777 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778
1779 err = azx_alloc_stream_pages(chip);
1780 if (err < 0)
1781 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001782
Linus Torvalds1da177e2005-04-16 15:20:36 -07001783 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02001784 azx_init_pci(chip);
Mengdong Line4d9e512014-07-03 17:02:23 +08001785
Takashi Iwaibb03ed22016-04-21 16:39:17 +02001786 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
1787 snd_hdac_i915_set_bclk(bus);
Mengdong Line4d9e512014-07-03 17:02:23 +08001788
Lu, Han0a673522015-05-05 09:05:48 +08001789 hda_intel_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790
1791 /* codec detection */
Takashi Iwaia41d1222015-04-14 22:13:18 +02001792 if (!azx_bus(chip)->codec_mask) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001793 dev_err(card->dev, "no codecs found!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001794 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001795 }
1796
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001797 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02001798 strlcpy(card->shortname, driver_short_names[chip->driver_type],
1799 sizeof(card->shortname));
1800 snprintf(card->longname, sizeof(card->longname),
1801 "%s at 0x%lx irq %i",
Takashi Iwaia41d1222015-04-14 22:13:18 +02001802 card->shortname, bus->addr, bus->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001803
Linus Torvalds1da177e2005-04-16 15:20:36 -07001804 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001805}
1806
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02001807#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai5cb543d2012-08-09 13:49:23 +02001808/* callback from request_firmware_nowait() */
1809static void azx_firmware_cb(const struct firmware *fw, void *context)
1810{
1811 struct snd_card *card = context;
1812 struct azx *chip = card->private_data;
1813 struct pci_dev *pci = chip->pci;
1814
1815 if (!fw) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001816 dev_err(card->dev, "Cannot load firmware, aborting\n");
Takashi Iwai5cb543d2012-08-09 13:49:23 +02001817 goto error;
1818 }
1819
1820 chip->fw = fw;
1821 if (!chip->disabled) {
1822 /* continue probing */
1823 if (azx_probe_continue(chip))
1824 goto error;
1825 }
1826 return; /* OK */
1827
1828 error:
1829 snd_card_free(card);
1830 pci_set_drvdata(pci, NULL);
1831}
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02001832#endif
Takashi Iwai5cb543d2012-08-09 13:49:23 +02001833
Dylan Reid40830812014-02-28 15:41:13 -08001834/*
1835 * HDA controller ops.
1836 */
1837
1838/* PCI register access. */
Dylan Reiddb291e32014-03-02 20:44:01 -08001839static void pci_azx_writel(u32 value, u32 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08001840{
1841 writel(value, addr);
1842}
1843
Dylan Reiddb291e32014-03-02 20:44:01 -08001844static u32 pci_azx_readl(u32 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08001845{
1846 return readl(addr);
1847}
1848
Dylan Reiddb291e32014-03-02 20:44:01 -08001849static void pci_azx_writew(u16 value, u16 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08001850{
1851 writew(value, addr);
1852}
1853
Dylan Reiddb291e32014-03-02 20:44:01 -08001854static u16 pci_azx_readw(u16 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08001855{
1856 return readw(addr);
1857}
1858
Dylan Reiddb291e32014-03-02 20:44:01 -08001859static void pci_azx_writeb(u8 value, u8 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08001860{
1861 writeb(value, addr);
1862}
1863
Dylan Reiddb291e32014-03-02 20:44:01 -08001864static u8 pci_azx_readb(u8 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08001865{
1866 return readb(addr);
1867}
1868
Dylan Reidf46ea602014-02-28 15:41:16 -08001869static int disable_msi_reset_irq(struct azx *chip)
1870{
Takashi Iwaia41d1222015-04-14 22:13:18 +02001871 struct hdac_bus *bus = azx_bus(chip);
Dylan Reidf46ea602014-02-28 15:41:16 -08001872 int err;
1873
Takashi Iwaia41d1222015-04-14 22:13:18 +02001874 free_irq(bus->irq, chip);
1875 bus->irq = -1;
Dylan Reidf46ea602014-02-28 15:41:16 -08001876 pci_disable_msi(chip->pci);
1877 chip->msi = 0;
1878 err = azx_acquire_irq(chip, 1);
1879 if (err < 0)
1880 return err;
1881
1882 return 0;
1883}
1884
Dylan Reidb419b352014-02-28 15:41:20 -08001885/* DMA page allocation helpers. */
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02001886static int dma_alloc_pages(struct hdac_bus *bus,
Dylan Reidb419b352014-02-28 15:41:20 -08001887 int type,
1888 size_t size,
1889 struct snd_dma_buffer *buf)
1890{
Takashi Iwaia41d1222015-04-14 22:13:18 +02001891 struct azx *chip = bus_to_azx(bus);
Dylan Reidb419b352014-02-28 15:41:20 -08001892 int err;
1893
1894 err = snd_dma_alloc_pages(type,
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02001895 bus->dev,
Dylan Reidb419b352014-02-28 15:41:20 -08001896 size, buf);
1897 if (err < 0)
1898 return err;
1899 mark_pages_wc(chip, buf, true);
1900 return 0;
1901}
1902
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02001903static void dma_free_pages(struct hdac_bus *bus, struct snd_dma_buffer *buf)
Dylan Reidb419b352014-02-28 15:41:20 -08001904{
Takashi Iwaia41d1222015-04-14 22:13:18 +02001905 struct azx *chip = bus_to_azx(bus);
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02001906
Dylan Reidb419b352014-02-28 15:41:20 -08001907 mark_pages_wc(chip, buf, false);
1908 snd_dma_free_pages(buf);
1909}
1910
1911static int substream_alloc_pages(struct azx *chip,
1912 struct snd_pcm_substream *substream,
1913 size_t size)
1914{
1915 struct azx_dev *azx_dev = get_azx_dev(substream);
1916 int ret;
1917
1918 mark_runtime_wc(chip, azx_dev, substream, false);
Dylan Reidb419b352014-02-28 15:41:20 -08001919 ret = snd_pcm_lib_malloc_pages(substream, size);
1920 if (ret < 0)
1921 return ret;
1922 mark_runtime_wc(chip, azx_dev, substream, true);
1923 return 0;
1924}
1925
1926static int substream_free_pages(struct azx *chip,
1927 struct snd_pcm_substream *substream)
1928{
1929 struct azx_dev *azx_dev = get_azx_dev(substream);
1930 mark_runtime_wc(chip, azx_dev, substream, false);
1931 return snd_pcm_lib_free_pages(substream);
1932}
1933
Dylan Reid8769b272014-02-28 15:41:21 -08001934static void pcm_mmap_prepare(struct snd_pcm_substream *substream,
1935 struct vm_area_struct *area)
1936{
1937#ifdef CONFIG_X86
1938 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1939 struct azx *chip = apcm->chip;
Takashi Iwai3b70bdb2014-10-29 16:13:05 +01001940 if (!azx_snoop(chip) && chip->driver_type != AZX_DRIVER_CMEDIA)
Dylan Reid8769b272014-02-28 15:41:21 -08001941 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
1942#endif
1943}
1944
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02001945static const struct hdac_io_ops pci_hda_io_ops = {
Dylan Reid778bde62014-03-02 20:44:00 -08001946 .reg_writel = pci_azx_writel,
1947 .reg_readl = pci_azx_readl,
1948 .reg_writew = pci_azx_writew,
1949 .reg_readw = pci_azx_readw,
1950 .reg_writeb = pci_azx_writeb,
1951 .reg_readb = pci_azx_readb,
Dylan Reidb419b352014-02-28 15:41:20 -08001952 .dma_alloc_pages = dma_alloc_pages,
1953 .dma_free_pages = dma_free_pages,
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02001954};
1955
1956static const struct hda_controller_ops pci_hda_ops = {
1957 .disable_msi_reset_irq = disable_msi_reset_irq,
Dylan Reidb419b352014-02-28 15:41:20 -08001958 .substream_alloc_pages = substream_alloc_pages,
1959 .substream_free_pages = substream_free_pages,
Dylan Reid8769b272014-02-28 15:41:21 -08001960 .pcm_mmap_prepare = pcm_mmap_prepare,
Dylan Reid7ca954a2014-02-28 15:41:28 -08001961 .position_check = azx_position_check,
Mengdong Lin17eccb22015-04-29 17:43:29 +08001962 .link_power = azx_intel_link_power,
Dylan Reid40830812014-02-28 15:41:13 -08001963};
1964
Bill Pembertone23e7a12012-12-06 12:35:10 -05001965static int azx_probe(struct pci_dev *pci,
1966 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001967{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001968 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001969 struct snd_card *card;
Takashi Iwai9a34af42014-06-26 17:19:20 +02001970 struct hda_intel *hda;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001971 struct azx *chip;
Takashi Iwaiaad730d2013-12-02 13:33:57 +01001972 bool schedule_probe;
Pavel Machek927fc862006-08-31 17:03:43 +02001973 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001974
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001975 if (dev >= SNDRV_CARDS)
1976 return -ENODEV;
1977 if (!enable[dev]) {
1978 dev++;
1979 return -ENOENT;
1980 }
1981
Takashi Iwai60c57722014-01-29 14:20:19 +01001982 err = snd_card_new(&pci->dev, index[dev], id[dev], THIS_MODULE,
1983 0, &card);
Takashi Iwaie58de7b2008-12-28 16:44:30 +01001984 if (err < 0) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001985 dev_err(&pci->dev, "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01001986 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001987 }
1988
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02001989 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08001990 if (err < 0)
1991 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01001992 card->private_data = chip;
Takashi Iwai9a34af42014-06-26 17:19:20 +02001993 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01001994
1995 pci_set_drvdata(pci, card);
1996
1997 err = register_vga_switcheroo(chip);
1998 if (err < 0) {
Lukas Wunner2b760d82015-09-04 20:49:36 +02001999 dev_err(card->dev, "Error registering vga_switcheroo client\n");
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002000 goto out_free;
2001 }
2002
2003 if (check_hdmi_disabled(pci)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01002004 dev_info(card->dev, "VGA controller is disabled\n");
2005 dev_info(card->dev, "Delaying initialization\n");
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002006 chip->disabled = true;
2007 }
2008
Takashi Iwaiaad730d2013-12-02 13:33:57 +01002009 schedule_probe = !chip->disabled;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002010
Takashi Iwai4918cda2012-08-09 12:33:28 +02002011#ifdef CONFIG_SND_HDA_PATCH_LOADER
2012 if (patch[dev] && *patch[dev]) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01002013 dev_info(card->dev, "Applying patch firmware '%s'\n",
2014 patch[dev]);
Takashi Iwai5cb543d2012-08-09 13:49:23 +02002015 err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
2016 &pci->dev, GFP_KERNEL, card,
2017 azx_firmware_cb);
Takashi Iwai4918cda2012-08-09 12:33:28 +02002018 if (err < 0)
2019 goto out_free;
Takashi Iwaiaad730d2013-12-02 13:33:57 +01002020 schedule_probe = false; /* continued in azx_firmware_cb() */
Takashi Iwai4918cda2012-08-09 12:33:28 +02002021 }
2022#endif /* CONFIG_SND_HDA_PATCH_LOADER */
2023
Takashi Iwaiaad730d2013-12-02 13:33:57 +01002024#ifndef CONFIG_SND_HDA_I915
Takashi Iwai6ee8eeb2015-12-09 07:13:48 +01002025 if (CONTROLLER_IN_GPU(pci))
2026 dev_err(card->dev, "Haswell/Broadwell HDMI/DP must build in CONFIG_SND_HDA_I915\n");
Wang Xingchao99a20082013-05-30 22:07:10 +08002027#endif
Wang Xingchao99a20082013-05-30 22:07:10 +08002028
Takashi Iwaiaad730d2013-12-02 13:33:57 +01002029 if (schedule_probe)
Takashi Iwai9a34af42014-06-26 17:19:20 +02002030 schedule_work(&hda->probe_work);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002031
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002032 dev++;
Takashi Iwai88d071f2013-12-02 11:12:28 +01002033 if (chip->disabled)
Takashi Iwai9a34af42014-06-26 17:19:20 +02002034 complete_all(&hda->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002035 return 0;
2036
2037out_free:
2038 snd_card_free(card);
2039 return err;
2040}
2041
Dylan Reide62a42a2014-02-28 15:41:19 -08002042/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
2043static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
2044 [AZX_DRIVER_NVIDIA] = 8,
2045 [AZX_DRIVER_TERA] = 1,
2046};
2047
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01002048static int azx_probe_continue(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002049{
Takashi Iwai9a34af42014-06-26 17:19:20 +02002050 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Mengdong Lin98d8fc62015-05-19 22:29:30 +08002051 struct hdac_bus *bus = azx_bus(chip);
Wang Xingchaoc67e2222013-05-30 22:07:08 +08002052 struct pci_dev *pci = chip->pci;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002053 int dev = chip->dev_index;
2054 int err;
2055
Takashi Iwaia41d1222015-04-14 22:13:18 +02002056 hda->probe_continued = 1;
Mengdong Lin795614d2015-04-29 17:43:36 +08002057
2058 /* Request display power well for the HDA controller or codec. For
2059 * Haswell/Broadwell, both the display HDA controller and codec need
2060 * this power. For other platforms, like Baytrail/Braswell, only the
2061 * display codec needs the power and it can be released after probe.
2062 */
Wang Xingchao99a20082013-05-30 22:07:10 +08002063 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
Libin Yang03b135c2015-06-03 09:30:15 +08002064 /* HSW/BDW controllers need this power */
2065 if (CONTROLLER_IN_GPU(pci))
Mengdong Lin2bd1f73f2015-04-29 17:43:43 +08002066 hda->need_i915_power = 1;
2067
Mengdong Lin98d8fc62015-05-19 22:29:30 +08002068 err = snd_hdac_i915_init(bus);
Takashi Iwai535115b2015-06-12 07:53:58 +02002069 if (err < 0) {
2070 /* if the controller is bound only with HDMI/DP
2071 * (for HSW and BDW), we need to abort the probe;
2072 * for other chips, still continue probing as other
2073 * codecs can be on the same link.
2074 */
Takashi Iwaibed2e982016-01-20 15:00:26 +01002075 if (CONTROLLER_IN_GPU(pci)) {
2076 dev_err(chip->card->dev,
2077 "HSW/BDW HD-audio HDMI/DP requires binding with gfx driver\n");
Takashi Iwai535115b2015-06-12 07:53:58 +02002078 goto out_free;
Takashi Iwaibed2e982016-01-20 15:00:26 +01002079 } else
Takashi Iwai535115b2015-06-12 07:53:58 +02002080 goto skip_i915;
2081 }
Mengdong Lin795614d2015-04-29 17:43:36 +08002082
Mengdong Lin98d8fc62015-05-19 22:29:30 +08002083 err = snd_hdac_display_power(bus, true);
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02002084 if (err < 0) {
2085 dev_err(chip->card->dev,
2086 "Cannot turn on display power on i915\n");
Mengdong Lin795614d2015-04-29 17:43:36 +08002087 goto i915_power_fail;
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02002088 }
Wang Xingchao99a20082013-05-30 22:07:10 +08002089 }
2090
Takashi Iwaibf068482015-06-10 12:03:49 +02002091 skip_i915:
Takashi Iwai5c906802013-05-30 22:07:09 +08002092 err = azx_first_init(chip);
2093 if (err < 0)
2094 goto out_free;
2095
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01002096#ifdef CONFIG_SND_HDA_INPUT_BEEP
2097 chip->beep_mode = beep_mode[dev];
2098#endif
2099
Linus Torvalds1da177e2005-04-16 15:20:36 -07002100 /* create codec instances */
Takashi Iwai96d2bd62015-02-19 18:12:22 +01002101 err = azx_probe_codecs(chip, azx_max_codecs[chip->driver_type]);
2102 if (err < 0)
2103 goto out_free;
2104
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002105#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai4918cda2012-08-09 12:33:28 +02002106 if (chip->fw) {
Takashi Iwaia41d1222015-04-14 22:13:18 +02002107 err = snd_hda_load_patch(&chip->bus, chip->fw->size,
Takashi Iwai4918cda2012-08-09 12:33:28 +02002108 chip->fw->data);
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002109 if (err < 0)
2110 goto out_free;
Takashi Iwaie39ae852012-11-22 16:18:13 +01002111#ifndef CONFIG_PM
Takashi Iwai4918cda2012-08-09 12:33:28 +02002112 release_firmware(chip->fw); /* no longer needed */
2113 chip->fw = NULL;
Takashi Iwaie39ae852012-11-22 16:18:13 +01002114#endif
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002115 }
2116#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01002117 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002118 err = azx_codec_configure(chip);
2119 if (err < 0)
2120 goto out_free;
2121 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002122
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002123 err = snd_card_register(chip->card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002124 if (err < 0)
2125 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002126
Takashi Iwaicb53c622007-08-10 17:21:45 +02002127 chip->running = 1;
Takashi Iwai65fcd412012-08-14 17:13:32 +02002128 azx_add_card_list(chip);
Takashi Iwaia41d1222015-04-14 22:13:18 +02002129 snd_hda_set_power_save(&chip->bus, power_save * 1000);
Takashi Iwai364aa712015-02-19 16:51:17 +01002130 if (azx_has_pm_runtime(chip) || hda->use_vga_switcheroo)
Ville Syrjälä30ff5952016-02-26 19:39:57 +02002131 pm_runtime_put_autosuspend(&pci->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002132
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002133out_free:
Mengdong Lin795614d2015-04-29 17:43:36 +08002134 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL
2135 && !hda->need_i915_power)
Mengdong Lin98d8fc62015-05-19 22:29:30 +08002136 snd_hdac_display_power(bus, false);
Mengdong Lin795614d2015-04-29 17:43:36 +08002137
2138i915_power_fail:
Takashi Iwai88d071f2013-12-02 11:12:28 +01002139 if (err < 0)
Takashi Iwai9a34af42014-06-26 17:19:20 +02002140 hda->init_failed = 1;
2141 complete_all(&hda->probe_wait);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002142 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002143}
2144
Bill Pembertone23e7a12012-12-06 12:35:10 -05002145static void azx_remove(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002146{
Takashi Iwai91219472012-04-26 12:13:25 +02002147 struct snd_card *card = pci_get_drvdata(pci);
Takashi Iwai991f86d2016-01-20 17:19:02 +01002148 struct azx *chip;
2149 struct hda_intel *hda;
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002150
Takashi Iwai991f86d2016-01-20 17:19:02 +01002151 if (card) {
Takashi Iwai0b8c8212016-02-15 16:37:24 +01002152 /* cancel the pending probing work */
Takashi Iwai991f86d2016-01-20 17:19:02 +01002153 chip = card->private_data;
2154 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwai0b8c8212016-02-15 16:37:24 +01002155 cancel_work_sync(&hda->probe_work);
Takashi Iwai991f86d2016-01-20 17:19:02 +01002156
Takashi Iwai91219472012-04-26 12:13:25 +02002157 snd_card_free(card);
Takashi Iwai991f86d2016-01-20 17:19:02 +01002158 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002159}
2160
Takashi Iwaib2a0baf2015-03-05 17:21:32 +01002161static void azx_shutdown(struct pci_dev *pci)
2162{
2163 struct snd_card *card = pci_get_drvdata(pci);
2164 struct azx *chip;
2165
2166 if (!card)
2167 return;
2168 chip = card->private_data;
2169 if (chip && chip->running)
2170 azx_stop_chip(chip);
2171}
2172
Linus Torvalds1da177e2005-04-16 15:20:36 -07002173/* PCI IDs */
Benoit Taine6f51f6c2014-05-22 17:08:54 +02002174static const struct pci_device_id azx_ids[] = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08002175 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02002176 { PCI_DEVICE(0x8086, 0x1c20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01002177 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasleycea310e2010-09-10 16:29:56 -07002178 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02002179 { PCI_DEVICE(0x8086, 0x1d20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01002180 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasleyd2edeb72011-04-20 10:59:57 -07002181 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02002182 { PCI_DEVICE(0x8086, 0x1e20),
Takashi Iwaide5d0ad2015-02-25 07:53:31 +01002183 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasley8bc039a2012-01-23 16:24:31 -08002184 /* Lynx Point */
2185 { PCI_DEVICE(0x8086, 0x8c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002186 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Takashi Iwai77f078002014-05-23 09:02:44 +02002187 /* 9 Series */
2188 { PCI_DEVICE(0x8086, 0x8ca0),
2189 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston884b0882013-02-08 17:29:40 -08002190 /* Wellsburg */
2191 { PCI_DEVICE(0x8086, 0x8d20),
2192 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2193 { PCI_DEVICE(0x8086, 0x8d21),
2194 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Alexandra Yates5cf92c82015-11-04 15:56:09 -08002195 /* Lewisburg */
2196 { PCI_DEVICE(0x8086, 0xa1f0),
2197 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2198 { PCI_DEVICE(0x8086, 0xa270),
2199 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston144dad92012-08-09 09:38:59 -07002200 /* Lynx Point-LP */
2201 { PCI_DEVICE(0x8086, 0x9c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002202 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston144dad92012-08-09 09:38:59 -07002203 /* Lynx Point-LP */
2204 { PCI_DEVICE(0x8086, 0x9c21),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002205 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston4eeca492013-11-04 09:27:45 -08002206 /* Wildcat Point-LP */
2207 { PCI_DEVICE(0x8086, 0x9ca0),
2208 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralstonc8b00fd2014-10-13 15:22:03 -07002209 /* Sunrise Point */
2210 { PCI_DEVICE(0x8086, 0xa170),
Libin Yangdb48abf2015-03-26 13:28:39 +08002211 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
Devin Rylesb4565912014-11-07 18:02:47 -05002212 /* Sunrise Point-LP */
2213 { PCI_DEVICE(0x8086, 0x9d70),
Libin Yangd6795822014-12-19 08:44:31 +08002214 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
Vinod Koul35639a0e2016-06-09 11:32:14 +05302215 /* Kabylake */
2216 { PCI_DEVICE(0x8086, 0xa171),
2217 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2218 /* Kabylake-LP */
2219 { PCI_DEVICE(0x8086, 0x9d71),
2220 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
Vinod Koul68581072016-06-29 10:27:52 +05302221 /* Kabylake-H */
2222 { PCI_DEVICE(0x8086, 0xa2f0),
2223 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
Lu, Hanc87693d2015-11-19 23:25:12 +08002224 /* Broxton-P(Apollolake) */
2225 { PCI_DEVICE(0x8086, 0x5a98),
2226 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BROXTON },
Lu, Han9859a972016-04-20 10:08:43 +08002227 /* Broxton-T */
2228 { PCI_DEVICE(0x8086, 0x1a98),
2229 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BROXTON },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08002230 /* Haswell */
Wang Xingchao4a7c5162013-02-01 22:42:19 +08002231 { PCI_DEVICE(0x8086, 0x0a0c),
Takashi Iwaifab12852013-11-05 17:54:05 +01002232 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08002233 { PCI_DEVICE(0x8086, 0x0c0c),
Takashi Iwaifab12852013-11-05 17:54:05 +01002234 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
Wang Xingchaod279fae2012-09-17 13:10:23 +08002235 { PCI_DEVICE(0x8086, 0x0d0c),
Takashi Iwaifab12852013-11-05 17:54:05 +01002236 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
Mengdong Lin862d7612014-01-08 15:55:14 -05002237 /* Broadwell */
2238 { PCI_DEVICE(0x8086, 0x160c),
Libin Yang54a04052014-06-09 15:28:59 +08002239 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_BROADWELL },
Pierre-Louis Bossart99df18b2012-09-21 18:39:07 -05002240 /* 5 Series/3400 */
2241 { PCI_DEVICE(0x8086, 0x3b56),
Takashi Iwai2c1350f2013-02-14 09:44:55 +01002242 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
Takashi Iwaif748abc2013-01-29 10:12:23 +01002243 /* Poulsbo */
Takashi Iwai9477c582011-05-25 09:11:37 +02002244 { PCI_DEVICE(0x8086, 0x811b),
Takashi Iwai66032492015-12-01 16:49:35 +01002245 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
Takashi Iwaif748abc2013-01-29 10:12:23 +01002246 /* Oaktrail */
Li Peng09904b92011-12-28 15:17:26 +00002247 { PCI_DEVICE(0x8086, 0x080a),
Takashi Iwai66032492015-12-01 16:49:35 +01002248 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
Chew, Chiau Eee44007e2013-05-16 15:36:12 +08002249 /* BayTrail */
2250 { PCI_DEVICE(0x8086, 0x0f04),
Mengdong Lin40cc2392015-04-21 13:12:23 +08002251 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BAYTRAIL },
Libin Yangf31b2ff2014-08-04 09:22:44 +08002252 /* Braswell */
2253 { PCI_DEVICE(0x8086, 0x2284),
Libin Yang2d846c72015-04-07 20:32:20 +08002254 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BRASWELL },
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002255 /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002256 { PCI_DEVICE(0x8086, 0x2668),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002257 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2258 /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002259 { PCI_DEVICE(0x8086, 0x27d8),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002260 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2261 /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002262 { PCI_DEVICE(0x8086, 0x269a),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002263 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2264 /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002265 { PCI_DEVICE(0x8086, 0x284b),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002266 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2267 /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002268 { PCI_DEVICE(0x8086, 0x293e),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002269 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2270 /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002271 { PCI_DEVICE(0x8086, 0x293f),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002272 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2273 /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002274 { PCI_DEVICE(0x8086, 0x3a3e),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002275 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2276 /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002277 { PCI_DEVICE(0x8086, 0x3a6e),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002278 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
Takashi Iwaib6864532010-09-15 10:17:26 +02002279 /* Generic Intel */
2280 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
2281 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2282 .class_mask = 0xffffff,
Takashi Iwai103884a2014-12-03 09:56:20 +01002283 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_NO_ALIGN_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02002284 /* ATI SB 450/600/700/800/900 */
2285 { PCI_DEVICE(0x1002, 0x437b),
2286 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
2287 { PCI_DEVICE(0x1002, 0x4383),
2288 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
2289 /* AMD Hudson */
2290 { PCI_DEVICE(0x1022, 0x780d),
2291 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01002292 /* ATI HDMI */
Maruthi Srinivas Bayyavarapufd483312016-08-03 16:46:39 +05302293 { PCI_DEVICE(0x1002, 0x0002),
2294 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Alex Deucher650474f2015-06-24 14:37:18 -04002295 { PCI_DEVICE(0x1002, 0x1308),
2296 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Maruthi Srinivas Bayyavarapu50228132015-07-20 19:56:18 +05302297 { PCI_DEVICE(0x1002, 0x157a),
2298 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Awais Belald716fb02016-07-12 15:21:28 +05002299 { PCI_DEVICE(0x1002, 0x15b3),
2300 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Takashi Iwai9477c582011-05-25 09:11:37 +02002301 { PCI_DEVICE(0x1002, 0x793b),
2302 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2303 { PCI_DEVICE(0x1002, 0x7919),
2304 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2305 { PCI_DEVICE(0x1002, 0x960f),
2306 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2307 { PCI_DEVICE(0x1002, 0x970f),
2308 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Alex Deucher650474f2015-06-24 14:37:18 -04002309 { PCI_DEVICE(0x1002, 0x9840),
2310 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Takashi Iwai9477c582011-05-25 09:11:37 +02002311 { PCI_DEVICE(0x1002, 0xaa00),
2312 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2313 { PCI_DEVICE(0x1002, 0xaa08),
2314 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2315 { PCI_DEVICE(0x1002, 0xaa10),
2316 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2317 { PCI_DEVICE(0x1002, 0xaa18),
2318 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2319 { PCI_DEVICE(0x1002, 0xaa20),
2320 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2321 { PCI_DEVICE(0x1002, 0xaa28),
2322 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2323 { PCI_DEVICE(0x1002, 0xaa30),
2324 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2325 { PCI_DEVICE(0x1002, 0xaa38),
2326 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2327 { PCI_DEVICE(0x1002, 0xaa40),
2328 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2329 { PCI_DEVICE(0x1002, 0xaa48),
2330 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Clemens Ladischbbaa0d62013-11-05 09:27:10 +01002331 { PCI_DEVICE(0x1002, 0xaa50),
2332 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2333 { PCI_DEVICE(0x1002, 0xaa58),
2334 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2335 { PCI_DEVICE(0x1002, 0xaa60),
2336 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2337 { PCI_DEVICE(0x1002, 0xaa68),
2338 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2339 { PCI_DEVICE(0x1002, 0xaa80),
2340 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2341 { PCI_DEVICE(0x1002, 0xaa88),
2342 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2343 { PCI_DEVICE(0x1002, 0xaa90),
2344 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2345 { PCI_DEVICE(0x1002, 0xaa98),
2346 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08002347 { PCI_DEVICE(0x1002, 0x9902),
Takashi Iwai37e661e2014-11-25 11:28:07 +01002348 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Andiry Xu1815b342011-12-14 16:10:27 +08002349 { PCI_DEVICE(0x1002, 0xaaa0),
Takashi Iwai37e661e2014-11-25 11:28:07 +01002350 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Andiry Xu1815b342011-12-14 16:10:27 +08002351 { PCI_DEVICE(0x1002, 0xaaa8),
Takashi Iwai37e661e2014-11-25 11:28:07 +01002352 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Andiry Xu1815b342011-12-14 16:10:27 +08002353 { PCI_DEVICE(0x1002, 0xaab0),
Takashi Iwai37e661e2014-11-25 11:28:07 +01002354 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Maruthi Srinivas Bayyavarapu50228132015-07-20 19:56:18 +05302355 { PCI_DEVICE(0x1002, 0xaac0),
2356 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Takashi Iwai0fa372b2015-05-27 16:17:19 +02002357 { PCI_DEVICE(0x1002, 0xaac8),
2358 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Maruthi Srinivas Bayyavarapu50228132015-07-20 19:56:18 +05302359 { PCI_DEVICE(0x1002, 0xaad8),
2360 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2361 { PCI_DEVICE(0x1002, 0xaae8),
2362 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Maruthi Srinivas Bayyavarapu8eb22212016-03-31 18:10:03 +05302363 { PCI_DEVICE(0x1002, 0xaae0),
2364 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2365 { PCI_DEVICE(0x1002, 0xaaf0),
2366 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Takashi Iwai87218e92008-02-21 08:13:11 +01002367 /* VIA VT8251/VT8237A */
Takashi Iwai26f05712015-12-17 08:29:53 +01002368 { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
Annie Liu754fdff2012-06-08 19:18:39 +08002369 /* VIA GFX VT7122/VX900 */
2370 { PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
2371 /* VIA GFX VT6122/VX11 */
2372 { PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai87218e92008-02-21 08:13:11 +01002373 /* SIS966 */
2374 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
2375 /* ULI M5461 */
2376 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
2377 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01002378 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
2379 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2380 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02002381 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02002382 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02002383 { PCI_DEVICE(0x6549, 0x1200),
2384 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Lars R. Damerowf0b3da92012-11-02 13:10:39 -07002385 { PCI_DEVICE(0x6549, 0x2200),
2386 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02002387 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwaif2a8eca2012-06-11 15:51:54 +02002388 /* CTHDA chips */
2389 { PCI_DEVICE(0x1102, 0x0010),
2390 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
2391 { PCI_DEVICE(0x1102, 0x0012),
2392 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
Takashi Iwai8eeaa2f2014-02-10 09:48:47 +01002393#if !IS_ENABLED(CONFIG_SND_CTXFI)
Takashi Iwai313f6e22009-05-18 12:40:52 +02002394 /* the following entry conflicts with snd-ctxfi driver,
2395 * as ctxfi driver mutates from HD-audio to native mode with
2396 * a special command sequence.
2397 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02002398 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
2399 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2400 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02002401 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwaief85f292015-12-17 08:12:37 +01002402 AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02002403#else
2404 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02002405 { PCI_DEVICE(0x1102, 0x0009),
2406 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwaief85f292015-12-17 08:12:37 +01002407 AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02002408#endif
Takashi Iwaic563f472014-08-06 14:27:42 +02002409 /* CM8888 */
2410 { PCI_DEVICE(0x13f6, 0x5011),
2411 .driver_data = AZX_DRIVER_CMEDIA |
Takashi Iwai37e661e2014-11-25 11:28:07 +01002412 AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_SNOOP_OFF },
Otavio Salvadore35d4b12010-09-26 23:35:06 -03002413 /* Vortex86MX */
2414 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01002415 /* VMware HDAudio */
2416 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08002417 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01002418 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
2419 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2420 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02002421 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08002422 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
2423 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2424 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02002425 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002426 { 0, }
2427};
2428MODULE_DEVICE_TABLE(pci, azx_ids);
2429
2430/* pci_driver definition */
Takashi Iwaie9f66d92012-04-24 12:25:00 +02002431static struct pci_driver azx_driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02002432 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002433 .id_table = azx_ids,
2434 .probe = azx_probe,
Bill Pembertone23e7a12012-12-06 12:35:10 -05002435 .remove = azx_remove,
Takashi Iwaib2a0baf2015-03-05 17:21:32 +01002436 .shutdown = azx_shutdown,
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002437 .driver = {
2438 .pm = AZX_PM_OPS,
2439 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002440};
2441
Takashi Iwaie9f66d92012-04-24 12:25:00 +02002442module_pci_driver(azx_driver);