blob: a46e166cdd7e95a3f6b627f4751224115d8b7ce0 [file] [log] [blame]
Andreas Herrmann512d1022011-05-25 20:43:31 +02001/*
2 * fam15h_power.c - AMD Family 15h processor power monitoring
3 *
4 * Copyright (c) 2011 Advanced Micro Devices, Inc.
Andreas Herrmannd034fbf2012-10-29 18:50:47 +01005 * Author: Andreas Herrmann <herrmann.der.user@googlemail.com>
Andreas Herrmann512d1022011-05-25 20:43:31 +02006 *
7 *
8 * This driver is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License; either
10 * version 2 of the License, or (at your option) any later version.
11 *
12 * This driver is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
15 * See the GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this driver; if not, see <http://www.gnu.org/licenses/>.
19 */
20
21#include <linux/err.h>
22#include <linux/hwmon.h>
23#include <linux/hwmon-sysfs.h>
24#include <linux/init.h>
25#include <linux/module.h>
26#include <linux/pci.h>
27#include <linux/bitops.h>
28#include <asm/processor.h>
29
30MODULE_DESCRIPTION("AMD Family 15h CPU processor power monitor");
Andreas Herrmannd034fbf2012-10-29 18:50:47 +010031MODULE_AUTHOR("Andreas Herrmann <herrmann.der.user@googlemail.com>");
Andreas Herrmann512d1022011-05-25 20:43:31 +020032MODULE_LICENSE("GPL");
33
34/* D18F3 */
35#define REG_NORTHBRIDGE_CAP 0xe8
36
37/* D18F4 */
38#define REG_PROCESSOR_TDP 0x1b8
39
40/* D18F5 */
41#define REG_TDP_RUNNING_AVERAGE 0xe0
42#define REG_TDP_LIMIT3 0xe8
43
Huang Rui7deb14b2015-10-30 17:56:55 +080044#define FAM15H_MIN_NUM_ATTRS 2
45#define FAM15H_NUM_GROUPS 2
46
Andreas Herrmann512d1022011-05-25 20:43:31 +020047struct fam15h_power_data {
Axel Lin562dc972014-06-19 23:29:11 +080048 struct pci_dev *pdev;
Andreas Herrmann512d1022011-05-25 20:43:31 +020049 unsigned int tdp_to_watts;
50 unsigned int base_tdp;
51 unsigned int processor_pwr_watts;
Huang Rui1ed32162015-08-27 16:07:38 +080052 unsigned int cpu_pwr_sample_ratio;
Huang Rui7deb14b2015-10-30 17:56:55 +080053 const struct attribute_group *groups[FAM15H_NUM_GROUPS];
54 struct attribute_group group;
Andreas Herrmann512d1022011-05-25 20:43:31 +020055};
56
57static ssize_t show_power(struct device *dev,
58 struct device_attribute *attr, char *buf)
59{
60 u32 val, tdp_limit, running_avg_range;
61 s32 running_avg_capture;
62 u64 curr_pwr_watts;
Andreas Herrmann512d1022011-05-25 20:43:31 +020063 struct fam15h_power_data *data = dev_get_drvdata(dev);
Axel Lin562dc972014-06-19 23:29:11 +080064 struct pci_dev *f4 = data->pdev;
Andreas Herrmann512d1022011-05-25 20:43:31 +020065
66 pci_bus_read_config_dword(f4->bus, PCI_DEVFN(PCI_SLOT(f4->devfn), 5),
67 REG_TDP_RUNNING_AVERAGE, &val);
Huang Ruie9cd4d552015-08-27 16:07:35 +080068
69 /*
70 * On Carrizo and later platforms, TdpRunAvgAccCap bit field
71 * is extended to 4:31 from 4:25.
72 */
73 if (boot_cpu_data.x86 == 0x15 && boot_cpu_data.x86_model >= 0x60) {
74 running_avg_capture = val >> 4;
75 running_avg_capture = sign_extend32(running_avg_capture, 27);
76 } else {
77 running_avg_capture = (val >> 4) & 0x3fffff;
78 running_avg_capture = sign_extend32(running_avg_capture, 21);
79 }
80
Andre Przywara941a9562012-03-23 10:02:17 +010081 running_avg_range = (val & 0xf) + 1;
Andreas Herrmann512d1022011-05-25 20:43:31 +020082
83 pci_bus_read_config_dword(f4->bus, PCI_DEVFN(PCI_SLOT(f4->devfn), 5),
84 REG_TDP_LIMIT3, &val);
85
86 tdp_limit = val >> 16;
Guenter Roeck62867d42012-06-21 06:26:12 -070087 curr_pwr_watts = ((u64)(tdp_limit +
88 data->base_tdp)) << running_avg_range;
Andre Przywara941a9562012-03-23 10:02:17 +010089 curr_pwr_watts -= running_avg_capture;
Andreas Herrmann512d1022011-05-25 20:43:31 +020090 curr_pwr_watts *= data->tdp_to_watts;
91
92 /*
93 * Convert to microWatt
94 *
95 * power is in Watt provided as fixed point integer with
96 * scaling factor 1/(2^16). For conversion we use
97 * (10^6)/(2^16) = 15625/(2^10)
98 */
Andre Przywara941a9562012-03-23 10:02:17 +010099 curr_pwr_watts = (curr_pwr_watts * 15625) >> (10 + running_avg_range);
Andreas Herrmann512d1022011-05-25 20:43:31 +0200100 return sprintf(buf, "%u\n", (unsigned int) curr_pwr_watts);
101}
102static DEVICE_ATTR(power1_input, S_IRUGO, show_power, NULL);
103
104static ssize_t show_power_crit(struct device *dev,
105 struct device_attribute *attr, char *buf)
106{
107 struct fam15h_power_data *data = dev_get_drvdata(dev);
108
109 return sprintf(buf, "%u\n", data->processor_pwr_watts);
110}
111static DEVICE_ATTR(power1_crit, S_IRUGO, show_power_crit, NULL);
112
Huang Rui7deb14b2015-10-30 17:56:55 +0800113static int fam15h_power_init_attrs(struct pci_dev *pdev,
114 struct fam15h_power_data *data)
Aravind Gopalakrishnan961a2372014-09-16 14:58:04 -0500115{
Huang Rui7deb14b2015-10-30 17:56:55 +0800116 int n = FAM15H_MIN_NUM_ATTRS;
117 struct attribute **fam15h_power_attrs;
Huang Rui46f29c22015-10-30 17:56:56 +0800118 struct cpuinfo_x86 *c = &boot_cpu_data;
Aravind Gopalakrishnan961a2372014-09-16 14:58:04 -0500119
Huang Rui46f29c22015-10-30 17:56:56 +0800120 if (c->x86 == 0x15 &&
121 (c->x86_model <= 0xf ||
122 (c->x86_model >= 0x60 && c->x86_model <= 0x6f)))
Huang Rui7deb14b2015-10-30 17:56:55 +0800123 n += 1;
124
125 fam15h_power_attrs = devm_kcalloc(&pdev->dev, n,
126 sizeof(*fam15h_power_attrs),
127 GFP_KERNEL);
128
129 if (!fam15h_power_attrs)
130 return -ENOMEM;
131
132 n = 0;
133 fam15h_power_attrs[n++] = &dev_attr_power1_crit.attr;
Huang Rui46f29c22015-10-30 17:56:56 +0800134 if (c->x86 == 0x15 &&
135 (c->x86_model <= 0xf ||
136 (c->x86_model >= 0x60 && c->x86_model <= 0x6f)))
Huang Rui7deb14b2015-10-30 17:56:55 +0800137 fam15h_power_attrs[n++] = &dev_attr_power1_input.attr;
138
139 data->group.attrs = fam15h_power_attrs;
140
141 return 0;
Aravind Gopalakrishnan961a2372014-09-16 14:58:04 -0500142}
143
Huang Ruid83e92b2015-08-27 16:07:33 +0800144static bool should_load_on_this_node(struct pci_dev *f4)
Andreas Herrmann512d1022011-05-25 20:43:31 +0200145{
146 u32 val;
147
148 pci_bus_read_config_dword(f4->bus, PCI_DEVFN(PCI_SLOT(f4->devfn), 3),
149 REG_NORTHBRIDGE_CAP, &val);
150 if ((val & BIT(29)) && ((val >> 30) & 3))
151 return false;
152
153 return true;
154}
155
Andre Przywara00250ec2012-04-09 18:16:34 -0400156/*
157 * Newer BKDG versions have an updated recommendation on how to properly
158 * initialize the running average range (was: 0xE, now: 0x9). This avoids
159 * counter saturations resulting in bogus power readings.
160 * We correct this value ourselves to cope with older BIOSes.
161 */
Andreas Herrmann5f0ecb92012-09-23 20:27:32 +0200162static const struct pci_device_id affected_device[] = {
Guenter Roeckc3e40a92012-04-25 13:44:20 -0700163 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_NB_F4) },
164 { 0 }
165};
166
Andreas Herrmann5f0ecb92012-09-23 20:27:32 +0200167static void tweak_runavg_range(struct pci_dev *pdev)
Andre Przywara00250ec2012-04-09 18:16:34 -0400168{
169 u32 val;
Andre Przywara00250ec2012-04-09 18:16:34 -0400170
171 /*
172 * let this quirk apply only to the current version of the
173 * northbridge, since future versions may change the behavior
174 */
Guenter Roeckc3e40a92012-04-25 13:44:20 -0700175 if (!pci_match_id(affected_device, pdev))
Andre Przywara00250ec2012-04-09 18:16:34 -0400176 return;
177
178 pci_bus_read_config_dword(pdev->bus,
179 PCI_DEVFN(PCI_SLOT(pdev->devfn), 5),
180 REG_TDP_RUNNING_AVERAGE, &val);
181 if ((val & 0xf) != 0xe)
182 return;
183
184 val &= ~0xf;
185 val |= 0x9;
186 pci_bus_write_config_dword(pdev->bus,
187 PCI_DEVFN(PCI_SLOT(pdev->devfn), 5),
188 REG_TDP_RUNNING_AVERAGE, val);
189}
190
Andreas Herrmann5f0ecb92012-09-23 20:27:32 +0200191#ifdef CONFIG_PM
192static int fam15h_power_resume(struct pci_dev *pdev)
193{
194 tweak_runavg_range(pdev);
195 return 0;
196}
197#else
198#define fam15h_power_resume NULL
199#endif
200
Huang Rui7deb14b2015-10-30 17:56:55 +0800201static int fam15h_power_init_data(struct pci_dev *f4,
202 struct fam15h_power_data *data)
Andreas Herrmann512d1022011-05-25 20:43:31 +0200203{
Huang Rui1ed32162015-08-27 16:07:38 +0800204 u32 val, eax, ebx, ecx, edx;
Andreas Herrmann512d1022011-05-25 20:43:31 +0200205 u64 tmp;
Huang Rui7deb14b2015-10-30 17:56:55 +0800206 int ret;
Andreas Herrmann512d1022011-05-25 20:43:31 +0200207
208 pci_read_config_dword(f4, REG_PROCESSOR_TDP, &val);
209 data->base_tdp = val >> 16;
210 tmp = val & 0xffff;
211
212 pci_bus_read_config_dword(f4->bus, PCI_DEVFN(PCI_SLOT(f4->devfn), 5),
213 REG_TDP_LIMIT3, &val);
214
215 data->tdp_to_watts = ((val & 0x3ff) << 6) | ((val >> 10) & 0x3f);
216 tmp *= data->tdp_to_watts;
217
218 /* result not allowed to be >= 256W */
219 if ((tmp >> 16) >= 256)
Guenter Roeckb55f3752013-01-10 10:01:24 -0800220 dev_warn(&f4->dev,
221 "Bogus value for ProcessorPwrWatts (processor_pwr_watts>=%u)\n",
Andreas Herrmann512d1022011-05-25 20:43:31 +0200222 (unsigned int) (tmp >> 16));
223
224 /* convert to microWatt */
225 data->processor_pwr_watts = (tmp * 15625) >> 10;
Huang Rui1ed32162015-08-27 16:07:38 +0800226
Huang Rui7deb14b2015-10-30 17:56:55 +0800227 ret = fam15h_power_init_attrs(f4, data);
228 if (ret)
229 return ret;
230
Huang Rui1ed32162015-08-27 16:07:38 +0800231 cpuid(0x80000007, &eax, &ebx, &ecx, &edx);
232
233 /* CPUID Fn8000_0007:EDX[12] indicates to support accumulated power */
234 if (!(edx & BIT(12)))
Huang Rui7deb14b2015-10-30 17:56:55 +0800235 return 0;
Huang Rui1ed32162015-08-27 16:07:38 +0800236
237 /*
238 * determine the ratio of the compute unit power accumulator
239 * sample period to the PTSC counter period by executing CPUID
240 * Fn8000_0007:ECX
241 */
242 data->cpu_pwr_sample_ratio = ecx;
Huang Rui7deb14b2015-10-30 17:56:55 +0800243
244 return 0;
Andreas Herrmann512d1022011-05-25 20:43:31 +0200245}
246
Bill Pemberton6c931ae2012-11-19 13:22:35 -0500247static int fam15h_power_probe(struct pci_dev *pdev,
Huang Rui7deb14b2015-10-30 17:56:55 +0800248 const struct pci_device_id *id)
Andreas Herrmann512d1022011-05-25 20:43:31 +0200249{
250 struct fam15h_power_data *data;
Guenter Roeck87432a22012-06-02 09:58:06 -0700251 struct device *dev = &pdev->dev;
Axel Lin562dc972014-06-19 23:29:11 +0800252 struct device *hwmon_dev;
Huang Rui7deb14b2015-10-30 17:56:55 +0800253 int ret;
Andreas Herrmann512d1022011-05-25 20:43:31 +0200254
Andre Przywara00250ec2012-04-09 18:16:34 -0400255 /*
256 * though we ignore every other northbridge, we still have to
257 * do the tweaking on _each_ node in MCM processors as the counters
258 * are working hand-in-hand
259 */
260 tweak_runavg_range(pdev);
261
Huang Ruid83e92b2015-08-27 16:07:33 +0800262 if (!should_load_on_this_node(pdev))
Guenter Roeck87432a22012-06-02 09:58:06 -0700263 return -ENODEV;
Andreas Herrmann512d1022011-05-25 20:43:31 +0200264
Guenter Roeck87432a22012-06-02 09:58:06 -0700265 data = devm_kzalloc(dev, sizeof(struct fam15h_power_data), GFP_KERNEL);
266 if (!data)
267 return -ENOMEM;
268
Huang Rui7deb14b2015-10-30 17:56:55 +0800269 ret = fam15h_power_init_data(pdev, data);
270 if (ret)
271 return ret;
272
Axel Lin562dc972014-06-19 23:29:11 +0800273 data->pdev = pdev;
Andreas Herrmann512d1022011-05-25 20:43:31 +0200274
Huang Rui7deb14b2015-10-30 17:56:55 +0800275 data->groups[0] = &data->group;
276
Axel Lin562dc972014-06-19 23:29:11 +0800277 hwmon_dev = devm_hwmon_device_register_with_groups(dev, "fam15h_power",
278 data,
Huang Rui7deb14b2015-10-30 17:56:55 +0800279 &data->groups[0]);
Axel Lin562dc972014-06-19 23:29:11 +0800280 return PTR_ERR_OR_ZERO(hwmon_dev);
Andreas Herrmann512d1022011-05-25 20:43:31 +0200281}
282
Jingoo Hancd9bb052013-12-03 07:10:29 +0000283static const struct pci_device_id fam15h_power_id_table[] = {
Andreas Herrmann512d1022011-05-25 20:43:31 +0200284 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_NB_F4) },
Aravind Gopalakrishnan0a0039a2014-09-16 14:58:16 -0500285 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_M30H_NB_F4) },
Huang Rui5dc08722015-08-27 16:07:32 +0800286 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_M60H_NB_F4) },
Boris Ostrovsky22e32f42012-12-05 06:12:42 -0500287 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_16H_NB_F4) },
Aravind Gopalakrishnan0bd52942014-11-04 11:49:02 -0600288 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_16H_M30H_NB_F4) },
Andreas Herrmann512d1022011-05-25 20:43:31 +0200289 {}
290};
291MODULE_DEVICE_TABLE(pci, fam15h_power_id_table);
292
293static struct pci_driver fam15h_power_driver = {
294 .name = "fam15h_power",
295 .id_table = fam15h_power_id_table,
296 .probe = fam15h_power_probe,
Andreas Herrmann5f0ecb92012-09-23 20:27:32 +0200297 .resume = fam15h_power_resume,
Andreas Herrmann512d1022011-05-25 20:43:31 +0200298};
299
Axel Linf71f5a52012-04-02 21:25:46 -0400300module_pci_driver(fam15h_power_driver);