blob: 91e7b2f2bc05d35406e710cd7afeeea74234294d [file] [log] [blame]
Brian Swetland495f71d2006-06-26 16:16:03 -07001/*
2 * linux/arch/arm/mach-omap1/board-fsample.c
3 *
4 * Modified from board-perseus2.c
5 *
6 * Original OMAP730 support by Jean Pihet <j-pihet@ti.com>
7 * Updated for 2.6 by Kevin Hilman <kjh@hilman.org>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/kernel.h>
15#include <linux/init.h>
16#include <linux/platform_device.h>
17#include <linux/delay.h>
18#include <linux/mtd/mtd.h>
19#include <linux/mtd/nand.h>
20#include <linux/mtd/partitions.h>
21#include <linux/input.h>
Ladislav Michl3bc48012009-12-11 16:16:33 -080022#include <linux/smc91x.h>
Brian Swetland495f71d2006-06-26 16:16:03 -070023
Russell Kinga09e64f2008-08-05 16:14:15 +010024#include <mach/hardware.h>
Brian Swetland495f71d2006-06-26 16:16:03 -070025#include <asm/mach-types.h>
26#include <asm/mach/arch.h>
27#include <asm/mach/flash.h>
28#include <asm/mach/map.h>
29
Tony Lindgrence491cf2009-10-20 09:40:47 -070030#include <plat/tc.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010031#include <mach/gpio.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070032#include <plat/mux.h>
33#include <plat/fpga.h>
34#include <plat/nand.h>
35#include <plat/keypad.h>
36#include <plat/common.h>
37#include <plat/board.h>
Tony Lindgrend9558b12009-03-23 18:07:32 -070038
39/* fsample is pretty close to p2-sample */
40
41#define fsample_cpld_read(reg) __raw_readb(reg)
42#define fsample_cpld_write(val, reg) __raw_writeb(val, reg)
43
44#define FSAMPLE_CPLD_BASE 0xE8100000
45#define FSAMPLE_CPLD_SIZE SZ_4K
46#define FSAMPLE_CPLD_START 0x05080000
47
48#define FSAMPLE_CPLD_REG_A (FSAMPLE_CPLD_BASE + 0x00)
49#define FSAMPLE_CPLD_SWITCH (FSAMPLE_CPLD_BASE + 0x02)
50#define FSAMPLE_CPLD_UART (FSAMPLE_CPLD_BASE + 0x02)
51#define FSAMPLE_CPLD_REG_B (FSAMPLE_CPLD_BASE + 0x04)
52#define FSAMPLE_CPLD_VERSION (FSAMPLE_CPLD_BASE + 0x06)
53#define FSAMPLE_CPLD_SET_CLR (FSAMPLE_CPLD_BASE + 0x06)
54
55#define FSAMPLE_CPLD_BIT_BT_RESET 0
56#define FSAMPLE_CPLD_BIT_LCD_RESET 1
57#define FSAMPLE_CPLD_BIT_CAM_PWDN 2
58#define FSAMPLE_CPLD_BIT_CHARGER_ENABLE 3
59#define FSAMPLE_CPLD_BIT_SD_MMC_EN 4
60#define FSAMPLE_CPLD_BIT_aGPS_PWREN 5
61#define FSAMPLE_CPLD_BIT_BACKLIGHT 6
62#define FSAMPLE_CPLD_BIT_aGPS_EN_RESET 7
63#define FSAMPLE_CPLD_BIT_aGPS_SLEEPx_N 8
64#define FSAMPLE_CPLD_BIT_OTG_RESET 9
65
66#define fsample_cpld_set(bit) \
67 fsample_cpld_write((((bit) & 15) << 4) | 0x0f, FSAMPLE_CPLD_SET_CLR)
68
69#define fsample_cpld_clear(bit) \
70 fsample_cpld_write(0xf0 | ((bit) & 15), FSAMPLE_CPLD_SET_CLR)
Brian Swetland495f71d2006-06-26 16:16:03 -070071
72static int fsample_keymap[] = {
73 KEY(0,0,KEY_UP),
74 KEY(0,1,KEY_RIGHT),
75 KEY(0,2,KEY_LEFT),
76 KEY(0,3,KEY_DOWN),
Vivek Kutal496bcb82008-01-07 12:04:00 -020077 KEY(0,4,KEY_ENTER),
78 KEY(1,0,KEY_F10),
Brian Swetland495f71d2006-06-26 16:16:03 -070079 KEY(1,1,KEY_SEND),
80 KEY(1,2,KEY_END),
81 KEY(1,3,KEY_VOLUMEDOWN),
82 KEY(1,4,KEY_VOLUMEUP),
83 KEY(1,5,KEY_RECORD),
Vivek Kutal496bcb82008-01-07 12:04:00 -020084 KEY(2,0,KEY_F9),
Brian Swetland495f71d2006-06-26 16:16:03 -070085 KEY(2,1,KEY_3),
86 KEY(2,2,KEY_6),
87 KEY(2,3,KEY_9),
Vivek Kutal496bcb82008-01-07 12:04:00 -020088 KEY(2,4,KEY_KPDOT),
Brian Swetland495f71d2006-06-26 16:16:03 -070089 KEY(3,0,KEY_BACK),
90 KEY(3,1,KEY_2),
91 KEY(3,2,KEY_5),
92 KEY(3,3,KEY_8),
93 KEY(3,4,KEY_0),
Vivek Kutal496bcb82008-01-07 12:04:00 -020094 KEY(3,5,KEY_KPSLASH),
Brian Swetland495f71d2006-06-26 16:16:03 -070095 KEY(4,0,KEY_HOME),
96 KEY(4,1,KEY_1),
97 KEY(4,2,KEY_4),
98 KEY(4,3,KEY_7),
Vivek Kutal496bcb82008-01-07 12:04:00 -020099 KEY(4,4,KEY_KPASTERISK),
Brian Swetland495f71d2006-06-26 16:16:03 -0700100 KEY(4,5,KEY_POWER),
101 0
102};
103
Ladislav Michl3bc48012009-12-11 16:16:33 -0800104static struct smc91x_platdata smc91x_info = {
105 .flags = SMC91X_USE_16BIT | SMC91X_NOWAIT,
106 .leda = RPC_LED_100_10,
107 .ledb = RPC_LED_TX_RX,
108};
109
Brian Swetland495f71d2006-06-26 16:16:03 -0700110static struct resource smc91x_resources[] = {
111 [0] = {
112 .start = H2P2_DBG_FPGA_ETHR_START, /* Physical */
113 .end = H2P2_DBG_FPGA_ETHR_START + 0xf,
114 .flags = IORESOURCE_MEM,
115 },
116 [1] = {
Alistair Buxton372b1c32009-09-18 04:09:39 +0100117 .start = INT_7XX_MPU_EXT_NIRQ,
Brian Swetland495f71d2006-06-26 16:16:03 -0700118 .end = 0,
Russell Kinge7b3dc72008-01-14 22:30:10 +0000119 .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHEDGE,
Brian Swetland495f71d2006-06-26 16:16:03 -0700120 },
121};
122
123static struct mtd_partition nor_partitions[] = {
124 /* bootloader (U-Boot, etc) in first sector */
125 {
126 .name = "bootloader",
127 .offset = 0,
128 .size = SZ_128K,
129 .mask_flags = MTD_WRITEABLE, /* force read-only */
130 },
131 /* bootloader params in the next sector */
132 {
133 .name = "params",
134 .offset = MTDPART_OFS_APPEND,
135 .size = SZ_128K,
136 .mask_flags = 0,
137 },
138 /* kernel */
139 {
140 .name = "kernel",
141 .offset = MTDPART_OFS_APPEND,
142 .size = SZ_2M,
143 .mask_flags = 0
144 },
145 /* rest of flash is a file system */
146 {
147 .name = "rootfs",
148 .offset = MTDPART_OFS_APPEND,
149 .size = MTDPART_SIZ_FULL,
150 .mask_flags = 0
151 },
152};
153
154static struct flash_platform_data nor_data = {
155 .map_name = "cfi_probe",
156 .width = 2,
157 .parts = nor_partitions,
158 .nr_parts = ARRAY_SIZE(nor_partitions),
159};
160
161static struct resource nor_resource = {
162 .start = OMAP_CS0_PHYS,
163 .end = OMAP_CS0_PHYS + SZ_32M - 1,
164 .flags = IORESOURCE_MEM,
165};
166
167static struct platform_device nor_device = {
168 .name = "omapflash",
169 .id = 0,
170 .dev = {
171 .platform_data = &nor_data,
172 },
173 .num_resources = 1,
174 .resource = &nor_resource,
175};
176
Tony Lindgren78be6322007-12-11 13:50:17 -0800177static struct omap_nand_platform_data nand_data = {
Brian Swetland495f71d2006-06-26 16:16:03 -0700178 .options = NAND_SAMSUNG_LP_OPTIONS,
179};
180
181static struct resource nand_resource = {
182 .start = OMAP_CS3_PHYS,
183 .end = OMAP_CS3_PHYS + SZ_4K - 1,
184 .flags = IORESOURCE_MEM,
185};
186
187static struct platform_device nand_device = {
188 .name = "omapnand",
189 .id = 0,
190 .dev = {
191 .platform_data = &nand_data,
192 },
193 .num_resources = 1,
194 .resource = &nand_resource,
195};
196
197static struct platform_device smc91x_device = {
198 .name = "smc91x",
199 .id = 0,
Ladislav Michl3bc48012009-12-11 16:16:33 -0800200 .dev = {
201 .platform_data = &smc91x_info,
202 },
Brian Swetland495f71d2006-06-26 16:16:03 -0700203 .num_resources = ARRAY_SIZE(smc91x_resources),
204 .resource = smc91x_resources,
205};
206
207static struct resource kp_resources[] = {
208 [0] = {
Alistair Buxton372b1c32009-09-18 04:09:39 +0100209 .start = INT_7XX_MPUIO_KEYPAD,
210 .end = INT_7XX_MPUIO_KEYPAD,
Brian Swetland495f71d2006-06-26 16:16:03 -0700211 .flags = IORESOURCE_IRQ,
212 },
213};
214
215static struct omap_kp_platform_data kp_data = {
Komal Shah4d246072006-09-29 01:59:20 -0700216 .rows = 8,
217 .cols = 8,
218 .keymap = fsample_keymap,
219 .keymapsize = ARRAY_SIZE(fsample_keymap),
220 .delay = 4,
Brian Swetland495f71d2006-06-26 16:16:03 -0700221};
222
223static struct platform_device kp_device = {
224 .name = "omap-keypad",
225 .id = -1,
226 .dev = {
227 .platform_data = &kp_data,
228 },
229 .num_resources = ARRAY_SIZE(kp_resources),
230 .resource = kp_resources,
231};
232
233static struct platform_device lcd_device = {
234 .name = "lcd_p2",
235 .id = -1,
236};
237
238static struct platform_device *devices[] __initdata = {
239 &nor_device,
240 &nand_device,
241 &smc91x_device,
242 &kp_device,
243 &lcd_device,
244};
245
246#define P2_NAND_RB_GPIO_PIN 62
247
Tony Lindgren78be6322007-12-11 13:50:17 -0800248static int nand_dev_ready(struct omap_nand_platform_data *data)
Brian Swetland495f71d2006-06-26 16:16:03 -0700249{
David Brownell0b84b5c2008-12-10 17:35:25 -0800250 return gpio_get_value(P2_NAND_RB_GPIO_PIN);
Brian Swetland495f71d2006-06-26 16:16:03 -0700251}
252
Brian Swetland495f71d2006-06-26 16:16:03 -0700253static struct omap_lcd_config fsample_lcd_config __initdata = {
254 .ctrl_name = "internal",
255};
256
257static struct omap_board_config_kernel fsample_config[] = {
Brian Swetland495f71d2006-06-26 16:16:03 -0700258 { OMAP_TAG_LCD, &fsample_lcd_config },
259};
260
261static void __init omap_fsample_init(void)
262{
Jarkko Nikulaf2d18fe2008-12-10 17:35:30 -0800263 if (gpio_request(P2_NAND_RB_GPIO_PIN, "NAND ready") < 0)
264 BUG();
265 nand_data.dev_ready = nand_dev_ready;
Brian Swetland495f71d2006-06-26 16:16:03 -0700266
267 omap_cfg_reg(L3_1610_FLASH_CS2B_OE);
268 omap_cfg_reg(M8_1610_FLASH_CS2B_WE);
269
270 platform_add_devices(devices, ARRAY_SIZE(devices));
271
272 omap_board_config = fsample_config;
273 omap_board_config_size = ARRAY_SIZE(fsample_config);
274 omap_serial_init();
Jarkko Nikula1ed16a82007-11-07 06:54:32 +0200275 omap_register_i2c_bus(1, 100, NULL, 0);
Brian Swetland495f71d2006-06-26 16:16:03 -0700276}
277
278static void __init fsample_init_smc91x(void)
279{
280 fpga_write(1, H2P2_DBG_FPGA_LAN_RESET);
281 mdelay(50);
282 fpga_write(fpga_read(H2P2_DBG_FPGA_LAN_RESET) & ~1,
283 H2P2_DBG_FPGA_LAN_RESET);
284 mdelay(50);
285}
286
David Brownell277d58e2006-12-06 17:13:59 -0800287static void __init omap_fsample_init_irq(void)
Brian Swetland495f71d2006-06-26 16:16:03 -0700288{
289 omap1_init_common_hw();
290 omap_init_irq();
291 omap_gpio_init();
292 fsample_init_smc91x();
293}
294
295/* Only FPGA needs to be mapped here. All others are done with ioremap */
296static struct map_desc omap_fsample_io_desc[] __initdata = {
297 {
298 .virtual = H2P2_DBG_FPGA_BASE,
299 .pfn = __phys_to_pfn(H2P2_DBG_FPGA_START),
300 .length = H2P2_DBG_FPGA_SIZE,
301 .type = MT_DEVICE
302 },
303 {
304 .virtual = FSAMPLE_CPLD_BASE,
305 .pfn = __phys_to_pfn(FSAMPLE_CPLD_START),
306 .length = FSAMPLE_CPLD_SIZE,
307 .type = MT_DEVICE
308 }
309};
310
311static void __init omap_fsample_map_io(void)
312{
313 omap1_map_common_io();
314 iotable_init(omap_fsample_io_desc,
315 ARRAY_SIZE(omap_fsample_io_desc));
316
317 /* Early, board-dependent init */
318
319 /*
320 * Hold GSM Reset until needed
321 */
Alistair Buxtonb51988d2009-09-22 07:34:13 +0100322 omap_writew(omap_readw(OMAP7XX_DSP_M_CTL) & ~1, OMAP7XX_DSP_M_CTL);
Brian Swetland495f71d2006-06-26 16:16:03 -0700323
324 /*
325 * UARTs -> done automagically by 8250 driver
326 */
327
328 /*
329 * CSx timings, GPIO Mux ... setup
330 */
331
332 /* Flash: CS0 timings setup */
Alistair Buxtonb51988d2009-09-22 07:34:13 +0100333 omap_writel(0x0000fff3, OMAP7XX_FLASH_CFG_0);
334 omap_writel(0x00000088, OMAP7XX_FLASH_ACFG_0);
Brian Swetland495f71d2006-06-26 16:16:03 -0700335
336 /*
337 * Ethernet support through the debug board
338 * CS1 timings setup
339 */
Alistair Buxtonb51988d2009-09-22 07:34:13 +0100340 omap_writel(0x0000fff3, OMAP7XX_FLASH_CFG_1);
341 omap_writel(0x00000000, OMAP7XX_FLASH_ACFG_1);
Brian Swetland495f71d2006-06-26 16:16:03 -0700342
343 /*
344 * Configure MPU_EXT_NIRQ IO in IO_CONF9 register,
345 * It is used as the Ethernet controller interrupt
346 */
Alistair Buxtonb51988d2009-09-22 07:34:13 +0100347 omap_writel(omap_readl(OMAP7XX_IO_CONF_9) & 0x1FFFFFFF, OMAP7XX_IO_CONF_9);
Brian Swetland495f71d2006-06-26 16:16:03 -0700348}
349
350MACHINE_START(OMAP_FSAMPLE, "OMAP730 F-Sample")
351/* Maintainer: Brian Swetland <swetland@google.com> */
352 .phys_io = 0xfff00000,
353 .io_pg_offst = ((0xfef00000) >> 18) & 0xfffc,
354 .boot_params = 0x10000100,
355 .map_io = omap_fsample_map_io,
356 .init_irq = omap_fsample_init_irq,
357 .init_machine = omap_fsample_init,
358 .timer = &omap_timer,
359MACHINE_END