blob: dfc51755d6613ac03d00c36a44afa720be13401d [file] [log] [blame]
Yaniv Gardi39e794b2015-01-15 16:32:36 +02001/*
2 * Copyright (c) 2013-2015, Linux Foundation. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 and
6 * only version 2 as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 */
14
15#include "phy-qcom-ufs-qmp-20nm.h"
16
17#define UFS_PHY_NAME "ufs_phy_qmp_20nm"
18
19static
20int ufs_qcom_phy_qmp_20nm_phy_calibrate(struct ufs_qcom_phy *ufs_qcom_phy,
21 bool is_rate_B)
22{
23 struct ufs_qcom_phy_calibration *tbl_A, *tbl_B;
24 int tbl_size_A, tbl_size_B;
25 u8 major = ufs_qcom_phy->host_ctrl_rev_major;
26 u16 minor = ufs_qcom_phy->host_ctrl_rev_minor;
27 u16 step = ufs_qcom_phy->host_ctrl_rev_step;
28 int err;
29
30 if ((major == 0x1) && (minor == 0x002) && (step == 0x0000)) {
31 tbl_size_A = ARRAY_SIZE(phy_cal_table_rate_A_1_2_0);
32 tbl_A = phy_cal_table_rate_A_1_2_0;
33 } else if ((major == 0x1) && (minor == 0x003) && (step == 0x0000)) {
34 tbl_size_A = ARRAY_SIZE(phy_cal_table_rate_A_1_3_0);
35 tbl_A = phy_cal_table_rate_A_1_3_0;
36 } else {
37 dev_err(ufs_qcom_phy->dev, "%s: Unknown UFS-PHY version, no calibration values\n",
38 __func__);
39 err = -ENODEV;
40 goto out;
41 }
42
43 tbl_size_B = ARRAY_SIZE(phy_cal_table_rate_B);
44 tbl_B = phy_cal_table_rate_B;
45
46 err = ufs_qcom_phy_calibrate(ufs_qcom_phy, tbl_A, tbl_size_A,
47 tbl_B, tbl_size_B, is_rate_B);
48
49 if (err)
50 dev_err(ufs_qcom_phy->dev, "%s: ufs_qcom_phy_calibrate() failed %d\n",
51 __func__, err);
52
53out:
54 return err;
55}
56
57static
58void ufs_qcom_phy_qmp_20nm_advertise_quirks(struct ufs_qcom_phy *phy_common)
59{
60 phy_common->quirks =
61 UFS_QCOM_PHY_QUIRK_HIBERN8_EXIT_AFTER_PHY_PWR_COLLAPSE;
62}
63
64static int ufs_qcom_phy_qmp_20nm_init(struct phy *generic_phy)
65{
Vivek Gautam9c7ce692016-11-08 15:37:47 +053066 return 0;
Yaniv Gardi39e794b2015-01-15 16:32:36 +020067}
68
69static
70void ufs_qcom_phy_qmp_20nm_power_control(struct ufs_qcom_phy *phy, bool val)
71{
72 bool hibern8_exit_after_pwr_collapse = phy->quirks &
73 UFS_QCOM_PHY_QUIRK_HIBERN8_EXIT_AFTER_PHY_PWR_COLLAPSE;
74
75 if (val) {
76 writel_relaxed(0x1, phy->mmio + UFS_PHY_POWER_DOWN_CONTROL);
77 /*
78 * Before any transactions involving PHY, ensure PHY knows
79 * that it's analog rail is powered ON.
80 */
81 mb();
82
83 if (hibern8_exit_after_pwr_collapse) {
84 /*
85 * Give atleast 1us delay after restoring PHY analog
86 * power.
87 */
88 usleep_range(1, 2);
89 writel_relaxed(0x0A, phy->mmio +
90 QSERDES_COM_SYSCLK_EN_SEL_TXBAND);
91 writel_relaxed(0x08, phy->mmio +
92 QSERDES_COM_SYSCLK_EN_SEL_TXBAND);
93 /*
94 * Make sure workaround is deactivated before proceeding
95 * with normal PHY operations.
96 */
97 mb();
98 }
99 } else {
100 if (hibern8_exit_after_pwr_collapse) {
101 writel_relaxed(0x0A, phy->mmio +
102 QSERDES_COM_SYSCLK_EN_SEL_TXBAND);
103 writel_relaxed(0x02, phy->mmio +
104 QSERDES_COM_SYSCLK_EN_SEL_TXBAND);
105 /*
106 * Make sure that above workaround is activated before
107 * PHY analog power collapse.
108 */
109 mb();
110 }
111
112 writel_relaxed(0x0, phy->mmio + UFS_PHY_POWER_DOWN_CONTROL);
113 /*
114 * ensure that PHY knows its PHY analog rail is going
115 * to be powered down
116 */
117 mb();
118 }
119}
120
121static
122void ufs_qcom_phy_qmp_20nm_set_tx_lane_enable(struct ufs_qcom_phy *phy, u32 val)
123{
124 writel_relaxed(val & UFS_PHY_TX_LANE_ENABLE_MASK,
125 phy->mmio + UFS_PHY_TX_LANE_ENABLE);
126 mb();
127}
128
129static inline void ufs_qcom_phy_qmp_20nm_start_serdes(struct ufs_qcom_phy *phy)
130{
131 u32 tmp;
132
133 tmp = readl_relaxed(phy->mmio + UFS_PHY_PHY_START);
134 tmp &= ~MASK_SERDES_START;
135 tmp |= (1 << OFFSET_SERDES_START);
136 writel_relaxed(tmp, phy->mmio + UFS_PHY_PHY_START);
137 mb();
138}
139
140static int ufs_qcom_phy_qmp_20nm_is_pcs_ready(struct ufs_qcom_phy *phy_common)
141{
142 int err = 0;
143 u32 val;
144
145 err = readl_poll_timeout(phy_common->mmio + UFS_PHY_PCS_READY_STATUS,
146 val, (val & MASK_PCS_READY), 10, 1000000);
147 if (err)
148 dev_err(phy_common->dev, "%s: poll for pcs failed err = %d\n",
149 __func__, err);
150 return err;
151}
152
Axel Lin4a9e5ca2015-07-15 15:33:51 +0800153static const struct phy_ops ufs_qcom_phy_qmp_20nm_phy_ops = {
Yaniv Gardi39e794b2015-01-15 16:32:36 +0200154 .init = ufs_qcom_phy_qmp_20nm_init,
155 .exit = ufs_qcom_phy_exit,
156 .power_on = ufs_qcom_phy_power_on,
157 .power_off = ufs_qcom_phy_power_off,
158 .owner = THIS_MODULE,
159};
160
161static struct ufs_qcom_phy_specific_ops phy_20nm_ops = {
162 .calibrate_phy = ufs_qcom_phy_qmp_20nm_phy_calibrate,
163 .start_serdes = ufs_qcom_phy_qmp_20nm_start_serdes,
164 .is_physical_coding_sublayer_ready = ufs_qcom_phy_qmp_20nm_is_pcs_ready,
165 .set_tx_lane_enable = ufs_qcom_phy_qmp_20nm_set_tx_lane_enable,
166 .power_control = ufs_qcom_phy_qmp_20nm_power_control,
167};
168
169static int ufs_qcom_phy_qmp_20nm_probe(struct platform_device *pdev)
170{
171 struct device *dev = &pdev->dev;
172 struct phy *generic_phy;
173 struct ufs_qcom_phy_qmp_20nm *phy;
Vivek Gautam9c7ce692016-11-08 15:37:47 +0530174 struct ufs_qcom_phy *phy_common;
Yaniv Gardi39e794b2015-01-15 16:32:36 +0200175 int err = 0;
176
177 phy = devm_kzalloc(dev, sizeof(*phy), GFP_KERNEL);
178 if (!phy) {
Yaniv Gardi39e794b2015-01-15 16:32:36 +0200179 err = -ENOMEM;
180 goto out;
181 }
Vivek Gautam9c7ce692016-11-08 15:37:47 +0530182 phy_common = &phy->common_cfg;
Yaniv Gardi39e794b2015-01-15 16:32:36 +0200183
Vivek Gautam9c7ce692016-11-08 15:37:47 +0530184 generic_phy = ufs_qcom_phy_generic_probe(pdev, phy_common,
Yaniv Gardi39e794b2015-01-15 16:32:36 +0200185 &ufs_qcom_phy_qmp_20nm_phy_ops, &phy_20nm_ops);
186
187 if (!generic_phy) {
188 dev_err(dev, "%s: ufs_qcom_phy_generic_probe() failed\n",
189 __func__);
190 err = -EIO;
191 goto out;
192 }
193
Vivek Gautam9c7ce692016-11-08 15:37:47 +0530194 err = ufs_qcom_phy_init_clks(phy_common);
195 if (err) {
196 dev_err(phy_common->dev, "%s: ufs_qcom_phy_init_clks() failed %d\n",
197 __func__, err);
198 goto out;
199 }
200
201 err = ufs_qcom_phy_init_vregulators(phy_common);
202 if (err) {
203 dev_err(phy_common->dev, "%s: ufs_qcom_phy_init_vregulators() failed %d\n",
204 __func__, err);
205 goto out;
206 }
207
208 ufs_qcom_phy_qmp_20nm_advertise_quirks(phy_common);
209
Yaniv Gardi39e794b2015-01-15 16:32:36 +0200210 phy_set_drvdata(generic_phy, phy);
211
Vivek Gautam9c7ce692016-11-08 15:37:47 +0530212 strlcpy(phy_common->name, UFS_PHY_NAME, sizeof(phy_common->name));
Yaniv Gardi39e794b2015-01-15 16:32:36 +0200213
214out:
215 return err;
216}
217
Yaniv Gardi39e794b2015-01-15 16:32:36 +0200218static const struct of_device_id ufs_qcom_phy_qmp_20nm_of_match[] = {
219 {.compatible = "qcom,ufs-phy-qmp-20nm"},
220 {},
221};
222MODULE_DEVICE_TABLE(of, ufs_qcom_phy_qmp_20nm_of_match);
223
224static struct platform_driver ufs_qcom_phy_qmp_20nm_driver = {
225 .probe = ufs_qcom_phy_qmp_20nm_probe,
Yaniv Gardi39e794b2015-01-15 16:32:36 +0200226 .driver = {
227 .of_match_table = ufs_qcom_phy_qmp_20nm_of_match,
228 .name = "ufs_qcom_phy_qmp_20nm",
Yaniv Gardi39e794b2015-01-15 16:32:36 +0200229 },
230};
231
232module_platform_driver(ufs_qcom_phy_qmp_20nm_driver);
233
234MODULE_DESCRIPTION("Universal Flash Storage (UFS) QCOM PHY QMP 20nm");
235MODULE_LICENSE("GPL v2");