blob: 09e05e002703dcaf6a44cc0d00d7301ada941c8e [file] [log] [blame]
Rob Clarkcd5351f2011-11-12 12:09:40 -06001/*
Rob Clark8bb0daf2013-02-11 12:43:09 -05002 * drivers/gpu/drm/omapdrm/omap_crtc.c
Rob Clarkcd5351f2011-11-12 12:09:40 -06003 *
4 * Copyright (C) 2011 Texas Instruments
5 * Author: Rob Clark <rob@ti.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
Laurent Pinchart69a12262015-03-05 21:38:16 +020020#include <drm/drm_atomic.h>
21#include <drm/drm_atomic_helper.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020022#include <drm/drm_crtc.h>
23#include <drm/drm_crtc_helper.h>
Andy Grossb9ed9f02012-10-16 00:17:40 -050024#include <drm/drm_mode.h>
Daniel Vetter3cb9ae42014-10-29 10:03:57 +010025#include <drm/drm_plane_helper.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020026
27#include "omap_drv.h"
Rob Clarkcd5351f2011-11-12 12:09:40 -060028
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +020029#define to_omap_crtc_state(x) container_of(x, struct omap_crtc_state, base)
30
31struct omap_crtc_state {
32 /* Must be first. */
33 struct drm_crtc_state base;
34 /* Shadow values for legacy userspace support. */
35 unsigned int rotation;
36 unsigned int zpos;
37};
38
Rob Clarkcd5351f2011-11-12 12:09:40 -060039#define to_omap_crtc(x) container_of(x, struct omap_crtc, base)
40
41struct omap_crtc {
42 struct drm_crtc base;
Rob Clarkf5f94542012-12-04 13:59:12 -060043
Rob Clarkbb5c2d92012-01-16 12:51:16 -060044 const char *name;
Rob Clarkf5f94542012-12-04 13:59:12 -060045 enum omap_channel channel;
Rob Clarkf5f94542012-12-04 13:59:12 -060046
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +030047 struct videomode vm;
Rob Clarkf5f94542012-12-04 13:59:12 -060048
Tomi Valkeinena36af732015-02-26 15:20:24 +020049 bool ignore_digit_sync_lost;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030050
Laurent Pinchartf933a3a2016-04-18 02:54:31 +030051 bool enabled;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030052 bool pending;
53 wait_queue_head_t pending_wait;
Laurent Pinchart577d3982016-04-19 01:15:11 +030054 struct drm_pending_vblank_event *event;
Rob Clarkcd5351f2011-11-12 12:09:40 -060055};
56
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020057/* -----------------------------------------------------------------------------
58 * Helper Functions
59 */
60
Peter Ujfalusi4520ff22016-09-22 14:07:03 +030061struct videomode *omap_crtc_timings(struct drm_crtc *crtc)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020062{
63 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +030064 return &omap_crtc->vm;
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020065}
66
67enum omap_channel omap_crtc_channel(struct drm_crtc *crtc)
68{
69 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
70 return omap_crtc->channel;
71}
72
Laurent Pinchartd173d3d2016-04-19 01:31:21 +030073static bool omap_crtc_is_pending(struct drm_crtc *crtc)
74{
75 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
76 unsigned long flags;
77 bool pending;
78
79 spin_lock_irqsave(&crtc->dev->event_lock, flags);
80 pending = omap_crtc->pending;
81 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
82
83 return pending;
84}
85
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030086int omap_crtc_wait_pending(struct drm_crtc *crtc)
87{
88 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
89
Tomi Valkeinen61f3c402015-11-19 17:31:25 +020090 /*
91 * Timeout is set to a "sufficiently" high value, which should cover
92 * a single frame refresh even on slower displays.
93 */
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030094 return wait_event_timeout(omap_crtc->pending_wait,
Laurent Pinchartd173d3d2016-04-19 01:31:21 +030095 !omap_crtc_is_pending(crtc),
Tomi Valkeinen61f3c402015-11-19 17:31:25 +020096 msecs_to_jiffies(250));
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030097}
98
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020099/* -----------------------------------------------------------------------------
100 * DSS Manager Functions
101 */
102
Rob Clarkf5f94542012-12-04 13:59:12 -0600103/*
104 * Manager-ops, callbacks from output when they need to configure
105 * the upstream part of the video pipe.
106 *
107 * Most of these we can ignore until we add support for command-mode
108 * panels.. for video-mode the crtc-helpers already do an adequate
109 * job of sequencing the setup of the video pipe in the proper order
110 */
111
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300112/* ovl-mgr-id -> crtc */
113static struct omap_crtc *omap_crtcs[8];
Tomi Valkeinen3a924132015-10-21 16:34:08 +0300114static struct omap_dss_device *omap_crtc_output[8];
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300115
Rob Clarkf5f94542012-12-04 13:59:12 -0600116/* we can probably ignore these until we support command-mode panels: */
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200117static int omap_crtc_dss_connect(enum omap_channel channel,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300118 struct omap_dss_device *dst)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300119{
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200120 const struct dispc_ops *dispc_ops = dispc_get_ops();
121
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200122 if (omap_crtc_output[channel])
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300123 return -EINVAL;
124
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200125 if ((dispc_ops->mgr_get_supported_outputs(channel) & dst->id) == 0)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300126 return -EINVAL;
127
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200128 omap_crtc_output[channel] = dst;
Tomi Valkeinen49239502015-11-05 09:34:31 +0200129 dst->dispc_channel_connected = true;
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300130
131 return 0;
132}
133
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200134static void omap_crtc_dss_disconnect(enum omap_channel channel,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300135 struct omap_dss_device *dst)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300136{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200137 omap_crtc_output[channel] = NULL;
Tomi Valkeinen49239502015-11-05 09:34:31 +0200138 dst->dispc_channel_connected = false;
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300139}
140
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200141static void omap_crtc_dss_start_update(enum omap_channel channel)
Rob Clarkf5f94542012-12-04 13:59:12 -0600142{
143}
144
Laurent Pinchart4029755e2015-05-28 02:34:05 +0300145/* Called only from the encoder enable/disable and suspend/resume handlers. */
Laurent Pinchart8472b572015-01-15 00:45:17 +0200146static void omap_crtc_set_enabled(struct drm_crtc *crtc, bool enable)
147{
148 struct drm_device *dev = crtc->dev;
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200149 struct omap_drm_private *priv = dev->dev_private;
Laurent Pinchart8472b572015-01-15 00:45:17 +0200150 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
151 enum omap_channel channel = omap_crtc->channel;
152 struct omap_irq_wait *wait;
153 u32 framedone_irq, vsync_irq;
154 int ret;
155
Laurent Pinchart03af8152016-04-18 03:09:48 +0300156 if (WARN_ON(omap_crtc->enabled == enable))
157 return;
158
Tomi Valkeinen3a924132015-10-21 16:34:08 +0300159 if (omap_crtc_output[channel]->output_type == OMAP_DISPLAY_TYPE_HDMI) {
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200160 priv->dispc_ops->mgr_enable(channel, enable);
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300161 omap_crtc->enabled = enable;
Tomi Valkeinen4e4b53c2015-03-24 15:46:35 +0200162 return;
163 }
164
Tomi Valkeinenef422282015-02-26 15:20:25 +0200165 if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
166 /*
167 * Digit output produces some sync lost interrupts during the
168 * first frame when enabling, so we need to ignore those.
169 */
170 omap_crtc->ignore_digit_sync_lost = true;
171 }
Laurent Pinchart8472b572015-01-15 00:45:17 +0200172
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200173 framedone_irq = priv->dispc_ops->mgr_get_framedone_irq(channel);
174 vsync_irq = priv->dispc_ops->mgr_get_vsync_irq(channel);
Laurent Pinchart8472b572015-01-15 00:45:17 +0200175
176 if (enable) {
177 wait = omap_irq_wait_init(dev, vsync_irq, 1);
178 } else {
179 /*
180 * When we disable the digit output, we need to wait for
181 * FRAMEDONE to know that DISPC has finished with the output.
182 *
183 * OMAP2/3 does not have FRAMEDONE irq for digit output, and in
184 * that case we need to use vsync interrupt, and wait for both
185 * even and odd frames.
186 */
187
188 if (framedone_irq)
189 wait = omap_irq_wait_init(dev, framedone_irq, 1);
190 else
191 wait = omap_irq_wait_init(dev, vsync_irq, 2);
192 }
193
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200194 priv->dispc_ops->mgr_enable(channel, enable);
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300195 omap_crtc->enabled = enable;
Laurent Pinchart8472b572015-01-15 00:45:17 +0200196
197 ret = omap_irq_wait(dev, wait, msecs_to_jiffies(100));
198 if (ret) {
199 dev_err(dev->dev, "%s: timeout waiting for %s\n",
200 omap_crtc->name, enable ? "enable" : "disable");
201 }
202
Tomi Valkeinenef422282015-02-26 15:20:25 +0200203 if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
204 omap_crtc->ignore_digit_sync_lost = false;
205 /* make sure the irq handler sees the value above */
206 mb();
207 }
Laurent Pinchart8472b572015-01-15 00:45:17 +0200208}
209
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300210
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200211static int omap_crtc_dss_enable(enum omap_channel channel)
Rob Clarkf5f94542012-12-04 13:59:12 -0600212{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200213 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200214 struct omap_drm_private *priv = omap_crtc->base.dev->dev_private;
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300215
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200216 priv->dispc_ops->mgr_set_timings(omap_crtc->channel, &omap_crtc->vm);
Laurent Pinchart8472b572015-01-15 00:45:17 +0200217 omap_crtc_set_enabled(&omap_crtc->base, true);
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300218
Rob Clarkf5f94542012-12-04 13:59:12 -0600219 return 0;
220}
221
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200222static void omap_crtc_dss_disable(enum omap_channel channel)
Rob Clarkf5f94542012-12-04 13:59:12 -0600223{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200224 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300225
Laurent Pinchart8472b572015-01-15 00:45:17 +0200226 omap_crtc_set_enabled(&omap_crtc->base, false);
Rob Clarkf5f94542012-12-04 13:59:12 -0600227}
228
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200229static void omap_crtc_dss_set_timings(enum omap_channel channel,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300230 const struct videomode *vm)
Rob Clarkf5f94542012-12-04 13:59:12 -0600231{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200232 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Rob Clarkf5f94542012-12-04 13:59:12 -0600233 DBG("%s", omap_crtc->name);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300234 omap_crtc->vm = *vm;
Rob Clarkf5f94542012-12-04 13:59:12 -0600235}
236
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200237static void omap_crtc_dss_set_lcd_config(enum omap_channel channel,
Rob Clarkf5f94542012-12-04 13:59:12 -0600238 const struct dss_lcd_mgr_config *config)
239{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200240 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200241 struct omap_drm_private *priv = omap_crtc->base.dev->dev_private;
242
Rob Clarkf5f94542012-12-04 13:59:12 -0600243 DBG("%s", omap_crtc->name);
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200244 priv->dispc_ops->mgr_set_lcd_config(omap_crtc->channel, config);
Rob Clarkf5f94542012-12-04 13:59:12 -0600245}
246
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200247static int omap_crtc_dss_register_framedone(
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200248 enum omap_channel channel,
Rob Clarkf5f94542012-12-04 13:59:12 -0600249 void (*handler)(void *), void *data)
250{
251 return 0;
252}
253
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200254static void omap_crtc_dss_unregister_framedone(
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200255 enum omap_channel channel,
Rob Clarkf5f94542012-12-04 13:59:12 -0600256 void (*handler)(void *), void *data)
257{
258}
259
260static const struct dss_mgr_ops mgr_ops = {
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200261 .connect = omap_crtc_dss_connect,
262 .disconnect = omap_crtc_dss_disconnect,
263 .start_update = omap_crtc_dss_start_update,
264 .enable = omap_crtc_dss_enable,
265 .disable = omap_crtc_dss_disable,
266 .set_timings = omap_crtc_dss_set_timings,
267 .set_lcd_config = omap_crtc_dss_set_lcd_config,
268 .register_framedone_handler = omap_crtc_dss_register_framedone,
269 .unregister_framedone_handler = omap_crtc_dss_unregister_framedone,
Rob Clarkf5f94542012-12-04 13:59:12 -0600270};
271
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200272/* -----------------------------------------------------------------------------
Laurent Pinchart1d5e5ea2015-01-18 16:57:36 +0200273 * Setup, Flush and Page Flip
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200274 */
275
Laurent Pincharte0519af2015-05-28 00:21:29 +0300276void omap_crtc_error_irq(struct drm_crtc *crtc, uint32_t irqstatus)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200277{
Laurent Pincharte0519af2015-05-28 00:21:29 +0300278 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Tomi Valkeinena36af732015-02-26 15:20:24 +0200279
280 if (omap_crtc->ignore_digit_sync_lost) {
281 irqstatus &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
282 if (!irqstatus)
283 return;
284 }
285
Tomi Valkeinen3b143fc2014-11-19 12:50:13 +0200286 DRM_ERROR_RATELIMITED("%s: errors: %08x\n", omap_crtc->name, irqstatus);
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200287}
288
Laurent Pinchart14389a32016-04-19 01:43:03 +0300289void omap_crtc_vblank_irq(struct drm_crtc *crtc)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200290{
Laurent Pinchart14389a32016-04-19 01:43:03 +0300291 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200292 struct drm_device *dev = omap_crtc->base.dev;
293 struct omap_drm_private *priv = dev->dev_private;
Laurent Pinchart14389a32016-04-19 01:43:03 +0300294 bool pending;
Laurent Pincharta42133a2015-01-17 19:09:26 +0200295
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300296 spin_lock(&crtc->dev->event_lock);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300297 /*
298 * If the dispc is busy we're racing the flush operation. Try again on
299 * the next vblank interrupt.
300 */
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200301 if (priv->dispc_ops->mgr_go_busy(omap_crtc->channel)) {
Laurent Pinchart14389a32016-04-19 01:43:03 +0300302 spin_unlock(&crtc->dev->event_lock);
303 return;
304 }
305
306 /* Send the vblank event if one has been requested. */
307 if (omap_crtc->event) {
308 drm_crtc_send_vblank_event(crtc, omap_crtc->event);
309 omap_crtc->event = NULL;
310 }
311
312 pending = omap_crtc->pending;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300313 omap_crtc->pending = false;
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300314 spin_unlock(&crtc->dev->event_lock);
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300315
Laurent Pinchart14389a32016-04-19 01:43:03 +0300316 if (pending)
317 drm_crtc_vblank_put(crtc);
Laurent Pincharta42133a2015-01-17 19:09:26 +0200318
Laurent Pinchart14389a32016-04-19 01:43:03 +0300319 /* Wake up omap_atomic_complete. */
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300320 wake_up(&omap_crtc->pending_wait);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300321
322 DBG("%s: apply done", omap_crtc->name);
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200323}
324
Tomi Valkeinen7e3d9272015-08-10 12:08:50 +0300325static void omap_crtc_write_crtc_properties(struct drm_crtc *crtc)
326{
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200327 struct omap_drm_private *priv = crtc->dev->dev_private;
Tomi Valkeinen7e3d9272015-08-10 12:08:50 +0300328 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
329 struct omap_overlay_manager_info info;
330
331 memset(&info, 0, sizeof(info));
332
333 info.default_color = 0x000000;
334 info.trans_enabled = false;
335 info.partial_alpha_enabled = false;
336 info.cpr_enable = false;
337
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200338 priv->dispc_ops->mgr_setup(omap_crtc->channel, &info);
Tomi Valkeinen7e3d9272015-08-10 12:08:50 +0300339}
340
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200341/* -----------------------------------------------------------------------------
342 * CRTC Functions
Rob Clarkf5f94542012-12-04 13:59:12 -0600343 */
344
Rob Clarkcd5351f2011-11-12 12:09:40 -0600345static void omap_crtc_destroy(struct drm_crtc *crtc)
346{
347 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600348
349 DBG("%s", omap_crtc->name);
350
Rob Clarkcd5351f2011-11-12 12:09:40 -0600351 drm_crtc_cleanup(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600352
Rob Clarkcd5351f2011-11-12 12:09:40 -0600353 kfree(omap_crtc);
354}
355
Laurent Pinchartce9a8f12017-05-09 01:27:09 +0300356static void omap_crtc_arm_event(struct drm_crtc *crtc)
357{
358 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
359
360 WARN_ON(omap_crtc->pending);
361 omap_crtc->pending = true;
362
363 if (crtc->state->event) {
364 omap_crtc->event = crtc->state->event;
365 crtc->state->event = NULL;
366 }
367}
368
Laurent Pinchart0b20a0f2017-06-30 12:36:44 +0300369static void omap_crtc_atomic_enable(struct drm_crtc *crtc,
370 struct drm_crtc_state *old_state)
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200371{
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200372 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300373 int ret;
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200374
375 DBG("%s", omap_crtc->name);
376
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300377 spin_lock_irq(&crtc->dev->event_lock);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300378 drm_crtc_vblank_on(crtc);
379 ret = drm_crtc_vblank_get(crtc);
380 WARN_ON(ret != 0);
381
Laurent Pinchartce9a8f12017-05-09 01:27:09 +0300382 omap_crtc_arm_event(crtc);
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300383 spin_unlock_irq(&crtc->dev->event_lock);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200384}
385
Laurent Pinchart64581712017-06-30 12:36:45 +0300386static void omap_crtc_atomic_disable(struct drm_crtc *crtc,
387 struct drm_crtc_state *old_state)
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200388{
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200389 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200390
391 DBG("%s", omap_crtc->name);
392
Laurent Pinchartce9a8f12017-05-09 01:27:09 +0300393 spin_lock_irq(&crtc->dev->event_lock);
394 if (crtc->state->event) {
395 drm_crtc_send_vblank_event(crtc, crtc->state->event);
396 crtc->state->event = NULL;
397 }
398 spin_unlock_irq(&crtc->dev->event_lock);
399
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200400 drm_crtc_vblank_off(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200401}
402
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200403static void omap_crtc_mode_set_nofb(struct drm_crtc *crtc)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600404{
405 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200406 struct drm_display_mode *mode = &crtc->state->adjusted_mode;
Tomi Valkeinen50fa9f02016-11-23 13:24:00 +0200407 struct omap_drm_private *priv = crtc->dev->dev_private;
408 const u32 flags_mask = DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_DE_LOW |
409 DISPLAY_FLAGS_PIXDATA_POSEDGE | DISPLAY_FLAGS_PIXDATA_NEGEDGE |
410 DISPLAY_FLAGS_SYNC_POSEDGE | DISPLAY_FLAGS_SYNC_NEGEDGE;
411 unsigned int i;
Rob Clarkf5f94542012-12-04 13:59:12 -0600412
413 DBG("%s: set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x",
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200414 omap_crtc->name, mode->base.id, mode->name,
415 mode->vrefresh, mode->clock,
416 mode->hdisplay, mode->hsync_start, mode->hsync_end, mode->htotal,
417 mode->vdisplay, mode->vsync_start, mode->vsync_end, mode->vtotal,
418 mode->type, mode->flags);
Rob Clarkf5f94542012-12-04 13:59:12 -0600419
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300420 drm_display_mode_to_videomode(mode, &omap_crtc->vm);
Tomi Valkeinen50fa9f02016-11-23 13:24:00 +0200421
422 /*
423 * HACK: This fixes the vm flags.
424 * struct drm_display_mode does not contain the VSYNC/HSYNC/DE flags
425 * and they get lost when converting back and forth between
426 * struct drm_display_mode and struct videomode. The hack below
427 * goes and fetches the missing flags from the panel drivers.
428 *
429 * Correct solution would be to use DRM's bus-flags, but that's not
430 * easily possible before the omapdrm's panel/encoder driver model
431 * has been changed to the DRM model.
432 */
433
434 for (i = 0; i < priv->num_encoders; ++i) {
435 struct drm_encoder *encoder = priv->encoders[i];
436
437 if (encoder->crtc == crtc) {
438 struct omap_dss_device *dssdev;
439
440 dssdev = omap_encoder_get_dssdev(encoder);
441
442 if (dssdev) {
443 struct videomode vm = {0};
444
445 dssdev->driver->get_timings(dssdev, &vm);
446
447 omap_crtc->vm.flags |= vm.flags & flags_mask;
448 }
449
450 break;
451 }
452 }
Rob Clarkcd5351f2011-11-12 12:09:40 -0600453}
454
Jyri Sarha492a4262016-06-07 15:09:17 +0300455static int omap_crtc_atomic_check(struct drm_crtc *crtc,
456 struct drm_crtc_state *state)
457{
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200458 struct drm_plane_state *pri_state;
459
Jyri Sarha492a4262016-06-07 15:09:17 +0300460 if (state->color_mgmt_changed && state->gamma_lut) {
461 uint length = state->gamma_lut->length /
462 sizeof(struct drm_color_lut);
463
464 if (length < 2)
465 return -EINVAL;
466 }
467
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200468 pri_state = drm_atomic_get_new_plane_state(state->state, crtc->primary);
469 if (pri_state) {
470 struct omap_crtc_state *omap_crtc_state =
471 to_omap_crtc_state(state);
472
473 /* Mirror new values for zpos and rotation in omap_crtc_state */
474 omap_crtc_state->zpos = pri_state->zpos;
475 omap_crtc_state->rotation = pri_state->rotation;
476 }
477
Jyri Sarha492a4262016-06-07 15:09:17 +0300478 return 0;
479}
480
Daniel Vetterc201d002015-08-06 14:09:35 +0200481static void omap_crtc_atomic_begin(struct drm_crtc *crtc,
Laurent Pinchart577d3982016-04-19 01:15:11 +0300482 struct drm_crtc_state *old_crtc_state)
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200483{
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200484}
485
Daniel Vetterc201d002015-08-06 14:09:35 +0200486static void omap_crtc_atomic_flush(struct drm_crtc *crtc,
Laurent Pinchart577d3982016-04-19 01:15:11 +0300487 struct drm_crtc_state *old_crtc_state)
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200488{
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200489 struct omap_drm_private *priv = crtc->dev->dev_private;
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300490 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300491 int ret;
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300492
Jyri Sarha492a4262016-06-07 15:09:17 +0300493 if (crtc->state->color_mgmt_changed) {
494 struct drm_color_lut *lut = NULL;
495 uint length = 0;
496
497 if (crtc->state->gamma_lut) {
498 lut = (struct drm_color_lut *)
499 crtc->state->gamma_lut->data;
500 length = crtc->state->gamma_lut->length /
501 sizeof(*lut);
502 }
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200503 priv->dispc_ops->mgr_set_gamma(omap_crtc->channel, lut, length);
Jyri Sarha492a4262016-06-07 15:09:17 +0300504 }
505
Tomi Valkeinen7e3d9272015-08-10 12:08:50 +0300506 omap_crtc_write_crtc_properties(crtc);
507
Jyri Sarhae025d382017-01-27 12:04:54 +0200508 /* Only flush the CRTC if it is currently enabled. */
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300509 if (!omap_crtc->enabled)
510 return;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300511
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300512 DBG("%s: GO", omap_crtc->name);
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300513
Laurent Pinchart14389a32016-04-19 01:43:03 +0300514 ret = drm_crtc_vblank_get(crtc);
515 WARN_ON(ret != 0);
516
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300517 spin_lock_irq(&crtc->dev->event_lock);
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200518 priv->dispc_ops->mgr_go(omap_crtc->channel);
Laurent Pinchartce9a8f12017-05-09 01:27:09 +0300519 omap_crtc_arm_event(crtc);
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300520 spin_unlock_irq(&crtc->dev->event_lock);
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200521}
522
Laurent Pinchartafc34932015-03-06 18:35:16 +0200523static int omap_crtc_atomic_set_property(struct drm_crtc *crtc,
524 struct drm_crtc_state *state,
525 struct drm_property *property,
526 uint64_t val)
Rob Clark3c810c62012-08-15 15:18:01 -0500527{
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200528 struct omap_drm_private *priv = crtc->dev->dev_private;
529 struct drm_plane_state *plane_state;
Laurent Pinchartafc34932015-03-06 18:35:16 +0200530
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200531 /*
532 * Delegate property set to the primary plane. Get the plane state and
533 * set the property directly, the shadow copy will be assigned in the
534 * omap_crtc_atomic_check callback. This way updates to plane state will
535 * always be mirrored in the crtc state correctly.
536 */
537 plane_state = drm_atomic_get_plane_state(state->state, crtc->primary);
538 if (IS_ERR(plane_state))
539 return PTR_ERR(plane_state);
Laurent Pinchartafc34932015-03-06 18:35:16 +0200540
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200541 if (property == crtc->primary->rotation_property)
542 plane_state->rotation = val;
543 else if (property == priv->zorder_prop)
544 plane_state->zpos = val;
545 else
546 return -EINVAL;
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200547
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200548 return 0;
Laurent Pinchartafc34932015-03-06 18:35:16 +0200549}
550
551static int omap_crtc_atomic_get_property(struct drm_crtc *crtc,
552 const struct drm_crtc_state *state,
553 struct drm_property *property,
554 uint64_t *val)
555{
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200556 struct omap_drm_private *priv = crtc->dev->dev_private;
557 struct omap_crtc_state *omap_state = to_omap_crtc_state(state);
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200558
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200559 if (property == crtc->primary->rotation_property)
560 *val = omap_state->rotation;
561 else if (property == priv->zorder_prop)
562 *val = omap_state->zpos;
563 else
564 return -EINVAL;
565
566 return 0;
567}
568
569static void omap_crtc_reset(struct drm_crtc *crtc)
570{
571 if (crtc->state)
572 __drm_atomic_helper_crtc_destroy_state(crtc->state);
573
574 kfree(crtc->state);
575 crtc->state = kzalloc(sizeof(struct omap_crtc_state), GFP_KERNEL);
576
577 if (crtc->state)
578 crtc->state->crtc = crtc;
579}
580
581static struct drm_crtc_state *
582omap_crtc_duplicate_state(struct drm_crtc *crtc)
583{
584 struct omap_crtc_state *state, *current_state;
585
586 if (WARN_ON(!crtc->state))
587 return NULL;
588
589 current_state = to_omap_crtc_state(crtc->state);
590
591 state = kmalloc(sizeof(*state), GFP_KERNEL);
592 if (state)
593 __drm_atomic_helper_crtc_duplicate_state(crtc, &state->base);
594
595 state->zpos = current_state->zpos;
596 state->rotation = current_state->rotation;
597
598 return &state->base;
Rob Clark3c810c62012-08-15 15:18:01 -0500599}
600
Rob Clarkcd5351f2011-11-12 12:09:40 -0600601static const struct drm_crtc_funcs omap_crtc_funcs = {
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200602 .reset = omap_crtc_reset,
Laurent Pinchart9416c9d2015-03-05 21:54:54 +0200603 .set_config = drm_atomic_helper_set_config,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600604 .destroy = omap_crtc_destroy,
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200605 .page_flip = drm_atomic_helper_page_flip,
Jyri Sarha492a4262016-06-07 15:09:17 +0300606 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Laurent Pinchartafc34932015-03-06 18:35:16 +0200607 .set_property = drm_atomic_helper_crtc_set_property,
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200608 .atomic_duplicate_state = omap_crtc_duplicate_state,
Laurent Pinchart69a12262015-03-05 21:38:16 +0200609 .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
Laurent Pinchartafc34932015-03-06 18:35:16 +0200610 .atomic_set_property = omap_crtc_atomic_set_property,
611 .atomic_get_property = omap_crtc_atomic_get_property,
Tomi Valkeinen03961622017-02-08 13:26:00 +0200612 .enable_vblank = omap_irq_enable_vblank,
613 .disable_vblank = omap_irq_disable_vblank,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600614};
615
616static const struct drm_crtc_helper_funcs omap_crtc_helper_funcs = {
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200617 .mode_set_nofb = omap_crtc_mode_set_nofb,
Jyri Sarha492a4262016-06-07 15:09:17 +0300618 .atomic_check = omap_crtc_atomic_check,
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200619 .atomic_begin = omap_crtc_atomic_begin,
620 .atomic_flush = omap_crtc_atomic_flush,
Laurent Pinchart0b20a0f2017-06-30 12:36:44 +0300621 .atomic_enable = omap_crtc_atomic_enable,
Laurent Pinchart64581712017-06-30 12:36:45 +0300622 .atomic_disable = omap_crtc_atomic_disable,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600623};
624
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200625/* -----------------------------------------------------------------------------
626 * Init and Cleanup
627 */
Tomi Valkeinene2f8fd72014-04-02 14:31:57 +0300628
Rob Clarkf5f94542012-12-04 13:59:12 -0600629static const char *channel_names[] = {
Laurent Pinchart222025e2015-01-11 00:02:07 +0200630 [OMAP_DSS_CHANNEL_LCD] = "lcd",
631 [OMAP_DSS_CHANNEL_DIGIT] = "tv",
632 [OMAP_DSS_CHANNEL_LCD2] = "lcd2",
633 [OMAP_DSS_CHANNEL_LCD3] = "lcd3",
Rob Clarkf5f94542012-12-04 13:59:12 -0600634};
635
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300636void omap_crtc_pre_init(void)
637{
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200638 memset(omap_crtcs, 0, sizeof(omap_crtcs));
639
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300640 dss_install_mgr_ops(&mgr_ops);
641}
642
Archit Taneja3a01ab22014-01-02 14:49:51 +0530643void omap_crtc_pre_uninit(void)
644{
645 dss_uninstall_mgr_ops();
646}
647
Rob Clarkcd5351f2011-11-12 12:09:40 -0600648/* initialize crtc */
649struct drm_crtc *omap_crtc_init(struct drm_device *dev,
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200650 struct drm_plane *plane, struct omap_dss_device *dssdev)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600651{
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200652 struct omap_drm_private *priv = dev->dev_private;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600653 struct drm_crtc *crtc = NULL;
Rob Clarkf5f94542012-12-04 13:59:12 -0600654 struct omap_crtc *omap_crtc;
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200655 enum omap_channel channel;
656 struct omap_dss_device *out;
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200657 int ret;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600658
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200659 out = omapdss_find_output_from_display(dssdev);
660 channel = out->dispc_channel;
661 omap_dss_put_device(out);
662
Rob Clarkf5f94542012-12-04 13:59:12 -0600663 DBG("%s", channel_names[channel]);
664
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200665 /* Multiple displays on same channel is not allowed */
666 if (WARN_ON(omap_crtcs[channel] != NULL))
667 return ERR_PTR(-EINVAL);
668
Rob Clarkf5f94542012-12-04 13:59:12 -0600669 omap_crtc = kzalloc(sizeof(*omap_crtc), GFP_KERNEL);
Joe Perches78110bb2013-02-11 09:41:29 -0800670 if (!omap_crtc)
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200671 return ERR_PTR(-ENOMEM);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600672
Rob Clarkcd5351f2011-11-12 12:09:40 -0600673 crtc = &omap_crtc->base;
Rob Clarkbb5c2d92012-01-16 12:51:16 -0600674
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300675 init_waitqueue_head(&omap_crtc->pending_wait);
Rob Clarkf5f94542012-12-04 13:59:12 -0600676
Archit Taneja0d8f3712013-03-26 19:15:19 +0530677 omap_crtc->channel = channel;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530678 omap_crtc->name = channel_names[channel];
Archit Taneja0d8f3712013-03-26 19:15:19 +0530679
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200680 ret = drm_crtc_init_with_planes(dev, crtc, plane, NULL,
Ville Syrjäläf9882872015-12-09 16:19:31 +0200681 &omap_crtc_funcs, NULL);
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200682 if (ret < 0) {
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200683 dev_err(dev->dev, "%s(): could not init crtc for: %s\n",
684 __func__, dssdev->name);
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200685 kfree(omap_crtc);
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200686 return ERR_PTR(ret);
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200687 }
688
Rob Clarkcd5351f2011-11-12 12:09:40 -0600689 drm_crtc_helper_add(crtc, &omap_crtc_helper_funcs);
690
Jyri Sarha492a4262016-06-07 15:09:17 +0300691 /* The dispc API adapts to what ever size, but the HW supports
692 * 256 element gamma table for LCDs and 1024 element table for
693 * OMAP_DSS_CHANNEL_DIGIT. X server assumes 256 element gamma
694 * tables so lets use that. Size of HW gamma table can be
695 * extracted with dispc_mgr_gamma_size(). If it returns 0
696 * gamma table is not supprted.
697 */
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200698 if (priv->dispc_ops->mgr_gamma_size(channel)) {
Jyri Sarha492a4262016-06-07 15:09:17 +0300699 uint gamma_lut_size = 256;
700
701 drm_crtc_enable_color_mgmt(crtc, 0, false, gamma_lut_size);
702 drm_mode_crtc_set_gamma_size(crtc, gamma_lut_size);
703 }
704
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200705 omap_plane_install_properties(crtc->primary, &crtc->base);
Rob Clark3c810c62012-08-15 15:18:01 -0500706
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300707 omap_crtcs[channel] = omap_crtc;
708
Rob Clarkcd5351f2011-11-12 12:09:40 -0600709 return crtc;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600710}