Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 1 | /* |
Rob Clark | 8bb0daf | 2013-02-11 12:43:09 -0500 | [diff] [blame] | 2 | * drivers/gpu/drm/omapdrm/omap_crtc.c |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 3 | * |
| 4 | * Copyright (C) 2011 Texas Instruments |
| 5 | * Author: Rob Clark <rob@ti.com> |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify it |
| 8 | * under the terms of the GNU General Public License version 2 as published by |
| 9 | * the Free Software Foundation. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 12 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 13 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 14 | * more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU General Public License along with |
| 17 | * this program. If not, see <http://www.gnu.org/licenses/>. |
| 18 | */ |
| 19 | |
Laurent Pinchart | 69a1226 | 2015-03-05 21:38:16 +0200 | [diff] [blame] | 20 | #include <drm/drm_atomic.h> |
| 21 | #include <drm/drm_atomic_helper.h> |
Laurent Pinchart | 2d278f5 | 2015-03-05 21:31:37 +0200 | [diff] [blame] | 22 | #include <drm/drm_crtc.h> |
| 23 | #include <drm/drm_crtc_helper.h> |
Andy Gross | b9ed9f0 | 2012-10-16 00:17:40 -0500 | [diff] [blame] | 24 | #include <drm/drm_mode.h> |
Daniel Vetter | 3cb9ae4 | 2014-10-29 10:03:57 +0100 | [diff] [blame] | 25 | #include <drm/drm_plane_helper.h> |
Laurent Pinchart | 2d278f5 | 2015-03-05 21:31:37 +0200 | [diff] [blame] | 26 | |
| 27 | #include "omap_drv.h" |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 28 | |
Maarten Lankhorst | 3dfeb63 | 2017-08-07 12:20:06 +0200 | [diff] [blame^] | 29 | #define to_omap_crtc_state(x) container_of(x, struct omap_crtc_state, base) |
| 30 | |
| 31 | struct omap_crtc_state { |
| 32 | /* Must be first. */ |
| 33 | struct drm_crtc_state base; |
| 34 | /* Shadow values for legacy userspace support. */ |
| 35 | unsigned int rotation; |
| 36 | unsigned int zpos; |
| 37 | }; |
| 38 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 39 | #define to_omap_crtc(x) container_of(x, struct omap_crtc, base) |
| 40 | |
| 41 | struct omap_crtc { |
| 42 | struct drm_crtc base; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 43 | |
Rob Clark | bb5c2d9 | 2012-01-16 12:51:16 -0600 | [diff] [blame] | 44 | const char *name; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 45 | enum omap_channel channel; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 46 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 47 | struct videomode vm; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 48 | |
Tomi Valkeinen | a36af73 | 2015-02-26 15:20:24 +0200 | [diff] [blame] | 49 | bool ignore_digit_sync_lost; |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 50 | |
Laurent Pinchart | f933a3a | 2016-04-18 02:54:31 +0300 | [diff] [blame] | 51 | bool enabled; |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 52 | bool pending; |
| 53 | wait_queue_head_t pending_wait; |
Laurent Pinchart | 577d398 | 2016-04-19 01:15:11 +0300 | [diff] [blame] | 54 | struct drm_pending_vblank_event *event; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 55 | }; |
| 56 | |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 57 | /* ----------------------------------------------------------------------------- |
| 58 | * Helper Functions |
| 59 | */ |
| 60 | |
Peter Ujfalusi | 4520ff2 | 2016-09-22 14:07:03 +0300 | [diff] [blame] | 61 | struct videomode *omap_crtc_timings(struct drm_crtc *crtc) |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 62 | { |
| 63 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 64 | return &omap_crtc->vm; |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 65 | } |
| 66 | |
| 67 | enum omap_channel omap_crtc_channel(struct drm_crtc *crtc) |
| 68 | { |
| 69 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
| 70 | return omap_crtc->channel; |
| 71 | } |
| 72 | |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 73 | static bool omap_crtc_is_pending(struct drm_crtc *crtc) |
| 74 | { |
| 75 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
| 76 | unsigned long flags; |
| 77 | bool pending; |
| 78 | |
| 79 | spin_lock_irqsave(&crtc->dev->event_lock, flags); |
| 80 | pending = omap_crtc->pending; |
| 81 | spin_unlock_irqrestore(&crtc->dev->event_lock, flags); |
| 82 | |
| 83 | return pending; |
| 84 | } |
| 85 | |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 86 | int omap_crtc_wait_pending(struct drm_crtc *crtc) |
| 87 | { |
| 88 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
| 89 | |
Tomi Valkeinen | 61f3c40 | 2015-11-19 17:31:25 +0200 | [diff] [blame] | 90 | /* |
| 91 | * Timeout is set to a "sufficiently" high value, which should cover |
| 92 | * a single frame refresh even on slower displays. |
| 93 | */ |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 94 | return wait_event_timeout(omap_crtc->pending_wait, |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 95 | !omap_crtc_is_pending(crtc), |
Tomi Valkeinen | 61f3c40 | 2015-11-19 17:31:25 +0200 | [diff] [blame] | 96 | msecs_to_jiffies(250)); |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 97 | } |
| 98 | |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 99 | /* ----------------------------------------------------------------------------- |
| 100 | * DSS Manager Functions |
| 101 | */ |
| 102 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 103 | /* |
| 104 | * Manager-ops, callbacks from output when they need to configure |
| 105 | * the upstream part of the video pipe. |
| 106 | * |
| 107 | * Most of these we can ignore until we add support for command-mode |
| 108 | * panels.. for video-mode the crtc-helpers already do an adequate |
| 109 | * job of sequencing the setup of the video pipe in the proper order |
| 110 | */ |
| 111 | |
Tomi Valkeinen | 04b1fc0 | 2013-05-14 10:55:19 +0300 | [diff] [blame] | 112 | /* ovl-mgr-id -> crtc */ |
| 113 | static struct omap_crtc *omap_crtcs[8]; |
Tomi Valkeinen | 3a92413 | 2015-10-21 16:34:08 +0300 | [diff] [blame] | 114 | static struct omap_dss_device *omap_crtc_output[8]; |
Tomi Valkeinen | 04b1fc0 | 2013-05-14 10:55:19 +0300 | [diff] [blame] | 115 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 116 | /* we can probably ignore these until we support command-mode panels: */ |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 117 | static int omap_crtc_dss_connect(enum omap_channel channel, |
Tomi Valkeinen | 1f68d9c | 2013-04-19 15:09:34 +0300 | [diff] [blame] | 118 | struct omap_dss_device *dst) |
Tomi Valkeinen | a7e71e7 | 2013-05-08 16:23:32 +0300 | [diff] [blame] | 119 | { |
Tomi Valkeinen | 9f75922 | 2015-11-05 18:39:52 +0200 | [diff] [blame] | 120 | const struct dispc_ops *dispc_ops = dispc_get_ops(); |
| 121 | |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 122 | if (omap_crtc_output[channel]) |
Tomi Valkeinen | a7e71e7 | 2013-05-08 16:23:32 +0300 | [diff] [blame] | 123 | return -EINVAL; |
| 124 | |
Tomi Valkeinen | 9f75922 | 2015-11-05 18:39:52 +0200 | [diff] [blame] | 125 | if ((dispc_ops->mgr_get_supported_outputs(channel) & dst->id) == 0) |
Tomi Valkeinen | a7e71e7 | 2013-05-08 16:23:32 +0300 | [diff] [blame] | 126 | return -EINVAL; |
| 127 | |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 128 | omap_crtc_output[channel] = dst; |
Tomi Valkeinen | 4923950 | 2015-11-05 09:34:31 +0200 | [diff] [blame] | 129 | dst->dispc_channel_connected = true; |
Tomi Valkeinen | a7e71e7 | 2013-05-08 16:23:32 +0300 | [diff] [blame] | 130 | |
| 131 | return 0; |
| 132 | } |
| 133 | |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 134 | static void omap_crtc_dss_disconnect(enum omap_channel channel, |
Tomi Valkeinen | 1f68d9c | 2013-04-19 15:09:34 +0300 | [diff] [blame] | 135 | struct omap_dss_device *dst) |
Tomi Valkeinen | a7e71e7 | 2013-05-08 16:23:32 +0300 | [diff] [blame] | 136 | { |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 137 | omap_crtc_output[channel] = NULL; |
Tomi Valkeinen | 4923950 | 2015-11-05 09:34:31 +0200 | [diff] [blame] | 138 | dst->dispc_channel_connected = false; |
Tomi Valkeinen | a7e71e7 | 2013-05-08 16:23:32 +0300 | [diff] [blame] | 139 | } |
| 140 | |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 141 | static void omap_crtc_dss_start_update(enum omap_channel channel) |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 142 | { |
| 143 | } |
| 144 | |
Laurent Pinchart | 4029755e | 2015-05-28 02:34:05 +0300 | [diff] [blame] | 145 | /* Called only from the encoder enable/disable and suspend/resume handlers. */ |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 146 | static void omap_crtc_set_enabled(struct drm_crtc *crtc, bool enable) |
| 147 | { |
| 148 | struct drm_device *dev = crtc->dev; |
Tomi Valkeinen | 9f75922 | 2015-11-05 18:39:52 +0200 | [diff] [blame] | 149 | struct omap_drm_private *priv = dev->dev_private; |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 150 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
| 151 | enum omap_channel channel = omap_crtc->channel; |
| 152 | struct omap_irq_wait *wait; |
| 153 | u32 framedone_irq, vsync_irq; |
| 154 | int ret; |
| 155 | |
Laurent Pinchart | 03af815 | 2016-04-18 03:09:48 +0300 | [diff] [blame] | 156 | if (WARN_ON(omap_crtc->enabled == enable)) |
| 157 | return; |
| 158 | |
Tomi Valkeinen | 3a92413 | 2015-10-21 16:34:08 +0300 | [diff] [blame] | 159 | if (omap_crtc_output[channel]->output_type == OMAP_DISPLAY_TYPE_HDMI) { |
Tomi Valkeinen | 9f75922 | 2015-11-05 18:39:52 +0200 | [diff] [blame] | 160 | priv->dispc_ops->mgr_enable(channel, enable); |
Laurent Pinchart | f933a3a | 2016-04-18 02:54:31 +0300 | [diff] [blame] | 161 | omap_crtc->enabled = enable; |
Tomi Valkeinen | 4e4b53c | 2015-03-24 15:46:35 +0200 | [diff] [blame] | 162 | return; |
| 163 | } |
| 164 | |
Tomi Valkeinen | ef42228 | 2015-02-26 15:20:25 +0200 | [diff] [blame] | 165 | if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) { |
| 166 | /* |
| 167 | * Digit output produces some sync lost interrupts during the |
| 168 | * first frame when enabling, so we need to ignore those. |
| 169 | */ |
| 170 | omap_crtc->ignore_digit_sync_lost = true; |
| 171 | } |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 172 | |
Tomi Valkeinen | 9f75922 | 2015-11-05 18:39:52 +0200 | [diff] [blame] | 173 | framedone_irq = priv->dispc_ops->mgr_get_framedone_irq(channel); |
| 174 | vsync_irq = priv->dispc_ops->mgr_get_vsync_irq(channel); |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 175 | |
| 176 | if (enable) { |
| 177 | wait = omap_irq_wait_init(dev, vsync_irq, 1); |
| 178 | } else { |
| 179 | /* |
| 180 | * When we disable the digit output, we need to wait for |
| 181 | * FRAMEDONE to know that DISPC has finished with the output. |
| 182 | * |
| 183 | * OMAP2/3 does not have FRAMEDONE irq for digit output, and in |
| 184 | * that case we need to use vsync interrupt, and wait for both |
| 185 | * even and odd frames. |
| 186 | */ |
| 187 | |
| 188 | if (framedone_irq) |
| 189 | wait = omap_irq_wait_init(dev, framedone_irq, 1); |
| 190 | else |
| 191 | wait = omap_irq_wait_init(dev, vsync_irq, 2); |
| 192 | } |
| 193 | |
Tomi Valkeinen | 9f75922 | 2015-11-05 18:39:52 +0200 | [diff] [blame] | 194 | priv->dispc_ops->mgr_enable(channel, enable); |
Laurent Pinchart | f933a3a | 2016-04-18 02:54:31 +0300 | [diff] [blame] | 195 | omap_crtc->enabled = enable; |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 196 | |
| 197 | ret = omap_irq_wait(dev, wait, msecs_to_jiffies(100)); |
| 198 | if (ret) { |
| 199 | dev_err(dev->dev, "%s: timeout waiting for %s\n", |
| 200 | omap_crtc->name, enable ? "enable" : "disable"); |
| 201 | } |
| 202 | |
Tomi Valkeinen | ef42228 | 2015-02-26 15:20:25 +0200 | [diff] [blame] | 203 | if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) { |
| 204 | omap_crtc->ignore_digit_sync_lost = false; |
| 205 | /* make sure the irq handler sees the value above */ |
| 206 | mb(); |
| 207 | } |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 208 | } |
| 209 | |
Tomi Valkeinen | 506096a | 2014-04-03 13:11:54 +0300 | [diff] [blame] | 210 | |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 211 | static int omap_crtc_dss_enable(enum omap_channel channel) |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 212 | { |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 213 | struct omap_crtc *omap_crtc = omap_crtcs[channel]; |
Tomi Valkeinen | 9f75922 | 2015-11-05 18:39:52 +0200 | [diff] [blame] | 214 | struct omap_drm_private *priv = omap_crtc->base.dev->dev_private; |
Tomi Valkeinen | 506096a | 2014-04-03 13:11:54 +0300 | [diff] [blame] | 215 | |
Tomi Valkeinen | 9f75922 | 2015-11-05 18:39:52 +0200 | [diff] [blame] | 216 | priv->dispc_ops->mgr_set_timings(omap_crtc->channel, &omap_crtc->vm); |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 217 | omap_crtc_set_enabled(&omap_crtc->base, true); |
Tomi Valkeinen | 506096a | 2014-04-03 13:11:54 +0300 | [diff] [blame] | 218 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 219 | return 0; |
| 220 | } |
| 221 | |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 222 | static void omap_crtc_dss_disable(enum omap_channel channel) |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 223 | { |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 224 | struct omap_crtc *omap_crtc = omap_crtcs[channel]; |
Tomi Valkeinen | 506096a | 2014-04-03 13:11:54 +0300 | [diff] [blame] | 225 | |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 226 | omap_crtc_set_enabled(&omap_crtc->base, false); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 227 | } |
| 228 | |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 229 | static void omap_crtc_dss_set_timings(enum omap_channel channel, |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 230 | const struct videomode *vm) |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 231 | { |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 232 | struct omap_crtc *omap_crtc = omap_crtcs[channel]; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 233 | DBG("%s", omap_crtc->name); |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 234 | omap_crtc->vm = *vm; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 235 | } |
| 236 | |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 237 | static void omap_crtc_dss_set_lcd_config(enum omap_channel channel, |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 238 | const struct dss_lcd_mgr_config *config) |
| 239 | { |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 240 | struct omap_crtc *omap_crtc = omap_crtcs[channel]; |
Tomi Valkeinen | 9f75922 | 2015-11-05 18:39:52 +0200 | [diff] [blame] | 241 | struct omap_drm_private *priv = omap_crtc->base.dev->dev_private; |
| 242 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 243 | DBG("%s", omap_crtc->name); |
Tomi Valkeinen | 9f75922 | 2015-11-05 18:39:52 +0200 | [diff] [blame] | 244 | priv->dispc_ops->mgr_set_lcd_config(omap_crtc->channel, config); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 245 | } |
| 246 | |
Laurent Pinchart | 4343f0f | 2015-03-05 22:01:02 +0200 | [diff] [blame] | 247 | static int omap_crtc_dss_register_framedone( |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 248 | enum omap_channel channel, |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 249 | void (*handler)(void *), void *data) |
| 250 | { |
| 251 | return 0; |
| 252 | } |
| 253 | |
Laurent Pinchart | 4343f0f | 2015-03-05 22:01:02 +0200 | [diff] [blame] | 254 | static void omap_crtc_dss_unregister_framedone( |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 255 | enum omap_channel channel, |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 256 | void (*handler)(void *), void *data) |
| 257 | { |
| 258 | } |
| 259 | |
| 260 | static const struct dss_mgr_ops mgr_ops = { |
Laurent Pinchart | 4343f0f | 2015-03-05 22:01:02 +0200 | [diff] [blame] | 261 | .connect = omap_crtc_dss_connect, |
| 262 | .disconnect = omap_crtc_dss_disconnect, |
| 263 | .start_update = omap_crtc_dss_start_update, |
| 264 | .enable = omap_crtc_dss_enable, |
| 265 | .disable = omap_crtc_dss_disable, |
| 266 | .set_timings = omap_crtc_dss_set_timings, |
| 267 | .set_lcd_config = omap_crtc_dss_set_lcd_config, |
| 268 | .register_framedone_handler = omap_crtc_dss_register_framedone, |
| 269 | .unregister_framedone_handler = omap_crtc_dss_unregister_framedone, |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 270 | }; |
| 271 | |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 272 | /* ----------------------------------------------------------------------------- |
Laurent Pinchart | 1d5e5ea | 2015-01-18 16:57:36 +0200 | [diff] [blame] | 273 | * Setup, Flush and Page Flip |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 274 | */ |
| 275 | |
Laurent Pinchart | e0519af | 2015-05-28 00:21:29 +0300 | [diff] [blame] | 276 | void omap_crtc_error_irq(struct drm_crtc *crtc, uint32_t irqstatus) |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 277 | { |
Laurent Pinchart | e0519af | 2015-05-28 00:21:29 +0300 | [diff] [blame] | 278 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Tomi Valkeinen | a36af73 | 2015-02-26 15:20:24 +0200 | [diff] [blame] | 279 | |
| 280 | if (omap_crtc->ignore_digit_sync_lost) { |
| 281 | irqstatus &= ~DISPC_IRQ_SYNC_LOST_DIGIT; |
| 282 | if (!irqstatus) |
| 283 | return; |
| 284 | } |
| 285 | |
Tomi Valkeinen | 3b143fc | 2014-11-19 12:50:13 +0200 | [diff] [blame] | 286 | DRM_ERROR_RATELIMITED("%s: errors: %08x\n", omap_crtc->name, irqstatus); |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 287 | } |
| 288 | |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 289 | void omap_crtc_vblank_irq(struct drm_crtc *crtc) |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 290 | { |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 291 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Tomi Valkeinen | 9f75922 | 2015-11-05 18:39:52 +0200 | [diff] [blame] | 292 | struct drm_device *dev = omap_crtc->base.dev; |
| 293 | struct omap_drm_private *priv = dev->dev_private; |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 294 | bool pending; |
Laurent Pinchart | a42133a | 2015-01-17 19:09:26 +0200 | [diff] [blame] | 295 | |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 296 | spin_lock(&crtc->dev->event_lock); |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 297 | /* |
| 298 | * If the dispc is busy we're racing the flush operation. Try again on |
| 299 | * the next vblank interrupt. |
| 300 | */ |
Tomi Valkeinen | 9f75922 | 2015-11-05 18:39:52 +0200 | [diff] [blame] | 301 | if (priv->dispc_ops->mgr_go_busy(omap_crtc->channel)) { |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 302 | spin_unlock(&crtc->dev->event_lock); |
| 303 | return; |
| 304 | } |
| 305 | |
| 306 | /* Send the vblank event if one has been requested. */ |
| 307 | if (omap_crtc->event) { |
| 308 | drm_crtc_send_vblank_event(crtc, omap_crtc->event); |
| 309 | omap_crtc->event = NULL; |
| 310 | } |
| 311 | |
| 312 | pending = omap_crtc->pending; |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 313 | omap_crtc->pending = false; |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 314 | spin_unlock(&crtc->dev->event_lock); |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 315 | |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 316 | if (pending) |
| 317 | drm_crtc_vblank_put(crtc); |
Laurent Pinchart | a42133a | 2015-01-17 19:09:26 +0200 | [diff] [blame] | 318 | |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 319 | /* Wake up omap_atomic_complete. */ |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 320 | wake_up(&omap_crtc->pending_wait); |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 321 | |
| 322 | DBG("%s: apply done", omap_crtc->name); |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 323 | } |
| 324 | |
Tomi Valkeinen | 7e3d927 | 2015-08-10 12:08:50 +0300 | [diff] [blame] | 325 | static void omap_crtc_write_crtc_properties(struct drm_crtc *crtc) |
| 326 | { |
Tomi Valkeinen | 9f75922 | 2015-11-05 18:39:52 +0200 | [diff] [blame] | 327 | struct omap_drm_private *priv = crtc->dev->dev_private; |
Tomi Valkeinen | 7e3d927 | 2015-08-10 12:08:50 +0300 | [diff] [blame] | 328 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
| 329 | struct omap_overlay_manager_info info; |
| 330 | |
| 331 | memset(&info, 0, sizeof(info)); |
| 332 | |
| 333 | info.default_color = 0x000000; |
| 334 | info.trans_enabled = false; |
| 335 | info.partial_alpha_enabled = false; |
| 336 | info.cpr_enable = false; |
| 337 | |
Tomi Valkeinen | 9f75922 | 2015-11-05 18:39:52 +0200 | [diff] [blame] | 338 | priv->dispc_ops->mgr_setup(omap_crtc->channel, &info); |
Tomi Valkeinen | 7e3d927 | 2015-08-10 12:08:50 +0300 | [diff] [blame] | 339 | } |
| 340 | |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 341 | /* ----------------------------------------------------------------------------- |
| 342 | * CRTC Functions |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 343 | */ |
| 344 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 345 | static void omap_crtc_destroy(struct drm_crtc *crtc) |
| 346 | { |
| 347 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 348 | |
| 349 | DBG("%s", omap_crtc->name); |
| 350 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 351 | drm_crtc_cleanup(crtc); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 352 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 353 | kfree(omap_crtc); |
| 354 | } |
| 355 | |
Laurent Pinchart | ce9a8f1 | 2017-05-09 01:27:09 +0300 | [diff] [blame] | 356 | static void omap_crtc_arm_event(struct drm_crtc *crtc) |
| 357 | { |
| 358 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
| 359 | |
| 360 | WARN_ON(omap_crtc->pending); |
| 361 | omap_crtc->pending = true; |
| 362 | |
| 363 | if (crtc->state->event) { |
| 364 | omap_crtc->event = crtc->state->event; |
| 365 | crtc->state->event = NULL; |
| 366 | } |
| 367 | } |
| 368 | |
Laurent Pinchart | 0b20a0f | 2017-06-30 12:36:44 +0300 | [diff] [blame] | 369 | static void omap_crtc_atomic_enable(struct drm_crtc *crtc, |
| 370 | struct drm_crtc_state *old_state) |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 371 | { |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 372 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 373 | int ret; |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 374 | |
| 375 | DBG("%s", omap_crtc->name); |
| 376 | |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 377 | spin_lock_irq(&crtc->dev->event_lock); |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 378 | drm_crtc_vblank_on(crtc); |
| 379 | ret = drm_crtc_vblank_get(crtc); |
| 380 | WARN_ON(ret != 0); |
| 381 | |
Laurent Pinchart | ce9a8f1 | 2017-05-09 01:27:09 +0300 | [diff] [blame] | 382 | omap_crtc_arm_event(crtc); |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 383 | spin_unlock_irq(&crtc->dev->event_lock); |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 384 | } |
| 385 | |
Laurent Pinchart | 6458171 | 2017-06-30 12:36:45 +0300 | [diff] [blame] | 386 | static void omap_crtc_atomic_disable(struct drm_crtc *crtc, |
| 387 | struct drm_crtc_state *old_state) |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 388 | { |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 389 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 390 | |
| 391 | DBG("%s", omap_crtc->name); |
| 392 | |
Laurent Pinchart | ce9a8f1 | 2017-05-09 01:27:09 +0300 | [diff] [blame] | 393 | spin_lock_irq(&crtc->dev->event_lock); |
| 394 | if (crtc->state->event) { |
| 395 | drm_crtc_send_vblank_event(crtc, crtc->state->event); |
| 396 | crtc->state->event = NULL; |
| 397 | } |
| 398 | spin_unlock_irq(&crtc->dev->event_lock); |
| 399 | |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 400 | drm_crtc_vblank_off(crtc); |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 401 | } |
| 402 | |
Laurent Pinchart | f7a73b6 | 2015-03-05 13:45:14 +0200 | [diff] [blame] | 403 | static void omap_crtc_mode_set_nofb(struct drm_crtc *crtc) |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 404 | { |
| 405 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Laurent Pinchart | f7a73b6 | 2015-03-05 13:45:14 +0200 | [diff] [blame] | 406 | struct drm_display_mode *mode = &crtc->state->adjusted_mode; |
Tomi Valkeinen | 50fa9f0 | 2016-11-23 13:24:00 +0200 | [diff] [blame] | 407 | struct omap_drm_private *priv = crtc->dev->dev_private; |
| 408 | const u32 flags_mask = DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_DE_LOW | |
| 409 | DISPLAY_FLAGS_PIXDATA_POSEDGE | DISPLAY_FLAGS_PIXDATA_NEGEDGE | |
| 410 | DISPLAY_FLAGS_SYNC_POSEDGE | DISPLAY_FLAGS_SYNC_NEGEDGE; |
| 411 | unsigned int i; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 412 | |
| 413 | DBG("%s: set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x", |
Laurent Pinchart | f7a73b6 | 2015-03-05 13:45:14 +0200 | [diff] [blame] | 414 | omap_crtc->name, mode->base.id, mode->name, |
| 415 | mode->vrefresh, mode->clock, |
| 416 | mode->hdisplay, mode->hsync_start, mode->hsync_end, mode->htotal, |
| 417 | mode->vdisplay, mode->vsync_start, mode->vsync_end, mode->vtotal, |
| 418 | mode->type, mode->flags); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 419 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 420 | drm_display_mode_to_videomode(mode, &omap_crtc->vm); |
Tomi Valkeinen | 50fa9f0 | 2016-11-23 13:24:00 +0200 | [diff] [blame] | 421 | |
| 422 | /* |
| 423 | * HACK: This fixes the vm flags. |
| 424 | * struct drm_display_mode does not contain the VSYNC/HSYNC/DE flags |
| 425 | * and they get lost when converting back and forth between |
| 426 | * struct drm_display_mode and struct videomode. The hack below |
| 427 | * goes and fetches the missing flags from the panel drivers. |
| 428 | * |
| 429 | * Correct solution would be to use DRM's bus-flags, but that's not |
| 430 | * easily possible before the omapdrm's panel/encoder driver model |
| 431 | * has been changed to the DRM model. |
| 432 | */ |
| 433 | |
| 434 | for (i = 0; i < priv->num_encoders; ++i) { |
| 435 | struct drm_encoder *encoder = priv->encoders[i]; |
| 436 | |
| 437 | if (encoder->crtc == crtc) { |
| 438 | struct omap_dss_device *dssdev; |
| 439 | |
| 440 | dssdev = omap_encoder_get_dssdev(encoder); |
| 441 | |
| 442 | if (dssdev) { |
| 443 | struct videomode vm = {0}; |
| 444 | |
| 445 | dssdev->driver->get_timings(dssdev, &vm); |
| 446 | |
| 447 | omap_crtc->vm.flags |= vm.flags & flags_mask; |
| 448 | } |
| 449 | |
| 450 | break; |
| 451 | } |
| 452 | } |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 453 | } |
| 454 | |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 455 | static int omap_crtc_atomic_check(struct drm_crtc *crtc, |
| 456 | struct drm_crtc_state *state) |
| 457 | { |
Maarten Lankhorst | 3dfeb63 | 2017-08-07 12:20:06 +0200 | [diff] [blame^] | 458 | struct drm_plane_state *pri_state; |
| 459 | |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 460 | if (state->color_mgmt_changed && state->gamma_lut) { |
| 461 | uint length = state->gamma_lut->length / |
| 462 | sizeof(struct drm_color_lut); |
| 463 | |
| 464 | if (length < 2) |
| 465 | return -EINVAL; |
| 466 | } |
| 467 | |
Maarten Lankhorst | 3dfeb63 | 2017-08-07 12:20:06 +0200 | [diff] [blame^] | 468 | pri_state = drm_atomic_get_new_plane_state(state->state, crtc->primary); |
| 469 | if (pri_state) { |
| 470 | struct omap_crtc_state *omap_crtc_state = |
| 471 | to_omap_crtc_state(state); |
| 472 | |
| 473 | /* Mirror new values for zpos and rotation in omap_crtc_state */ |
| 474 | omap_crtc_state->zpos = pri_state->zpos; |
| 475 | omap_crtc_state->rotation = pri_state->rotation; |
| 476 | } |
| 477 | |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 478 | return 0; |
| 479 | } |
| 480 | |
Daniel Vetter | c201d00 | 2015-08-06 14:09:35 +0200 | [diff] [blame] | 481 | static void omap_crtc_atomic_begin(struct drm_crtc *crtc, |
Laurent Pinchart | 577d398 | 2016-04-19 01:15:11 +0300 | [diff] [blame] | 482 | struct drm_crtc_state *old_crtc_state) |
Laurent Pinchart | de8e410 | 2015-03-05 13:39:56 +0200 | [diff] [blame] | 483 | { |
Laurent Pinchart | de8e410 | 2015-03-05 13:39:56 +0200 | [diff] [blame] | 484 | } |
| 485 | |
Daniel Vetter | c201d00 | 2015-08-06 14:09:35 +0200 | [diff] [blame] | 486 | static void omap_crtc_atomic_flush(struct drm_crtc *crtc, |
Laurent Pinchart | 577d398 | 2016-04-19 01:15:11 +0300 | [diff] [blame] | 487 | struct drm_crtc_state *old_crtc_state) |
Laurent Pinchart | de8e410 | 2015-03-05 13:39:56 +0200 | [diff] [blame] | 488 | { |
Tomi Valkeinen | 9f75922 | 2015-11-05 18:39:52 +0200 | [diff] [blame] | 489 | struct omap_drm_private *priv = crtc->dev->dev_private; |
Tomi Valkeinen | 6646dfd | 2015-06-08 13:08:25 +0300 | [diff] [blame] | 490 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 491 | int ret; |
Tomi Valkeinen | 6646dfd | 2015-06-08 13:08:25 +0300 | [diff] [blame] | 492 | |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 493 | if (crtc->state->color_mgmt_changed) { |
| 494 | struct drm_color_lut *lut = NULL; |
| 495 | uint length = 0; |
| 496 | |
| 497 | if (crtc->state->gamma_lut) { |
| 498 | lut = (struct drm_color_lut *) |
| 499 | crtc->state->gamma_lut->data; |
| 500 | length = crtc->state->gamma_lut->length / |
| 501 | sizeof(*lut); |
| 502 | } |
Tomi Valkeinen | 9f75922 | 2015-11-05 18:39:52 +0200 | [diff] [blame] | 503 | priv->dispc_ops->mgr_set_gamma(omap_crtc->channel, lut, length); |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 504 | } |
| 505 | |
Tomi Valkeinen | 7e3d927 | 2015-08-10 12:08:50 +0300 | [diff] [blame] | 506 | omap_crtc_write_crtc_properties(crtc); |
| 507 | |
Jyri Sarha | e025d38 | 2017-01-27 12:04:54 +0200 | [diff] [blame] | 508 | /* Only flush the CRTC if it is currently enabled. */ |
Laurent Pinchart | f933a3a | 2016-04-18 02:54:31 +0300 | [diff] [blame] | 509 | if (!omap_crtc->enabled) |
| 510 | return; |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 511 | |
Laurent Pinchart | f933a3a | 2016-04-18 02:54:31 +0300 | [diff] [blame] | 512 | DBG("%s: GO", omap_crtc->name); |
Tomi Valkeinen | 6646dfd | 2015-06-08 13:08:25 +0300 | [diff] [blame] | 513 | |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 514 | ret = drm_crtc_vblank_get(crtc); |
| 515 | WARN_ON(ret != 0); |
| 516 | |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 517 | spin_lock_irq(&crtc->dev->event_lock); |
Tomi Valkeinen | 9f75922 | 2015-11-05 18:39:52 +0200 | [diff] [blame] | 518 | priv->dispc_ops->mgr_go(omap_crtc->channel); |
Laurent Pinchart | ce9a8f1 | 2017-05-09 01:27:09 +0300 | [diff] [blame] | 519 | omap_crtc_arm_event(crtc); |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 520 | spin_unlock_irq(&crtc->dev->event_lock); |
Laurent Pinchart | de8e410 | 2015-03-05 13:39:56 +0200 | [diff] [blame] | 521 | } |
| 522 | |
Laurent Pinchart | afc3493 | 2015-03-06 18:35:16 +0200 | [diff] [blame] | 523 | static int omap_crtc_atomic_set_property(struct drm_crtc *crtc, |
| 524 | struct drm_crtc_state *state, |
| 525 | struct drm_property *property, |
| 526 | uint64_t val) |
Rob Clark | 3c810c6 | 2012-08-15 15:18:01 -0500 | [diff] [blame] | 527 | { |
Maarten Lankhorst | 3dfeb63 | 2017-08-07 12:20:06 +0200 | [diff] [blame^] | 528 | struct omap_drm_private *priv = crtc->dev->dev_private; |
| 529 | struct drm_plane_state *plane_state; |
Laurent Pinchart | afc3493 | 2015-03-06 18:35:16 +0200 | [diff] [blame] | 530 | |
Maarten Lankhorst | 3dfeb63 | 2017-08-07 12:20:06 +0200 | [diff] [blame^] | 531 | /* |
| 532 | * Delegate property set to the primary plane. Get the plane state and |
| 533 | * set the property directly, the shadow copy will be assigned in the |
| 534 | * omap_crtc_atomic_check callback. This way updates to plane state will |
| 535 | * always be mirrored in the crtc state correctly. |
| 536 | */ |
| 537 | plane_state = drm_atomic_get_plane_state(state->state, crtc->primary); |
| 538 | if (IS_ERR(plane_state)) |
| 539 | return PTR_ERR(plane_state); |
Laurent Pinchart | afc3493 | 2015-03-06 18:35:16 +0200 | [diff] [blame] | 540 | |
Maarten Lankhorst | 3dfeb63 | 2017-08-07 12:20:06 +0200 | [diff] [blame^] | 541 | if (property == crtc->primary->rotation_property) |
| 542 | plane_state->rotation = val; |
| 543 | else if (property == priv->zorder_prop) |
| 544 | plane_state->zpos = val; |
| 545 | else |
| 546 | return -EINVAL; |
Tomi Valkeinen | 6bdad6c | 2016-02-18 18:47:14 +0200 | [diff] [blame] | 547 | |
Maarten Lankhorst | 3dfeb63 | 2017-08-07 12:20:06 +0200 | [diff] [blame^] | 548 | return 0; |
Laurent Pinchart | afc3493 | 2015-03-06 18:35:16 +0200 | [diff] [blame] | 549 | } |
| 550 | |
| 551 | static int omap_crtc_atomic_get_property(struct drm_crtc *crtc, |
| 552 | const struct drm_crtc_state *state, |
| 553 | struct drm_property *property, |
| 554 | uint64_t *val) |
| 555 | { |
Maarten Lankhorst | 3dfeb63 | 2017-08-07 12:20:06 +0200 | [diff] [blame^] | 556 | struct omap_drm_private *priv = crtc->dev->dev_private; |
| 557 | struct omap_crtc_state *omap_state = to_omap_crtc_state(state); |
Tomi Valkeinen | 6bdad6c | 2016-02-18 18:47:14 +0200 | [diff] [blame] | 558 | |
Maarten Lankhorst | 3dfeb63 | 2017-08-07 12:20:06 +0200 | [diff] [blame^] | 559 | if (property == crtc->primary->rotation_property) |
| 560 | *val = omap_state->rotation; |
| 561 | else if (property == priv->zorder_prop) |
| 562 | *val = omap_state->zpos; |
| 563 | else |
| 564 | return -EINVAL; |
| 565 | |
| 566 | return 0; |
| 567 | } |
| 568 | |
| 569 | static void omap_crtc_reset(struct drm_crtc *crtc) |
| 570 | { |
| 571 | if (crtc->state) |
| 572 | __drm_atomic_helper_crtc_destroy_state(crtc->state); |
| 573 | |
| 574 | kfree(crtc->state); |
| 575 | crtc->state = kzalloc(sizeof(struct omap_crtc_state), GFP_KERNEL); |
| 576 | |
| 577 | if (crtc->state) |
| 578 | crtc->state->crtc = crtc; |
| 579 | } |
| 580 | |
| 581 | static struct drm_crtc_state * |
| 582 | omap_crtc_duplicate_state(struct drm_crtc *crtc) |
| 583 | { |
| 584 | struct omap_crtc_state *state, *current_state; |
| 585 | |
| 586 | if (WARN_ON(!crtc->state)) |
| 587 | return NULL; |
| 588 | |
| 589 | current_state = to_omap_crtc_state(crtc->state); |
| 590 | |
| 591 | state = kmalloc(sizeof(*state), GFP_KERNEL); |
| 592 | if (state) |
| 593 | __drm_atomic_helper_crtc_duplicate_state(crtc, &state->base); |
| 594 | |
| 595 | state->zpos = current_state->zpos; |
| 596 | state->rotation = current_state->rotation; |
| 597 | |
| 598 | return &state->base; |
Rob Clark | 3c810c6 | 2012-08-15 15:18:01 -0500 | [diff] [blame] | 599 | } |
| 600 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 601 | static const struct drm_crtc_funcs omap_crtc_funcs = { |
Maarten Lankhorst | 3dfeb63 | 2017-08-07 12:20:06 +0200 | [diff] [blame^] | 602 | .reset = omap_crtc_reset, |
Laurent Pinchart | 9416c9d | 2015-03-05 21:54:54 +0200 | [diff] [blame] | 603 | .set_config = drm_atomic_helper_set_config, |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 604 | .destroy = omap_crtc_destroy, |
Laurent Pinchart | fa16d26 | 2015-03-06 16:01:53 +0200 | [diff] [blame] | 605 | .page_flip = drm_atomic_helper_page_flip, |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 606 | .gamma_set = drm_atomic_helper_legacy_gamma_set, |
Laurent Pinchart | afc3493 | 2015-03-06 18:35:16 +0200 | [diff] [blame] | 607 | .set_property = drm_atomic_helper_crtc_set_property, |
Maarten Lankhorst | 3dfeb63 | 2017-08-07 12:20:06 +0200 | [diff] [blame^] | 608 | .atomic_duplicate_state = omap_crtc_duplicate_state, |
Laurent Pinchart | 69a1226 | 2015-03-05 21:38:16 +0200 | [diff] [blame] | 609 | .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state, |
Laurent Pinchart | afc3493 | 2015-03-06 18:35:16 +0200 | [diff] [blame] | 610 | .atomic_set_property = omap_crtc_atomic_set_property, |
| 611 | .atomic_get_property = omap_crtc_atomic_get_property, |
Tomi Valkeinen | 0396162 | 2017-02-08 13:26:00 +0200 | [diff] [blame] | 612 | .enable_vblank = omap_irq_enable_vblank, |
| 613 | .disable_vblank = omap_irq_disable_vblank, |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 614 | }; |
| 615 | |
| 616 | static const struct drm_crtc_helper_funcs omap_crtc_helper_funcs = { |
Laurent Pinchart | f7a73b6 | 2015-03-05 13:45:14 +0200 | [diff] [blame] | 617 | .mode_set_nofb = omap_crtc_mode_set_nofb, |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 618 | .atomic_check = omap_crtc_atomic_check, |
Laurent Pinchart | de8e410 | 2015-03-05 13:39:56 +0200 | [diff] [blame] | 619 | .atomic_begin = omap_crtc_atomic_begin, |
| 620 | .atomic_flush = omap_crtc_atomic_flush, |
Laurent Pinchart | 0b20a0f | 2017-06-30 12:36:44 +0300 | [diff] [blame] | 621 | .atomic_enable = omap_crtc_atomic_enable, |
Laurent Pinchart | 6458171 | 2017-06-30 12:36:45 +0300 | [diff] [blame] | 622 | .atomic_disable = omap_crtc_atomic_disable, |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 623 | }; |
| 624 | |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 625 | /* ----------------------------------------------------------------------------- |
| 626 | * Init and Cleanup |
| 627 | */ |
Tomi Valkeinen | e2f8fd7 | 2014-04-02 14:31:57 +0300 | [diff] [blame] | 628 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 629 | static const char *channel_names[] = { |
Laurent Pinchart | 222025e | 2015-01-11 00:02:07 +0200 | [diff] [blame] | 630 | [OMAP_DSS_CHANNEL_LCD] = "lcd", |
| 631 | [OMAP_DSS_CHANNEL_DIGIT] = "tv", |
| 632 | [OMAP_DSS_CHANNEL_LCD2] = "lcd2", |
| 633 | [OMAP_DSS_CHANNEL_LCD3] = "lcd3", |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 634 | }; |
| 635 | |
Tomi Valkeinen | 04b1fc0 | 2013-05-14 10:55:19 +0300 | [diff] [blame] | 636 | void omap_crtc_pre_init(void) |
| 637 | { |
Jyri Sarha | e8e13b1 | 2017-03-24 16:47:55 +0200 | [diff] [blame] | 638 | memset(omap_crtcs, 0, sizeof(omap_crtcs)); |
| 639 | |
Tomi Valkeinen | 04b1fc0 | 2013-05-14 10:55:19 +0300 | [diff] [blame] | 640 | dss_install_mgr_ops(&mgr_ops); |
| 641 | } |
| 642 | |
Archit Taneja | 3a01ab2 | 2014-01-02 14:49:51 +0530 | [diff] [blame] | 643 | void omap_crtc_pre_uninit(void) |
| 644 | { |
| 645 | dss_uninstall_mgr_ops(); |
| 646 | } |
| 647 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 648 | /* initialize crtc */ |
| 649 | struct drm_crtc *omap_crtc_init(struct drm_device *dev, |
Jyri Sarha | e8e13b1 | 2017-03-24 16:47:55 +0200 | [diff] [blame] | 650 | struct drm_plane *plane, struct omap_dss_device *dssdev) |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 651 | { |
Tomi Valkeinen | 9f75922 | 2015-11-05 18:39:52 +0200 | [diff] [blame] | 652 | struct omap_drm_private *priv = dev->dev_private; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 653 | struct drm_crtc *crtc = NULL; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 654 | struct omap_crtc *omap_crtc; |
Jyri Sarha | e8e13b1 | 2017-03-24 16:47:55 +0200 | [diff] [blame] | 655 | enum omap_channel channel; |
| 656 | struct omap_dss_device *out; |
Laurent Pinchart | ef6b0e0 | 2015-01-11 00:11:18 +0200 | [diff] [blame] | 657 | int ret; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 658 | |
Jyri Sarha | e8e13b1 | 2017-03-24 16:47:55 +0200 | [diff] [blame] | 659 | out = omapdss_find_output_from_display(dssdev); |
| 660 | channel = out->dispc_channel; |
| 661 | omap_dss_put_device(out); |
| 662 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 663 | DBG("%s", channel_names[channel]); |
| 664 | |
Jyri Sarha | e8e13b1 | 2017-03-24 16:47:55 +0200 | [diff] [blame] | 665 | /* Multiple displays on same channel is not allowed */ |
| 666 | if (WARN_ON(omap_crtcs[channel] != NULL)) |
| 667 | return ERR_PTR(-EINVAL); |
| 668 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 669 | omap_crtc = kzalloc(sizeof(*omap_crtc), GFP_KERNEL); |
Joe Perches | 78110bb | 2013-02-11 09:41:29 -0800 | [diff] [blame] | 670 | if (!omap_crtc) |
Jyri Sarha | e8e13b1 | 2017-03-24 16:47:55 +0200 | [diff] [blame] | 671 | return ERR_PTR(-ENOMEM); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 672 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 673 | crtc = &omap_crtc->base; |
Rob Clark | bb5c2d9 | 2012-01-16 12:51:16 -0600 | [diff] [blame] | 674 | |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 675 | init_waitqueue_head(&omap_crtc->pending_wait); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 676 | |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 677 | omap_crtc->channel = channel; |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 678 | omap_crtc->name = channel_names[channel]; |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 679 | |
Laurent Pinchart | ef6b0e0 | 2015-01-11 00:11:18 +0200 | [diff] [blame] | 680 | ret = drm_crtc_init_with_planes(dev, crtc, plane, NULL, |
Ville Syrjälä | f988287 | 2015-12-09 16:19:31 +0200 | [diff] [blame] | 681 | &omap_crtc_funcs, NULL); |
Laurent Pinchart | ef6b0e0 | 2015-01-11 00:11:18 +0200 | [diff] [blame] | 682 | if (ret < 0) { |
Jyri Sarha | e8e13b1 | 2017-03-24 16:47:55 +0200 | [diff] [blame] | 683 | dev_err(dev->dev, "%s(): could not init crtc for: %s\n", |
| 684 | __func__, dssdev->name); |
Laurent Pinchart | ef6b0e0 | 2015-01-11 00:11:18 +0200 | [diff] [blame] | 685 | kfree(omap_crtc); |
Jyri Sarha | e8e13b1 | 2017-03-24 16:47:55 +0200 | [diff] [blame] | 686 | return ERR_PTR(ret); |
Laurent Pinchart | ef6b0e0 | 2015-01-11 00:11:18 +0200 | [diff] [blame] | 687 | } |
| 688 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 689 | drm_crtc_helper_add(crtc, &omap_crtc_helper_funcs); |
| 690 | |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 691 | /* The dispc API adapts to what ever size, but the HW supports |
| 692 | * 256 element gamma table for LCDs and 1024 element table for |
| 693 | * OMAP_DSS_CHANNEL_DIGIT. X server assumes 256 element gamma |
| 694 | * tables so lets use that. Size of HW gamma table can be |
| 695 | * extracted with dispc_mgr_gamma_size(). If it returns 0 |
| 696 | * gamma table is not supprted. |
| 697 | */ |
Tomi Valkeinen | 9f75922 | 2015-11-05 18:39:52 +0200 | [diff] [blame] | 698 | if (priv->dispc_ops->mgr_gamma_size(channel)) { |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 699 | uint gamma_lut_size = 256; |
| 700 | |
| 701 | drm_crtc_enable_color_mgmt(crtc, 0, false, gamma_lut_size); |
| 702 | drm_mode_crtc_set_gamma_size(crtc, gamma_lut_size); |
| 703 | } |
| 704 | |
Laurent Pinchart | ef6b0e0 | 2015-01-11 00:11:18 +0200 | [diff] [blame] | 705 | omap_plane_install_properties(crtc->primary, &crtc->base); |
Rob Clark | 3c810c6 | 2012-08-15 15:18:01 -0500 | [diff] [blame] | 706 | |
Tomi Valkeinen | 04b1fc0 | 2013-05-14 10:55:19 +0300 | [diff] [blame] | 707 | omap_crtcs[channel] = omap_crtc; |
| 708 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 709 | return crtc; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 710 | } |