blob: 6606d8f5862a2dd03727afbdee3cb77212cfaaed [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX4_DEVICE_H
34#define MLX4_DEVICE_H
35
36#include <linux/pci.h>
37#include <linux/completion.h>
38#include <linux/radix-tree.h>
Amir Vadaid9236c32012-07-18 22:33:51 +000039#include <linux/cpu_rmap.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070040
Arun Sharma600634972011-07-26 16:09:06 -070041#include <linux/atomic.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070042
Amir Vadaiec693d42013-04-23 06:06:49 +000043#include <linux/clocksource.h>
44
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +000045#define MAX_MSIX_P_PORT 17
46#define MAX_MSIX 64
47#define MSIX_LEGACY_SZ 4
48#define MIN_MSIX_P_PORT 5
49
Roland Dreier225c7b12007-05-08 18:00:38 -070050enum {
51 MLX4_FLAG_MSI_X = 1 << 0,
Roland Dreier5ae2a7a2007-06-18 08:15:02 -070052 MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
Jack Morgenstein623ed842011-12-13 04:10:33 +000053 MLX4_FLAG_MASTER = 1 << 2,
54 MLX4_FLAG_SLAVE = 1 << 3,
55 MLX4_FLAG_SRIOV = 1 << 4,
Roland Dreier225c7b12007-05-08 18:00:38 -070056};
57
58enum {
Jack Morgensteinefcd2352012-08-03 08:40:52 +000059 MLX4_PORT_CAP_IS_SM = 1 << 1,
60 MLX4_PORT_CAP_DEV_MGMT_SUP = 1 << 19,
61};
62
63enum {
Jack Morgensteinfc065732012-08-03 08:40:42 +000064 MLX4_MAX_PORTS = 2,
65 MLX4_MAX_PORT_PKEYS = 128
Roland Dreier225c7b12007-05-08 18:00:38 -070066};
67
Jack Morgenstein396f2fe2012-06-19 11:21:42 +030068/* base qkey for use in sriov tunnel-qp/proxy-qp communication.
69 * These qkeys must not be allowed for general use. This is a 64k range,
70 * and to test for violation, we use the mask (protect against future chg).
71 */
72#define MLX4_RESERVED_QKEY_BASE (0xFFFF0000)
73#define MLX4_RESERVED_QKEY_MASK (0xFFFF0000)
74
Roland Dreier225c7b12007-05-08 18:00:38 -070075enum {
Jack Morgensteincd9281d2007-09-18 09:14:18 +020076 MLX4_BOARD_ID_LEN = 64
77};
78
79enum {
Jack Morgenstein623ed842011-12-13 04:10:33 +000080 MLX4_MAX_NUM_PF = 16,
81 MLX4_MAX_NUM_VF = 64,
82 MLX4_MFUNC_MAX = 80,
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +000083 MLX4_MAX_EQ_NUM = 1024,
Jack Morgenstein623ed842011-12-13 04:10:33 +000084 MLX4_MFUNC_EQ_NUM = 4,
85 MLX4_MFUNC_MAX_EQES = 8,
86 MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
87};
88
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +000089/* Driver supports 3 diffrent device methods to manage traffic steering:
90 * -device managed - High level API for ib and eth flow steering. FW is
91 * managing flow steering tables.
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +000092 * - B0 steering mode - Common low level API for ib and (if supported) eth.
93 * - A0 steering mode - Limited low level API for eth. In case of IB,
94 * B0 mode is in use.
95 */
96enum {
97 MLX4_STEERING_MODE_A0,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +000098 MLX4_STEERING_MODE_B0,
99 MLX4_STEERING_MODE_DEVICE_MANAGED
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000100};
101
102static inline const char *mlx4_steering_mode_str(int steering_mode)
103{
104 switch (steering_mode) {
105 case MLX4_STEERING_MODE_A0:
106 return "A0 steering";
107
108 case MLX4_STEERING_MODE_B0:
109 return "B0 steering";
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000110
111 case MLX4_STEERING_MODE_DEVICE_MANAGED:
112 return "Device managed flow steering";
113
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000114 default:
115 return "Unrecognize steering mode";
116 }
117}
118
Jack Morgenstein623ed842011-12-13 04:10:33 +0000119enum {
Or Gerlitz52eafc62011-06-15 14:41:42 +0000120 MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
121 MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
122 MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
Sean Hefty012a8ff2011-06-02 09:01:33 -0700123 MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
Or Gerlitz52eafc62011-06-15 14:41:42 +0000124 MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
125 MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
126 MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
127 MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
128 MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
129 MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
130 MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
131 MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
132 MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
133 MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
134 MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
135 MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
Or Gerlitzccf86322011-07-07 19:19:29 +0000136 MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
137 MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
Yevgeny Petrilinf3a9d1f2011-10-18 01:50:42 +0000138 MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
Oren Duer559a9f12011-11-26 19:55:15 +0000139 MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
140 MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
Or Gerlitzccf86322011-07-07 19:19:29 +0000141 MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
142 MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000143 MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000144 MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48,
Or Gerlitz540b3a32013-04-07 03:44:07 +0000145 MLX4_DEV_CAP_FLAG_SET_ETH_SCHED = 1LL << 53,
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300146 MLX4_DEV_CAP_FLAG_SENSE_SUPPORT = 1LL << 55,
147 MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV = 1LL << 59,
Or Gerlitz08ff3232012-10-21 14:59:24 +0000148 MLX4_DEV_CAP_FLAG_64B_EQE = 1LL << 61,
149 MLX4_DEV_CAP_FLAG_64B_CQE = 1LL << 62
Roland Dreier225c7b12007-05-08 18:00:38 -0700150};
151
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300152enum {
153 MLX4_DEV_CAP_FLAG2_RSS = 1LL << 0,
154 MLX4_DEV_CAP_FLAG2_RSS_TOP = 1LL << 1,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000155 MLX4_DEV_CAP_FLAG2_RSS_XOR = 1LL << 2,
Matan Barak955154f2013-01-30 23:07:10 +0000156 MLX4_DEV_CAP_FLAG2_FS_EN = 1LL << 3,
Eugenia Emantayevd9987352013-04-23 06:06:47 +0000157 MLX4_DEV_CAP_FLAGS2_REASSIGN_MAC_EN = 1LL << 4,
Rony Efraim3f7fb022013-04-25 05:22:28 +0000158 MLX4_DEV_CAP_FLAG2_TS = 1LL << 5,
159 MLX4_DEV_CAP_FLAG2_VLAN_CONTROL = 1LL << 6
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300160};
161
Or Gerlitz08ff3232012-10-21 14:59:24 +0000162enum {
163 MLX4_DEV_CAP_64B_EQE_ENABLED = 1LL << 0,
164 MLX4_DEV_CAP_64B_CQE_ENABLED = 1LL << 1
165};
166
167enum {
168 MLX4_USER_DEV_CAP_64B_CQE = 1L << 0
169};
170
171enum {
172 MLX4_FUNC_CAP_64B_EQE_CQE = 1L << 0
173};
174
175
Marcel Apfelbaum97285b72011-10-24 11:02:34 +0200176#define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
177
178enum {
Shani Michaeli804d6a82013-02-06 16:19:14 +0000179 MLX4_BMME_FLAG_WIN_TYPE_2B = 1 << 1,
Roland Dreier95d04f02008-07-23 08:12:26 -0700180 MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
181 MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
182 MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
183 MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
184 MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
185};
186
Roland Dreier225c7b12007-05-08 18:00:38 -0700187enum mlx4_event {
188 MLX4_EVENT_TYPE_COMP = 0x00,
189 MLX4_EVENT_TYPE_PATH_MIG = 0x01,
190 MLX4_EVENT_TYPE_COMM_EST = 0x02,
191 MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
192 MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
193 MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
194 MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
195 MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
196 MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
197 MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
198 MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
199 MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
200 MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
201 MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
202 MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
203 MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
204 MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000205 MLX4_EVENT_TYPE_CMD = 0x0a,
206 MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
207 MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
Jack Morgenstein5984be92012-03-06 15:50:49 +0200208 MLX4_EVENT_TYPE_FATAL_WARNING = 0x1b,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000209 MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300210 MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT = 0x1d,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000211 MLX4_EVENT_TYPE_NONE = 0xff,
Roland Dreier225c7b12007-05-08 18:00:38 -0700212};
213
214enum {
215 MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
216 MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
217};
218
219enum {
Jack Morgenstein5984be92012-03-06 15:50:49 +0200220 MLX4_FATAL_WARNING_SUBTYPE_WARMING = 0,
221};
222
Jack Morgenstein993c4012012-08-03 08:40:48 +0000223enum slave_port_state {
224 SLAVE_PORT_DOWN = 0,
225 SLAVE_PENDING_UP,
226 SLAVE_PORT_UP,
227};
228
229enum slave_port_gen_event {
230 SLAVE_PORT_GEN_EVENT_DOWN = 0,
231 SLAVE_PORT_GEN_EVENT_UP,
232 SLAVE_PORT_GEN_EVENT_NONE,
233};
234
235enum slave_port_state_event {
236 MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
237 MLX4_PORT_STATE_DEV_EVENT_PORT_UP,
238 MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID,
239 MLX4_PORT_STATE_IB_EVENT_GID_INVALID,
240};
241
Jack Morgenstein5984be92012-03-06 15:50:49 +0200242enum {
Roland Dreier225c7b12007-05-08 18:00:38 -0700243 MLX4_PERM_LOCAL_READ = 1 << 10,
244 MLX4_PERM_LOCAL_WRITE = 1 << 11,
245 MLX4_PERM_REMOTE_READ = 1 << 12,
246 MLX4_PERM_REMOTE_WRITE = 1 << 13,
Shani Michaeli804d6a82013-02-06 16:19:14 +0000247 MLX4_PERM_ATOMIC = 1 << 14,
248 MLX4_PERM_BIND_MW = 1 << 15,
Roland Dreier225c7b12007-05-08 18:00:38 -0700249};
250
251enum {
252 MLX4_OPCODE_NOP = 0x00,
253 MLX4_OPCODE_SEND_INVAL = 0x01,
254 MLX4_OPCODE_RDMA_WRITE = 0x08,
255 MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
256 MLX4_OPCODE_SEND = 0x0a,
257 MLX4_OPCODE_SEND_IMM = 0x0b,
258 MLX4_OPCODE_LSO = 0x0e,
259 MLX4_OPCODE_RDMA_READ = 0x10,
260 MLX4_OPCODE_ATOMIC_CS = 0x11,
261 MLX4_OPCODE_ATOMIC_FA = 0x12,
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +0300262 MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
263 MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
Roland Dreier225c7b12007-05-08 18:00:38 -0700264 MLX4_OPCODE_BIND_MW = 0x18,
265 MLX4_OPCODE_FMR = 0x19,
266 MLX4_OPCODE_LOCAL_INVAL = 0x1b,
267 MLX4_OPCODE_CONFIG_CMD = 0x1f,
268
269 MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
270 MLX4_RECV_OPCODE_SEND = 0x01,
271 MLX4_RECV_OPCODE_SEND_IMM = 0x02,
272 MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
273
274 MLX4_CQE_OPCODE_ERROR = 0x1e,
275 MLX4_CQE_OPCODE_RESIZE = 0x16,
276};
277
278enum {
279 MLX4_STAT_RATE_OFFSET = 5
280};
281
Aleksey Seninda995a82010-12-02 11:44:49 +0000282enum mlx4_protocol {
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000283 MLX4_PROT_IB_IPV6 = 0,
284 MLX4_PROT_ETH,
285 MLX4_PROT_IB_IPV4,
286 MLX4_PROT_FCOE
Aleksey Seninda995a82010-12-02 11:44:49 +0000287};
288
Vladimir Sokolovsky29bdc882008-09-15 14:25:23 -0700289enum {
290 MLX4_MTT_FLAG_PRESENT = 1
291};
292
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700293enum mlx4_qp_region {
294 MLX4_QP_REGION_FW = 0,
295 MLX4_QP_REGION_ETH_ADDR,
296 MLX4_QP_REGION_FC_ADDR,
297 MLX4_QP_REGION_FC_EXCH,
298 MLX4_NUM_QP_REGION
299};
300
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700301enum mlx4_port_type {
Jack Morgenstein623ed842011-12-13 04:10:33 +0000302 MLX4_PORT_TYPE_NONE = 0,
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700303 MLX4_PORT_TYPE_IB = 1,
304 MLX4_PORT_TYPE_ETH = 2,
305 MLX4_PORT_TYPE_AUTO = 3
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700306};
307
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -0700308enum mlx4_special_vlan_idx {
309 MLX4_NO_VLAN_IDX = 0,
310 MLX4_VLAN_MISS_IDX,
311 MLX4_VLAN_REGULAR
312};
313
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000314enum mlx4_steer_type {
315 MLX4_MC_STEER = 0,
316 MLX4_UC_STEER,
317 MLX4_NUM_STEERS
318};
319
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700320enum {
321 MLX4_NUM_FEXCH = 64 * 1024,
322};
323
Eli Cohen5a0fd092010-10-07 16:24:16 +0200324enum {
325 MLX4_MAX_FAST_REG_PAGES = 511,
326};
327
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300328enum {
329 MLX4_DEV_PMC_SUBTYPE_GUID_INFO = 0x14,
330 MLX4_DEV_PMC_SUBTYPE_PORT_INFO = 0x15,
331 MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE = 0x16,
332};
333
334/* Port mgmt change event handling */
335enum {
336 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK = 1 << 0,
337 MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK = 1 << 1,
338 MLX4_EQ_PORT_INFO_LID_CHANGE_MASK = 1 << 2,
339 MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK = 1 << 3,
340 MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK = 1 << 4,
341};
342
343#define MSTR_SM_CHANGE_MASK (MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK | \
344 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK)
345
Jack Morgensteinea54b102008-01-28 10:40:59 +0200346static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
347{
348 return (major << 32) | (minor << 16) | subminor;
349}
350
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000351struct mlx4_phys_caps {
Jack Morgenstein66349612012-06-19 11:21:44 +0300352 u32 gid_phys_table_len[MLX4_MAX_PORTS + 1];
353 u32 pkey_phys_table_len[MLX4_MAX_PORTS + 1];
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000354 u32 num_phys_eqs;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000355 u32 base_sqpn;
356 u32 base_proxy_sqpn;
357 u32 base_tunnel_sqpn;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000358};
359
Roland Dreier225c7b12007-05-08 18:00:38 -0700360struct mlx4_caps {
361 u64 fw_ver;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000362 u32 function;
Roland Dreier225c7b12007-05-08 18:00:38 -0700363 int num_ports;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700364 int vl_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700365 int ib_mtu_cap[MLX4_MAX_PORTS + 1];
Jack Morgenstein9a5aa622008-11-28 21:29:46 -0800366 __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700367 u64 def_mac[MLX4_MAX_PORTS + 1];
368 int eth_mtu_cap[MLX4_MAX_PORTS + 1];
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700369 int gid_table_len[MLX4_MAX_PORTS + 1];
370 int pkey_table_len[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin76995172010-08-24 03:46:23 +0000371 int trans_type[MLX4_MAX_PORTS + 1];
372 int vendor_oui[MLX4_MAX_PORTS + 1];
373 int wavelength[MLX4_MAX_PORTS + 1];
374 u64 trans_code[MLX4_MAX_PORTS + 1];
Roland Dreier225c7b12007-05-08 18:00:38 -0700375 int local_ca_ack_delay;
376 int num_uars;
Jack Morgensteinf5311ac2011-12-13 04:12:13 +0000377 u32 uar_page_size;
Roland Dreier225c7b12007-05-08 18:00:38 -0700378 int bf_reg_size;
379 int bf_regs_per_page;
380 int max_sq_sg;
381 int max_rq_sg;
382 int num_qps;
383 int max_wqes;
384 int max_sq_desc_sz;
385 int max_rq_desc_sz;
386 int max_qp_init_rdma;
387 int max_qp_dest_rdma;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000388 u32 *qp0_proxy;
389 u32 *qp1_proxy;
390 u32 *qp0_tunnel;
391 u32 *qp1_tunnel;
Roland Dreier225c7b12007-05-08 18:00:38 -0700392 int num_srqs;
393 int max_srq_wqes;
394 int max_srq_sge;
395 int reserved_srqs;
396 int num_cqs;
397 int max_cqes;
398 int reserved_cqs;
399 int num_eqs;
400 int reserved_eqs;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800401 int num_comp_vectors;
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +0000402 int comp_pool;
Roland Dreier225c7b12007-05-08 18:00:38 -0700403 int num_mpts;
Eli Cohena5bbe892012-02-09 18:10:06 +0200404 int max_fmr_maps;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000405 int num_mtts;
Roland Dreier225c7b12007-05-08 18:00:38 -0700406 int fmr_reserved_mtts;
407 int reserved_mtts;
408 int reserved_mrws;
409 int reserved_uars;
410 int num_mgms;
411 int num_amgms;
412 int reserved_mcgs;
413 int num_qp_per_mgm;
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000414 int steering_mode;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000415 int fs_log_max_ucast_qp_range_size;
Roland Dreier225c7b12007-05-08 18:00:38 -0700416 int num_pds;
417 int reserved_pds;
Sean Hefty012a8ff2011-06-02 09:01:33 -0700418 int max_xrcds;
419 int reserved_xrcds;
Roland Dreier225c7b12007-05-08 18:00:38 -0700420 int mtt_entry_sz;
Dotan Barak149983af2007-06-26 15:55:28 +0300421 u32 max_msg_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700422 u32 page_size_cap;
Or Gerlitz52eafc62011-06-15 14:41:42 +0000423 u64 flags;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300424 u64 flags2;
Roland Dreier95d04f02008-07-23 08:12:26 -0700425 u32 bmme_flags;
426 u32 reserved_lkey;
Roland Dreier225c7b12007-05-08 18:00:38 -0700427 u16 stat_rate_support;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700428 u8 port_width_cap[MLX4_MAX_PORTS + 1];
Eli Cohenb832be12008-04-16 21:09:27 -0700429 int max_gso_sz;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300430 int max_rss_tbl_sz;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700431 int reserved_qps_cnt[MLX4_NUM_QP_REGION];
432 int reserved_qps;
433 int reserved_qps_base[MLX4_NUM_QP_REGION];
434 int log_num_macs;
435 int log_num_vlans;
436 int log_num_prios;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700437 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
438 u8 supported_type[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000439 u8 suggested_type[MLX4_MAX_PORTS + 1];
440 u8 default_sense[MLX4_MAX_PORTS + 1];
Jack Morgenstein65dab252011-12-13 04:10:41 +0000441 u32 port_mask[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700442 enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000443 u32 max_counters;
Or Gerlitz096335b2012-01-11 19:02:17 +0200444 u8 port_ib_mtu[MLX4_MAX_PORTS + 1];
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000445 u16 sqp_demux;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000446 u32 eqe_size;
447 u32 cqe_size;
448 u8 eqe_factor;
449 u32 userspace_caps; /* userspace must be aware of these */
450 u32 function_caps; /* VFs must be aware of these */
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +0000451 u16 hca_core_clock;
Roland Dreier225c7b12007-05-08 18:00:38 -0700452};
453
454struct mlx4_buf_list {
455 void *buf;
456 dma_addr_t map;
457};
458
459struct mlx4_buf {
Roland Dreierb57aacf2008-02-06 21:17:59 -0800460 struct mlx4_buf_list direct;
461 struct mlx4_buf_list *page_list;
Roland Dreier225c7b12007-05-08 18:00:38 -0700462 int nbufs;
463 int npages;
464 int page_shift;
465};
466
467struct mlx4_mtt {
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000468 u32 offset;
Roland Dreier225c7b12007-05-08 18:00:38 -0700469 int order;
470 int page_shift;
471};
472
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700473enum {
474 MLX4_DB_PER_PAGE = PAGE_SIZE / 4
475};
476
477struct mlx4_db_pgdir {
478 struct list_head list;
479 DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
480 DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
481 unsigned long *bits[2];
482 __be32 *db_page;
483 dma_addr_t db_dma;
484};
485
486struct mlx4_ib_user_db_page;
487
488struct mlx4_db {
489 __be32 *db;
490 union {
491 struct mlx4_db_pgdir *pgdir;
492 struct mlx4_ib_user_db_page *user_page;
493 } u;
494 dma_addr_t dma;
495 int index;
496 int order;
497};
498
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700499struct mlx4_hwq_resources {
500 struct mlx4_db db;
501 struct mlx4_mtt mtt;
502 struct mlx4_buf buf;
503};
504
Roland Dreier225c7b12007-05-08 18:00:38 -0700505struct mlx4_mr {
506 struct mlx4_mtt mtt;
507 u64 iova;
508 u64 size;
509 u32 key;
510 u32 pd;
511 u32 access;
512 int enabled;
513};
514
Shani Michaeli804d6a82013-02-06 16:19:14 +0000515enum mlx4_mw_type {
516 MLX4_MW_TYPE_1 = 1,
517 MLX4_MW_TYPE_2 = 2,
518};
519
520struct mlx4_mw {
521 u32 key;
522 u32 pd;
523 enum mlx4_mw_type type;
524 int enabled;
525};
526
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +0300527struct mlx4_fmr {
528 struct mlx4_mr mr;
529 struct mlx4_mpt_entry *mpt;
530 __be64 *mtts;
531 dma_addr_t dma_handle;
532 int max_pages;
533 int max_maps;
534 int maps;
535 u8 page_shift;
536};
537
Roland Dreier225c7b12007-05-08 18:00:38 -0700538struct mlx4_uar {
539 unsigned long pfn;
540 int index;
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000541 struct list_head bf_list;
542 unsigned free_bf_bmap;
543 void __iomem *map;
544 void __iomem *bf_map;
545};
546
547struct mlx4_bf {
548 unsigned long offset;
549 int buf_size;
550 struct mlx4_uar *uar;
551 void __iomem *reg;
Roland Dreier225c7b12007-05-08 18:00:38 -0700552};
553
554struct mlx4_cq {
555 void (*comp) (struct mlx4_cq *);
556 void (*event) (struct mlx4_cq *, enum mlx4_event);
557
558 struct mlx4_uar *uar;
559
560 u32 cons_index;
561
562 __be32 *set_ci_db;
563 __be32 *arm_db;
564 int arm_sn;
565
566 int cqn;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800567 unsigned vector;
Roland Dreier225c7b12007-05-08 18:00:38 -0700568
569 atomic_t refcount;
570 struct completion free;
571};
572
573struct mlx4_qp {
574 void (*event) (struct mlx4_qp *, enum mlx4_event);
575
576 int qpn;
577
578 atomic_t refcount;
579 struct completion free;
580};
581
582struct mlx4_srq {
583 void (*event) (struct mlx4_srq *, enum mlx4_event);
584
585 int srqn;
586 int max;
587 int max_gs;
588 int wqe_shift;
589
590 atomic_t refcount;
591 struct completion free;
592};
593
594struct mlx4_av {
595 __be32 port_pd;
596 u8 reserved1;
597 u8 g_slid;
598 __be16 dlid;
599 u8 reserved2;
600 u8 gid_index;
601 u8 stat_rate;
602 u8 hop_limit;
603 __be32 sl_tclass_flowlabel;
604 u8 dgid[16];
605};
606
Eli Cohenfa417f72010-10-24 21:08:52 -0700607struct mlx4_eth_av {
608 __be32 port_pd;
609 u8 reserved1;
610 u8 smac_idx;
611 u16 reserved2;
612 u8 reserved3;
613 u8 gid_index;
614 u8 stat_rate;
615 u8 hop_limit;
616 __be32 sl_tclass_flowlabel;
617 u8 dgid[16];
618 u32 reserved4[2];
619 __be16 vlan;
620 u8 mac[6];
621};
622
623union mlx4_ext_av {
624 struct mlx4_av ib;
625 struct mlx4_eth_av eth;
626};
627
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000628struct mlx4_counter {
629 u8 reserved1[3];
630 u8 counter_mode;
631 __be32 num_ifc;
632 u32 reserved2[2];
633 __be64 rx_frames;
634 __be64 rx_bytes;
635 __be64 tx_frames;
636 __be64 tx_bytes;
637};
638
Roland Dreier225c7b12007-05-08 18:00:38 -0700639struct mlx4_dev {
640 struct pci_dev *pdev;
641 unsigned long flags;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000642 unsigned long num_slaves;
Roland Dreier225c7b12007-05-08 18:00:38 -0700643 struct mlx4_caps caps;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000644 struct mlx4_phys_caps phys_caps;
Roland Dreier225c7b12007-05-08 18:00:38 -0700645 struct radix_tree_root qp_table_tree;
Yevgeny Petrilin725c8992011-03-22 22:38:07 +0000646 u8 rev_id;
Jack Morgensteincd9281d2007-09-18 09:14:18 +0200647 char board_id[MLX4_BOARD_ID_LEN];
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000648 int num_vfs;
Jack Morgenstein3c439b52012-12-06 17:12:00 +0000649 int oper_log_mgm_entry_size;
Hadar Hen Zion592e49d2012-07-05 04:03:48 +0000650 u64 regid_promisc_array[MLX4_MAX_PORTS + 1];
651 u64 regid_allmulti_array[MLX4_MAX_PORTS + 1];
Roland Dreier225c7b12007-05-08 18:00:38 -0700652};
653
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300654struct mlx4_eqe {
655 u8 reserved1;
656 u8 type;
657 u8 reserved2;
658 u8 subtype;
659 union {
660 u32 raw[6];
661 struct {
662 __be32 cqn;
663 } __packed comp;
664 struct {
665 u16 reserved1;
666 __be16 token;
667 u32 reserved2;
668 u8 reserved3[3];
669 u8 status;
670 __be64 out_param;
671 } __packed cmd;
672 struct {
673 __be32 qpn;
674 } __packed qp;
675 struct {
676 __be32 srqn;
677 } __packed srq;
678 struct {
679 __be32 cqn;
680 u32 reserved1;
681 u8 reserved2[3];
682 u8 syndrome;
683 } __packed cq_err;
684 struct {
685 u32 reserved1[2];
686 __be32 port;
687 } __packed port_change;
688 struct {
689 #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
690 u32 reserved;
691 u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
692 } __packed comm_channel_arm;
693 struct {
694 u8 port;
695 u8 reserved[3];
696 __be64 mac;
697 } __packed mac_update;
698 struct {
699 __be32 slave_id;
700 } __packed flr_event;
701 struct {
702 __be16 current_temperature;
703 __be16 warning_threshold;
704 } __packed warming;
705 struct {
706 u8 reserved[3];
707 u8 port;
708 union {
709 struct {
710 __be16 mstr_sm_lid;
711 __be16 port_lid;
712 __be32 changed_attr;
713 u8 reserved[3];
714 u8 mstr_sm_sl;
715 __be64 gid_prefix;
716 } __packed port_info;
717 struct {
718 __be32 block_ptr;
719 __be32 tbl_entries_mask;
720 } __packed tbl_change_info;
721 } params;
722 } __packed port_mgmt_change;
723 } event;
724 u8 slave_id;
725 u8 reserved3[2];
726 u8 owner;
727} __packed;
728
Roland Dreier225c7b12007-05-08 18:00:38 -0700729struct mlx4_init_port_param {
730 int set_guid0;
731 int set_node_guid;
732 int set_si_guid;
733 u16 mtu;
734 int port_width_cap;
735 u16 vl_cap;
736 u16 max_gid;
737 u16 max_pkey;
738 u64 guid0;
739 u64 node_guid;
740 u64 si_guid;
741};
742
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700743#define mlx4_foreach_port(port, dev, type) \
744 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
Jack Morgenstein65dab252011-12-13 04:10:41 +0000745 if ((type) == (dev)->caps.port_mask[(port)])
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700746
Jack Morgenstein026149c2012-08-03 08:40:55 +0000747#define mlx4_foreach_non_ib_transport_port(port, dev) \
748 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
749 if (((dev)->caps.port_mask[port] != MLX4_PORT_TYPE_IB))
750
Jack Morgenstein65dab252011-12-13 04:10:41 +0000751#define mlx4_foreach_ib_transport_port(port, dev) \
752 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
753 if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
754 ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
Eli Cohenfa417f72010-10-24 21:08:52 -0700755
Jack Morgenstein752a50c2012-06-19 11:21:33 +0300756#define MLX4_INVALID_SLAVE_ID 0xFF
757
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300758void handle_port_mgmt_change_event(struct work_struct *work);
759
Jack Morgenstein2aca1172012-06-19 11:21:41 +0300760static inline int mlx4_master_func_num(struct mlx4_dev *dev)
761{
762 return dev->caps.function;
763}
764
Jack Morgenstein623ed842011-12-13 04:10:33 +0000765static inline int mlx4_is_master(struct mlx4_dev *dev)
766{
767 return dev->flags & MLX4_FLAG_MASTER;
768}
769
770static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
771{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000772 return (qpn < dev->phys_caps.base_sqpn + 8 +
Jack Morgensteine2c76822012-08-03 08:40:41 +0000773 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev));
774}
775
776static inline int mlx4_is_guest_proxy(struct mlx4_dev *dev, int slave, u32 qpn)
777{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000778 int guest_proxy_base = dev->phys_caps.base_proxy_sqpn + slave * 8;
Jack Morgensteine2c76822012-08-03 08:40:41 +0000779
Jack Morgenstein47605df2012-08-03 08:40:57 +0000780 if (qpn >= guest_proxy_base && qpn < guest_proxy_base + 8)
Jack Morgensteine2c76822012-08-03 08:40:41 +0000781 return 1;
782
783 return 0;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000784}
785
786static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
787{
788 return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
789}
790
791static inline int mlx4_is_slave(struct mlx4_dev *dev)
792{
793 return dev->flags & MLX4_FLAG_SLAVE;
794}
Eli Cohenfa417f72010-10-24 21:08:52 -0700795
Roland Dreier225c7b12007-05-08 18:00:38 -0700796int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
797 struct mlx4_buf *buf);
798void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
Roland Dreier1c69fc22008-02-06 21:07:54 -0800799static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
800{
Jack Morgenstein313abe52008-01-28 10:40:51 +0200801 if (BITS_PER_LONG == 64 || buf->nbufs == 1)
Roland Dreierb57aacf2008-02-06 21:17:59 -0800802 return buf->direct.buf + offset;
Roland Dreier1c69fc22008-02-06 21:07:54 -0800803 else
Roland Dreierb57aacf2008-02-06 21:17:59 -0800804 return buf->page_list[offset >> PAGE_SHIFT].buf +
Roland Dreier1c69fc22008-02-06 21:07:54 -0800805 (offset & (PAGE_SIZE - 1));
806}
Roland Dreier225c7b12007-05-08 18:00:38 -0700807
808int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
809void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
Sean Hefty012a8ff2011-06-02 09:01:33 -0700810int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
811void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
Roland Dreier225c7b12007-05-08 18:00:38 -0700812
813int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
814void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000815int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf);
816void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
Roland Dreier225c7b12007-05-08 18:00:38 -0700817
818int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
819 struct mlx4_mtt *mtt);
820void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
821u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
822
823int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
824 int npages, int page_shift, struct mlx4_mr *mr);
Shani Michaeli61083722013-02-06 16:19:09 +0000825int mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
Roland Dreier225c7b12007-05-08 18:00:38 -0700826int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
Shani Michaeli804d6a82013-02-06 16:19:14 +0000827int mlx4_mw_alloc(struct mlx4_dev *dev, u32 pd, enum mlx4_mw_type type,
828 struct mlx4_mw *mw);
829void mlx4_mw_free(struct mlx4_dev *dev, struct mlx4_mw *mw);
830int mlx4_mw_enable(struct mlx4_dev *dev, struct mlx4_mw *mw);
Roland Dreier225c7b12007-05-08 18:00:38 -0700831int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
832 int start_index, int npages, u64 *page_list);
833int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
834 struct mlx4_buf *buf);
835
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700836int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order);
837void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
838
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700839int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
840 int size, int max_direct);
841void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
842 int size);
843
Roland Dreier225c7b12007-05-08 18:00:38 -0700844int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
Yevgeny Petriline463c7b2008-04-29 13:46:50 -0700845 struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
Amir Vadaiec693d42013-04-23 06:06:49 +0000846 unsigned vector, int collapsed, int timestamp_en);
Roland Dreier225c7b12007-05-08 18:00:38 -0700847void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
848
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700849int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align, int *base);
850void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
851
852int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700853void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
854
Sean Hefty18abd5e2011-06-02 10:43:26 -0700855int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
856 struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
Roland Dreier225c7b12007-05-08 18:00:38 -0700857void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
858int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
Jack Morgenstein65541cb2007-06-21 13:03:11 +0300859int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
Roland Dreier225c7b12007-05-08 18:00:38 -0700860
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700861int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
Roland Dreier225c7b12007-05-08 18:00:38 -0700862int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
863
Eugenia Emantayevffe455a2011-12-13 04:16:21 +0000864int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
865 int block_mcast_loopback, enum mlx4_protocol prot);
866int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
867 enum mlx4_protocol prot);
Ron Livne521e5752008-07-14 23:48:48 -0700868int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000869 u8 port, int block_mcast_loopback,
870 enum mlx4_protocol protocol, u64 *reg_id);
Aleksey Seninda995a82010-12-02 11:44:49 +0000871int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000872 enum mlx4_protocol protocol, u64 reg_id);
873
874enum {
875 MLX4_DOMAIN_UVERBS = 0x1000,
876 MLX4_DOMAIN_ETHTOOL = 0x2000,
877 MLX4_DOMAIN_RFS = 0x3000,
878 MLX4_DOMAIN_NIC = 0x5000,
879};
880
881enum mlx4_net_trans_rule_id {
882 MLX4_NET_TRANS_RULE_ID_ETH = 0,
883 MLX4_NET_TRANS_RULE_ID_IB,
884 MLX4_NET_TRANS_RULE_ID_IPV6,
885 MLX4_NET_TRANS_RULE_ID_IPV4,
886 MLX4_NET_TRANS_RULE_ID_TCP,
887 MLX4_NET_TRANS_RULE_ID_UDP,
888 MLX4_NET_TRANS_RULE_NUM, /* should be last */
889};
890
Hadar Hen Ziona8edc3b2012-09-05 22:50:48 +0000891extern const u16 __sw_id_hw[];
892
Hadar Hen Zion7fb40f82012-09-05 22:50:49 +0000893static inline int map_hw_to_sw_id(u16 header_id)
894{
895
896 int i;
897 for (i = 0; i < MLX4_NET_TRANS_RULE_NUM; i++) {
898 if (header_id == __sw_id_hw[i])
899 return i;
900 }
901 return -EINVAL;
902}
903
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000904enum mlx4_net_trans_promisc_mode {
905 MLX4_FS_PROMISC_NONE = 0,
906 MLX4_FS_PROMISC_UPLINK,
Hadar Hen Zion592e49d2012-07-05 04:03:48 +0000907 /* For future use. Not implemented yet */
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000908 MLX4_FS_PROMISC_FUNCTION_PORT,
909 MLX4_FS_PROMISC_ALL_MULTI,
910};
911
912struct mlx4_spec_eth {
913 u8 dst_mac[6];
914 u8 dst_mac_msk[6];
915 u8 src_mac[6];
916 u8 src_mac_msk[6];
917 u8 ether_type_enable;
918 __be16 ether_type;
919 __be16 vlan_id_msk;
920 __be16 vlan_id;
921};
922
923struct mlx4_spec_tcp_udp {
924 __be16 dst_port;
925 __be16 dst_port_msk;
926 __be16 src_port;
927 __be16 src_port_msk;
928};
929
930struct mlx4_spec_ipv4 {
931 __be32 dst_ip;
932 __be32 dst_ip_msk;
933 __be32 src_ip;
934 __be32 src_ip_msk;
935};
936
937struct mlx4_spec_ib {
938 __be32 r_qpn;
939 __be32 qpn_msk;
940 u8 dst_gid[16];
941 u8 dst_gid_msk[16];
942};
943
944struct mlx4_spec_list {
945 struct list_head list;
946 enum mlx4_net_trans_rule_id id;
947 union {
948 struct mlx4_spec_eth eth;
949 struct mlx4_spec_ib ib;
950 struct mlx4_spec_ipv4 ipv4;
951 struct mlx4_spec_tcp_udp tcp_udp;
952 };
953};
954
955enum mlx4_net_trans_hw_rule_queue {
956 MLX4_NET_TRANS_Q_FIFO,
957 MLX4_NET_TRANS_Q_LIFO,
958};
959
960struct mlx4_net_trans_rule {
961 struct list_head list;
962 enum mlx4_net_trans_hw_rule_queue queue_mode;
963 bool exclusive;
964 bool allow_loopback;
965 enum mlx4_net_trans_promisc_mode promisc_mode;
966 u8 port;
967 u16 priority;
968 u32 qpn;
969};
970
Hadar Hen Zion592e49d2012-07-05 04:03:48 +0000971int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port, u32 qpn,
972 enum mlx4_net_trans_promisc_mode mode);
973int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
974 enum mlx4_net_trans_promisc_mode mode);
Yevgeny Petrilin16792002011-03-22 22:38:31 +0000975int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
976int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
977int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
978int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
979int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
Roland Dreier225c7b12007-05-08 18:00:38 -0700980
Eugenia Emantayevffe455a2011-12-13 04:16:21 +0000981int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
982void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
Yan Burman16a10ff2013-02-07 02:25:22 +0000983int mlx4_get_base_qpn(struct mlx4_dev *dev, u8 port);
984int __mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
Eugenia Emantayev93ece0c2012-01-19 09:45:05 +0000985void mlx4_set_stats_bitmap(struct mlx4_dev *dev, u64 *stats_bitmap);
Yevgeny Petrilin9a9a2322012-03-06 04:04:47 +0000986int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
987 u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
988int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
989 u8 promisc);
Amir Vadaie5395e92012-04-04 21:33:25 +0000990int mlx4_SET_PORT_PRIO2TC(struct mlx4_dev *dev, u8 port, u8 *prio2tc);
991int mlx4_SET_PORT_SCHEDULER(struct mlx4_dev *dev, u8 port, u8 *tc_tx_bw,
992 u8 *pg, u16 *ratelimit);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +0300993int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -0700994int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
995void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, int index);
996
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +0300997int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
998 int npages, u64 iova, u32 *lkey, u32 *rkey);
999int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
1000 int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
1001int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1002void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
1003 u32 *lkey, u32 *rkey);
1004int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1005int mlx4_SYNC_TPT(struct mlx4_dev *dev);
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +00001006int mlx4_test_interrupts(struct mlx4_dev *dev);
Amir Vadaid9236c32012-07-18 22:33:51 +00001007int mlx4_assign_eq(struct mlx4_dev *dev, char *name, struct cpu_rmap *rmap,
1008 int *vector);
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00001009void mlx4_release_eq(struct mlx4_dev *dev, int vec);
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001010
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +00001011int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
1012int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
1013
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001014int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
1015void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
1016
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001017int mlx4_flow_attach(struct mlx4_dev *dev,
1018 struct mlx4_net_trans_rule *rule, u64 *reg_id);
1019int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id);
1020
Jack Morgenstein54679e12012-08-03 08:40:43 +00001021void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port,
1022 int i, int val);
1023
Jack Morgenstein396f2fe2012-06-19 11:21:42 +03001024int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey);
1025
Jack Morgenstein993c4012012-08-03 08:40:48 +00001026int mlx4_is_slave_active(struct mlx4_dev *dev, int slave);
1027int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port);
1028int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port);
1029int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr);
1030int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port, u8 port_subtype_change);
1031enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port);
1032int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave, u8 port, int event, enum slave_port_gen_event *gen_event);
1033
Jack Morgensteinafa8fd12012-08-03 08:40:56 +00001034void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid);
1035__be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave);
Jack Morgenstein993c4012012-08-03 08:40:48 +00001036
Amir Vadaiec693d42013-04-23 06:06:49 +00001037cycle_t mlx4_read_clock(struct mlx4_dev *dev);
1038
Roland Dreier225c7b12007-05-08 18:00:38 -07001039#endif /* MLX4_DEVICE_H */