blob: 3b0e7a771cb5a857f971960316a10060a05c2175 [file] [log] [blame]
Jacob Panaf2730f2010-02-12 10:31:47 -08001/*
Kuppuswamy Sathyanarayanan05454c22013-10-17 15:35:27 -07002 * intel-mid.h: Intel MID specific setup code
Jacob Panaf2730f2010-02-12 10:31:47 -08003 *
4 * (C) Copyright 2009 Intel Corporation
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; version 2
9 * of the License.
10 */
Kuppuswamy Sathyanarayanan05454c22013-10-17 15:35:27 -070011#ifndef _ASM_X86_INTEL_MID_H
12#define _ASM_X86_INTEL_MID_H
Feng Tangc20b5c32010-09-13 15:08:55 +080013
14#include <linux/sfi.h>
15
Kuppuswamy Sathyanarayanan712b6aa2013-10-17 15:35:29 -070016extern int intel_mid_pci_init(void);
Feng Tang73092822010-11-10 17:29:00 +000017extern int __init sfi_parse_mrtc(struct sfi_table_header *table);
Kuppuswamy Sathyanarayananaeedb372013-10-17 15:35:33 -070018extern int __init sfi_parse_mtmr(struct sfi_table_header *table);
Feng Tang73092822010-11-10 17:29:00 +000019extern int sfi_mrtc_num;
20extern struct sfi_rtc_table_entry sfi_mrtc_array[];
Jacob Panaf2730f2010-02-12 10:31:47 -080021
Jacob Pana0c173b2010-05-19 12:01:24 -070022/*
Kuppuswamy Sathyanarayanan49c72a02013-10-17 15:35:32 -070023 * Here defines the array of devices platform data that IAFW would export
24 * through SFI "DEVS" table, we use name and type to match the device and
25 * its platform data.
26 */
27struct devs_id {
28 char name[SFI_NAME_LEN + 1];
29 u8 type;
30 u8 delay;
31 void *(*get_platform_data)(void *info);
32 /* Custom handler for devices */
33 void (*device_handler)(struct sfi_device_table_entry *pentry,
34 struct devs_id *dev);
35};
36
37/*
Jacob Pana0c173b2010-05-19 12:01:24 -070038 * Medfield is the follow-up of Moorestown, it combines two chip solution into
39 * one. Other than that it also added always-on and constant tsc and lapic
40 * timers. Medfield is the platform name, and the chip name is called Penwell
41 * we treat Medfield/Penwell as a variant of Moorestown. Penwell can be
42 * identified via MSRs.
43 */
Kuppuswamy Sathyanarayanan712b6aa2013-10-17 15:35:29 -070044enum intel_mid_cpu_type {
Alan Cox1a8359e2012-01-26 17:33:30 +000045 /* 1 was Moorestown */
Kuppuswamy Sathyanarayanan712b6aa2013-10-17 15:35:29 -070046 INTEL_MID_CPU_CHIP_PENWELL = 2,
Jacob Pana0c173b2010-05-19 12:01:24 -070047};
48
Kuppuswamy Sathyanarayanan712b6aa2013-10-17 15:35:29 -070049extern enum intel_mid_cpu_type __intel_mid_cpu_chip;
Mathias Nyman35d47692011-11-15 14:46:52 -080050
51#ifdef CONFIG_X86_INTEL_MID
52
Kuppuswamy Sathyanarayanan712b6aa2013-10-17 15:35:29 -070053static inline enum intel_mid_cpu_type intel_mid_identify_cpu(void)
H. Peter Anvina75af582010-05-19 13:40:14 -070054{
Kuppuswamy Sathyanarayanan712b6aa2013-10-17 15:35:29 -070055 return __intel_mid_cpu_chip;
H. Peter Anvina75af582010-05-19 13:40:14 -070056}
57
Mathias Nyman35d47692011-11-15 14:46:52 -080058#else /* !CONFIG_X86_INTEL_MID */
59
Kuppuswamy Sathyanarayanan712b6aa2013-10-17 15:35:29 -070060#define intel_mid_identify_cpu() (0)
Mathias Nyman35d47692011-11-15 14:46:52 -080061
62#endif /* !CONFIG_X86_INTEL_MID */
63
Kuppuswamy Sathyanarayanan712b6aa2013-10-17 15:35:29 -070064enum intel_mid_timer_options {
65 INTEL_MID_TIMER_DEFAULT,
66 INTEL_MID_TIMER_APBT_ONLY,
67 INTEL_MID_TIMER_LAPIC_APBT,
Jacob Pana0c173b2010-05-19 12:01:24 -070068};
69
Kuppuswamy Sathyanarayanan712b6aa2013-10-17 15:35:29 -070070extern enum intel_mid_timer_options intel_mid_timer_options;
H. Peter Anvin14671382010-05-19 14:37:40 -070071
Dirk Brandewie0a915322011-11-10 13:42:53 +000072/*
73 * Penwell uses spread spectrum clock, so the freq number is not exactly
74 * the same as reported by MSR based on SDM.
75 */
76#define PENWELL_FSB_FREQ_83SKU 83200
77#define PENWELL_FSB_FREQ_100SKU 99840
78
Jacob Pan16ab5392010-02-12 03:08:30 -080079#define SFI_MTMR_MAX_NUM 8
Feng Tangcf089452010-02-12 03:37:38 -080080#define SFI_MRTC_MAX 8
Jacob Pan16ab5392010-02-12 03:08:30 -080081
Feng Tangc20b5c32010-09-13 15:08:55 +080082extern struct console early_mrst_console;
83extern void mrst_early_console_init(void);
Feng Tang4d033552010-09-13 15:08:56 +080084
85extern struct console early_hsu_console;
Mika Westerbergb82e3242011-11-10 13:18:09 +000086extern void hsu_early_console_init(const char *);
Feng Tang1da4b1c2010-11-09 11:22:58 +000087
88extern void intel_scu_devices_create(void);
89extern void intel_scu_devices_destroy(void);
90
Feng Tang73092822010-11-10 17:29:00 +000091/* VRTC timer */
92#define MRST_VRTC_MAP_SZ (1024)
93/*#define MRST_VRTC_PGOFFSET (0xc00) */
94
Kuppuswamy Sathyanarayanan712b6aa2013-10-17 15:35:29 -070095extern void intel_mid_rtc_init(void);
Feng Tang73092822010-11-10 17:29:00 +000096
Kuppuswamy Sathyanarayanan05454c22013-10-17 15:35:27 -070097#endif /* _ASM_X86_INTEL_MID_H */