blob: f1baf6715b05c61e878d5a222f7967e356994823 [file] [log] [blame]
Alex Deuchera2e73f52015-04-20 17:09:27 -04001/*
2 * Copyright 2013 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23
24#include <linux/firmware.h>
25#include "drmP.h"
26#include "amdgpu.h"
27#include "amdgpu_pm.h"
28#include "amdgpu_ucode.h"
29#include "cikd.h"
30#include "amdgpu_dpm.h"
31#include "ci_dpm.h"
32#include "gfx_v7_0.h"
33#include "atom.h"
Alex Deucher50171eb2016-02-04 10:44:04 -050034#include "amd_pcie.h"
Alex Deuchera2e73f52015-04-20 17:09:27 -040035#include <linux/seq_file.h>
36
37#include "smu/smu_7_0_1_d.h"
38#include "smu/smu_7_0_1_sh_mask.h"
39
40#include "dce/dce_8_0_d.h"
41#include "dce/dce_8_0_sh_mask.h"
42
43#include "bif/bif_4_1_d.h"
44#include "bif/bif_4_1_sh_mask.h"
45
46#include "gca/gfx_7_2_d.h"
47#include "gca/gfx_7_2_sh_mask.h"
48
49#include "gmc/gmc_7_1_d.h"
50#include "gmc/gmc_7_1_sh_mask.h"
51
52MODULE_FIRMWARE("radeon/bonaire_smc.bin");
Alex Deucher2254c212015-12-10 00:49:32 -050053MODULE_FIRMWARE("radeon/bonaire_k_smc.bin");
Alex Deuchera2e73f52015-04-20 17:09:27 -040054MODULE_FIRMWARE("radeon/hawaii_smc.bin");
Alex Deucher2254c212015-12-10 00:49:32 -050055MODULE_FIRMWARE("radeon/hawaii_k_smc.bin");
Alex Deuchera2e73f52015-04-20 17:09:27 -040056
57#define MC_CG_ARB_FREQ_F0 0x0a
58#define MC_CG_ARB_FREQ_F1 0x0b
59#define MC_CG_ARB_FREQ_F2 0x0c
60#define MC_CG_ARB_FREQ_F3 0x0d
61
62#define SMC_RAM_END 0x40000
63
64#define VOLTAGE_SCALE 4
65#define VOLTAGE_VID_OFFSET_SCALE1 625
66#define VOLTAGE_VID_OFFSET_SCALE2 100
67
68static const struct ci_pt_defaults defaults_hawaii_xt =
69{
70 1, 0xF, 0xFD, 0x19, 5, 0x14, 0, 0xB0000,
71 { 0x2E, 0x00, 0x00, 0x88, 0x00, 0x00, 0x72, 0x60, 0x51, 0xA7, 0x79, 0x6B, 0x90, 0xBD, 0x79 },
72 { 0x217, 0x217, 0x217, 0x242, 0x242, 0x242, 0x269, 0x269, 0x269, 0x2A1, 0x2A1, 0x2A1, 0x2C9, 0x2C9, 0x2C9 }
73};
74
75static const struct ci_pt_defaults defaults_hawaii_pro =
76{
77 1, 0xF, 0xFD, 0x19, 5, 0x14, 0, 0x65062,
78 { 0x2E, 0x00, 0x00, 0x88, 0x00, 0x00, 0x72, 0x60, 0x51, 0xA7, 0x79, 0x6B, 0x90, 0xBD, 0x79 },
79 { 0x217, 0x217, 0x217, 0x242, 0x242, 0x242, 0x269, 0x269, 0x269, 0x2A1, 0x2A1, 0x2A1, 0x2C9, 0x2C9, 0x2C9 }
80};
81
82static const struct ci_pt_defaults defaults_bonaire_xt =
83{
84 1, 0xF, 0xFD, 0x19, 5, 45, 0, 0xB0000,
85 { 0x79, 0x253, 0x25D, 0xAE, 0x72, 0x80, 0x83, 0x86, 0x6F, 0xC8, 0xC9, 0xC9, 0x2F, 0x4D, 0x61 },
86 { 0x17C, 0x172, 0x180, 0x1BC, 0x1B3, 0x1BD, 0x206, 0x200, 0x203, 0x25D, 0x25A, 0x255, 0x2C3, 0x2C5, 0x2B4 }
87};
88
Slava Grigorev5ef82922016-07-15 11:29:14 -040089#if 0
Alex Deuchera2e73f52015-04-20 17:09:27 -040090static const struct ci_pt_defaults defaults_bonaire_pro =
91{
92 1, 0xF, 0xFD, 0x19, 5, 45, 0, 0x65062,
93 { 0x8C, 0x23F, 0x244, 0xA6, 0x83, 0x85, 0x86, 0x86, 0x83, 0xDB, 0xDB, 0xDA, 0x67, 0x60, 0x5F },
94 { 0x187, 0x193, 0x193, 0x1C7, 0x1D1, 0x1D1, 0x210, 0x219, 0x219, 0x266, 0x26C, 0x26C, 0x2C9, 0x2CB, 0x2CB }
95};
Slava Grigorev5ef82922016-07-15 11:29:14 -040096#endif
Alex Deuchera2e73f52015-04-20 17:09:27 -040097
98static const struct ci_pt_defaults defaults_saturn_xt =
99{
100 1, 0xF, 0xFD, 0x19, 5, 55, 0, 0x70000,
101 { 0x8C, 0x247, 0x249, 0xA6, 0x80, 0x81, 0x8B, 0x89, 0x86, 0xC9, 0xCA, 0xC9, 0x4D, 0x4D, 0x4D },
102 { 0x187, 0x187, 0x187, 0x1C7, 0x1C7, 0x1C7, 0x210, 0x210, 0x210, 0x266, 0x266, 0x266, 0x2C9, 0x2C9, 0x2C9 }
103};
104
Slava Grigorev529d8c52016-07-19 00:24:10 -0400105#if 0
Alex Deuchera2e73f52015-04-20 17:09:27 -0400106static const struct ci_pt_defaults defaults_saturn_pro =
107{
108 1, 0xF, 0xFD, 0x19, 5, 55, 0, 0x30000,
109 { 0x96, 0x21D, 0x23B, 0xA1, 0x85, 0x87, 0x83, 0x84, 0x81, 0xE6, 0xE6, 0xE6, 0x71, 0x6A, 0x6A },
110 { 0x193, 0x19E, 0x19E, 0x1D2, 0x1DC, 0x1DC, 0x21A, 0x223, 0x223, 0x26E, 0x27E, 0x274, 0x2CF, 0x2D2, 0x2D2 }
111};
Slava Grigorev529d8c52016-07-19 00:24:10 -0400112#endif
Alex Deuchera2e73f52015-04-20 17:09:27 -0400113
114static const struct ci_pt_config_reg didt_config_ci[] =
115{
116 { 0x10, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
117 { 0x10, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
118 { 0x10, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
119 { 0x10, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
120 { 0x11, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
121 { 0x11, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
122 { 0x11, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
123 { 0x11, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
124 { 0x12, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
125 { 0x12, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
126 { 0x12, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
127 { 0x12, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
128 { 0x2, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
129 { 0x2, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
130 { 0x2, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
131 { 0x1, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
132 { 0x1, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
133 { 0x0, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
134 { 0x30, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
135 { 0x30, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
136 { 0x30, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
137 { 0x30, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
138 { 0x31, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
139 { 0x31, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
140 { 0x31, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
141 { 0x31, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
142 { 0x32, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
143 { 0x32, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
144 { 0x32, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
145 { 0x32, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
146 { 0x22, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
147 { 0x22, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
148 { 0x22, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
149 { 0x21, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
150 { 0x21, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
151 { 0x20, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
152 { 0x50, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
153 { 0x50, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
154 { 0x50, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
155 { 0x50, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
156 { 0x51, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
157 { 0x51, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
158 { 0x51, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
159 { 0x51, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
160 { 0x52, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
161 { 0x52, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
162 { 0x52, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
163 { 0x52, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
164 { 0x42, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
165 { 0x42, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
166 { 0x42, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
167 { 0x41, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
168 { 0x41, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
169 { 0x40, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
170 { 0x70, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
171 { 0x70, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
172 { 0x70, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
173 { 0x70, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
174 { 0x71, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
175 { 0x71, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
176 { 0x71, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
177 { 0x71, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
178 { 0x72, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
179 { 0x72, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
180 { 0x72, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
181 { 0x72, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
182 { 0x62, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
183 { 0x62, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
184 { 0x62, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
185 { 0x61, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
186 { 0x61, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
187 { 0x60, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
188 { 0xFFFFFFFF }
189};
190
191static u8 ci_get_memory_module_index(struct amdgpu_device *adev)
192{
193 return (u8) ((RREG32(mmBIOS_SCRATCH_4) >> 16) & 0xff);
194}
195
196#define MC_CG_ARB_FREQ_F0 0x0a
197#define MC_CG_ARB_FREQ_F1 0x0b
198#define MC_CG_ARB_FREQ_F2 0x0c
199#define MC_CG_ARB_FREQ_F3 0x0d
200
201static int ci_copy_and_switch_arb_sets(struct amdgpu_device *adev,
202 u32 arb_freq_src, u32 arb_freq_dest)
203{
204 u32 mc_arb_dram_timing;
205 u32 mc_arb_dram_timing2;
206 u32 burst_time;
207 u32 mc_cg_config;
208
209 switch (arb_freq_src) {
210 case MC_CG_ARB_FREQ_F0:
211 mc_arb_dram_timing = RREG32(mmMC_ARB_DRAM_TIMING);
212 mc_arb_dram_timing2 = RREG32(mmMC_ARB_DRAM_TIMING2);
213 burst_time = (RREG32(mmMC_ARB_BURST_TIME) & MC_ARB_BURST_TIME__STATE0_MASK) >>
214 MC_ARB_BURST_TIME__STATE0__SHIFT;
215 break;
216 case MC_CG_ARB_FREQ_F1:
217 mc_arb_dram_timing = RREG32(mmMC_ARB_DRAM_TIMING_1);
218 mc_arb_dram_timing2 = RREG32(mmMC_ARB_DRAM_TIMING2_1);
219 burst_time = (RREG32(mmMC_ARB_BURST_TIME) & MC_ARB_BURST_TIME__STATE1_MASK) >>
220 MC_ARB_BURST_TIME__STATE1__SHIFT;
221 break;
222 default:
223 return -EINVAL;
224 }
225
226 switch (arb_freq_dest) {
227 case MC_CG_ARB_FREQ_F0:
228 WREG32(mmMC_ARB_DRAM_TIMING, mc_arb_dram_timing);
229 WREG32(mmMC_ARB_DRAM_TIMING2, mc_arb_dram_timing2);
230 WREG32_P(mmMC_ARB_BURST_TIME, (burst_time << MC_ARB_BURST_TIME__STATE0__SHIFT),
231 ~MC_ARB_BURST_TIME__STATE0_MASK);
232 break;
233 case MC_CG_ARB_FREQ_F1:
234 WREG32(mmMC_ARB_DRAM_TIMING_1, mc_arb_dram_timing);
235 WREG32(mmMC_ARB_DRAM_TIMING2_1, mc_arb_dram_timing2);
236 WREG32_P(mmMC_ARB_BURST_TIME, (burst_time << MC_ARB_BURST_TIME__STATE1__SHIFT),
237 ~MC_ARB_BURST_TIME__STATE1_MASK);
238 break;
239 default:
240 return -EINVAL;
241 }
242
243 mc_cg_config = RREG32(mmMC_CG_CONFIG) | 0x0000000F;
244 WREG32(mmMC_CG_CONFIG, mc_cg_config);
245 WREG32_P(mmMC_ARB_CG, (arb_freq_dest) << MC_ARB_CG__CG_ARB_REQ__SHIFT,
246 ~MC_ARB_CG__CG_ARB_REQ_MASK);
247
248 return 0;
249}
250
251static u8 ci_get_ddr3_mclk_frequency_ratio(u32 memory_clock)
252{
253 u8 mc_para_index;
254
255 if (memory_clock < 10000)
256 mc_para_index = 0;
257 else if (memory_clock >= 80000)
258 mc_para_index = 0x0f;
259 else
260 mc_para_index = (u8)((memory_clock - 10000) / 5000 + 1);
261 return mc_para_index;
262}
263
264static u8 ci_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode)
265{
266 u8 mc_para_index;
267
268 if (strobe_mode) {
269 if (memory_clock < 12500)
270 mc_para_index = 0x00;
271 else if (memory_clock > 47500)
272 mc_para_index = 0x0f;
273 else
274 mc_para_index = (u8)((memory_clock - 10000) / 2500);
275 } else {
276 if (memory_clock < 65000)
277 mc_para_index = 0x00;
278 else if (memory_clock > 135000)
279 mc_para_index = 0x0f;
280 else
281 mc_para_index = (u8)((memory_clock - 60000) / 5000);
282 }
283 return mc_para_index;
284}
285
286static void ci_trim_voltage_table_to_fit_state_table(struct amdgpu_device *adev,
287 u32 max_voltage_steps,
288 struct atom_voltage_table *voltage_table)
289{
290 unsigned int i, diff;
291
292 if (voltage_table->count <= max_voltage_steps)
293 return;
294
295 diff = voltage_table->count - max_voltage_steps;
296
297 for (i = 0; i < max_voltage_steps; i++)
298 voltage_table->entries[i] = voltage_table->entries[i + diff];
299
300 voltage_table->count = max_voltage_steps;
301}
302
303static int ci_get_std_voltage_value_sidd(struct amdgpu_device *adev,
304 struct atom_voltage_table_entry *voltage_table,
305 u16 *std_voltage_hi_sidd, u16 *std_voltage_lo_sidd);
306static int ci_set_power_limit(struct amdgpu_device *adev, u32 n);
307static int ci_set_overdrive_target_tdp(struct amdgpu_device *adev,
308 u32 target_tdp);
309static int ci_update_uvd_dpm(struct amdgpu_device *adev, bool gate);
310static void ci_dpm_set_dpm_funcs(struct amdgpu_device *adev);
311static void ci_dpm_set_irq_funcs(struct amdgpu_device *adev);
312
313static PPSMC_Result amdgpu_ci_send_msg_to_smc_with_parameter(struct amdgpu_device *adev,
314 PPSMC_Msg msg, u32 parameter);
315static void ci_thermal_start_smc_fan_control(struct amdgpu_device *adev);
316static void ci_fan_ctrl_set_default_mode(struct amdgpu_device *adev);
317
318static struct ci_power_info *ci_get_pi(struct amdgpu_device *adev)
319{
320 struct ci_power_info *pi = adev->pm.dpm.priv;
321
322 return pi;
323}
324
325static struct ci_ps *ci_get_ps(struct amdgpu_ps *rps)
326{
327 struct ci_ps *ps = rps->ps_priv;
328
329 return ps;
330}
331
332static void ci_initialize_powertune_defaults(struct amdgpu_device *adev)
333{
334 struct ci_power_info *pi = ci_get_pi(adev);
335
336 switch (adev->pdev->device) {
337 case 0x6649:
338 case 0x6650:
339 case 0x6651:
340 case 0x6658:
341 case 0x665C:
342 case 0x665D:
343 default:
344 pi->powertune_defaults = &defaults_bonaire_xt;
345 break;
346 case 0x6640:
347 case 0x6641:
348 case 0x6646:
349 case 0x6647:
350 pi->powertune_defaults = &defaults_saturn_xt;
351 break;
352 case 0x67B8:
353 case 0x67B0:
354 pi->powertune_defaults = &defaults_hawaii_xt;
355 break;
356 case 0x67BA:
357 case 0x67B1:
358 pi->powertune_defaults = &defaults_hawaii_pro;
359 break;
360 case 0x67A0:
361 case 0x67A1:
362 case 0x67A2:
363 case 0x67A8:
364 case 0x67A9:
365 case 0x67AA:
366 case 0x67B9:
367 case 0x67BE:
368 pi->powertune_defaults = &defaults_bonaire_xt;
369 break;
370 }
371
372 pi->dte_tj_offset = 0;
373
374 pi->caps_power_containment = true;
375 pi->caps_cac = false;
376 pi->caps_sq_ramping = false;
377 pi->caps_db_ramping = false;
378 pi->caps_td_ramping = false;
379 pi->caps_tcp_ramping = false;
380
381 if (pi->caps_power_containment) {
382 pi->caps_cac = true;
383 if (adev->asic_type == CHIP_HAWAII)
384 pi->enable_bapm_feature = false;
385 else
386 pi->enable_bapm_feature = true;
387 pi->enable_tdc_limit_feature = true;
388 pi->enable_pkg_pwr_tracking_feature = true;
389 }
390}
391
392static u8 ci_convert_to_vid(u16 vddc)
393{
394 return (6200 - (vddc * VOLTAGE_SCALE)) / 25;
395}
396
397static int ci_populate_bapm_vddc_vid_sidd(struct amdgpu_device *adev)
398{
399 struct ci_power_info *pi = ci_get_pi(adev);
400 u8 *hi_vid = pi->smc_powertune_table.BapmVddCVidHiSidd;
401 u8 *lo_vid = pi->smc_powertune_table.BapmVddCVidLoSidd;
402 u8 *hi2_vid = pi->smc_powertune_table.BapmVddCVidHiSidd2;
403 u32 i;
404
405 if (adev->pm.dpm.dyn_state.cac_leakage_table.entries == NULL)
406 return -EINVAL;
407 if (adev->pm.dpm.dyn_state.cac_leakage_table.count > 8)
408 return -EINVAL;
409 if (adev->pm.dpm.dyn_state.cac_leakage_table.count !=
410 adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count)
411 return -EINVAL;
412
413 for (i = 0; i < adev->pm.dpm.dyn_state.cac_leakage_table.count; i++) {
414 if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_EVV) {
415 lo_vid[i] = ci_convert_to_vid(adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc1);
416 hi_vid[i] = ci_convert_to_vid(adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc2);
417 hi2_vid[i] = ci_convert_to_vid(adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc3);
418 } else {
419 lo_vid[i] = ci_convert_to_vid(adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc);
420 hi_vid[i] = ci_convert_to_vid((u16)adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].leakage);
421 }
422 }
423 return 0;
424}
425
426static int ci_populate_vddc_vid(struct amdgpu_device *adev)
427{
428 struct ci_power_info *pi = ci_get_pi(adev);
429 u8 *vid = pi->smc_powertune_table.VddCVid;
430 u32 i;
431
432 if (pi->vddc_voltage_table.count > 8)
433 return -EINVAL;
434
435 for (i = 0; i < pi->vddc_voltage_table.count; i++)
436 vid[i] = ci_convert_to_vid(pi->vddc_voltage_table.entries[i].value);
437
438 return 0;
439}
440
441static int ci_populate_svi_load_line(struct amdgpu_device *adev)
442{
443 struct ci_power_info *pi = ci_get_pi(adev);
444 const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
445
446 pi->smc_powertune_table.SviLoadLineEn = pt_defaults->svi_load_line_en;
447 pi->smc_powertune_table.SviLoadLineVddC = pt_defaults->svi_load_line_vddc;
448 pi->smc_powertune_table.SviLoadLineTrimVddC = 3;
449 pi->smc_powertune_table.SviLoadLineOffsetVddC = 0;
450
451 return 0;
452}
453
454static int ci_populate_tdc_limit(struct amdgpu_device *adev)
455{
456 struct ci_power_info *pi = ci_get_pi(adev);
457 const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
458 u16 tdc_limit;
459
460 tdc_limit = adev->pm.dpm.dyn_state.cac_tdp_table->tdc * 256;
461 pi->smc_powertune_table.TDC_VDDC_PkgLimit = cpu_to_be16(tdc_limit);
462 pi->smc_powertune_table.TDC_VDDC_ThrottleReleaseLimitPerc =
463 pt_defaults->tdc_vddc_throttle_release_limit_perc;
464 pi->smc_powertune_table.TDC_MAWt = pt_defaults->tdc_mawt;
465
466 return 0;
467}
468
469static int ci_populate_dw8(struct amdgpu_device *adev)
470{
471 struct ci_power_info *pi = ci_get_pi(adev);
472 const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
473 int ret;
474
475 ret = amdgpu_ci_read_smc_sram_dword(adev,
476 SMU7_FIRMWARE_HEADER_LOCATION +
477 offsetof(SMU7_Firmware_Header, PmFuseTable) +
478 offsetof(SMU7_Discrete_PmFuses, TdcWaterfallCtl),
479 (u32 *)&pi->smc_powertune_table.TdcWaterfallCtl,
480 pi->sram_end);
481 if (ret)
482 return -EINVAL;
483 else
484 pi->smc_powertune_table.TdcWaterfallCtl = pt_defaults->tdc_waterfall_ctl;
485
486 return 0;
487}
488
489static int ci_populate_fuzzy_fan(struct amdgpu_device *adev)
490{
491 struct ci_power_info *pi = ci_get_pi(adev);
492
493 if ((adev->pm.dpm.fan.fan_output_sensitivity & (1 << 15)) ||
494 (adev->pm.dpm.fan.fan_output_sensitivity == 0))
495 adev->pm.dpm.fan.fan_output_sensitivity =
496 adev->pm.dpm.fan.default_fan_output_sensitivity;
497
498 pi->smc_powertune_table.FuzzyFan_PwmSetDelta =
499 cpu_to_be16(adev->pm.dpm.fan.fan_output_sensitivity);
500
501 return 0;
502}
503
504static int ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(struct amdgpu_device *adev)
505{
506 struct ci_power_info *pi = ci_get_pi(adev);
507 u8 *hi_vid = pi->smc_powertune_table.BapmVddCVidHiSidd;
508 u8 *lo_vid = pi->smc_powertune_table.BapmVddCVidLoSidd;
509 int i, min, max;
510
511 min = max = hi_vid[0];
512 for (i = 0; i < 8; i++) {
513 if (0 != hi_vid[i]) {
514 if (min > hi_vid[i])
515 min = hi_vid[i];
516 if (max < hi_vid[i])
517 max = hi_vid[i];
518 }
519
520 if (0 != lo_vid[i]) {
521 if (min > lo_vid[i])
522 min = lo_vid[i];
523 if (max < lo_vid[i])
524 max = lo_vid[i];
525 }
526 }
527
528 if ((min == 0) || (max == 0))
529 return -EINVAL;
530 pi->smc_powertune_table.GnbLPMLMaxVid = (u8)max;
531 pi->smc_powertune_table.GnbLPMLMinVid = (u8)min;
532
533 return 0;
534}
535
536static int ci_populate_bapm_vddc_base_leakage_sidd(struct amdgpu_device *adev)
537{
538 struct ci_power_info *pi = ci_get_pi(adev);
539 u16 hi_sidd = pi->smc_powertune_table.BapmVddCBaseLeakageHiSidd;
540 u16 lo_sidd = pi->smc_powertune_table.BapmVddCBaseLeakageLoSidd;
541 struct amdgpu_cac_tdp_table *cac_tdp_table =
542 adev->pm.dpm.dyn_state.cac_tdp_table;
543
544 hi_sidd = cac_tdp_table->high_cac_leakage / 100 * 256;
545 lo_sidd = cac_tdp_table->low_cac_leakage / 100 * 256;
546
547 pi->smc_powertune_table.BapmVddCBaseLeakageHiSidd = cpu_to_be16(hi_sidd);
548 pi->smc_powertune_table.BapmVddCBaseLeakageLoSidd = cpu_to_be16(lo_sidd);
549
550 return 0;
551}
552
553static int ci_populate_bapm_parameters_in_dpm_table(struct amdgpu_device *adev)
554{
555 struct ci_power_info *pi = ci_get_pi(adev);
556 const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
557 SMU7_Discrete_DpmTable *dpm_table = &pi->smc_state_table;
558 struct amdgpu_cac_tdp_table *cac_tdp_table =
559 adev->pm.dpm.dyn_state.cac_tdp_table;
560 struct amdgpu_ppm_table *ppm = adev->pm.dpm.dyn_state.ppm_table;
561 int i, j, k;
562 const u16 *def1;
563 const u16 *def2;
564
565 dpm_table->DefaultTdp = cac_tdp_table->tdp * 256;
566 dpm_table->TargetTdp = cac_tdp_table->configurable_tdp * 256;
567
568 dpm_table->DTETjOffset = (u8)pi->dte_tj_offset;
569 dpm_table->GpuTjMax =
570 (u8)(pi->thermal_temp_setting.temperature_high / 1000);
571 dpm_table->GpuTjHyst = 8;
572
573 dpm_table->DTEAmbientTempBase = pt_defaults->dte_ambient_temp_base;
574
575 if (ppm) {
576 dpm_table->PPM_PkgPwrLimit = cpu_to_be16((u16)ppm->dgpu_tdp * 256 / 1000);
577 dpm_table->PPM_TemperatureLimit = cpu_to_be16((u16)ppm->tj_max * 256);
578 } else {
579 dpm_table->PPM_PkgPwrLimit = cpu_to_be16(0);
580 dpm_table->PPM_TemperatureLimit = cpu_to_be16(0);
581 }
582
583 dpm_table->BAPM_TEMP_GRADIENT = cpu_to_be32(pt_defaults->bapm_temp_gradient);
584 def1 = pt_defaults->bapmti_r;
585 def2 = pt_defaults->bapmti_rc;
586
587 for (i = 0; i < SMU7_DTE_ITERATIONS; i++) {
588 for (j = 0; j < SMU7_DTE_SOURCES; j++) {
589 for (k = 0; k < SMU7_DTE_SINKS; k++) {
590 dpm_table->BAPMTI_R[i][j][k] = cpu_to_be16(*def1);
591 dpm_table->BAPMTI_RC[i][j][k] = cpu_to_be16(*def2);
592 def1++;
593 def2++;
594 }
595 }
596 }
597
598 return 0;
599}
600
601static int ci_populate_pm_base(struct amdgpu_device *adev)
602{
603 struct ci_power_info *pi = ci_get_pi(adev);
604 u32 pm_fuse_table_offset;
605 int ret;
606
607 if (pi->caps_power_containment) {
608 ret = amdgpu_ci_read_smc_sram_dword(adev,
609 SMU7_FIRMWARE_HEADER_LOCATION +
610 offsetof(SMU7_Firmware_Header, PmFuseTable),
611 &pm_fuse_table_offset, pi->sram_end);
612 if (ret)
613 return ret;
614 ret = ci_populate_bapm_vddc_vid_sidd(adev);
615 if (ret)
616 return ret;
617 ret = ci_populate_vddc_vid(adev);
618 if (ret)
619 return ret;
620 ret = ci_populate_svi_load_line(adev);
621 if (ret)
622 return ret;
623 ret = ci_populate_tdc_limit(adev);
624 if (ret)
625 return ret;
626 ret = ci_populate_dw8(adev);
627 if (ret)
628 return ret;
629 ret = ci_populate_fuzzy_fan(adev);
630 if (ret)
631 return ret;
632 ret = ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(adev);
633 if (ret)
634 return ret;
635 ret = ci_populate_bapm_vddc_base_leakage_sidd(adev);
636 if (ret)
637 return ret;
638 ret = amdgpu_ci_copy_bytes_to_smc(adev, pm_fuse_table_offset,
639 (u8 *)&pi->smc_powertune_table,
640 sizeof(SMU7_Discrete_PmFuses), pi->sram_end);
641 if (ret)
642 return ret;
643 }
644
645 return 0;
646}
647
648static void ci_do_enable_didt(struct amdgpu_device *adev, const bool enable)
649{
650 struct ci_power_info *pi = ci_get_pi(adev);
651 u32 data;
652
653 if (pi->caps_sq_ramping) {
654 data = RREG32_DIDT(ixDIDT_SQ_CTRL0);
655 if (enable)
656 data |= DIDT_SQ_CTRL0__DIDT_CTRL_EN_MASK;
657 else
658 data &= ~DIDT_SQ_CTRL0__DIDT_CTRL_EN_MASK;
659 WREG32_DIDT(ixDIDT_SQ_CTRL0, data);
660 }
661
662 if (pi->caps_db_ramping) {
663 data = RREG32_DIDT(ixDIDT_DB_CTRL0);
664 if (enable)
665 data |= DIDT_DB_CTRL0__DIDT_CTRL_EN_MASK;
666 else
667 data &= ~DIDT_DB_CTRL0__DIDT_CTRL_EN_MASK;
668 WREG32_DIDT(ixDIDT_DB_CTRL0, data);
669 }
670
671 if (pi->caps_td_ramping) {
672 data = RREG32_DIDT(ixDIDT_TD_CTRL0);
673 if (enable)
674 data |= DIDT_TD_CTRL0__DIDT_CTRL_EN_MASK;
675 else
676 data &= ~DIDT_TD_CTRL0__DIDT_CTRL_EN_MASK;
677 WREG32_DIDT(ixDIDT_TD_CTRL0, data);
678 }
679
680 if (pi->caps_tcp_ramping) {
681 data = RREG32_DIDT(ixDIDT_TCP_CTRL0);
682 if (enable)
683 data |= DIDT_TCP_CTRL0__DIDT_CTRL_EN_MASK;
684 else
685 data &= ~DIDT_TCP_CTRL0__DIDT_CTRL_EN_MASK;
686 WREG32_DIDT(ixDIDT_TCP_CTRL0, data);
687 }
688}
689
690static int ci_program_pt_config_registers(struct amdgpu_device *adev,
691 const struct ci_pt_config_reg *cac_config_regs)
692{
693 const struct ci_pt_config_reg *config_regs = cac_config_regs;
694 u32 data;
695 u32 cache = 0;
696
697 if (config_regs == NULL)
698 return -EINVAL;
699
700 while (config_regs->offset != 0xFFFFFFFF) {
701 if (config_regs->type == CISLANDS_CONFIGREG_CACHE) {
702 cache |= ((config_regs->value << config_regs->shift) & config_regs->mask);
703 } else {
704 switch (config_regs->type) {
705 case CISLANDS_CONFIGREG_SMC_IND:
706 data = RREG32_SMC(config_regs->offset);
707 break;
708 case CISLANDS_CONFIGREG_DIDT_IND:
709 data = RREG32_DIDT(config_regs->offset);
710 break;
711 default:
712 data = RREG32(config_regs->offset);
713 break;
714 }
715
716 data &= ~config_regs->mask;
717 data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
718 data |= cache;
719
720 switch (config_regs->type) {
721 case CISLANDS_CONFIGREG_SMC_IND:
722 WREG32_SMC(config_regs->offset, data);
723 break;
724 case CISLANDS_CONFIGREG_DIDT_IND:
725 WREG32_DIDT(config_regs->offset, data);
726 break;
727 default:
728 WREG32(config_regs->offset, data);
729 break;
730 }
731 cache = 0;
732 }
733 config_regs++;
734 }
735 return 0;
736}
737
738static int ci_enable_didt(struct amdgpu_device *adev, bool enable)
739{
740 struct ci_power_info *pi = ci_get_pi(adev);
741 int ret;
742
743 if (pi->caps_sq_ramping || pi->caps_db_ramping ||
744 pi->caps_td_ramping || pi->caps_tcp_ramping) {
Alex Deucher06120a12016-06-21 12:16:30 -0400745 adev->gfx.rlc.funcs->enter_safe_mode(adev);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400746
747 if (enable) {
748 ret = ci_program_pt_config_registers(adev, didt_config_ci);
749 if (ret) {
Alex Deucher06120a12016-06-21 12:16:30 -0400750 adev->gfx.rlc.funcs->exit_safe_mode(adev);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400751 return ret;
752 }
753 }
754
755 ci_do_enable_didt(adev, enable);
756
Alex Deucher06120a12016-06-21 12:16:30 -0400757 adev->gfx.rlc.funcs->exit_safe_mode(adev);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400758 }
759
760 return 0;
761}
762
763static int ci_enable_power_containment(struct amdgpu_device *adev, bool enable)
764{
765 struct ci_power_info *pi = ci_get_pi(adev);
766 PPSMC_Result smc_result;
767 int ret = 0;
768
769 if (enable) {
770 pi->power_containment_features = 0;
771 if (pi->caps_power_containment) {
772 if (pi->enable_bapm_feature) {
773 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableDTE);
774 if (smc_result != PPSMC_Result_OK)
775 ret = -EINVAL;
776 else
777 pi->power_containment_features |= POWERCONTAINMENT_FEATURE_BAPM;
778 }
779
780 if (pi->enable_tdc_limit_feature) {
781 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_TDCLimitEnable);
782 if (smc_result != PPSMC_Result_OK)
783 ret = -EINVAL;
784 else
785 pi->power_containment_features |= POWERCONTAINMENT_FEATURE_TDCLimit;
786 }
787
788 if (pi->enable_pkg_pwr_tracking_feature) {
789 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PkgPwrLimitEnable);
790 if (smc_result != PPSMC_Result_OK) {
791 ret = -EINVAL;
792 } else {
793 struct amdgpu_cac_tdp_table *cac_tdp_table =
794 adev->pm.dpm.dyn_state.cac_tdp_table;
795 u32 default_pwr_limit =
796 (u32)(cac_tdp_table->maximum_power_delivery_limit * 256);
797
798 pi->power_containment_features |= POWERCONTAINMENT_FEATURE_PkgPwrLimit;
799
800 ci_set_power_limit(adev, default_pwr_limit);
801 }
802 }
803 }
804 } else {
805 if (pi->caps_power_containment && pi->power_containment_features) {
806 if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_TDCLimit)
807 amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_TDCLimitDisable);
808
809 if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_BAPM)
810 amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DisableDTE);
811
812 if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_PkgPwrLimit)
813 amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PkgPwrLimitDisable);
814 pi->power_containment_features = 0;
815 }
816 }
817
818 return ret;
819}
820
821static int ci_enable_smc_cac(struct amdgpu_device *adev, bool enable)
822{
823 struct ci_power_info *pi = ci_get_pi(adev);
824 PPSMC_Result smc_result;
825 int ret = 0;
826
827 if (pi->caps_cac) {
828 if (enable) {
829 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableCac);
830 if (smc_result != PPSMC_Result_OK) {
831 ret = -EINVAL;
832 pi->cac_enabled = false;
833 } else {
834 pi->cac_enabled = true;
835 }
836 } else if (pi->cac_enabled) {
837 amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DisableCac);
838 pi->cac_enabled = false;
839 }
840 }
841
842 return ret;
843}
844
845static int ci_enable_thermal_based_sclk_dpm(struct amdgpu_device *adev,
846 bool enable)
847{
848 struct ci_power_info *pi = ci_get_pi(adev);
849 PPSMC_Result smc_result = PPSMC_Result_OK;
850
851 if (pi->thermal_sclk_dpm_enabled) {
852 if (enable)
853 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_ENABLE_THERMAL_DPM);
854 else
855 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DISABLE_THERMAL_DPM);
856 }
857
858 if (smc_result == PPSMC_Result_OK)
859 return 0;
860 else
861 return -EINVAL;
862}
863
864static int ci_power_control_set_level(struct amdgpu_device *adev)
865{
866 struct ci_power_info *pi = ci_get_pi(adev);
867 struct amdgpu_cac_tdp_table *cac_tdp_table =
868 adev->pm.dpm.dyn_state.cac_tdp_table;
869 s32 adjust_percent;
870 s32 target_tdp;
871 int ret = 0;
872 bool adjust_polarity = false; /* ??? */
873
874 if (pi->caps_power_containment) {
875 adjust_percent = adjust_polarity ?
876 adev->pm.dpm.tdp_adjustment : (-1 * adev->pm.dpm.tdp_adjustment);
877 target_tdp = ((100 + adjust_percent) *
878 (s32)cac_tdp_table->configurable_tdp) / 100;
879
880 ret = ci_set_overdrive_target_tdp(adev, (u32)target_tdp);
881 }
882
883 return ret;
884}
885
886static void ci_dpm_powergate_uvd(struct amdgpu_device *adev, bool gate)
887{
888 struct ci_power_info *pi = ci_get_pi(adev);
889
890 if (pi->uvd_power_gated == gate)
891 return;
892
893 pi->uvd_power_gated = gate;
894
895 ci_update_uvd_dpm(adev, gate);
896}
897
898static bool ci_dpm_vblank_too_short(struct amdgpu_device *adev)
899{
900 u32 vblank_time = amdgpu_dpm_get_vblank_time(adev);
Ken Wang81c59f52015-06-03 21:02:01 +0800901 u32 switch_limit = adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5 ? 450 : 300;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400902
903 if (vblank_time < switch_limit)
904 return true;
905 else
906 return false;
907
908}
909
910static void ci_apply_state_adjust_rules(struct amdgpu_device *adev,
911 struct amdgpu_ps *rps)
912{
913 struct ci_ps *ps = ci_get_ps(rps);
914 struct ci_power_info *pi = ci_get_pi(adev);
915 struct amdgpu_clock_and_voltage_limits *max_limits;
916 bool disable_mclk_switching;
917 u32 sclk, mclk;
918 int i;
919
920 if (rps->vce_active) {
921 rps->evclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].evclk;
922 rps->ecclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].ecclk;
923 } else {
924 rps->evclk = 0;
925 rps->ecclk = 0;
926 }
927
928 if ((adev->pm.dpm.new_active_crtc_count > 1) ||
929 ci_dpm_vblank_too_short(adev))
930 disable_mclk_switching = true;
931 else
932 disable_mclk_switching = false;
933
934 if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY)
935 pi->battery_state = true;
936 else
937 pi->battery_state = false;
938
939 if (adev->pm.dpm.ac_power)
940 max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
941 else
942 max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
943
944 if (adev->pm.dpm.ac_power == false) {
945 for (i = 0; i < ps->performance_level_count; i++) {
946 if (ps->performance_levels[i].mclk > max_limits->mclk)
947 ps->performance_levels[i].mclk = max_limits->mclk;
948 if (ps->performance_levels[i].sclk > max_limits->sclk)
949 ps->performance_levels[i].sclk = max_limits->sclk;
950 }
951 }
952
953 /* XXX validate the min clocks required for display */
954
955 if (disable_mclk_switching) {
956 mclk = ps->performance_levels[ps->performance_level_count - 1].mclk;
957 sclk = ps->performance_levels[0].sclk;
958 } else {
959 mclk = ps->performance_levels[0].mclk;
960 sclk = ps->performance_levels[0].sclk;
961 }
962
Rex Zhudb82b672016-10-12 20:05:03 +0800963 if (adev->pm.pm_display_cfg.min_core_set_clock > sclk)
964 sclk = adev->pm.pm_display_cfg.min_core_set_clock;
965
966 if (adev->pm.pm_display_cfg.min_mem_set_clock > mclk)
967 mclk = adev->pm.pm_display_cfg.min_mem_set_clock;
968
Alex Deuchera2e73f52015-04-20 17:09:27 -0400969 if (rps->vce_active) {
970 if (sclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk)
971 sclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk;
972 if (mclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk)
973 mclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk;
974 }
975
976 ps->performance_levels[0].sclk = sclk;
977 ps->performance_levels[0].mclk = mclk;
978
979 if (ps->performance_levels[1].sclk < ps->performance_levels[0].sclk)
980 ps->performance_levels[1].sclk = ps->performance_levels[0].sclk;
981
982 if (disable_mclk_switching) {
983 if (ps->performance_levels[0].mclk < ps->performance_levels[1].mclk)
984 ps->performance_levels[0].mclk = ps->performance_levels[1].mclk;
985 } else {
986 if (ps->performance_levels[1].mclk < ps->performance_levels[0].mclk)
987 ps->performance_levels[1].mclk = ps->performance_levels[0].mclk;
988 }
989}
990
991static int ci_thermal_set_temperature_range(struct amdgpu_device *adev,
992 int min_temp, int max_temp)
993{
994 int low_temp = 0 * 1000;
995 int high_temp = 255 * 1000;
996 u32 tmp;
997
998 if (low_temp < min_temp)
999 low_temp = min_temp;
1000 if (high_temp > max_temp)
1001 high_temp = max_temp;
1002 if (high_temp < low_temp) {
1003 DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
1004 return -EINVAL;
1005 }
1006
1007 tmp = RREG32_SMC(ixCG_THERMAL_INT);
1008 tmp &= ~(CG_THERMAL_INT__DIG_THERM_INTH_MASK | CG_THERMAL_INT__DIG_THERM_INTL_MASK);
1009 tmp |= ((high_temp / 1000) << CG_THERMAL_INT__DIG_THERM_INTH__SHIFT) |
1010 ((low_temp / 1000)) << CG_THERMAL_INT__DIG_THERM_INTL__SHIFT;
1011 WREG32_SMC(ixCG_THERMAL_INT, tmp);
1012
1013#if 0
1014 /* XXX: need to figure out how to handle this properly */
1015 tmp = RREG32_SMC(ixCG_THERMAL_CTRL);
1016 tmp &= DIG_THERM_DPM_MASK;
1017 tmp |= DIG_THERM_DPM(high_temp / 1000);
1018 WREG32_SMC(ixCG_THERMAL_CTRL, tmp);
1019#endif
1020
1021 adev->pm.dpm.thermal.min_temp = low_temp;
1022 adev->pm.dpm.thermal.max_temp = high_temp;
1023 return 0;
1024}
1025
1026static int ci_thermal_enable_alert(struct amdgpu_device *adev,
1027 bool enable)
1028{
1029 u32 thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
1030 PPSMC_Result result;
1031
1032 if (enable) {
1033 thermal_int &= ~(CG_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK |
1034 CG_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK);
1035 WREG32_SMC(ixCG_THERMAL_INT, thermal_int);
1036 result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Thermal_Cntl_Enable);
1037 if (result != PPSMC_Result_OK) {
1038 DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
1039 return -EINVAL;
1040 }
1041 } else {
1042 thermal_int |= CG_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK |
1043 CG_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK;
1044 WREG32_SMC(ixCG_THERMAL_INT, thermal_int);
1045 result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Thermal_Cntl_Disable);
1046 if (result != PPSMC_Result_OK) {
1047 DRM_DEBUG_KMS("Could not disable thermal interrupts.\n");
1048 return -EINVAL;
1049 }
1050 }
1051
1052 return 0;
1053}
1054
1055static void ci_fan_ctrl_set_static_mode(struct amdgpu_device *adev, u32 mode)
1056{
1057 struct ci_power_info *pi = ci_get_pi(adev);
1058 u32 tmp;
1059
1060 if (pi->fan_ctrl_is_in_default_mode) {
1061 tmp = (RREG32_SMC(ixCG_FDO_CTRL2) & CG_FDO_CTRL2__FDO_PWM_MODE_MASK)
1062 >> CG_FDO_CTRL2__FDO_PWM_MODE__SHIFT;
1063 pi->fan_ctrl_default_mode = tmp;
1064 tmp = (RREG32_SMC(ixCG_FDO_CTRL2) & CG_FDO_CTRL2__TMIN_MASK)
1065 >> CG_FDO_CTRL2__TMIN__SHIFT;
1066 pi->t_min = tmp;
1067 pi->fan_ctrl_is_in_default_mode = false;
1068 }
1069
1070 tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__TMIN_MASK;
1071 tmp |= 0 << CG_FDO_CTRL2__TMIN__SHIFT;
1072 WREG32_SMC(ixCG_FDO_CTRL2, tmp);
1073
1074 tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__FDO_PWM_MODE_MASK;
1075 tmp |= mode << CG_FDO_CTRL2__FDO_PWM_MODE__SHIFT;
1076 WREG32_SMC(ixCG_FDO_CTRL2, tmp);
1077}
1078
1079static int ci_thermal_setup_fan_table(struct amdgpu_device *adev)
1080{
1081 struct ci_power_info *pi = ci_get_pi(adev);
1082 SMU7_Discrete_FanTable fan_table = { FDO_MODE_HARDWARE };
1083 u32 duty100;
1084 u32 t_diff1, t_diff2, pwm_diff1, pwm_diff2;
1085 u16 fdo_min, slope1, slope2;
1086 u32 reference_clock, tmp;
1087 int ret;
1088 u64 tmp64;
1089
1090 if (!pi->fan_table_start) {
1091 adev->pm.dpm.fan.ucode_fan_control = false;
1092 return 0;
1093 }
1094
1095 duty100 = (RREG32_SMC(ixCG_FDO_CTRL1) & CG_FDO_CTRL1__FMAX_DUTY100_MASK)
1096 >> CG_FDO_CTRL1__FMAX_DUTY100__SHIFT;
1097
1098 if (duty100 == 0) {
1099 adev->pm.dpm.fan.ucode_fan_control = false;
1100 return 0;
1101 }
1102
1103 tmp64 = (u64)adev->pm.dpm.fan.pwm_min * duty100;
1104 do_div(tmp64, 10000);
1105 fdo_min = (u16)tmp64;
1106
1107 t_diff1 = adev->pm.dpm.fan.t_med - adev->pm.dpm.fan.t_min;
1108 t_diff2 = adev->pm.dpm.fan.t_high - adev->pm.dpm.fan.t_med;
1109
1110 pwm_diff1 = adev->pm.dpm.fan.pwm_med - adev->pm.dpm.fan.pwm_min;
1111 pwm_diff2 = adev->pm.dpm.fan.pwm_high - adev->pm.dpm.fan.pwm_med;
1112
1113 slope1 = (u16)((50 + ((16 * duty100 * pwm_diff1) / t_diff1)) / 100);
1114 slope2 = (u16)((50 + ((16 * duty100 * pwm_diff2) / t_diff2)) / 100);
1115
1116 fan_table.TempMin = cpu_to_be16((50 + adev->pm.dpm.fan.t_min) / 100);
1117 fan_table.TempMed = cpu_to_be16((50 + adev->pm.dpm.fan.t_med) / 100);
1118 fan_table.TempMax = cpu_to_be16((50 + adev->pm.dpm.fan.t_max) / 100);
1119
1120 fan_table.Slope1 = cpu_to_be16(slope1);
1121 fan_table.Slope2 = cpu_to_be16(slope2);
1122
1123 fan_table.FdoMin = cpu_to_be16(fdo_min);
1124
1125 fan_table.HystDown = cpu_to_be16(adev->pm.dpm.fan.t_hyst);
1126
1127 fan_table.HystUp = cpu_to_be16(1);
1128
1129 fan_table.HystSlope = cpu_to_be16(1);
1130
1131 fan_table.TempRespLim = cpu_to_be16(5);
1132
1133 reference_clock = amdgpu_asic_get_xclk(adev);
1134
1135 fan_table.RefreshPeriod = cpu_to_be32((adev->pm.dpm.fan.cycle_delay *
1136 reference_clock) / 1600);
1137
1138 fan_table.FdoMax = cpu_to_be16((u16)duty100);
1139
1140 tmp = (RREG32_SMC(ixCG_MULT_THERMAL_CTRL) & CG_MULT_THERMAL_CTRL__TEMP_SEL_MASK)
1141 >> CG_MULT_THERMAL_CTRL__TEMP_SEL__SHIFT;
1142 fan_table.TempSrc = (uint8_t)tmp;
1143
1144 ret = amdgpu_ci_copy_bytes_to_smc(adev,
1145 pi->fan_table_start,
1146 (u8 *)(&fan_table),
1147 sizeof(fan_table),
1148 pi->sram_end);
1149
1150 if (ret) {
1151 DRM_ERROR("Failed to load fan table to the SMC.");
1152 adev->pm.dpm.fan.ucode_fan_control = false;
1153 }
1154
1155 return 0;
1156}
1157
1158static int ci_fan_ctrl_start_smc_fan_control(struct amdgpu_device *adev)
1159{
1160 struct ci_power_info *pi = ci_get_pi(adev);
1161 PPSMC_Result ret;
1162
1163 if (pi->caps_od_fuzzy_fan_control_support) {
1164 ret = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
1165 PPSMC_StartFanControl,
1166 FAN_CONTROL_FUZZY);
1167 if (ret != PPSMC_Result_OK)
1168 return -EINVAL;
1169 ret = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
1170 PPSMC_MSG_SetFanPwmMax,
1171 adev->pm.dpm.fan.default_max_fan_pwm);
1172 if (ret != PPSMC_Result_OK)
1173 return -EINVAL;
1174 } else {
1175 ret = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
1176 PPSMC_StartFanControl,
1177 FAN_CONTROL_TABLE);
1178 if (ret != PPSMC_Result_OK)
1179 return -EINVAL;
1180 }
1181
1182 pi->fan_is_controlled_by_smc = true;
1183 return 0;
1184}
1185
1186
1187static int ci_fan_ctrl_stop_smc_fan_control(struct amdgpu_device *adev)
1188{
1189 PPSMC_Result ret;
1190 struct ci_power_info *pi = ci_get_pi(adev);
1191
1192 ret = amdgpu_ci_send_msg_to_smc(adev, PPSMC_StopFanControl);
1193 if (ret == PPSMC_Result_OK) {
1194 pi->fan_is_controlled_by_smc = false;
1195 return 0;
1196 } else {
1197 return -EINVAL;
1198 }
1199}
1200
1201static int ci_dpm_get_fan_speed_percent(struct amdgpu_device *adev,
1202 u32 *speed)
1203{
1204 u32 duty, duty100;
1205 u64 tmp64;
1206
1207 if (adev->pm.no_fan)
1208 return -ENOENT;
1209
1210 duty100 = (RREG32_SMC(ixCG_FDO_CTRL1) & CG_FDO_CTRL1__FMAX_DUTY100_MASK)
1211 >> CG_FDO_CTRL1__FMAX_DUTY100__SHIFT;
1212 duty = (RREG32_SMC(ixCG_THERMAL_STATUS) & CG_THERMAL_STATUS__FDO_PWM_DUTY_MASK)
1213 >> CG_THERMAL_STATUS__FDO_PWM_DUTY__SHIFT;
1214
1215 if (duty100 == 0)
1216 return -EINVAL;
1217
1218 tmp64 = (u64)duty * 100;
1219 do_div(tmp64, duty100);
1220 *speed = (u32)tmp64;
1221
1222 if (*speed > 100)
1223 *speed = 100;
1224
1225 return 0;
1226}
1227
1228static int ci_dpm_set_fan_speed_percent(struct amdgpu_device *adev,
1229 u32 speed)
1230{
1231 u32 tmp;
1232 u32 duty, duty100;
1233 u64 tmp64;
1234 struct ci_power_info *pi = ci_get_pi(adev);
1235
1236 if (adev->pm.no_fan)
1237 return -ENOENT;
1238
1239 if (pi->fan_is_controlled_by_smc)
1240 return -EINVAL;
1241
1242 if (speed > 100)
1243 return -EINVAL;
1244
1245 duty100 = (RREG32_SMC(ixCG_FDO_CTRL1) & CG_FDO_CTRL1__FMAX_DUTY100_MASK)
1246 >> CG_FDO_CTRL1__FMAX_DUTY100__SHIFT;
1247
1248 if (duty100 == 0)
1249 return -EINVAL;
1250
1251 tmp64 = (u64)speed * duty100;
1252 do_div(tmp64, 100);
1253 duty = (u32)tmp64;
1254
1255 tmp = RREG32_SMC(ixCG_FDO_CTRL0) & ~CG_FDO_CTRL0__FDO_STATIC_DUTY_MASK;
1256 tmp |= duty << CG_FDO_CTRL0__FDO_STATIC_DUTY__SHIFT;
1257 WREG32_SMC(ixCG_FDO_CTRL0, tmp);
1258
1259 return 0;
1260}
1261
1262static void ci_dpm_set_fan_control_mode(struct amdgpu_device *adev, u32 mode)
1263{
1264 if (mode) {
1265 /* stop auto-manage */
1266 if (adev->pm.dpm.fan.ucode_fan_control)
1267 ci_fan_ctrl_stop_smc_fan_control(adev);
1268 ci_fan_ctrl_set_static_mode(adev, mode);
1269 } else {
1270 /* restart auto-manage */
1271 if (adev->pm.dpm.fan.ucode_fan_control)
1272 ci_thermal_start_smc_fan_control(adev);
1273 else
1274 ci_fan_ctrl_set_default_mode(adev);
1275 }
1276}
1277
1278static u32 ci_dpm_get_fan_control_mode(struct amdgpu_device *adev)
1279{
1280 struct ci_power_info *pi = ci_get_pi(adev);
1281 u32 tmp;
1282
1283 if (pi->fan_is_controlled_by_smc)
1284 return 0;
1285
1286 tmp = RREG32_SMC(ixCG_FDO_CTRL2) & CG_FDO_CTRL2__FDO_PWM_MODE_MASK;
1287 return (tmp >> CG_FDO_CTRL2__FDO_PWM_MODE__SHIFT);
1288}
1289
1290#if 0
1291static int ci_fan_ctrl_get_fan_speed_rpm(struct amdgpu_device *adev,
1292 u32 *speed)
1293{
1294 u32 tach_period;
1295 u32 xclk = amdgpu_asic_get_xclk(adev);
1296
1297 if (adev->pm.no_fan)
1298 return -ENOENT;
1299
1300 if (adev->pm.fan_pulses_per_revolution == 0)
1301 return -ENOENT;
1302
1303 tach_period = (RREG32_SMC(ixCG_TACH_STATUS) & CG_TACH_STATUS__TACH_PERIOD_MASK)
1304 >> CG_TACH_STATUS__TACH_PERIOD__SHIFT;
1305 if (tach_period == 0)
1306 return -ENOENT;
1307
1308 *speed = 60 * xclk * 10000 / tach_period;
1309
1310 return 0;
1311}
1312
1313static int ci_fan_ctrl_set_fan_speed_rpm(struct amdgpu_device *adev,
1314 u32 speed)
1315{
1316 u32 tach_period, tmp;
1317 u32 xclk = amdgpu_asic_get_xclk(adev);
1318
1319 if (adev->pm.no_fan)
1320 return -ENOENT;
1321
1322 if (adev->pm.fan_pulses_per_revolution == 0)
1323 return -ENOENT;
1324
1325 if ((speed < adev->pm.fan_min_rpm) ||
1326 (speed > adev->pm.fan_max_rpm))
1327 return -EINVAL;
1328
1329 if (adev->pm.dpm.fan.ucode_fan_control)
1330 ci_fan_ctrl_stop_smc_fan_control(adev);
1331
1332 tach_period = 60 * xclk * 10000 / (8 * speed);
1333 tmp = RREG32_SMC(ixCG_TACH_CTRL) & ~CG_TACH_CTRL__TARGET_PERIOD_MASK;
1334 tmp |= tach_period << CG_TACH_CTRL__TARGET_PERIOD__SHIFT;
1335 WREG32_SMC(CG_TACH_CTRL, tmp);
1336
1337 ci_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC_RPM);
1338
1339 return 0;
1340}
1341#endif
1342
1343static void ci_fan_ctrl_set_default_mode(struct amdgpu_device *adev)
1344{
1345 struct ci_power_info *pi = ci_get_pi(adev);
1346 u32 tmp;
1347
1348 if (!pi->fan_ctrl_is_in_default_mode) {
1349 tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__FDO_PWM_MODE_MASK;
1350 tmp |= pi->fan_ctrl_default_mode << CG_FDO_CTRL2__FDO_PWM_MODE__SHIFT;
1351 WREG32_SMC(ixCG_FDO_CTRL2, tmp);
1352
1353 tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__TMIN_MASK;
1354 tmp |= pi->t_min << CG_FDO_CTRL2__TMIN__SHIFT;
1355 WREG32_SMC(ixCG_FDO_CTRL2, tmp);
1356 pi->fan_ctrl_is_in_default_mode = true;
1357 }
1358}
1359
1360static void ci_thermal_start_smc_fan_control(struct amdgpu_device *adev)
1361{
1362 if (adev->pm.dpm.fan.ucode_fan_control) {
1363 ci_fan_ctrl_start_smc_fan_control(adev);
1364 ci_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC);
1365 }
1366}
1367
1368static void ci_thermal_initialize(struct amdgpu_device *adev)
1369{
1370 u32 tmp;
1371
1372 if (adev->pm.fan_pulses_per_revolution) {
1373 tmp = RREG32_SMC(ixCG_TACH_CTRL) & ~CG_TACH_CTRL__EDGE_PER_REV_MASK;
1374 tmp |= (adev->pm.fan_pulses_per_revolution - 1)
1375 << CG_TACH_CTRL__EDGE_PER_REV__SHIFT;
1376 WREG32_SMC(ixCG_TACH_CTRL, tmp);
1377 }
1378
1379 tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__TACH_PWM_RESP_RATE_MASK;
1380 tmp |= 0x28 << CG_FDO_CTRL2__TACH_PWM_RESP_RATE__SHIFT;
1381 WREG32_SMC(ixCG_FDO_CTRL2, tmp);
1382}
1383
1384static int ci_thermal_start_thermal_controller(struct amdgpu_device *adev)
1385{
1386 int ret;
1387
1388 ci_thermal_initialize(adev);
1389 ret = ci_thermal_set_temperature_range(adev, CISLANDS_TEMP_RANGE_MIN, CISLANDS_TEMP_RANGE_MAX);
1390 if (ret)
1391 return ret;
1392 ret = ci_thermal_enable_alert(adev, true);
1393 if (ret)
1394 return ret;
1395 if (adev->pm.dpm.fan.ucode_fan_control) {
1396 ret = ci_thermal_setup_fan_table(adev);
1397 if (ret)
1398 return ret;
1399 ci_thermal_start_smc_fan_control(adev);
1400 }
1401
1402 return 0;
1403}
1404
1405static void ci_thermal_stop_thermal_controller(struct amdgpu_device *adev)
1406{
1407 if (!adev->pm.no_fan)
1408 ci_fan_ctrl_set_default_mode(adev);
1409}
1410
Alex Deuchera2e73f52015-04-20 17:09:27 -04001411static int ci_read_smc_soft_register(struct amdgpu_device *adev,
1412 u16 reg_offset, u32 *value)
1413{
1414 struct ci_power_info *pi = ci_get_pi(adev);
1415
1416 return amdgpu_ci_read_smc_sram_dword(adev,
1417 pi->soft_regs_start + reg_offset,
1418 value, pi->sram_end);
1419}
Alex Deuchera2e73f52015-04-20 17:09:27 -04001420
1421static int ci_write_smc_soft_register(struct amdgpu_device *adev,
1422 u16 reg_offset, u32 value)
1423{
1424 struct ci_power_info *pi = ci_get_pi(adev);
1425
1426 return amdgpu_ci_write_smc_sram_dword(adev,
1427 pi->soft_regs_start + reg_offset,
1428 value, pi->sram_end);
1429}
1430
1431static void ci_init_fps_limits(struct amdgpu_device *adev)
1432{
1433 struct ci_power_info *pi = ci_get_pi(adev);
1434 SMU7_Discrete_DpmTable *table = &pi->smc_state_table;
1435
1436 if (pi->caps_fps) {
1437 u16 tmp;
1438
1439 tmp = 45;
1440 table->FpsHighT = cpu_to_be16(tmp);
1441
1442 tmp = 30;
1443 table->FpsLowT = cpu_to_be16(tmp);
1444 }
1445}
1446
1447static int ci_update_sclk_t(struct amdgpu_device *adev)
1448{
1449 struct ci_power_info *pi = ci_get_pi(adev);
1450 int ret = 0;
1451 u32 low_sclk_interrupt_t = 0;
1452
1453 if (pi->caps_sclk_throttle_low_notification) {
1454 low_sclk_interrupt_t = cpu_to_be32(pi->low_sclk_interrupt_t);
1455
1456 ret = amdgpu_ci_copy_bytes_to_smc(adev,
1457 pi->dpm_table_start +
1458 offsetof(SMU7_Discrete_DpmTable, LowSclkInterruptT),
1459 (u8 *)&low_sclk_interrupt_t,
1460 sizeof(u32), pi->sram_end);
1461
1462 }
1463
1464 return ret;
1465}
1466
1467static void ci_get_leakage_voltages(struct amdgpu_device *adev)
1468{
1469 struct ci_power_info *pi = ci_get_pi(adev);
1470 u16 leakage_id, virtual_voltage_id;
1471 u16 vddc, vddci;
1472 int i;
1473
1474 pi->vddc_leakage.count = 0;
1475 pi->vddci_leakage.count = 0;
1476
1477 if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_EVV) {
1478 for (i = 0; i < CISLANDS_MAX_LEAKAGE_COUNT; i++) {
1479 virtual_voltage_id = ATOM_VIRTUAL_VOLTAGE_ID0 + i;
1480 if (amdgpu_atombios_get_voltage_evv(adev, virtual_voltage_id, &vddc) != 0)
1481 continue;
1482 if (vddc != 0 && vddc != virtual_voltage_id) {
1483 pi->vddc_leakage.actual_voltage[pi->vddc_leakage.count] = vddc;
1484 pi->vddc_leakage.leakage_id[pi->vddc_leakage.count] = virtual_voltage_id;
1485 pi->vddc_leakage.count++;
1486 }
1487 }
1488 } else if (amdgpu_atombios_get_leakage_id_from_vbios(adev, &leakage_id) == 0) {
1489 for (i = 0; i < CISLANDS_MAX_LEAKAGE_COUNT; i++) {
1490 virtual_voltage_id = ATOM_VIRTUAL_VOLTAGE_ID0 + i;
1491 if (amdgpu_atombios_get_leakage_vddc_based_on_leakage_params(adev, &vddc, &vddci,
1492 virtual_voltage_id,
1493 leakage_id) == 0) {
1494 if (vddc != 0 && vddc != virtual_voltage_id) {
1495 pi->vddc_leakage.actual_voltage[pi->vddc_leakage.count] = vddc;
1496 pi->vddc_leakage.leakage_id[pi->vddc_leakage.count] = virtual_voltage_id;
1497 pi->vddc_leakage.count++;
1498 }
1499 if (vddci != 0 && vddci != virtual_voltage_id) {
1500 pi->vddci_leakage.actual_voltage[pi->vddci_leakage.count] = vddci;
1501 pi->vddci_leakage.leakage_id[pi->vddci_leakage.count] = virtual_voltage_id;
1502 pi->vddci_leakage.count++;
1503 }
1504 }
1505 }
1506 }
1507}
1508
1509static void ci_set_dpm_event_sources(struct amdgpu_device *adev, u32 sources)
1510{
1511 struct ci_power_info *pi = ci_get_pi(adev);
1512 bool want_thermal_protection;
1513 enum amdgpu_dpm_event_src dpm_event_src;
1514 u32 tmp;
1515
1516 switch (sources) {
1517 case 0:
1518 default:
1519 want_thermal_protection = false;
1520 break;
1521 case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL):
1522 want_thermal_protection = true;
1523 dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGITAL;
1524 break;
1525 case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
1526 want_thermal_protection = true;
1527 dpm_event_src = AMDGPU_DPM_EVENT_SRC_EXTERNAL;
1528 break;
1529 case ((1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
1530 (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL)):
1531 want_thermal_protection = true;
1532 dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
1533 break;
1534 }
1535
1536 if (want_thermal_protection) {
1537#if 0
1538 /* XXX: need to figure out how to handle this properly */
1539 tmp = RREG32_SMC(ixCG_THERMAL_CTRL);
1540 tmp &= DPM_EVENT_SRC_MASK;
1541 tmp |= DPM_EVENT_SRC(dpm_event_src);
1542 WREG32_SMC(ixCG_THERMAL_CTRL, tmp);
1543#endif
1544
1545 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
1546 if (pi->thermal_protection)
1547 tmp &= ~GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
1548 else
1549 tmp |= GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
1550 WREG32_SMC(ixGENERAL_PWRMGT, tmp);
1551 } else {
1552 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
1553 tmp |= GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
1554 WREG32_SMC(ixGENERAL_PWRMGT, tmp);
1555 }
1556}
1557
1558static void ci_enable_auto_throttle_source(struct amdgpu_device *adev,
1559 enum amdgpu_dpm_auto_throttle_src source,
1560 bool enable)
1561{
1562 struct ci_power_info *pi = ci_get_pi(adev);
1563
1564 if (enable) {
1565 if (!(pi->active_auto_throttle_sources & (1 << source))) {
1566 pi->active_auto_throttle_sources |= 1 << source;
1567 ci_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
1568 }
1569 } else {
1570 if (pi->active_auto_throttle_sources & (1 << source)) {
1571 pi->active_auto_throttle_sources &= ~(1 << source);
1572 ci_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
1573 }
1574 }
1575}
1576
1577static void ci_enable_vr_hot_gpio_interrupt(struct amdgpu_device *adev)
1578{
1579 if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT)
1580 amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableVRHotGPIOInterrupt);
1581}
1582
1583static int ci_unfreeze_sclk_mclk_dpm(struct amdgpu_device *adev)
1584{
1585 struct ci_power_info *pi = ci_get_pi(adev);
1586 PPSMC_Result smc_result;
1587
1588 if (!pi->need_update_smu7_dpm_table)
1589 return 0;
1590
1591 if ((!pi->sclk_dpm_key_disabled) &&
1592 (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK))) {
1593 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_SCLKDPM_UnfreezeLevel);
1594 if (smc_result != PPSMC_Result_OK)
1595 return -EINVAL;
1596 }
1597
1598 if ((!pi->mclk_dpm_key_disabled) &&
1599 (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)) {
1600 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MCLKDPM_UnfreezeLevel);
1601 if (smc_result != PPSMC_Result_OK)
1602 return -EINVAL;
1603 }
1604
1605 pi->need_update_smu7_dpm_table = 0;
1606 return 0;
1607}
1608
1609static int ci_enable_sclk_mclk_dpm(struct amdgpu_device *adev, bool enable)
1610{
1611 struct ci_power_info *pi = ci_get_pi(adev);
1612 PPSMC_Result smc_result;
1613
1614 if (enable) {
1615 if (!pi->sclk_dpm_key_disabled) {
1616 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DPM_Enable);
1617 if (smc_result != PPSMC_Result_OK)
1618 return -EINVAL;
1619 }
1620
1621 if (!pi->mclk_dpm_key_disabled) {
1622 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MCLKDPM_Enable);
1623 if (smc_result != PPSMC_Result_OK)
1624 return -EINVAL;
1625
1626 WREG32_P(mmMC_SEQ_CNTL_3, MC_SEQ_CNTL_3__CAC_EN_MASK,
1627 ~MC_SEQ_CNTL_3__CAC_EN_MASK);
1628
1629 WREG32_SMC(ixLCAC_MC0_CNTL, 0x05);
1630 WREG32_SMC(ixLCAC_MC1_CNTL, 0x05);
1631 WREG32_SMC(ixLCAC_CPL_CNTL, 0x100005);
1632
1633 udelay(10);
1634
1635 WREG32_SMC(ixLCAC_MC0_CNTL, 0x400005);
1636 WREG32_SMC(ixLCAC_MC1_CNTL, 0x400005);
1637 WREG32_SMC(ixLCAC_CPL_CNTL, 0x500005);
1638 }
1639 } else {
1640 if (!pi->sclk_dpm_key_disabled) {
1641 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DPM_Disable);
1642 if (smc_result != PPSMC_Result_OK)
1643 return -EINVAL;
1644 }
1645
1646 if (!pi->mclk_dpm_key_disabled) {
1647 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MCLKDPM_Disable);
1648 if (smc_result != PPSMC_Result_OK)
1649 return -EINVAL;
1650 }
1651 }
1652
1653 return 0;
1654}
1655
1656static int ci_start_dpm(struct amdgpu_device *adev)
1657{
1658 struct ci_power_info *pi = ci_get_pi(adev);
1659 PPSMC_Result smc_result;
1660 int ret;
1661 u32 tmp;
1662
1663 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
1664 tmp |= GENERAL_PWRMGT__GLOBAL_PWRMGT_EN_MASK;
1665 WREG32_SMC(ixGENERAL_PWRMGT, tmp);
1666
1667 tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
1668 tmp |= SCLK_PWRMGT_CNTL__DYNAMIC_PM_EN_MASK;
1669 WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
1670
1671 ci_write_smc_soft_register(adev, offsetof(SMU7_SoftRegisters, VoltageChangeTimeout), 0x1000);
1672
1673 WREG32_P(mmBIF_LNCNT_RESET, 0, ~BIF_LNCNT_RESET__RESET_LNCNT_EN_MASK);
1674
1675 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Voltage_Cntl_Enable);
1676 if (smc_result != PPSMC_Result_OK)
1677 return -EINVAL;
1678
1679 ret = ci_enable_sclk_mclk_dpm(adev, true);
1680 if (ret)
1681 return ret;
1682
1683 if (!pi->pcie_dpm_key_disabled) {
1684 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PCIeDPM_Enable);
1685 if (smc_result != PPSMC_Result_OK)
1686 return -EINVAL;
1687 }
1688
1689 return 0;
1690}
1691
1692static int ci_freeze_sclk_mclk_dpm(struct amdgpu_device *adev)
1693{
1694 struct ci_power_info *pi = ci_get_pi(adev);
1695 PPSMC_Result smc_result;
1696
1697 if (!pi->need_update_smu7_dpm_table)
1698 return 0;
1699
1700 if ((!pi->sclk_dpm_key_disabled) &&
1701 (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK))) {
1702 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_SCLKDPM_FreezeLevel);
1703 if (smc_result != PPSMC_Result_OK)
1704 return -EINVAL;
1705 }
1706
1707 if ((!pi->mclk_dpm_key_disabled) &&
1708 (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)) {
1709 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MCLKDPM_FreezeLevel);
1710 if (smc_result != PPSMC_Result_OK)
1711 return -EINVAL;
1712 }
1713
1714 return 0;
1715}
1716
1717static int ci_stop_dpm(struct amdgpu_device *adev)
1718{
1719 struct ci_power_info *pi = ci_get_pi(adev);
1720 PPSMC_Result smc_result;
1721 int ret;
1722 u32 tmp;
1723
1724 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
1725 tmp &= ~GENERAL_PWRMGT__GLOBAL_PWRMGT_EN_MASK;
1726 WREG32_SMC(ixGENERAL_PWRMGT, tmp);
1727
1728 tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
1729 tmp &= ~SCLK_PWRMGT_CNTL__DYNAMIC_PM_EN_MASK;
1730 WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
1731
1732 if (!pi->pcie_dpm_key_disabled) {
1733 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PCIeDPM_Disable);
1734 if (smc_result != PPSMC_Result_OK)
1735 return -EINVAL;
1736 }
1737
1738 ret = ci_enable_sclk_mclk_dpm(adev, false);
1739 if (ret)
1740 return ret;
1741
1742 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Voltage_Cntl_Disable);
1743 if (smc_result != PPSMC_Result_OK)
1744 return -EINVAL;
1745
1746 return 0;
1747}
1748
1749static void ci_enable_sclk_control(struct amdgpu_device *adev, bool enable)
1750{
1751 u32 tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
1752
1753 if (enable)
1754 tmp &= ~SCLK_PWRMGT_CNTL__SCLK_PWRMGT_OFF_MASK;
1755 else
1756 tmp |= SCLK_PWRMGT_CNTL__SCLK_PWRMGT_OFF_MASK;
1757 WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
1758}
1759
1760#if 0
1761static int ci_notify_hw_of_power_source(struct amdgpu_device *adev,
1762 bool ac_power)
1763{
1764 struct ci_power_info *pi = ci_get_pi(adev);
1765 struct amdgpu_cac_tdp_table *cac_tdp_table =
1766 adev->pm.dpm.dyn_state.cac_tdp_table;
1767 u32 power_limit;
1768
1769 if (ac_power)
1770 power_limit = (u32)(cac_tdp_table->maximum_power_delivery_limit * 256);
1771 else
1772 power_limit = (u32)(cac_tdp_table->battery_power_limit * 256);
1773
1774 ci_set_power_limit(adev, power_limit);
1775
1776 if (pi->caps_automatic_dc_transition) {
1777 if (ac_power)
1778 amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_RunningOnAC);
1779 else
1780 amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Remove_DC_Clamp);
1781 }
1782
1783 return 0;
1784}
1785#endif
1786
1787static PPSMC_Result amdgpu_ci_send_msg_to_smc_with_parameter(struct amdgpu_device *adev,
1788 PPSMC_Msg msg, u32 parameter)
1789{
1790 WREG32(mmSMC_MSG_ARG_0, parameter);
1791 return amdgpu_ci_send_msg_to_smc(adev, msg);
1792}
1793
1794static PPSMC_Result amdgpu_ci_send_msg_to_smc_return_parameter(struct amdgpu_device *adev,
1795 PPSMC_Msg msg, u32 *parameter)
1796{
1797 PPSMC_Result smc_result;
1798
1799 smc_result = amdgpu_ci_send_msg_to_smc(adev, msg);
1800
1801 if ((smc_result == PPSMC_Result_OK) && parameter)
1802 *parameter = RREG32(mmSMC_MSG_ARG_0);
1803
1804 return smc_result;
1805}
1806
1807static int ci_dpm_force_state_sclk(struct amdgpu_device *adev, u32 n)
1808{
1809 struct ci_power_info *pi = ci_get_pi(adev);
1810
1811 if (!pi->sclk_dpm_key_disabled) {
1812 PPSMC_Result smc_result =
1813 amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SCLKDPM_SetEnabledMask, 1 << n);
1814 if (smc_result != PPSMC_Result_OK)
1815 return -EINVAL;
1816 }
1817
1818 return 0;
1819}
1820
1821static int ci_dpm_force_state_mclk(struct amdgpu_device *adev, u32 n)
1822{
1823 struct ci_power_info *pi = ci_get_pi(adev);
1824
1825 if (!pi->mclk_dpm_key_disabled) {
1826 PPSMC_Result smc_result =
1827 amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_MCLKDPM_SetEnabledMask, 1 << n);
1828 if (smc_result != PPSMC_Result_OK)
1829 return -EINVAL;
1830 }
1831
1832 return 0;
1833}
1834
1835static int ci_dpm_force_state_pcie(struct amdgpu_device *adev, u32 n)
1836{
1837 struct ci_power_info *pi = ci_get_pi(adev);
1838
1839 if (!pi->pcie_dpm_key_disabled) {
1840 PPSMC_Result smc_result =
1841 amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_PCIeDPM_ForceLevel, n);
1842 if (smc_result != PPSMC_Result_OK)
1843 return -EINVAL;
1844 }
1845
1846 return 0;
1847}
1848
1849static int ci_set_power_limit(struct amdgpu_device *adev, u32 n)
1850{
1851 struct ci_power_info *pi = ci_get_pi(adev);
1852
1853 if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_PkgPwrLimit) {
1854 PPSMC_Result smc_result =
1855 amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_PkgPwrSetLimit, n);
1856 if (smc_result != PPSMC_Result_OK)
1857 return -EINVAL;
1858 }
1859
1860 return 0;
1861}
1862
1863static int ci_set_overdrive_target_tdp(struct amdgpu_device *adev,
1864 u32 target_tdp)
1865{
1866 PPSMC_Result smc_result =
1867 amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_OverDriveSetTargetTdp, target_tdp);
1868 if (smc_result != PPSMC_Result_OK)
1869 return -EINVAL;
1870 return 0;
1871}
1872
1873#if 0
1874static int ci_set_boot_state(struct amdgpu_device *adev)
1875{
1876 return ci_enable_sclk_mclk_dpm(adev, false);
1877}
1878#endif
1879
1880static u32 ci_get_average_sclk_freq(struct amdgpu_device *adev)
1881{
1882 u32 sclk_freq;
1883 PPSMC_Result smc_result =
1884 amdgpu_ci_send_msg_to_smc_return_parameter(adev,
1885 PPSMC_MSG_API_GetSclkFrequency,
1886 &sclk_freq);
1887 if (smc_result != PPSMC_Result_OK)
1888 sclk_freq = 0;
1889
1890 return sclk_freq;
1891}
1892
1893static u32 ci_get_average_mclk_freq(struct amdgpu_device *adev)
1894{
1895 u32 mclk_freq;
1896 PPSMC_Result smc_result =
1897 amdgpu_ci_send_msg_to_smc_return_parameter(adev,
1898 PPSMC_MSG_API_GetMclkFrequency,
1899 &mclk_freq);
1900 if (smc_result != PPSMC_Result_OK)
1901 mclk_freq = 0;
1902
1903 return mclk_freq;
1904}
1905
1906static void ci_dpm_start_smc(struct amdgpu_device *adev)
1907{
1908 int i;
1909
1910 amdgpu_ci_program_jump_on_start(adev);
1911 amdgpu_ci_start_smc_clock(adev);
1912 amdgpu_ci_start_smc(adev);
1913 for (i = 0; i < adev->usec_timeout; i++) {
1914 if (RREG32_SMC(ixFIRMWARE_FLAGS) & FIRMWARE_FLAGS__INTERRUPTS_ENABLED_MASK)
1915 break;
1916 }
1917}
1918
1919static void ci_dpm_stop_smc(struct amdgpu_device *adev)
1920{
1921 amdgpu_ci_reset_smc(adev);
1922 amdgpu_ci_stop_smc_clock(adev);
1923}
1924
1925static int ci_process_firmware_header(struct amdgpu_device *adev)
1926{
1927 struct ci_power_info *pi = ci_get_pi(adev);
1928 u32 tmp;
1929 int ret;
1930
1931 ret = amdgpu_ci_read_smc_sram_dword(adev,
1932 SMU7_FIRMWARE_HEADER_LOCATION +
1933 offsetof(SMU7_Firmware_Header, DpmTable),
1934 &tmp, pi->sram_end);
1935 if (ret)
1936 return ret;
1937
1938 pi->dpm_table_start = tmp;
1939
1940 ret = amdgpu_ci_read_smc_sram_dword(adev,
1941 SMU7_FIRMWARE_HEADER_LOCATION +
1942 offsetof(SMU7_Firmware_Header, SoftRegisters),
1943 &tmp, pi->sram_end);
1944 if (ret)
1945 return ret;
1946
1947 pi->soft_regs_start = tmp;
1948
1949 ret = amdgpu_ci_read_smc_sram_dword(adev,
1950 SMU7_FIRMWARE_HEADER_LOCATION +
1951 offsetof(SMU7_Firmware_Header, mcRegisterTable),
1952 &tmp, pi->sram_end);
1953 if (ret)
1954 return ret;
1955
1956 pi->mc_reg_table_start = tmp;
1957
1958 ret = amdgpu_ci_read_smc_sram_dword(adev,
1959 SMU7_FIRMWARE_HEADER_LOCATION +
1960 offsetof(SMU7_Firmware_Header, FanTable),
1961 &tmp, pi->sram_end);
1962 if (ret)
1963 return ret;
1964
1965 pi->fan_table_start = tmp;
1966
1967 ret = amdgpu_ci_read_smc_sram_dword(adev,
1968 SMU7_FIRMWARE_HEADER_LOCATION +
1969 offsetof(SMU7_Firmware_Header, mcArbDramTimingTable),
1970 &tmp, pi->sram_end);
1971 if (ret)
1972 return ret;
1973
1974 pi->arb_table_start = tmp;
1975
1976 return 0;
1977}
1978
1979static void ci_read_clock_registers(struct amdgpu_device *adev)
1980{
1981 struct ci_power_info *pi = ci_get_pi(adev);
1982
1983 pi->clock_registers.cg_spll_func_cntl =
1984 RREG32_SMC(ixCG_SPLL_FUNC_CNTL);
1985 pi->clock_registers.cg_spll_func_cntl_2 =
1986 RREG32_SMC(ixCG_SPLL_FUNC_CNTL_2);
1987 pi->clock_registers.cg_spll_func_cntl_3 =
1988 RREG32_SMC(ixCG_SPLL_FUNC_CNTL_3);
1989 pi->clock_registers.cg_spll_func_cntl_4 =
1990 RREG32_SMC(ixCG_SPLL_FUNC_CNTL_4);
1991 pi->clock_registers.cg_spll_spread_spectrum =
1992 RREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM);
1993 pi->clock_registers.cg_spll_spread_spectrum_2 =
1994 RREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM_2);
1995 pi->clock_registers.dll_cntl = RREG32(mmDLL_CNTL);
1996 pi->clock_registers.mclk_pwrmgt_cntl = RREG32(mmMCLK_PWRMGT_CNTL);
1997 pi->clock_registers.mpll_ad_func_cntl = RREG32(mmMPLL_AD_FUNC_CNTL);
1998 pi->clock_registers.mpll_dq_func_cntl = RREG32(mmMPLL_DQ_FUNC_CNTL);
1999 pi->clock_registers.mpll_func_cntl = RREG32(mmMPLL_FUNC_CNTL);
2000 pi->clock_registers.mpll_func_cntl_1 = RREG32(mmMPLL_FUNC_CNTL_1);
2001 pi->clock_registers.mpll_func_cntl_2 = RREG32(mmMPLL_FUNC_CNTL_2);
2002 pi->clock_registers.mpll_ss1 = RREG32(mmMPLL_SS1);
2003 pi->clock_registers.mpll_ss2 = RREG32(mmMPLL_SS2);
2004}
2005
2006static void ci_init_sclk_t(struct amdgpu_device *adev)
2007{
2008 struct ci_power_info *pi = ci_get_pi(adev);
2009
2010 pi->low_sclk_interrupt_t = 0;
2011}
2012
2013static void ci_enable_thermal_protection(struct amdgpu_device *adev,
2014 bool enable)
2015{
2016 u32 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
2017
2018 if (enable)
2019 tmp &= ~GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
2020 else
2021 tmp |= GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
2022 WREG32_SMC(ixGENERAL_PWRMGT, tmp);
2023}
2024
2025static void ci_enable_acpi_power_management(struct amdgpu_device *adev)
2026{
2027 u32 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
2028
2029 tmp |= GENERAL_PWRMGT__STATIC_PM_EN_MASK;
2030
2031 WREG32_SMC(ixGENERAL_PWRMGT, tmp);
2032}
2033
2034#if 0
2035static int ci_enter_ulp_state(struct amdgpu_device *adev)
2036{
2037
2038 WREG32(mmSMC_MESSAGE_0, PPSMC_MSG_SwitchToMinimumPower);
2039
2040 udelay(25000);
2041
2042 return 0;
2043}
2044
2045static int ci_exit_ulp_state(struct amdgpu_device *adev)
2046{
2047 int i;
2048
2049 WREG32(mmSMC_MESSAGE_0, PPSMC_MSG_ResumeFromMinimumPower);
2050
2051 udelay(7000);
2052
2053 for (i = 0; i < adev->usec_timeout; i++) {
2054 if (RREG32(mmSMC_RESP_0) == 1)
2055 break;
2056 udelay(1000);
2057 }
2058
2059 return 0;
2060}
2061#endif
2062
2063static int ci_notify_smc_display_change(struct amdgpu_device *adev,
2064 bool has_display)
2065{
2066 PPSMC_Msg msg = has_display ? PPSMC_MSG_HasDisplay : PPSMC_MSG_NoDisplay;
2067
2068 return (amdgpu_ci_send_msg_to_smc(adev, msg) == PPSMC_Result_OK) ? 0 : -EINVAL;
2069}
2070
2071static int ci_enable_ds_master_switch(struct amdgpu_device *adev,
2072 bool enable)
2073{
2074 struct ci_power_info *pi = ci_get_pi(adev);
2075
2076 if (enable) {
2077 if (pi->caps_sclk_ds) {
2078 if (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MASTER_DeepSleep_ON) != PPSMC_Result_OK)
2079 return -EINVAL;
2080 } else {
2081 if (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MASTER_DeepSleep_OFF) != PPSMC_Result_OK)
2082 return -EINVAL;
2083 }
2084 } else {
2085 if (pi->caps_sclk_ds) {
2086 if (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MASTER_DeepSleep_OFF) != PPSMC_Result_OK)
2087 return -EINVAL;
2088 }
2089 }
2090
2091 return 0;
2092}
2093
2094static void ci_program_display_gap(struct amdgpu_device *adev)
2095{
2096 u32 tmp = RREG32_SMC(ixCG_DISPLAY_GAP_CNTL);
2097 u32 pre_vbi_time_in_us;
2098 u32 frame_time_in_us;
2099 u32 ref_clock = adev->clock.spll.reference_freq;
2100 u32 refresh_rate = amdgpu_dpm_get_vrefresh(adev);
2101 u32 vblank_time = amdgpu_dpm_get_vblank_time(adev);
2102
2103 tmp &= ~CG_DISPLAY_GAP_CNTL__DISP_GAP_MASK;
2104 if (adev->pm.dpm.new_active_crtc_count > 0)
2105 tmp |= (AMDGPU_PM_DISPLAY_GAP_VBLANK_OR_WM << CG_DISPLAY_GAP_CNTL__DISP_GAP__SHIFT);
2106 else
2107 tmp |= (AMDGPU_PM_DISPLAY_GAP_IGNORE << CG_DISPLAY_GAP_CNTL__DISP_GAP__SHIFT);
2108 WREG32_SMC(ixCG_DISPLAY_GAP_CNTL, tmp);
2109
2110 if (refresh_rate == 0)
2111 refresh_rate = 60;
2112 if (vblank_time == 0xffffffff)
2113 vblank_time = 500;
2114 frame_time_in_us = 1000000 / refresh_rate;
2115 pre_vbi_time_in_us =
2116 frame_time_in_us - 200 - vblank_time;
2117 tmp = pre_vbi_time_in_us * (ref_clock / 100);
2118
2119 WREG32_SMC(ixCG_DISPLAY_GAP_CNTL2, tmp);
2120 ci_write_smc_soft_register(adev, offsetof(SMU7_SoftRegisters, PreVBlankGap), 0x64);
2121 ci_write_smc_soft_register(adev, offsetof(SMU7_SoftRegisters, VBlankTimeout), (frame_time_in_us - pre_vbi_time_in_us));
2122
2123
2124 ci_notify_smc_display_change(adev, (adev->pm.dpm.new_active_crtc_count == 1));
2125
2126}
2127
2128static void ci_enable_spread_spectrum(struct amdgpu_device *adev, bool enable)
2129{
2130 struct ci_power_info *pi = ci_get_pi(adev);
2131 u32 tmp;
2132
2133 if (enable) {
2134 if (pi->caps_sclk_ss_support) {
2135 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
2136 tmp |= GENERAL_PWRMGT__DYN_SPREAD_SPECTRUM_EN_MASK;
2137 WREG32_SMC(ixGENERAL_PWRMGT, tmp);
2138 }
2139 } else {
2140 tmp = RREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM);
2141 tmp &= ~CG_SPLL_SPREAD_SPECTRUM__SSEN_MASK;
2142 WREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM, tmp);
2143
2144 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
2145 tmp &= ~GENERAL_PWRMGT__DYN_SPREAD_SPECTRUM_EN_MASK;
2146 WREG32_SMC(ixGENERAL_PWRMGT, tmp);
2147 }
2148}
2149
2150static void ci_program_sstp(struct amdgpu_device *adev)
2151{
2152 WREG32_SMC(ixCG_STATIC_SCREEN_PARAMETER,
2153 ((CISLANDS_SSTU_DFLT << CG_STATIC_SCREEN_PARAMETER__STATIC_SCREEN_THRESHOLD_UNIT__SHIFT) |
2154 (CISLANDS_SST_DFLT << CG_STATIC_SCREEN_PARAMETER__STATIC_SCREEN_THRESHOLD__SHIFT)));
2155}
2156
2157static void ci_enable_display_gap(struct amdgpu_device *adev)
2158{
2159 u32 tmp = RREG32_SMC(ixCG_DISPLAY_GAP_CNTL);
2160
2161 tmp &= ~(CG_DISPLAY_GAP_CNTL__DISP_GAP_MASK |
2162 CG_DISPLAY_GAP_CNTL__DISP_GAP_MCHG_MASK);
2163 tmp |= ((AMDGPU_PM_DISPLAY_GAP_IGNORE << CG_DISPLAY_GAP_CNTL__DISP_GAP__SHIFT) |
2164 (AMDGPU_PM_DISPLAY_GAP_VBLANK << CG_DISPLAY_GAP_CNTL__DISP_GAP_MCHG__SHIFT));
2165
2166 WREG32_SMC(ixCG_DISPLAY_GAP_CNTL, tmp);
2167}
2168
2169static void ci_program_vc(struct amdgpu_device *adev)
2170{
2171 u32 tmp;
2172
2173 tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
2174 tmp &= ~(SCLK_PWRMGT_CNTL__RESET_SCLK_CNT_MASK | SCLK_PWRMGT_CNTL__RESET_BUSY_CNT_MASK);
2175 WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
2176
2177 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_0, CISLANDS_VRC_DFLT0);
2178 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_1, CISLANDS_VRC_DFLT1);
2179 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_2, CISLANDS_VRC_DFLT2);
2180 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_3, CISLANDS_VRC_DFLT3);
2181 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_4, CISLANDS_VRC_DFLT4);
2182 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_5, CISLANDS_VRC_DFLT5);
2183 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_6, CISLANDS_VRC_DFLT6);
2184 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_7, CISLANDS_VRC_DFLT7);
2185}
2186
2187static void ci_clear_vc(struct amdgpu_device *adev)
2188{
2189 u32 tmp;
2190
2191 tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
2192 tmp |= (SCLK_PWRMGT_CNTL__RESET_SCLK_CNT_MASK | SCLK_PWRMGT_CNTL__RESET_BUSY_CNT_MASK);
2193 WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
2194
2195 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_0, 0);
2196 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_1, 0);
2197 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_2, 0);
2198 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_3, 0);
2199 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_4, 0);
2200 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_5, 0);
2201 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_6, 0);
2202 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_7, 0);
2203}
2204
2205static int ci_upload_firmware(struct amdgpu_device *adev)
2206{
2207 struct ci_power_info *pi = ci_get_pi(adev);
2208 int i, ret;
2209
Rex Zhu3f767e32016-10-26 13:44:12 +08002210 if (amdgpu_ci_is_smc_running(adev)) {
2211 DRM_INFO("smc is running, no need to load smc firmware\n");
2212 return 0;
2213 }
2214
Alex Deuchera2e73f52015-04-20 17:09:27 -04002215 for (i = 0; i < adev->usec_timeout; i++) {
2216 if (RREG32_SMC(ixRCU_UC_EVENTS) & RCU_UC_EVENTS__boot_seq_done_MASK)
2217 break;
2218 }
2219 WREG32_SMC(ixSMC_SYSCON_MISC_CNTL, 1);
2220
2221 amdgpu_ci_stop_smc_clock(adev);
2222 amdgpu_ci_reset_smc(adev);
2223
2224 ret = amdgpu_ci_load_smc_ucode(adev, pi->sram_end);
2225
2226 return ret;
2227
2228}
2229
2230static int ci_get_svi2_voltage_table(struct amdgpu_device *adev,
2231 struct amdgpu_clock_voltage_dependency_table *voltage_dependency_table,
2232 struct atom_voltage_table *voltage_table)
2233{
2234 u32 i;
2235
2236 if (voltage_dependency_table == NULL)
2237 return -EINVAL;
2238
2239 voltage_table->mask_low = 0;
2240 voltage_table->phase_delay = 0;
2241
2242 voltage_table->count = voltage_dependency_table->count;
2243 for (i = 0; i < voltage_table->count; i++) {
2244 voltage_table->entries[i].value = voltage_dependency_table->entries[i].v;
2245 voltage_table->entries[i].smio_low = 0;
2246 }
2247
2248 return 0;
2249}
2250
2251static int ci_construct_voltage_tables(struct amdgpu_device *adev)
2252{
2253 struct ci_power_info *pi = ci_get_pi(adev);
2254 int ret;
2255
2256 if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
2257 ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDC,
2258 VOLTAGE_OBJ_GPIO_LUT,
2259 &pi->vddc_voltage_table);
2260 if (ret)
2261 return ret;
2262 } else if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
2263 ret = ci_get_svi2_voltage_table(adev,
2264 &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
2265 &pi->vddc_voltage_table);
2266 if (ret)
2267 return ret;
2268 }
2269
2270 if (pi->vddc_voltage_table.count > SMU7_MAX_LEVELS_VDDC)
2271 ci_trim_voltage_table_to_fit_state_table(adev, SMU7_MAX_LEVELS_VDDC,
2272 &pi->vddc_voltage_table);
2273
2274 if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
2275 ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDCI,
2276 VOLTAGE_OBJ_GPIO_LUT,
2277 &pi->vddci_voltage_table);
2278 if (ret)
2279 return ret;
2280 } else if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
2281 ret = ci_get_svi2_voltage_table(adev,
2282 &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
2283 &pi->vddci_voltage_table);
2284 if (ret)
2285 return ret;
2286 }
2287
2288 if (pi->vddci_voltage_table.count > SMU7_MAX_LEVELS_VDDCI)
2289 ci_trim_voltage_table_to_fit_state_table(adev, SMU7_MAX_LEVELS_VDDCI,
2290 &pi->vddci_voltage_table);
2291
2292 if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
2293 ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_MVDDC,
2294 VOLTAGE_OBJ_GPIO_LUT,
2295 &pi->mvdd_voltage_table);
2296 if (ret)
2297 return ret;
2298 } else if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
2299 ret = ci_get_svi2_voltage_table(adev,
2300 &adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
2301 &pi->mvdd_voltage_table);
2302 if (ret)
2303 return ret;
2304 }
2305
2306 if (pi->mvdd_voltage_table.count > SMU7_MAX_LEVELS_MVDD)
2307 ci_trim_voltage_table_to_fit_state_table(adev, SMU7_MAX_LEVELS_MVDD,
2308 &pi->mvdd_voltage_table);
2309
2310 return 0;
2311}
2312
2313static void ci_populate_smc_voltage_table(struct amdgpu_device *adev,
2314 struct atom_voltage_table_entry *voltage_table,
2315 SMU7_Discrete_VoltageLevel *smc_voltage_table)
2316{
2317 int ret;
2318
2319 ret = ci_get_std_voltage_value_sidd(adev, voltage_table,
2320 &smc_voltage_table->StdVoltageHiSidd,
2321 &smc_voltage_table->StdVoltageLoSidd);
2322
2323 if (ret) {
2324 smc_voltage_table->StdVoltageHiSidd = voltage_table->value * VOLTAGE_SCALE;
2325 smc_voltage_table->StdVoltageLoSidd = voltage_table->value * VOLTAGE_SCALE;
2326 }
2327
2328 smc_voltage_table->Voltage = cpu_to_be16(voltage_table->value * VOLTAGE_SCALE);
2329 smc_voltage_table->StdVoltageHiSidd =
2330 cpu_to_be16(smc_voltage_table->StdVoltageHiSidd);
2331 smc_voltage_table->StdVoltageLoSidd =
2332 cpu_to_be16(smc_voltage_table->StdVoltageLoSidd);
2333}
2334
2335static int ci_populate_smc_vddc_table(struct amdgpu_device *adev,
2336 SMU7_Discrete_DpmTable *table)
2337{
2338 struct ci_power_info *pi = ci_get_pi(adev);
2339 unsigned int count;
2340
2341 table->VddcLevelCount = pi->vddc_voltage_table.count;
2342 for (count = 0; count < table->VddcLevelCount; count++) {
2343 ci_populate_smc_voltage_table(adev,
2344 &pi->vddc_voltage_table.entries[count],
2345 &table->VddcLevel[count]);
2346
2347 if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
2348 table->VddcLevel[count].Smio |=
2349 pi->vddc_voltage_table.entries[count].smio_low;
2350 else
2351 table->VddcLevel[count].Smio = 0;
2352 }
2353 table->VddcLevelCount = cpu_to_be32(table->VddcLevelCount);
2354
2355 return 0;
2356}
2357
2358static int ci_populate_smc_vddci_table(struct amdgpu_device *adev,
2359 SMU7_Discrete_DpmTable *table)
2360{
2361 unsigned int count;
2362 struct ci_power_info *pi = ci_get_pi(adev);
2363
2364 table->VddciLevelCount = pi->vddci_voltage_table.count;
2365 for (count = 0; count < table->VddciLevelCount; count++) {
2366 ci_populate_smc_voltage_table(adev,
2367 &pi->vddci_voltage_table.entries[count],
2368 &table->VddciLevel[count]);
2369
2370 if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
2371 table->VddciLevel[count].Smio |=
2372 pi->vddci_voltage_table.entries[count].smio_low;
2373 else
2374 table->VddciLevel[count].Smio = 0;
2375 }
2376 table->VddciLevelCount = cpu_to_be32(table->VddciLevelCount);
2377
2378 return 0;
2379}
2380
2381static int ci_populate_smc_mvdd_table(struct amdgpu_device *adev,
2382 SMU7_Discrete_DpmTable *table)
2383{
2384 struct ci_power_info *pi = ci_get_pi(adev);
2385 unsigned int count;
2386
2387 table->MvddLevelCount = pi->mvdd_voltage_table.count;
2388 for (count = 0; count < table->MvddLevelCount; count++) {
2389 ci_populate_smc_voltage_table(adev,
2390 &pi->mvdd_voltage_table.entries[count],
2391 &table->MvddLevel[count]);
2392
2393 if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
2394 table->MvddLevel[count].Smio |=
2395 pi->mvdd_voltage_table.entries[count].smio_low;
2396 else
2397 table->MvddLevel[count].Smio = 0;
2398 }
2399 table->MvddLevelCount = cpu_to_be32(table->MvddLevelCount);
2400
2401 return 0;
2402}
2403
2404static int ci_populate_smc_voltage_tables(struct amdgpu_device *adev,
2405 SMU7_Discrete_DpmTable *table)
2406{
2407 int ret;
2408
2409 ret = ci_populate_smc_vddc_table(adev, table);
2410 if (ret)
2411 return ret;
2412
2413 ret = ci_populate_smc_vddci_table(adev, table);
2414 if (ret)
2415 return ret;
2416
2417 ret = ci_populate_smc_mvdd_table(adev, table);
2418 if (ret)
2419 return ret;
2420
2421 return 0;
2422}
2423
2424static int ci_populate_mvdd_value(struct amdgpu_device *adev, u32 mclk,
2425 SMU7_Discrete_VoltageLevel *voltage)
2426{
2427 struct ci_power_info *pi = ci_get_pi(adev);
2428 u32 i = 0;
2429
2430 if (pi->mvdd_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
2431 for (i = 0; i < adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.count; i++) {
2432 if (mclk <= adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.entries[i].clk) {
2433 voltage->Voltage = pi->mvdd_voltage_table.entries[i].value;
2434 break;
2435 }
2436 }
2437
2438 if (i >= adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.count)
2439 return -EINVAL;
2440 }
2441
2442 return -EINVAL;
2443}
2444
2445static int ci_get_std_voltage_value_sidd(struct amdgpu_device *adev,
2446 struct atom_voltage_table_entry *voltage_table,
2447 u16 *std_voltage_hi_sidd, u16 *std_voltage_lo_sidd)
2448{
2449 u16 v_index, idx;
2450 bool voltage_found = false;
2451 *std_voltage_hi_sidd = voltage_table->value * VOLTAGE_SCALE;
2452 *std_voltage_lo_sidd = voltage_table->value * VOLTAGE_SCALE;
2453
2454 if (adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries == NULL)
2455 return -EINVAL;
2456
2457 if (adev->pm.dpm.dyn_state.cac_leakage_table.entries) {
2458 for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
2459 if (voltage_table->value ==
2460 adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
2461 voltage_found = true;
2462 if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
2463 idx = v_index;
2464 else
2465 idx = adev->pm.dpm.dyn_state.cac_leakage_table.count - 1;
2466 *std_voltage_lo_sidd =
2467 adev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].vddc * VOLTAGE_SCALE;
2468 *std_voltage_hi_sidd =
2469 adev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].leakage * VOLTAGE_SCALE;
2470 break;
2471 }
2472 }
2473
2474 if (!voltage_found) {
2475 for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
2476 if (voltage_table->value <=
2477 adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
2478 voltage_found = true;
2479 if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
2480 idx = v_index;
2481 else
2482 idx = adev->pm.dpm.dyn_state.cac_leakage_table.count - 1;
2483 *std_voltage_lo_sidd =
2484 adev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].vddc * VOLTAGE_SCALE;
2485 *std_voltage_hi_sidd =
2486 adev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].leakage * VOLTAGE_SCALE;
2487 break;
2488 }
2489 }
2490 }
2491 }
2492
2493 return 0;
2494}
2495
2496static void ci_populate_phase_value_based_on_sclk(struct amdgpu_device *adev,
2497 const struct amdgpu_phase_shedding_limits_table *limits,
2498 u32 sclk,
2499 u32 *phase_shedding)
2500{
2501 unsigned int i;
2502
2503 *phase_shedding = 1;
2504
2505 for (i = 0; i < limits->count; i++) {
2506 if (sclk < limits->entries[i].sclk) {
2507 *phase_shedding = i;
2508 break;
2509 }
2510 }
2511}
2512
2513static void ci_populate_phase_value_based_on_mclk(struct amdgpu_device *adev,
2514 const struct amdgpu_phase_shedding_limits_table *limits,
2515 u32 mclk,
2516 u32 *phase_shedding)
2517{
2518 unsigned int i;
2519
2520 *phase_shedding = 1;
2521
2522 for (i = 0; i < limits->count; i++) {
2523 if (mclk < limits->entries[i].mclk) {
2524 *phase_shedding = i;
2525 break;
2526 }
2527 }
2528}
2529
2530static int ci_init_arb_table_index(struct amdgpu_device *adev)
2531{
2532 struct ci_power_info *pi = ci_get_pi(adev);
2533 u32 tmp;
2534 int ret;
2535
2536 ret = amdgpu_ci_read_smc_sram_dword(adev, pi->arb_table_start,
2537 &tmp, pi->sram_end);
2538 if (ret)
2539 return ret;
2540
2541 tmp &= 0x00FFFFFF;
2542 tmp |= MC_CG_ARB_FREQ_F1 << 24;
2543
2544 return amdgpu_ci_write_smc_sram_dword(adev, pi->arb_table_start,
2545 tmp, pi->sram_end);
2546}
2547
2548static int ci_get_dependency_volt_by_clk(struct amdgpu_device *adev,
2549 struct amdgpu_clock_voltage_dependency_table *allowed_clock_voltage_table,
2550 u32 clock, u32 *voltage)
2551{
2552 u32 i = 0;
2553
2554 if (allowed_clock_voltage_table->count == 0)
2555 return -EINVAL;
2556
2557 for (i = 0; i < allowed_clock_voltage_table->count; i++) {
2558 if (allowed_clock_voltage_table->entries[i].clk >= clock) {
2559 *voltage = allowed_clock_voltage_table->entries[i].v;
2560 return 0;
2561 }
2562 }
2563
2564 *voltage = allowed_clock_voltage_table->entries[i-1].v;
2565
2566 return 0;
2567}
2568
Nils Wallménius438498a2016-05-05 09:07:48 +02002569static u8 ci_get_sleep_divider_id_from_clock(u32 sclk, u32 min_sclk_in_sr)
Alex Deuchera2e73f52015-04-20 17:09:27 -04002570{
2571 u32 i;
2572 u32 tmp;
Nils Wallménius9887e422016-05-05 09:07:46 +02002573 u32 min = max(min_sclk_in_sr, (u32)CISLAND_MINIMUM_ENGINE_CLOCK);
Alex Deuchera2e73f52015-04-20 17:09:27 -04002574
2575 if (sclk < min)
2576 return 0;
2577
2578 for (i = CISLAND_MAX_DEEPSLEEP_DIVIDER_ID; ; i--) {
Nils Wallménius354ef922016-05-05 09:07:47 +02002579 tmp = sclk >> i;
Alex Deuchera2e73f52015-04-20 17:09:27 -04002580 if (tmp >= min || i == 0)
2581 break;
2582 }
2583
2584 return (u8)i;
2585}
2586
2587static int ci_initial_switch_from_arb_f0_to_f1(struct amdgpu_device *adev)
2588{
2589 return ci_copy_and_switch_arb_sets(adev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
2590}
2591
2592static int ci_reset_to_default(struct amdgpu_device *adev)
2593{
2594 return (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_ResetToDefaults) == PPSMC_Result_OK) ?
2595 0 : -EINVAL;
2596}
2597
2598static int ci_force_switch_to_arb_f0(struct amdgpu_device *adev)
2599{
2600 u32 tmp;
2601
2602 tmp = (RREG32_SMC(ixSMC_SCRATCH9) & 0x0000ff00) >> 8;
2603
2604 if (tmp == MC_CG_ARB_FREQ_F0)
2605 return 0;
2606
2607 return ci_copy_and_switch_arb_sets(adev, tmp, MC_CG_ARB_FREQ_F0);
2608}
2609
2610static void ci_register_patching_mc_arb(struct amdgpu_device *adev,
2611 const u32 engine_clock,
2612 const u32 memory_clock,
2613 u32 *dram_timimg2)
2614{
2615 bool patch;
2616 u32 tmp, tmp2;
2617
2618 tmp = RREG32(mmMC_SEQ_MISC0);
2619 patch = ((tmp & 0x0000f00) == 0x300) ? true : false;
2620
2621 if (patch &&
2622 ((adev->pdev->device == 0x67B0) ||
2623 (adev->pdev->device == 0x67B1))) {
2624 if ((memory_clock > 100000) && (memory_clock <= 125000)) {
2625 tmp2 = (((0x31 * engine_clock) / 125000) - 1) & 0xff;
2626 *dram_timimg2 &= ~0x00ff0000;
2627 *dram_timimg2 |= tmp2 << 16;
2628 } else if ((memory_clock > 125000) && (memory_clock <= 137500)) {
2629 tmp2 = (((0x36 * engine_clock) / 137500) - 1) & 0xff;
2630 *dram_timimg2 &= ~0x00ff0000;
2631 *dram_timimg2 |= tmp2 << 16;
2632 }
2633 }
2634}
2635
2636static int ci_populate_memory_timing_parameters(struct amdgpu_device *adev,
2637 u32 sclk,
2638 u32 mclk,
2639 SMU7_Discrete_MCArbDramTimingTableEntry *arb_regs)
2640{
2641 u32 dram_timing;
2642 u32 dram_timing2;
2643 u32 burst_time;
2644
2645 amdgpu_atombios_set_engine_dram_timings(adev, sclk, mclk);
2646
2647 dram_timing = RREG32(mmMC_ARB_DRAM_TIMING);
2648 dram_timing2 = RREG32(mmMC_ARB_DRAM_TIMING2);
2649 burst_time = RREG32(mmMC_ARB_BURST_TIME) & MC_ARB_BURST_TIME__STATE0_MASK;
2650
2651 ci_register_patching_mc_arb(adev, sclk, mclk, &dram_timing2);
2652
2653 arb_regs->McArbDramTiming = cpu_to_be32(dram_timing);
2654 arb_regs->McArbDramTiming2 = cpu_to_be32(dram_timing2);
2655 arb_regs->McArbBurstTime = (u8)burst_time;
2656
2657 return 0;
2658}
2659
2660static int ci_do_program_memory_timing_parameters(struct amdgpu_device *adev)
2661{
2662 struct ci_power_info *pi = ci_get_pi(adev);
2663 SMU7_Discrete_MCArbDramTimingTable arb_regs;
2664 u32 i, j;
2665 int ret = 0;
2666
2667 memset(&arb_regs, 0, sizeof(SMU7_Discrete_MCArbDramTimingTable));
2668
2669 for (i = 0; i < pi->dpm_table.sclk_table.count; i++) {
2670 for (j = 0; j < pi->dpm_table.mclk_table.count; j++) {
2671 ret = ci_populate_memory_timing_parameters(adev,
2672 pi->dpm_table.sclk_table.dpm_levels[i].value,
2673 pi->dpm_table.mclk_table.dpm_levels[j].value,
2674 &arb_regs.entries[i][j]);
2675 if (ret)
2676 break;
2677 }
2678 }
2679
2680 if (ret == 0)
2681 ret = amdgpu_ci_copy_bytes_to_smc(adev,
2682 pi->arb_table_start,
2683 (u8 *)&arb_regs,
2684 sizeof(SMU7_Discrete_MCArbDramTimingTable),
2685 pi->sram_end);
2686
2687 return ret;
2688}
2689
2690static int ci_program_memory_timing_parameters(struct amdgpu_device *adev)
2691{
2692 struct ci_power_info *pi = ci_get_pi(adev);
2693
2694 if (pi->need_update_smu7_dpm_table == 0)
2695 return 0;
2696
2697 return ci_do_program_memory_timing_parameters(adev);
2698}
2699
2700static void ci_populate_smc_initial_state(struct amdgpu_device *adev,
2701 struct amdgpu_ps *amdgpu_boot_state)
2702{
2703 struct ci_ps *boot_state = ci_get_ps(amdgpu_boot_state);
2704 struct ci_power_info *pi = ci_get_pi(adev);
2705 u32 level = 0;
2706
2707 for (level = 0; level < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; level++) {
2708 if (adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[level].clk >=
2709 boot_state->performance_levels[0].sclk) {
2710 pi->smc_state_table.GraphicsBootLevel = level;
2711 break;
2712 }
2713 }
2714
2715 for (level = 0; level < adev->pm.dpm.dyn_state.vddc_dependency_on_mclk.count; level++) {
2716 if (adev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries[level].clk >=
2717 boot_state->performance_levels[0].mclk) {
2718 pi->smc_state_table.MemoryBootLevel = level;
2719 break;
2720 }
2721 }
2722}
2723
2724static u32 ci_get_dpm_level_enable_mask_value(struct ci_single_dpm_table *dpm_table)
2725{
2726 u32 i;
2727 u32 mask_value = 0;
2728
2729 for (i = dpm_table->count; i > 0; i--) {
2730 mask_value = mask_value << 1;
2731 if (dpm_table->dpm_levels[i-1].enabled)
2732 mask_value |= 0x1;
2733 else
2734 mask_value &= 0xFFFFFFFE;
2735 }
2736
2737 return mask_value;
2738}
2739
2740static void ci_populate_smc_link_level(struct amdgpu_device *adev,
2741 SMU7_Discrete_DpmTable *table)
2742{
2743 struct ci_power_info *pi = ci_get_pi(adev);
2744 struct ci_dpm_table *dpm_table = &pi->dpm_table;
2745 u32 i;
2746
2747 for (i = 0; i < dpm_table->pcie_speed_table.count; i++) {
2748 table->LinkLevel[i].PcieGenSpeed =
2749 (u8)dpm_table->pcie_speed_table.dpm_levels[i].value;
2750 table->LinkLevel[i].PcieLaneCount =
2751 amdgpu_encode_pci_lane_width(dpm_table->pcie_speed_table.dpm_levels[i].param1);
2752 table->LinkLevel[i].EnabledForActivity = 1;
2753 table->LinkLevel[i].DownT = cpu_to_be32(5);
2754 table->LinkLevel[i].UpT = cpu_to_be32(30);
2755 }
2756
2757 pi->smc_state_table.LinkLevelCount = (u8)dpm_table->pcie_speed_table.count;
2758 pi->dpm_level_enable_mask.pcie_dpm_enable_mask =
2759 ci_get_dpm_level_enable_mask_value(&dpm_table->pcie_speed_table);
2760}
2761
2762static int ci_populate_smc_uvd_level(struct amdgpu_device *adev,
2763 SMU7_Discrete_DpmTable *table)
2764{
2765 u32 count;
2766 struct atom_clock_dividers dividers;
2767 int ret = -EINVAL;
2768
2769 table->UvdLevelCount =
2770 adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count;
2771
2772 for (count = 0; count < table->UvdLevelCount; count++) {
2773 table->UvdLevel[count].VclkFrequency =
2774 adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].vclk;
2775 table->UvdLevel[count].DclkFrequency =
2776 adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].dclk;
2777 table->UvdLevel[count].MinVddc =
2778 adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
2779 table->UvdLevel[count].MinVddcPhases = 1;
2780
2781 ret = amdgpu_atombios_get_clock_dividers(adev,
2782 COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
2783 table->UvdLevel[count].VclkFrequency, false, &dividers);
2784 if (ret)
2785 return ret;
2786
2787 table->UvdLevel[count].VclkDivider = (u8)dividers.post_divider;
2788
2789 ret = amdgpu_atombios_get_clock_dividers(adev,
2790 COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
2791 table->UvdLevel[count].DclkFrequency, false, &dividers);
2792 if (ret)
2793 return ret;
2794
2795 table->UvdLevel[count].DclkDivider = (u8)dividers.post_divider;
2796
2797 table->UvdLevel[count].VclkFrequency = cpu_to_be32(table->UvdLevel[count].VclkFrequency);
2798 table->UvdLevel[count].DclkFrequency = cpu_to_be32(table->UvdLevel[count].DclkFrequency);
2799 table->UvdLevel[count].MinVddc = cpu_to_be16(table->UvdLevel[count].MinVddc);
2800 }
2801
2802 return ret;
2803}
2804
2805static int ci_populate_smc_vce_level(struct amdgpu_device *adev,
2806 SMU7_Discrete_DpmTable *table)
2807{
2808 u32 count;
2809 struct atom_clock_dividers dividers;
2810 int ret = -EINVAL;
2811
2812 table->VceLevelCount =
2813 adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count;
2814
2815 for (count = 0; count < table->VceLevelCount; count++) {
2816 table->VceLevel[count].Frequency =
2817 adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].evclk;
2818 table->VceLevel[count].MinVoltage =
2819 (u16)adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
2820 table->VceLevel[count].MinPhases = 1;
2821
2822 ret = amdgpu_atombios_get_clock_dividers(adev,
2823 COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
2824 table->VceLevel[count].Frequency, false, &dividers);
2825 if (ret)
2826 return ret;
2827
2828 table->VceLevel[count].Divider = (u8)dividers.post_divider;
2829
2830 table->VceLevel[count].Frequency = cpu_to_be32(table->VceLevel[count].Frequency);
2831 table->VceLevel[count].MinVoltage = cpu_to_be16(table->VceLevel[count].MinVoltage);
2832 }
2833
2834 return ret;
2835
2836}
2837
2838static int ci_populate_smc_acp_level(struct amdgpu_device *adev,
2839 SMU7_Discrete_DpmTable *table)
2840{
2841 u32 count;
2842 struct atom_clock_dividers dividers;
2843 int ret = -EINVAL;
2844
2845 table->AcpLevelCount = (u8)
2846 (adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count);
2847
2848 for (count = 0; count < table->AcpLevelCount; count++) {
2849 table->AcpLevel[count].Frequency =
2850 adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[count].clk;
2851 table->AcpLevel[count].MinVoltage =
2852 adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[count].v;
2853 table->AcpLevel[count].MinPhases = 1;
2854
2855 ret = amdgpu_atombios_get_clock_dividers(adev,
2856 COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
2857 table->AcpLevel[count].Frequency, false, &dividers);
2858 if (ret)
2859 return ret;
2860
2861 table->AcpLevel[count].Divider = (u8)dividers.post_divider;
2862
2863 table->AcpLevel[count].Frequency = cpu_to_be32(table->AcpLevel[count].Frequency);
2864 table->AcpLevel[count].MinVoltage = cpu_to_be16(table->AcpLevel[count].MinVoltage);
2865 }
2866
2867 return ret;
2868}
2869
2870static int ci_populate_smc_samu_level(struct amdgpu_device *adev,
2871 SMU7_Discrete_DpmTable *table)
2872{
2873 u32 count;
2874 struct atom_clock_dividers dividers;
2875 int ret = -EINVAL;
2876
2877 table->SamuLevelCount =
2878 adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count;
2879
2880 for (count = 0; count < table->SamuLevelCount; count++) {
2881 table->SamuLevel[count].Frequency =
2882 adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[count].clk;
2883 table->SamuLevel[count].MinVoltage =
2884 adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
2885 table->SamuLevel[count].MinPhases = 1;
2886
2887 ret = amdgpu_atombios_get_clock_dividers(adev,
2888 COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
2889 table->SamuLevel[count].Frequency, false, &dividers);
2890 if (ret)
2891 return ret;
2892
2893 table->SamuLevel[count].Divider = (u8)dividers.post_divider;
2894
2895 table->SamuLevel[count].Frequency = cpu_to_be32(table->SamuLevel[count].Frequency);
2896 table->SamuLevel[count].MinVoltage = cpu_to_be16(table->SamuLevel[count].MinVoltage);
2897 }
2898
2899 return ret;
2900}
2901
2902static int ci_calculate_mclk_params(struct amdgpu_device *adev,
2903 u32 memory_clock,
2904 SMU7_Discrete_MemoryLevel *mclk,
2905 bool strobe_mode,
2906 bool dll_state_on)
2907{
2908 struct ci_power_info *pi = ci_get_pi(adev);
2909 u32 dll_cntl = pi->clock_registers.dll_cntl;
2910 u32 mclk_pwrmgt_cntl = pi->clock_registers.mclk_pwrmgt_cntl;
2911 u32 mpll_ad_func_cntl = pi->clock_registers.mpll_ad_func_cntl;
2912 u32 mpll_dq_func_cntl = pi->clock_registers.mpll_dq_func_cntl;
2913 u32 mpll_func_cntl = pi->clock_registers.mpll_func_cntl;
2914 u32 mpll_func_cntl_1 = pi->clock_registers.mpll_func_cntl_1;
2915 u32 mpll_func_cntl_2 = pi->clock_registers.mpll_func_cntl_2;
2916 u32 mpll_ss1 = pi->clock_registers.mpll_ss1;
2917 u32 mpll_ss2 = pi->clock_registers.mpll_ss2;
2918 struct atom_mpll_param mpll_param;
2919 int ret;
2920
2921 ret = amdgpu_atombios_get_memory_pll_dividers(adev, memory_clock, strobe_mode, &mpll_param);
2922 if (ret)
2923 return ret;
2924
2925 mpll_func_cntl &= ~MPLL_FUNC_CNTL__BWCTRL_MASK;
2926 mpll_func_cntl |= (mpll_param.bwcntl << MPLL_FUNC_CNTL__BWCTRL__SHIFT);
2927
2928 mpll_func_cntl_1 &= ~(MPLL_FUNC_CNTL_1__CLKF_MASK | MPLL_FUNC_CNTL_1__CLKFRAC_MASK |
2929 MPLL_FUNC_CNTL_1__VCO_MODE_MASK);
2930 mpll_func_cntl_1 |= (mpll_param.clkf) << MPLL_FUNC_CNTL_1__CLKF__SHIFT |
2931 (mpll_param.clkfrac << MPLL_FUNC_CNTL_1__CLKFRAC__SHIFT) |
2932 (mpll_param.vco_mode << MPLL_FUNC_CNTL_1__VCO_MODE__SHIFT);
2933
2934 mpll_ad_func_cntl &= ~MPLL_AD_FUNC_CNTL__YCLK_POST_DIV_MASK;
2935 mpll_ad_func_cntl |= (mpll_param.post_div << MPLL_AD_FUNC_CNTL__YCLK_POST_DIV__SHIFT);
2936
Ken Wang81c59f52015-06-03 21:02:01 +08002937 if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
Alex Deuchera2e73f52015-04-20 17:09:27 -04002938 mpll_dq_func_cntl &= ~(MPLL_DQ_FUNC_CNTL__YCLK_SEL_MASK |
2939 MPLL_AD_FUNC_CNTL__YCLK_POST_DIV_MASK);
2940 mpll_dq_func_cntl |= (mpll_param.yclk_sel << MPLL_DQ_FUNC_CNTL__YCLK_SEL__SHIFT) |
2941 (mpll_param.post_div << MPLL_AD_FUNC_CNTL__YCLK_POST_DIV__SHIFT);
2942 }
2943
2944 if (pi->caps_mclk_ss_support) {
2945 struct amdgpu_atom_ss ss;
2946 u32 freq_nom;
2947 u32 tmp;
2948 u32 reference_clock = adev->clock.mpll.reference_freq;
2949
2950 if (mpll_param.qdr == 1)
2951 freq_nom = memory_clock * 4 * (1 << mpll_param.post_div);
2952 else
2953 freq_nom = memory_clock * 2 * (1 << mpll_param.post_div);
2954
2955 tmp = (freq_nom / reference_clock);
2956 tmp = tmp * tmp;
2957 if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
2958 ASIC_INTERNAL_MEMORY_SS, freq_nom)) {
2959 u32 clks = reference_clock * 5 / ss.rate;
2960 u32 clkv = (u32)((((131 * ss.percentage * ss.rate) / 100) * tmp) / freq_nom);
2961
2962 mpll_ss1 &= ~MPLL_SS1__CLKV_MASK;
2963 mpll_ss1 |= (clkv << MPLL_SS1__CLKV__SHIFT);
2964
2965 mpll_ss2 &= ~MPLL_SS2__CLKS_MASK;
2966 mpll_ss2 |= (clks << MPLL_SS2__CLKS__SHIFT);
2967 }
2968 }
2969
2970 mclk_pwrmgt_cntl &= ~MCLK_PWRMGT_CNTL__DLL_SPEED_MASK;
2971 mclk_pwrmgt_cntl |= (mpll_param.dll_speed << MCLK_PWRMGT_CNTL__DLL_SPEED__SHIFT);
2972
2973 if (dll_state_on)
2974 mclk_pwrmgt_cntl |= MCLK_PWRMGT_CNTL__MRDCK0_PDNB_MASK |
2975 MCLK_PWRMGT_CNTL__MRDCK1_PDNB_MASK;
2976 else
2977 mclk_pwrmgt_cntl &= ~(MCLK_PWRMGT_CNTL__MRDCK0_PDNB_MASK |
2978 MCLK_PWRMGT_CNTL__MRDCK1_PDNB_MASK);
2979
2980 mclk->MclkFrequency = memory_clock;
2981 mclk->MpllFuncCntl = mpll_func_cntl;
2982 mclk->MpllFuncCntl_1 = mpll_func_cntl_1;
2983 mclk->MpllFuncCntl_2 = mpll_func_cntl_2;
2984 mclk->MpllAdFuncCntl = mpll_ad_func_cntl;
2985 mclk->MpllDqFuncCntl = mpll_dq_func_cntl;
2986 mclk->MclkPwrmgtCntl = mclk_pwrmgt_cntl;
2987 mclk->DllCntl = dll_cntl;
2988 mclk->MpllSs1 = mpll_ss1;
2989 mclk->MpllSs2 = mpll_ss2;
2990
2991 return 0;
2992}
2993
2994static int ci_populate_single_memory_level(struct amdgpu_device *adev,
2995 u32 memory_clock,
2996 SMU7_Discrete_MemoryLevel *memory_level)
2997{
2998 struct ci_power_info *pi = ci_get_pi(adev);
2999 int ret;
3000 bool dll_state_on;
3001
3002 if (adev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries) {
3003 ret = ci_get_dependency_volt_by_clk(adev,
3004 &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
3005 memory_clock, &memory_level->MinVddc);
3006 if (ret)
3007 return ret;
3008 }
3009
3010 if (adev->pm.dpm.dyn_state.vddci_dependency_on_mclk.entries) {
3011 ret = ci_get_dependency_volt_by_clk(adev,
3012 &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
3013 memory_clock, &memory_level->MinVddci);
3014 if (ret)
3015 return ret;
3016 }
3017
3018 if (adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.entries) {
3019 ret = ci_get_dependency_volt_by_clk(adev,
3020 &adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
3021 memory_clock, &memory_level->MinMvdd);
3022 if (ret)
3023 return ret;
3024 }
3025
3026 memory_level->MinVddcPhases = 1;
3027
3028 if (pi->vddc_phase_shed_control)
3029 ci_populate_phase_value_based_on_mclk(adev,
3030 &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
3031 memory_clock,
3032 &memory_level->MinVddcPhases);
3033
3034 memory_level->EnabledForThrottle = 1;
Alex Deuchera2e73f52015-04-20 17:09:27 -04003035 memory_level->UpH = 0;
3036 memory_level->DownH = 100;
3037 memory_level->VoltageDownH = 0;
3038 memory_level->ActivityLevel = (u16)pi->mclk_activity_target;
3039
3040 memory_level->StutterEnable = false;
3041 memory_level->StrobeEnable = false;
3042 memory_level->EdcReadEnable = false;
3043 memory_level->EdcWriteEnable = false;
3044 memory_level->RttEnable = false;
3045
3046 memory_level->DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
3047
3048 if (pi->mclk_stutter_mode_threshold &&
3049 (memory_clock <= pi->mclk_stutter_mode_threshold) &&
Edward O'Callaghan004e29c2016-07-12 10:17:53 +10003050 (!pi->uvd_enabled) &&
Alex Deuchera2e73f52015-04-20 17:09:27 -04003051 (RREG32(mmDPG_PIPE_STUTTER_CONTROL) & DPG_PIPE_STUTTER_CONTROL__STUTTER_ENABLE_MASK) &&
3052 (adev->pm.dpm.new_active_crtc_count <= 2))
3053 memory_level->StutterEnable = true;
3054
3055 if (pi->mclk_strobe_mode_threshold &&
3056 (memory_clock <= pi->mclk_strobe_mode_threshold))
3057 memory_level->StrobeEnable = 1;
3058
Ken Wang81c59f52015-06-03 21:02:01 +08003059 if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
Alex Deuchera2e73f52015-04-20 17:09:27 -04003060 memory_level->StrobeRatio =
3061 ci_get_mclk_frequency_ratio(memory_clock, memory_level->StrobeEnable);
3062 if (pi->mclk_edc_enable_threshold &&
3063 (memory_clock > pi->mclk_edc_enable_threshold))
3064 memory_level->EdcReadEnable = true;
3065
3066 if (pi->mclk_edc_wr_enable_threshold &&
3067 (memory_clock > pi->mclk_edc_wr_enable_threshold))
3068 memory_level->EdcWriteEnable = true;
3069
3070 if (memory_level->StrobeEnable) {
3071 if (ci_get_mclk_frequency_ratio(memory_clock, true) >=
3072 ((RREG32(mmMC_SEQ_MISC7) >> 16) & 0xf))
3073 dll_state_on = ((RREG32(mmMC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
3074 else
3075 dll_state_on = ((RREG32(mmMC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
3076 } else {
3077 dll_state_on = pi->dll_default_on;
3078 }
3079 } else {
3080 memory_level->StrobeRatio = ci_get_ddr3_mclk_frequency_ratio(memory_clock);
3081 dll_state_on = ((RREG32(mmMC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
3082 }
3083
3084 ret = ci_calculate_mclk_params(adev, memory_clock, memory_level, memory_level->StrobeEnable, dll_state_on);
3085 if (ret)
3086 return ret;
3087
3088 memory_level->MinVddc = cpu_to_be32(memory_level->MinVddc * VOLTAGE_SCALE);
3089 memory_level->MinVddcPhases = cpu_to_be32(memory_level->MinVddcPhases);
3090 memory_level->MinVddci = cpu_to_be32(memory_level->MinVddci * VOLTAGE_SCALE);
3091 memory_level->MinMvdd = cpu_to_be32(memory_level->MinMvdd * VOLTAGE_SCALE);
3092
3093 memory_level->MclkFrequency = cpu_to_be32(memory_level->MclkFrequency);
3094 memory_level->ActivityLevel = cpu_to_be16(memory_level->ActivityLevel);
3095 memory_level->MpllFuncCntl = cpu_to_be32(memory_level->MpllFuncCntl);
3096 memory_level->MpllFuncCntl_1 = cpu_to_be32(memory_level->MpllFuncCntl_1);
3097 memory_level->MpllFuncCntl_2 = cpu_to_be32(memory_level->MpllFuncCntl_2);
3098 memory_level->MpllAdFuncCntl = cpu_to_be32(memory_level->MpllAdFuncCntl);
3099 memory_level->MpllDqFuncCntl = cpu_to_be32(memory_level->MpllDqFuncCntl);
3100 memory_level->MclkPwrmgtCntl = cpu_to_be32(memory_level->MclkPwrmgtCntl);
3101 memory_level->DllCntl = cpu_to_be32(memory_level->DllCntl);
3102 memory_level->MpllSs1 = cpu_to_be32(memory_level->MpllSs1);
3103 memory_level->MpllSs2 = cpu_to_be32(memory_level->MpllSs2);
3104
3105 return 0;
3106}
3107
3108static int ci_populate_smc_acpi_level(struct amdgpu_device *adev,
3109 SMU7_Discrete_DpmTable *table)
3110{
3111 struct ci_power_info *pi = ci_get_pi(adev);
3112 struct atom_clock_dividers dividers;
3113 SMU7_Discrete_VoltageLevel voltage_level;
3114 u32 spll_func_cntl = pi->clock_registers.cg_spll_func_cntl;
3115 u32 spll_func_cntl_2 = pi->clock_registers.cg_spll_func_cntl_2;
3116 u32 dll_cntl = pi->clock_registers.dll_cntl;
3117 u32 mclk_pwrmgt_cntl = pi->clock_registers.mclk_pwrmgt_cntl;
3118 int ret;
3119
3120 table->ACPILevel.Flags &= ~PPSMC_SWSTATE_FLAG_DC;
3121
3122 if (pi->acpi_vddc)
3123 table->ACPILevel.MinVddc = cpu_to_be32(pi->acpi_vddc * VOLTAGE_SCALE);
3124 else
3125 table->ACPILevel.MinVddc = cpu_to_be32(pi->min_vddc_in_pp_table * VOLTAGE_SCALE);
3126
3127 table->ACPILevel.MinVddcPhases = pi->vddc_phase_shed_control ? 0 : 1;
3128
3129 table->ACPILevel.SclkFrequency = adev->clock.spll.reference_freq;
3130
3131 ret = amdgpu_atombios_get_clock_dividers(adev,
3132 COMPUTE_GPUCLK_INPUT_FLAG_SCLK,
3133 table->ACPILevel.SclkFrequency, false, &dividers);
3134 if (ret)
3135 return ret;
3136
3137 table->ACPILevel.SclkDid = (u8)dividers.post_divider;
3138 table->ACPILevel.DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
3139 table->ACPILevel.DeepSleepDivId = 0;
3140
3141 spll_func_cntl &= ~CG_SPLL_FUNC_CNTL__SPLL_PWRON_MASK;
3142 spll_func_cntl |= CG_SPLL_FUNC_CNTL__SPLL_RESET_MASK;
3143
3144 spll_func_cntl_2 &= ~CG_SPLL_FUNC_CNTL_2__SCLK_MUX_SEL_MASK;
3145 spll_func_cntl_2 |= (4 << CG_SPLL_FUNC_CNTL_2__SCLK_MUX_SEL__SHIFT);
3146
3147 table->ACPILevel.CgSpllFuncCntl = spll_func_cntl;
3148 table->ACPILevel.CgSpllFuncCntl2 = spll_func_cntl_2;
3149 table->ACPILevel.CgSpllFuncCntl3 = pi->clock_registers.cg_spll_func_cntl_3;
3150 table->ACPILevel.CgSpllFuncCntl4 = pi->clock_registers.cg_spll_func_cntl_4;
3151 table->ACPILevel.SpllSpreadSpectrum = pi->clock_registers.cg_spll_spread_spectrum;
3152 table->ACPILevel.SpllSpreadSpectrum2 = pi->clock_registers.cg_spll_spread_spectrum_2;
3153 table->ACPILevel.CcPwrDynRm = 0;
3154 table->ACPILevel.CcPwrDynRm1 = 0;
3155
3156 table->ACPILevel.Flags = cpu_to_be32(table->ACPILevel.Flags);
3157 table->ACPILevel.MinVddcPhases = cpu_to_be32(table->ACPILevel.MinVddcPhases);
3158 table->ACPILevel.SclkFrequency = cpu_to_be32(table->ACPILevel.SclkFrequency);
3159 table->ACPILevel.CgSpllFuncCntl = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl);
3160 table->ACPILevel.CgSpllFuncCntl2 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl2);
3161 table->ACPILevel.CgSpllFuncCntl3 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl3);
3162 table->ACPILevel.CgSpllFuncCntl4 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl4);
3163 table->ACPILevel.SpllSpreadSpectrum = cpu_to_be32(table->ACPILevel.SpllSpreadSpectrum);
3164 table->ACPILevel.SpllSpreadSpectrum2 = cpu_to_be32(table->ACPILevel.SpllSpreadSpectrum2);
3165 table->ACPILevel.CcPwrDynRm = cpu_to_be32(table->ACPILevel.CcPwrDynRm);
3166 table->ACPILevel.CcPwrDynRm1 = cpu_to_be32(table->ACPILevel.CcPwrDynRm1);
3167
3168 table->MemoryACPILevel.MinVddc = table->ACPILevel.MinVddc;
3169 table->MemoryACPILevel.MinVddcPhases = table->ACPILevel.MinVddcPhases;
3170
3171 if (pi->vddci_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
3172 if (pi->acpi_vddci)
3173 table->MemoryACPILevel.MinVddci =
3174 cpu_to_be32(pi->acpi_vddci * VOLTAGE_SCALE);
3175 else
3176 table->MemoryACPILevel.MinVddci =
3177 cpu_to_be32(pi->min_vddci_in_pp_table * VOLTAGE_SCALE);
3178 }
3179
3180 if (ci_populate_mvdd_value(adev, 0, &voltage_level))
3181 table->MemoryACPILevel.MinMvdd = 0;
3182 else
3183 table->MemoryACPILevel.MinMvdd =
3184 cpu_to_be32(voltage_level.Voltage * VOLTAGE_SCALE);
3185
3186 mclk_pwrmgt_cntl |= MCLK_PWRMGT_CNTL__MRDCK0_RESET_MASK |
3187 MCLK_PWRMGT_CNTL__MRDCK1_RESET_MASK;
3188 mclk_pwrmgt_cntl &= ~(MCLK_PWRMGT_CNTL__MRDCK0_PDNB_MASK |
3189 MCLK_PWRMGT_CNTL__MRDCK1_PDNB_MASK);
3190
3191 dll_cntl &= ~(DLL_CNTL__MRDCK0_BYPASS_MASK | DLL_CNTL__MRDCK1_BYPASS_MASK);
3192
3193 table->MemoryACPILevel.DllCntl = cpu_to_be32(dll_cntl);
3194 table->MemoryACPILevel.MclkPwrmgtCntl = cpu_to_be32(mclk_pwrmgt_cntl);
3195 table->MemoryACPILevel.MpllAdFuncCntl =
3196 cpu_to_be32(pi->clock_registers.mpll_ad_func_cntl);
3197 table->MemoryACPILevel.MpllDqFuncCntl =
3198 cpu_to_be32(pi->clock_registers.mpll_dq_func_cntl);
3199 table->MemoryACPILevel.MpllFuncCntl =
3200 cpu_to_be32(pi->clock_registers.mpll_func_cntl);
3201 table->MemoryACPILevel.MpllFuncCntl_1 =
3202 cpu_to_be32(pi->clock_registers.mpll_func_cntl_1);
3203 table->MemoryACPILevel.MpllFuncCntl_2 =
3204 cpu_to_be32(pi->clock_registers.mpll_func_cntl_2);
3205 table->MemoryACPILevel.MpllSs1 = cpu_to_be32(pi->clock_registers.mpll_ss1);
3206 table->MemoryACPILevel.MpllSs2 = cpu_to_be32(pi->clock_registers.mpll_ss2);
3207
3208 table->MemoryACPILevel.EnabledForThrottle = 0;
3209 table->MemoryACPILevel.EnabledForActivity = 0;
3210 table->MemoryACPILevel.UpH = 0;
3211 table->MemoryACPILevel.DownH = 100;
3212 table->MemoryACPILevel.VoltageDownH = 0;
3213 table->MemoryACPILevel.ActivityLevel =
3214 cpu_to_be16((u16)pi->mclk_activity_target);
3215
3216 table->MemoryACPILevel.StutterEnable = false;
3217 table->MemoryACPILevel.StrobeEnable = false;
3218 table->MemoryACPILevel.EdcReadEnable = false;
3219 table->MemoryACPILevel.EdcWriteEnable = false;
3220 table->MemoryACPILevel.RttEnable = false;
3221
3222 return 0;
3223}
3224
3225
3226static int ci_enable_ulv(struct amdgpu_device *adev, bool enable)
3227{
3228 struct ci_power_info *pi = ci_get_pi(adev);
3229 struct ci_ulv_parm *ulv = &pi->ulv;
3230
3231 if (ulv->supported) {
3232 if (enable)
3233 return (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableULV) == PPSMC_Result_OK) ?
3234 0 : -EINVAL;
3235 else
3236 return (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DisableULV) == PPSMC_Result_OK) ?
3237 0 : -EINVAL;
3238 }
3239
3240 return 0;
3241}
3242
3243static int ci_populate_ulv_level(struct amdgpu_device *adev,
3244 SMU7_Discrete_Ulv *state)
3245{
3246 struct ci_power_info *pi = ci_get_pi(adev);
3247 u16 ulv_voltage = adev->pm.dpm.backbias_response_time;
3248
3249 state->CcPwrDynRm = 0;
3250 state->CcPwrDynRm1 = 0;
3251
3252 if (ulv_voltage == 0) {
3253 pi->ulv.supported = false;
3254 return 0;
3255 }
3256
3257 if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
3258 if (ulv_voltage > adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v)
3259 state->VddcOffset = 0;
3260 else
3261 state->VddcOffset =
3262 adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v - ulv_voltage;
3263 } else {
3264 if (ulv_voltage > adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v)
3265 state->VddcOffsetVid = 0;
3266 else
3267 state->VddcOffsetVid = (u8)
3268 ((adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v - ulv_voltage) *
3269 VOLTAGE_VID_OFFSET_SCALE2 / VOLTAGE_VID_OFFSET_SCALE1);
3270 }
3271 state->VddcPhase = pi->vddc_phase_shed_control ? 0 : 1;
3272
3273 state->CcPwrDynRm = cpu_to_be32(state->CcPwrDynRm);
3274 state->CcPwrDynRm1 = cpu_to_be32(state->CcPwrDynRm1);
3275 state->VddcOffset = cpu_to_be16(state->VddcOffset);
3276
3277 return 0;
3278}
3279
3280static int ci_calculate_sclk_params(struct amdgpu_device *adev,
3281 u32 engine_clock,
3282 SMU7_Discrete_GraphicsLevel *sclk)
3283{
3284 struct ci_power_info *pi = ci_get_pi(adev);
3285 struct atom_clock_dividers dividers;
3286 u32 spll_func_cntl_3 = pi->clock_registers.cg_spll_func_cntl_3;
3287 u32 spll_func_cntl_4 = pi->clock_registers.cg_spll_func_cntl_4;
3288 u32 cg_spll_spread_spectrum = pi->clock_registers.cg_spll_spread_spectrum;
3289 u32 cg_spll_spread_spectrum_2 = pi->clock_registers.cg_spll_spread_spectrum_2;
3290 u32 reference_clock = adev->clock.spll.reference_freq;
3291 u32 reference_divider;
3292 u32 fbdiv;
3293 int ret;
3294
3295 ret = amdgpu_atombios_get_clock_dividers(adev,
3296 COMPUTE_GPUCLK_INPUT_FLAG_SCLK,
3297 engine_clock, false, &dividers);
3298 if (ret)
3299 return ret;
3300
3301 reference_divider = 1 + dividers.ref_div;
3302 fbdiv = dividers.fb_div & 0x3FFFFFF;
3303
3304 spll_func_cntl_3 &= ~CG_SPLL_FUNC_CNTL_3__SPLL_FB_DIV_MASK;
3305 spll_func_cntl_3 |= (fbdiv << CG_SPLL_FUNC_CNTL_3__SPLL_FB_DIV__SHIFT);
3306 spll_func_cntl_3 |= CG_SPLL_FUNC_CNTL_3__SPLL_DITHEN_MASK;
3307
3308 if (pi->caps_sclk_ss_support) {
3309 struct amdgpu_atom_ss ss;
3310 u32 vco_freq = engine_clock * dividers.post_div;
3311
3312 if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
3313 ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
3314 u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
3315 u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
3316
3317 cg_spll_spread_spectrum &= ~(CG_SPLL_SPREAD_SPECTRUM__CLKS_MASK | CG_SPLL_SPREAD_SPECTRUM__SSEN_MASK);
3318 cg_spll_spread_spectrum |= (clk_s << CG_SPLL_SPREAD_SPECTRUM__CLKS__SHIFT);
3319 cg_spll_spread_spectrum |= (1 << CG_SPLL_SPREAD_SPECTRUM__SSEN__SHIFT);
3320
3321 cg_spll_spread_spectrum_2 &= ~CG_SPLL_SPREAD_SPECTRUM_2__CLKV_MASK;
3322 cg_spll_spread_spectrum_2 |= (clk_v << CG_SPLL_SPREAD_SPECTRUM_2__CLKV__SHIFT);
3323 }
3324 }
3325
3326 sclk->SclkFrequency = engine_clock;
3327 sclk->CgSpllFuncCntl3 = spll_func_cntl_3;
3328 sclk->CgSpllFuncCntl4 = spll_func_cntl_4;
3329 sclk->SpllSpreadSpectrum = cg_spll_spread_spectrum;
3330 sclk->SpllSpreadSpectrum2 = cg_spll_spread_spectrum_2;
3331 sclk->SclkDid = (u8)dividers.post_divider;
3332
3333 return 0;
3334}
3335
3336static int ci_populate_single_graphic_level(struct amdgpu_device *adev,
3337 u32 engine_clock,
3338 u16 sclk_activity_level_t,
3339 SMU7_Discrete_GraphicsLevel *graphic_level)
3340{
3341 struct ci_power_info *pi = ci_get_pi(adev);
3342 int ret;
3343
3344 ret = ci_calculate_sclk_params(adev, engine_clock, graphic_level);
3345 if (ret)
3346 return ret;
3347
3348 ret = ci_get_dependency_volt_by_clk(adev,
3349 &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
3350 engine_clock, &graphic_level->MinVddc);
3351 if (ret)
3352 return ret;
3353
3354 graphic_level->SclkFrequency = engine_clock;
3355
3356 graphic_level->Flags = 0;
3357 graphic_level->MinVddcPhases = 1;
3358
3359 if (pi->vddc_phase_shed_control)
3360 ci_populate_phase_value_based_on_sclk(adev,
3361 &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
3362 engine_clock,
3363 &graphic_level->MinVddcPhases);
3364
3365 graphic_level->ActivityLevel = sclk_activity_level_t;
3366
3367 graphic_level->CcPwrDynRm = 0;
3368 graphic_level->CcPwrDynRm1 = 0;
3369 graphic_level->EnabledForThrottle = 1;
3370 graphic_level->UpH = 0;
3371 graphic_level->DownH = 0;
3372 graphic_level->VoltageDownH = 0;
3373 graphic_level->PowerThrottle = 0;
3374
3375 if (pi->caps_sclk_ds)
Nils Wallménius438498a2016-05-05 09:07:48 +02003376 graphic_level->DeepSleepDivId = ci_get_sleep_divider_id_from_clock(engine_clock,
Alex Deuchera2e73f52015-04-20 17:09:27 -04003377 CISLAND_MINIMUM_ENGINE_CLOCK);
3378
3379 graphic_level->DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
3380
3381 graphic_level->Flags = cpu_to_be32(graphic_level->Flags);
3382 graphic_level->MinVddc = cpu_to_be32(graphic_level->MinVddc * VOLTAGE_SCALE);
3383 graphic_level->MinVddcPhases = cpu_to_be32(graphic_level->MinVddcPhases);
3384 graphic_level->SclkFrequency = cpu_to_be32(graphic_level->SclkFrequency);
3385 graphic_level->ActivityLevel = cpu_to_be16(graphic_level->ActivityLevel);
3386 graphic_level->CgSpllFuncCntl3 = cpu_to_be32(graphic_level->CgSpllFuncCntl3);
3387 graphic_level->CgSpllFuncCntl4 = cpu_to_be32(graphic_level->CgSpllFuncCntl4);
3388 graphic_level->SpllSpreadSpectrum = cpu_to_be32(graphic_level->SpllSpreadSpectrum);
3389 graphic_level->SpllSpreadSpectrum2 = cpu_to_be32(graphic_level->SpllSpreadSpectrum2);
3390 graphic_level->CcPwrDynRm = cpu_to_be32(graphic_level->CcPwrDynRm);
3391 graphic_level->CcPwrDynRm1 = cpu_to_be32(graphic_level->CcPwrDynRm1);
Alex Deuchera2e73f52015-04-20 17:09:27 -04003392
3393 return 0;
3394}
3395
3396static int ci_populate_all_graphic_levels(struct amdgpu_device *adev)
3397{
3398 struct ci_power_info *pi = ci_get_pi(adev);
3399 struct ci_dpm_table *dpm_table = &pi->dpm_table;
3400 u32 level_array_address = pi->dpm_table_start +
3401 offsetof(SMU7_Discrete_DpmTable, GraphicsLevel);
3402 u32 level_array_size = sizeof(SMU7_Discrete_GraphicsLevel) *
3403 SMU7_MAX_LEVELS_GRAPHICS;
3404 SMU7_Discrete_GraphicsLevel *levels = pi->smc_state_table.GraphicsLevel;
3405 u32 i, ret;
3406
3407 memset(levels, 0, level_array_size);
3408
3409 for (i = 0; i < dpm_table->sclk_table.count; i++) {
3410 ret = ci_populate_single_graphic_level(adev,
3411 dpm_table->sclk_table.dpm_levels[i].value,
3412 (u16)pi->activity_target[i],
3413 &pi->smc_state_table.GraphicsLevel[i]);
3414 if (ret)
3415 return ret;
3416 if (i > 1)
3417 pi->smc_state_table.GraphicsLevel[i].DeepSleepDivId = 0;
3418 if (i == (dpm_table->sclk_table.count - 1))
3419 pi->smc_state_table.GraphicsLevel[i].DisplayWatermark =
3420 PPSMC_DISPLAY_WATERMARK_HIGH;
3421 }
Alex Deucher4223cc3d2016-03-03 12:27:46 -05003422 pi->smc_state_table.GraphicsLevel[0].EnabledForActivity = 1;
Alex Deuchera2e73f52015-04-20 17:09:27 -04003423
3424 pi->smc_state_table.GraphicsDpmLevelCount = (u8)dpm_table->sclk_table.count;
3425 pi->dpm_level_enable_mask.sclk_dpm_enable_mask =
3426 ci_get_dpm_level_enable_mask_value(&dpm_table->sclk_table);
3427
3428 ret = amdgpu_ci_copy_bytes_to_smc(adev, level_array_address,
3429 (u8 *)levels, level_array_size,
3430 pi->sram_end);
3431 if (ret)
3432 return ret;
3433
3434 return 0;
3435}
3436
3437static int ci_populate_ulv_state(struct amdgpu_device *adev,
3438 SMU7_Discrete_Ulv *ulv_level)
3439{
3440 return ci_populate_ulv_level(adev, ulv_level);
3441}
3442
3443static int ci_populate_all_memory_levels(struct amdgpu_device *adev)
3444{
3445 struct ci_power_info *pi = ci_get_pi(adev);
3446 struct ci_dpm_table *dpm_table = &pi->dpm_table;
3447 u32 level_array_address = pi->dpm_table_start +
3448 offsetof(SMU7_Discrete_DpmTable, MemoryLevel);
3449 u32 level_array_size = sizeof(SMU7_Discrete_MemoryLevel) *
3450 SMU7_MAX_LEVELS_MEMORY;
3451 SMU7_Discrete_MemoryLevel *levels = pi->smc_state_table.MemoryLevel;
3452 u32 i, ret;
3453
3454 memset(levels, 0, level_array_size);
3455
3456 for (i = 0; i < dpm_table->mclk_table.count; i++) {
3457 if (dpm_table->mclk_table.dpm_levels[i].value == 0)
3458 return -EINVAL;
3459 ret = ci_populate_single_memory_level(adev,
3460 dpm_table->mclk_table.dpm_levels[i].value,
3461 &pi->smc_state_table.MemoryLevel[i]);
3462 if (ret)
3463 return ret;
3464 }
3465
Alex Deucher4223cc3d2016-03-03 12:27:46 -05003466 pi->smc_state_table.MemoryLevel[0].EnabledForActivity = 1;
3467
Alex Deuchera2e73f52015-04-20 17:09:27 -04003468 if ((dpm_table->mclk_table.count >= 2) &&
3469 ((adev->pdev->device == 0x67B0) || (adev->pdev->device == 0x67B1))) {
3470 pi->smc_state_table.MemoryLevel[1].MinVddc =
3471 pi->smc_state_table.MemoryLevel[0].MinVddc;
3472 pi->smc_state_table.MemoryLevel[1].MinVddcPhases =
3473 pi->smc_state_table.MemoryLevel[0].MinVddcPhases;
3474 }
3475
3476 pi->smc_state_table.MemoryLevel[0].ActivityLevel = cpu_to_be16(0x1F);
3477
3478 pi->smc_state_table.MemoryDpmLevelCount = (u8)dpm_table->mclk_table.count;
3479 pi->dpm_level_enable_mask.mclk_dpm_enable_mask =
3480 ci_get_dpm_level_enable_mask_value(&dpm_table->mclk_table);
3481
3482 pi->smc_state_table.MemoryLevel[dpm_table->mclk_table.count - 1].DisplayWatermark =
3483 PPSMC_DISPLAY_WATERMARK_HIGH;
3484
3485 ret = amdgpu_ci_copy_bytes_to_smc(adev, level_array_address,
3486 (u8 *)levels, level_array_size,
3487 pi->sram_end);
3488 if (ret)
3489 return ret;
3490
3491 return 0;
3492}
3493
3494static void ci_reset_single_dpm_table(struct amdgpu_device *adev,
3495 struct ci_single_dpm_table* dpm_table,
3496 u32 count)
3497{
3498 u32 i;
3499
3500 dpm_table->count = count;
3501 for (i = 0; i < MAX_REGULAR_DPM_NUMBER; i++)
3502 dpm_table->dpm_levels[i].enabled = false;
3503}
3504
3505static void ci_setup_pcie_table_entry(struct ci_single_dpm_table* dpm_table,
3506 u32 index, u32 pcie_gen, u32 pcie_lanes)
3507{
3508 dpm_table->dpm_levels[index].value = pcie_gen;
3509 dpm_table->dpm_levels[index].param1 = pcie_lanes;
3510 dpm_table->dpm_levels[index].enabled = true;
3511}
3512
3513static int ci_setup_default_pcie_tables(struct amdgpu_device *adev)
3514{
3515 struct ci_power_info *pi = ci_get_pi(adev);
3516
3517 if (!pi->use_pcie_performance_levels && !pi->use_pcie_powersaving_levels)
3518 return -EINVAL;
3519
3520 if (pi->use_pcie_performance_levels && !pi->use_pcie_powersaving_levels) {
3521 pi->pcie_gen_powersaving = pi->pcie_gen_performance;
3522 pi->pcie_lane_powersaving = pi->pcie_lane_performance;
3523 } else if (!pi->use_pcie_performance_levels && pi->use_pcie_powersaving_levels) {
3524 pi->pcie_gen_performance = pi->pcie_gen_powersaving;
3525 pi->pcie_lane_performance = pi->pcie_lane_powersaving;
3526 }
3527
3528 ci_reset_single_dpm_table(adev,
3529 &pi->dpm_table.pcie_speed_table,
3530 SMU7_MAX_LEVELS_LINK);
3531
3532 if (adev->asic_type == CHIP_BONAIRE)
3533 ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 0,
3534 pi->pcie_gen_powersaving.min,
3535 pi->pcie_lane_powersaving.max);
3536 else
3537 ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 0,
3538 pi->pcie_gen_powersaving.min,
3539 pi->pcie_lane_powersaving.min);
3540 ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 1,
3541 pi->pcie_gen_performance.min,
3542 pi->pcie_lane_performance.min);
3543 ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 2,
3544 pi->pcie_gen_powersaving.min,
3545 pi->pcie_lane_powersaving.max);
3546 ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 3,
3547 pi->pcie_gen_performance.min,
3548 pi->pcie_lane_performance.max);
3549 ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 4,
3550 pi->pcie_gen_powersaving.max,
3551 pi->pcie_lane_powersaving.max);
3552 ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 5,
3553 pi->pcie_gen_performance.max,
3554 pi->pcie_lane_performance.max);
3555
3556 pi->dpm_table.pcie_speed_table.count = 6;
3557
3558 return 0;
3559}
3560
3561static int ci_setup_default_dpm_tables(struct amdgpu_device *adev)
3562{
3563 struct ci_power_info *pi = ci_get_pi(adev);
3564 struct amdgpu_clock_voltage_dependency_table *allowed_sclk_vddc_table =
3565 &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
3566 struct amdgpu_clock_voltage_dependency_table *allowed_mclk_table =
3567 &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk;
3568 struct amdgpu_cac_leakage_table *std_voltage_table =
3569 &adev->pm.dpm.dyn_state.cac_leakage_table;
3570 u32 i;
3571
3572 if (allowed_sclk_vddc_table == NULL)
3573 return -EINVAL;
3574 if (allowed_sclk_vddc_table->count < 1)
3575 return -EINVAL;
3576 if (allowed_mclk_table == NULL)
3577 return -EINVAL;
3578 if (allowed_mclk_table->count < 1)
3579 return -EINVAL;
3580
3581 memset(&pi->dpm_table, 0, sizeof(struct ci_dpm_table));
3582
3583 ci_reset_single_dpm_table(adev,
3584 &pi->dpm_table.sclk_table,
3585 SMU7_MAX_LEVELS_GRAPHICS);
3586 ci_reset_single_dpm_table(adev,
3587 &pi->dpm_table.mclk_table,
3588 SMU7_MAX_LEVELS_MEMORY);
3589 ci_reset_single_dpm_table(adev,
3590 &pi->dpm_table.vddc_table,
3591 SMU7_MAX_LEVELS_VDDC);
3592 ci_reset_single_dpm_table(adev,
3593 &pi->dpm_table.vddci_table,
3594 SMU7_MAX_LEVELS_VDDCI);
3595 ci_reset_single_dpm_table(adev,
3596 &pi->dpm_table.mvdd_table,
3597 SMU7_MAX_LEVELS_MVDD);
3598
3599 pi->dpm_table.sclk_table.count = 0;
3600 for (i = 0; i < allowed_sclk_vddc_table->count; i++) {
3601 if ((i == 0) ||
3602 (pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count-1].value !=
3603 allowed_sclk_vddc_table->entries[i].clk)) {
3604 pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count].value =
3605 allowed_sclk_vddc_table->entries[i].clk;
3606 pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count].enabled =
3607 (i == 0) ? true : false;
3608 pi->dpm_table.sclk_table.count++;
3609 }
3610 }
3611
3612 pi->dpm_table.mclk_table.count = 0;
3613 for (i = 0; i < allowed_mclk_table->count; i++) {
3614 if ((i == 0) ||
3615 (pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count-1].value !=
3616 allowed_mclk_table->entries[i].clk)) {
3617 pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count].value =
3618 allowed_mclk_table->entries[i].clk;
3619 pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count].enabled =
3620 (i == 0) ? true : false;
3621 pi->dpm_table.mclk_table.count++;
3622 }
3623 }
3624
3625 for (i = 0; i < allowed_sclk_vddc_table->count; i++) {
3626 pi->dpm_table.vddc_table.dpm_levels[i].value =
3627 allowed_sclk_vddc_table->entries[i].v;
3628 pi->dpm_table.vddc_table.dpm_levels[i].param1 =
3629 std_voltage_table->entries[i].leakage;
3630 pi->dpm_table.vddc_table.dpm_levels[i].enabled = true;
3631 }
3632 pi->dpm_table.vddc_table.count = allowed_sclk_vddc_table->count;
3633
3634 allowed_mclk_table = &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk;
3635 if (allowed_mclk_table) {
3636 for (i = 0; i < allowed_mclk_table->count; i++) {
3637 pi->dpm_table.vddci_table.dpm_levels[i].value =
3638 allowed_mclk_table->entries[i].v;
3639 pi->dpm_table.vddci_table.dpm_levels[i].enabled = true;
3640 }
3641 pi->dpm_table.vddci_table.count = allowed_mclk_table->count;
3642 }
3643
3644 allowed_mclk_table = &adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk;
3645 if (allowed_mclk_table) {
3646 for (i = 0; i < allowed_mclk_table->count; i++) {
3647 pi->dpm_table.mvdd_table.dpm_levels[i].value =
3648 allowed_mclk_table->entries[i].v;
3649 pi->dpm_table.mvdd_table.dpm_levels[i].enabled = true;
3650 }
3651 pi->dpm_table.mvdd_table.count = allowed_mclk_table->count;
3652 }
3653
3654 ci_setup_default_pcie_tables(adev);
3655
Eric Huang3cc25912016-05-19 15:54:35 -04003656 /* save a copy of the default DPM table */
3657 memcpy(&(pi->golden_dpm_table), &(pi->dpm_table),
3658 sizeof(struct ci_dpm_table));
3659
Alex Deuchera2e73f52015-04-20 17:09:27 -04003660 return 0;
3661}
3662
3663static int ci_find_boot_level(struct ci_single_dpm_table *table,
3664 u32 value, u32 *boot_level)
3665{
3666 u32 i;
3667 int ret = -EINVAL;
3668
3669 for(i = 0; i < table->count; i++) {
3670 if (value == table->dpm_levels[i].value) {
3671 *boot_level = i;
3672 ret = 0;
3673 }
3674 }
3675
3676 return ret;
3677}
3678
3679static int ci_init_smc_table(struct amdgpu_device *adev)
3680{
3681 struct ci_power_info *pi = ci_get_pi(adev);
3682 struct ci_ulv_parm *ulv = &pi->ulv;
3683 struct amdgpu_ps *amdgpu_boot_state = adev->pm.dpm.boot_ps;
3684 SMU7_Discrete_DpmTable *table = &pi->smc_state_table;
3685 int ret;
3686
3687 ret = ci_setup_default_dpm_tables(adev);
3688 if (ret)
3689 return ret;
3690
3691 if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_NONE)
3692 ci_populate_smc_voltage_tables(adev, table);
3693
3694 ci_init_fps_limits(adev);
3695
3696 if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
3697 table->SystemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
3698
3699 if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
3700 table->SystemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
3701
Ken Wang81c59f52015-06-03 21:02:01 +08003702 if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
Alex Deuchera2e73f52015-04-20 17:09:27 -04003703 table->SystemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
3704
3705 if (ulv->supported) {
3706 ret = ci_populate_ulv_state(adev, &pi->smc_state_table.Ulv);
3707 if (ret)
3708 return ret;
3709 WREG32_SMC(ixCG_ULV_PARAMETER, ulv->cg_ulv_parameter);
3710 }
3711
3712 ret = ci_populate_all_graphic_levels(adev);
3713 if (ret)
3714 return ret;
3715
3716 ret = ci_populate_all_memory_levels(adev);
3717 if (ret)
3718 return ret;
3719
3720 ci_populate_smc_link_level(adev, table);
3721
3722 ret = ci_populate_smc_acpi_level(adev, table);
3723 if (ret)
3724 return ret;
3725
3726 ret = ci_populate_smc_vce_level(adev, table);
3727 if (ret)
3728 return ret;
3729
3730 ret = ci_populate_smc_acp_level(adev, table);
3731 if (ret)
3732 return ret;
3733
3734 ret = ci_populate_smc_samu_level(adev, table);
3735 if (ret)
3736 return ret;
3737
3738 ret = ci_do_program_memory_timing_parameters(adev);
3739 if (ret)
3740 return ret;
3741
3742 ret = ci_populate_smc_uvd_level(adev, table);
3743 if (ret)
3744 return ret;
3745
3746 table->UvdBootLevel = 0;
3747 table->VceBootLevel = 0;
3748 table->AcpBootLevel = 0;
3749 table->SamuBootLevel = 0;
3750 table->GraphicsBootLevel = 0;
3751 table->MemoryBootLevel = 0;
3752
3753 ret = ci_find_boot_level(&pi->dpm_table.sclk_table,
3754 pi->vbios_boot_state.sclk_bootup_value,
3755 (u32 *)&pi->smc_state_table.GraphicsBootLevel);
3756
3757 ret = ci_find_boot_level(&pi->dpm_table.mclk_table,
3758 pi->vbios_boot_state.mclk_bootup_value,
3759 (u32 *)&pi->smc_state_table.MemoryBootLevel);
3760
3761 table->BootVddc = pi->vbios_boot_state.vddc_bootup_value;
3762 table->BootVddci = pi->vbios_boot_state.vddci_bootup_value;
3763 table->BootMVdd = pi->vbios_boot_state.mvdd_bootup_value;
3764
3765 ci_populate_smc_initial_state(adev, amdgpu_boot_state);
3766
3767 ret = ci_populate_bapm_parameters_in_dpm_table(adev);
3768 if (ret)
3769 return ret;
3770
3771 table->UVDInterval = 1;
3772 table->VCEInterval = 1;
3773 table->ACPInterval = 1;
3774 table->SAMUInterval = 1;
3775 table->GraphicsVoltageChangeEnable = 1;
3776 table->GraphicsThermThrottleEnable = 1;
3777 table->GraphicsInterval = 1;
3778 table->VoltageInterval = 1;
3779 table->ThermalInterval = 1;
3780 table->TemperatureLimitHigh = (u16)((pi->thermal_temp_setting.temperature_high *
3781 CISLANDS_Q88_FORMAT_CONVERSION_UNIT) / 1000);
3782 table->TemperatureLimitLow = (u16)((pi->thermal_temp_setting.temperature_low *
3783 CISLANDS_Q88_FORMAT_CONVERSION_UNIT) / 1000);
3784 table->MemoryVoltageChangeEnable = 1;
3785 table->MemoryInterval = 1;
3786 table->VoltageResponseTime = 0;
3787 table->VddcVddciDelta = 4000;
3788 table->PhaseResponseTime = 0;
3789 table->MemoryThermThrottleEnable = 1;
3790 table->PCIeBootLinkLevel = pi->dpm_table.pcie_speed_table.count - 1;
3791 table->PCIeGenInterval = 1;
3792 if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2)
3793 table->SVI2Enable = 1;
3794 else
3795 table->SVI2Enable = 0;
3796
3797 table->ThermGpio = 17;
3798 table->SclkStepSize = 0x4000;
3799
3800 table->SystemFlags = cpu_to_be32(table->SystemFlags);
3801 table->SmioMaskVddcVid = cpu_to_be32(table->SmioMaskVddcVid);
3802 table->SmioMaskVddcPhase = cpu_to_be32(table->SmioMaskVddcPhase);
3803 table->SmioMaskVddciVid = cpu_to_be32(table->SmioMaskVddciVid);
3804 table->SmioMaskMvddVid = cpu_to_be32(table->SmioMaskMvddVid);
3805 table->SclkStepSize = cpu_to_be32(table->SclkStepSize);
3806 table->TemperatureLimitHigh = cpu_to_be16(table->TemperatureLimitHigh);
3807 table->TemperatureLimitLow = cpu_to_be16(table->TemperatureLimitLow);
3808 table->VddcVddciDelta = cpu_to_be16(table->VddcVddciDelta);
3809 table->VoltageResponseTime = cpu_to_be16(table->VoltageResponseTime);
3810 table->PhaseResponseTime = cpu_to_be16(table->PhaseResponseTime);
3811 table->BootVddc = cpu_to_be16(table->BootVddc * VOLTAGE_SCALE);
3812 table->BootVddci = cpu_to_be16(table->BootVddci * VOLTAGE_SCALE);
3813 table->BootMVdd = cpu_to_be16(table->BootMVdd * VOLTAGE_SCALE);
3814
3815 ret = amdgpu_ci_copy_bytes_to_smc(adev,
3816 pi->dpm_table_start +
3817 offsetof(SMU7_Discrete_DpmTable, SystemFlags),
3818 (u8 *)&table->SystemFlags,
3819 sizeof(SMU7_Discrete_DpmTable) - 3 * sizeof(SMU7_PIDController),
3820 pi->sram_end);
3821 if (ret)
3822 return ret;
3823
3824 return 0;
3825}
3826
3827static void ci_trim_single_dpm_states(struct amdgpu_device *adev,
3828 struct ci_single_dpm_table *dpm_table,
3829 u32 low_limit, u32 high_limit)
3830{
3831 u32 i;
3832
3833 for (i = 0; i < dpm_table->count; i++) {
3834 if ((dpm_table->dpm_levels[i].value < low_limit) ||
3835 (dpm_table->dpm_levels[i].value > high_limit))
3836 dpm_table->dpm_levels[i].enabled = false;
3837 else
3838 dpm_table->dpm_levels[i].enabled = true;
3839 }
3840}
3841
3842static void ci_trim_pcie_dpm_states(struct amdgpu_device *adev,
3843 u32 speed_low, u32 lanes_low,
3844 u32 speed_high, u32 lanes_high)
3845{
3846 struct ci_power_info *pi = ci_get_pi(adev);
3847 struct ci_single_dpm_table *pcie_table = &pi->dpm_table.pcie_speed_table;
3848 u32 i, j;
3849
3850 for (i = 0; i < pcie_table->count; i++) {
3851 if ((pcie_table->dpm_levels[i].value < speed_low) ||
3852 (pcie_table->dpm_levels[i].param1 < lanes_low) ||
3853 (pcie_table->dpm_levels[i].value > speed_high) ||
3854 (pcie_table->dpm_levels[i].param1 > lanes_high))
3855 pcie_table->dpm_levels[i].enabled = false;
3856 else
3857 pcie_table->dpm_levels[i].enabled = true;
3858 }
3859
3860 for (i = 0; i < pcie_table->count; i++) {
3861 if (pcie_table->dpm_levels[i].enabled) {
3862 for (j = i + 1; j < pcie_table->count; j++) {
3863 if (pcie_table->dpm_levels[j].enabled) {
3864 if ((pcie_table->dpm_levels[i].value == pcie_table->dpm_levels[j].value) &&
3865 (pcie_table->dpm_levels[i].param1 == pcie_table->dpm_levels[j].param1))
3866 pcie_table->dpm_levels[j].enabled = false;
3867 }
3868 }
3869 }
3870 }
3871}
3872
3873static int ci_trim_dpm_states(struct amdgpu_device *adev,
3874 struct amdgpu_ps *amdgpu_state)
3875{
3876 struct ci_ps *state = ci_get_ps(amdgpu_state);
3877 struct ci_power_info *pi = ci_get_pi(adev);
3878 u32 high_limit_count;
3879
3880 if (state->performance_level_count < 1)
3881 return -EINVAL;
3882
3883 if (state->performance_level_count == 1)
3884 high_limit_count = 0;
3885 else
3886 high_limit_count = 1;
3887
3888 ci_trim_single_dpm_states(adev,
3889 &pi->dpm_table.sclk_table,
3890 state->performance_levels[0].sclk,
3891 state->performance_levels[high_limit_count].sclk);
3892
3893 ci_trim_single_dpm_states(adev,
3894 &pi->dpm_table.mclk_table,
3895 state->performance_levels[0].mclk,
3896 state->performance_levels[high_limit_count].mclk);
3897
3898 ci_trim_pcie_dpm_states(adev,
3899 state->performance_levels[0].pcie_gen,
3900 state->performance_levels[0].pcie_lane,
3901 state->performance_levels[high_limit_count].pcie_gen,
3902 state->performance_levels[high_limit_count].pcie_lane);
3903
3904 return 0;
3905}
3906
3907static int ci_apply_disp_minimum_voltage_request(struct amdgpu_device *adev)
3908{
3909 struct amdgpu_clock_voltage_dependency_table *disp_voltage_table =
3910 &adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk;
3911 struct amdgpu_clock_voltage_dependency_table *vddc_table =
3912 &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
3913 u32 requested_voltage = 0;
3914 u32 i;
3915
3916 if (disp_voltage_table == NULL)
3917 return -EINVAL;
3918 if (!disp_voltage_table->count)
3919 return -EINVAL;
3920
3921 for (i = 0; i < disp_voltage_table->count; i++) {
3922 if (adev->clock.current_dispclk == disp_voltage_table->entries[i].clk)
3923 requested_voltage = disp_voltage_table->entries[i].v;
3924 }
3925
3926 for (i = 0; i < vddc_table->count; i++) {
3927 if (requested_voltage <= vddc_table->entries[i].v) {
3928 requested_voltage = vddc_table->entries[i].v;
3929 return (amdgpu_ci_send_msg_to_smc_with_parameter(adev,
3930 PPSMC_MSG_VddC_Request,
3931 requested_voltage * VOLTAGE_SCALE) == PPSMC_Result_OK) ?
3932 0 : -EINVAL;
3933 }
3934 }
3935
3936 return -EINVAL;
3937}
3938
3939static int ci_upload_dpm_level_enable_mask(struct amdgpu_device *adev)
3940{
3941 struct ci_power_info *pi = ci_get_pi(adev);
3942 PPSMC_Result result;
3943
3944 ci_apply_disp_minimum_voltage_request(adev);
3945
3946 if (!pi->sclk_dpm_key_disabled) {
3947 if (pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
3948 result = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
3949 PPSMC_MSG_SCLKDPM_SetEnabledMask,
3950 pi->dpm_level_enable_mask.sclk_dpm_enable_mask);
3951 if (result != PPSMC_Result_OK)
3952 return -EINVAL;
3953 }
3954 }
3955
3956 if (!pi->mclk_dpm_key_disabled) {
3957 if (pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
3958 result = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
3959 PPSMC_MSG_MCLKDPM_SetEnabledMask,
3960 pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
3961 if (result != PPSMC_Result_OK)
3962 return -EINVAL;
3963 }
3964 }
3965
3966#if 0
3967 if (!pi->pcie_dpm_key_disabled) {
3968 if (pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
3969 result = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
3970 PPSMC_MSG_PCIeDPM_SetEnabledMask,
3971 pi->dpm_level_enable_mask.pcie_dpm_enable_mask);
3972 if (result != PPSMC_Result_OK)
3973 return -EINVAL;
3974 }
3975 }
3976#endif
3977
3978 return 0;
3979}
3980
3981static void ci_find_dpm_states_clocks_in_dpm_table(struct amdgpu_device *adev,
3982 struct amdgpu_ps *amdgpu_state)
3983{
3984 struct ci_power_info *pi = ci_get_pi(adev);
3985 struct ci_ps *state = ci_get_ps(amdgpu_state);
3986 struct ci_single_dpm_table *sclk_table = &pi->dpm_table.sclk_table;
3987 u32 sclk = state->performance_levels[state->performance_level_count-1].sclk;
3988 struct ci_single_dpm_table *mclk_table = &pi->dpm_table.mclk_table;
3989 u32 mclk = state->performance_levels[state->performance_level_count-1].mclk;
3990 u32 i;
3991
3992 pi->need_update_smu7_dpm_table = 0;
3993
3994 for (i = 0; i < sclk_table->count; i++) {
3995 if (sclk == sclk_table->dpm_levels[i].value)
3996 break;
3997 }
3998
3999 if (i >= sclk_table->count) {
4000 pi->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_SCLK;
4001 } else {
4002 /* XXX check display min clock requirements */
4003 if (CISLAND_MINIMUM_ENGINE_CLOCK != CISLAND_MINIMUM_ENGINE_CLOCK)
4004 pi->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_SCLK;
4005 }
4006
4007 for (i = 0; i < mclk_table->count; i++) {
4008 if (mclk == mclk_table->dpm_levels[i].value)
4009 break;
4010 }
4011
4012 if (i >= mclk_table->count)
4013 pi->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_MCLK;
4014
4015 if (adev->pm.dpm.current_active_crtc_count !=
4016 adev->pm.dpm.new_active_crtc_count)
4017 pi->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_MCLK;
4018}
4019
4020static int ci_populate_and_upload_sclk_mclk_dpm_levels(struct amdgpu_device *adev,
4021 struct amdgpu_ps *amdgpu_state)
4022{
4023 struct ci_power_info *pi = ci_get_pi(adev);
4024 struct ci_ps *state = ci_get_ps(amdgpu_state);
4025 u32 sclk = state->performance_levels[state->performance_level_count-1].sclk;
4026 u32 mclk = state->performance_levels[state->performance_level_count-1].mclk;
4027 struct ci_dpm_table *dpm_table = &pi->dpm_table;
4028 int ret;
4029
4030 if (!pi->need_update_smu7_dpm_table)
4031 return 0;
4032
4033 if (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_SCLK)
4034 dpm_table->sclk_table.dpm_levels[dpm_table->sclk_table.count-1].value = sclk;
4035
4036 if (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)
4037 dpm_table->mclk_table.dpm_levels[dpm_table->mclk_table.count-1].value = mclk;
4038
4039 if (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK)) {
4040 ret = ci_populate_all_graphic_levels(adev);
4041 if (ret)
4042 return ret;
4043 }
4044
4045 if (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_MCLK | DPMTABLE_UPDATE_MCLK)) {
4046 ret = ci_populate_all_memory_levels(adev);
4047 if (ret)
4048 return ret;
4049 }
4050
4051 return 0;
4052}
4053
4054static int ci_enable_uvd_dpm(struct amdgpu_device *adev, bool enable)
4055{
4056 struct ci_power_info *pi = ci_get_pi(adev);
4057 const struct amdgpu_clock_and_voltage_limits *max_limits;
4058 int i;
4059
4060 if (adev->pm.dpm.ac_power)
4061 max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
4062 else
4063 max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
4064
4065 if (enable) {
4066 pi->dpm_level_enable_mask.uvd_dpm_enable_mask = 0;
4067
4068 for (i = adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
4069 if (adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
4070 pi->dpm_level_enable_mask.uvd_dpm_enable_mask |= 1 << i;
4071
4072 if (!pi->caps_uvd_dpm)
4073 break;
4074 }
4075 }
4076
4077 amdgpu_ci_send_msg_to_smc_with_parameter(adev,
4078 PPSMC_MSG_UVDDPM_SetEnabledMask,
4079 pi->dpm_level_enable_mask.uvd_dpm_enable_mask);
4080
4081 if (pi->last_mclk_dpm_enable_mask & 0x1) {
4082 pi->uvd_enabled = true;
4083 pi->dpm_level_enable_mask.mclk_dpm_enable_mask &= 0xFFFFFFFE;
4084 amdgpu_ci_send_msg_to_smc_with_parameter(adev,
4085 PPSMC_MSG_MCLKDPM_SetEnabledMask,
4086 pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
4087 }
4088 } else {
4089 if (pi->last_mclk_dpm_enable_mask & 0x1) {
4090 pi->uvd_enabled = false;
4091 pi->dpm_level_enable_mask.mclk_dpm_enable_mask |= 1;
4092 amdgpu_ci_send_msg_to_smc_with_parameter(adev,
4093 PPSMC_MSG_MCLKDPM_SetEnabledMask,
4094 pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
4095 }
4096 }
4097
4098 return (amdgpu_ci_send_msg_to_smc(adev, enable ?
4099 PPSMC_MSG_UVDDPM_Enable : PPSMC_MSG_UVDDPM_Disable) == PPSMC_Result_OK) ?
4100 0 : -EINVAL;
4101}
4102
4103static int ci_enable_vce_dpm(struct amdgpu_device *adev, bool enable)
4104{
4105 struct ci_power_info *pi = ci_get_pi(adev);
4106 const struct amdgpu_clock_and_voltage_limits *max_limits;
4107 int i;
4108
4109 if (adev->pm.dpm.ac_power)
4110 max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
4111 else
4112 max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
4113
4114 if (enable) {
4115 pi->dpm_level_enable_mask.vce_dpm_enable_mask = 0;
4116 for (i = adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
4117 if (adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
4118 pi->dpm_level_enable_mask.vce_dpm_enable_mask |= 1 << i;
4119
4120 if (!pi->caps_vce_dpm)
4121 break;
4122 }
4123 }
4124
4125 amdgpu_ci_send_msg_to_smc_with_parameter(adev,
4126 PPSMC_MSG_VCEDPM_SetEnabledMask,
4127 pi->dpm_level_enable_mask.vce_dpm_enable_mask);
4128 }
4129
4130 return (amdgpu_ci_send_msg_to_smc(adev, enable ?
4131 PPSMC_MSG_VCEDPM_Enable : PPSMC_MSG_VCEDPM_Disable) == PPSMC_Result_OK) ?
4132 0 : -EINVAL;
4133}
4134
4135#if 0
4136static int ci_enable_samu_dpm(struct amdgpu_device *adev, bool enable)
4137{
4138 struct ci_power_info *pi = ci_get_pi(adev);
4139 const struct amdgpu_clock_and_voltage_limits *max_limits;
4140 int i;
4141
4142 if (adev->pm.dpm.ac_power)
4143 max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
4144 else
4145 max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
4146
4147 if (enable) {
4148 pi->dpm_level_enable_mask.samu_dpm_enable_mask = 0;
4149 for (i = adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
4150 if (adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
4151 pi->dpm_level_enable_mask.samu_dpm_enable_mask |= 1 << i;
4152
4153 if (!pi->caps_samu_dpm)
4154 break;
4155 }
4156 }
4157
4158 amdgpu_ci_send_msg_to_smc_with_parameter(adev,
4159 PPSMC_MSG_SAMUDPM_SetEnabledMask,
4160 pi->dpm_level_enable_mask.samu_dpm_enable_mask);
4161 }
4162 return (amdgpu_ci_send_msg_to_smc(adev, enable ?
4163 PPSMC_MSG_SAMUDPM_Enable : PPSMC_MSG_SAMUDPM_Disable) == PPSMC_Result_OK) ?
4164 0 : -EINVAL;
4165}
4166
4167static int ci_enable_acp_dpm(struct amdgpu_device *adev, bool enable)
4168{
4169 struct ci_power_info *pi = ci_get_pi(adev);
4170 const struct amdgpu_clock_and_voltage_limits *max_limits;
4171 int i;
4172
4173 if (adev->pm.dpm.ac_power)
4174 max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
4175 else
4176 max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
4177
4178 if (enable) {
4179 pi->dpm_level_enable_mask.acp_dpm_enable_mask = 0;
4180 for (i = adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
4181 if (adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
4182 pi->dpm_level_enable_mask.acp_dpm_enable_mask |= 1 << i;
4183
4184 if (!pi->caps_acp_dpm)
4185 break;
4186 }
4187 }
4188
4189 amdgpu_ci_send_msg_to_smc_with_parameter(adev,
4190 PPSMC_MSG_ACPDPM_SetEnabledMask,
4191 pi->dpm_level_enable_mask.acp_dpm_enable_mask);
4192 }
4193
4194 return (amdgpu_ci_send_msg_to_smc(adev, enable ?
4195 PPSMC_MSG_ACPDPM_Enable : PPSMC_MSG_ACPDPM_Disable) == PPSMC_Result_OK) ?
4196 0 : -EINVAL;
4197}
4198#endif
4199
4200static int ci_update_uvd_dpm(struct amdgpu_device *adev, bool gate)
4201{
4202 struct ci_power_info *pi = ci_get_pi(adev);
4203 u32 tmp;
4204
4205 if (!gate) {
4206 if (pi->caps_uvd_dpm ||
4207 (adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count <= 0))
4208 pi->smc_state_table.UvdBootLevel = 0;
4209 else
4210 pi->smc_state_table.UvdBootLevel =
4211 adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count - 1;
4212
4213 tmp = RREG32_SMC(ixDPM_TABLE_475);
4214 tmp &= ~DPM_TABLE_475__UvdBootLevel_MASK;
4215 tmp |= (pi->smc_state_table.UvdBootLevel << DPM_TABLE_475__UvdBootLevel__SHIFT);
4216 WREG32_SMC(ixDPM_TABLE_475, tmp);
4217 }
4218
4219 return ci_enable_uvd_dpm(adev, !gate);
4220}
4221
4222static u8 ci_get_vce_boot_level(struct amdgpu_device *adev)
4223{
4224 u8 i;
4225 u32 min_evclk = 30000; /* ??? */
4226 struct amdgpu_vce_clock_voltage_dependency_table *table =
4227 &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
4228
4229 for (i = 0; i < table->count; i++) {
4230 if (table->entries[i].evclk >= min_evclk)
4231 return i;
4232 }
4233
4234 return table->count - 1;
4235}
4236
4237static int ci_update_vce_dpm(struct amdgpu_device *adev,
4238 struct amdgpu_ps *amdgpu_new_state,
4239 struct amdgpu_ps *amdgpu_current_state)
4240{
4241 struct ci_power_info *pi = ci_get_pi(adev);
4242 int ret = 0;
4243 u32 tmp;
4244
4245 if (amdgpu_current_state->evclk != amdgpu_new_state->evclk) {
4246 if (amdgpu_new_state->evclk) {
4247 /* turn the clocks on when encoding */
yanyang15fc3aee2015-05-22 14:39:35 -04004248 ret = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
4249 AMD_CG_STATE_UNGATE);
Alex Deuchera2e73f52015-04-20 17:09:27 -04004250 if (ret)
4251 return ret;
4252
4253 pi->smc_state_table.VceBootLevel = ci_get_vce_boot_level(adev);
4254 tmp = RREG32_SMC(ixDPM_TABLE_475);
4255 tmp &= ~DPM_TABLE_475__VceBootLevel_MASK;
4256 tmp |= (pi->smc_state_table.VceBootLevel << DPM_TABLE_475__VceBootLevel__SHIFT);
4257 WREG32_SMC(ixDPM_TABLE_475, tmp);
4258
4259 ret = ci_enable_vce_dpm(adev, true);
4260 } else {
4261 /* turn the clocks off when not encoding */
yanyang15fc3aee2015-05-22 14:39:35 -04004262 ret = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
4263 AMD_CG_STATE_GATE);
Alex Deuchera2e73f52015-04-20 17:09:27 -04004264 if (ret)
4265 return ret;
4266
4267 ret = ci_enable_vce_dpm(adev, false);
4268 }
4269 }
4270 return ret;
4271}
4272
4273#if 0
4274static int ci_update_samu_dpm(struct amdgpu_device *adev, bool gate)
4275{
4276 return ci_enable_samu_dpm(adev, gate);
4277}
4278
4279static int ci_update_acp_dpm(struct amdgpu_device *adev, bool gate)
4280{
4281 struct ci_power_info *pi = ci_get_pi(adev);
4282 u32 tmp;
4283
4284 if (!gate) {
4285 pi->smc_state_table.AcpBootLevel = 0;
4286
4287 tmp = RREG32_SMC(ixDPM_TABLE_475);
4288 tmp &= ~AcpBootLevel_MASK;
4289 tmp |= AcpBootLevel(pi->smc_state_table.AcpBootLevel);
4290 WREG32_SMC(ixDPM_TABLE_475, tmp);
4291 }
4292
4293 return ci_enable_acp_dpm(adev, !gate);
4294}
4295#endif
4296
4297static int ci_generate_dpm_level_enable_mask(struct amdgpu_device *adev,
4298 struct amdgpu_ps *amdgpu_state)
4299{
4300 struct ci_power_info *pi = ci_get_pi(adev);
4301 int ret;
4302
4303 ret = ci_trim_dpm_states(adev, amdgpu_state);
4304 if (ret)
4305 return ret;
4306
4307 pi->dpm_level_enable_mask.sclk_dpm_enable_mask =
4308 ci_get_dpm_level_enable_mask_value(&pi->dpm_table.sclk_table);
4309 pi->dpm_level_enable_mask.mclk_dpm_enable_mask =
4310 ci_get_dpm_level_enable_mask_value(&pi->dpm_table.mclk_table);
4311 pi->last_mclk_dpm_enable_mask =
4312 pi->dpm_level_enable_mask.mclk_dpm_enable_mask;
4313 if (pi->uvd_enabled) {
4314 if (pi->dpm_level_enable_mask.mclk_dpm_enable_mask & 1)
4315 pi->dpm_level_enable_mask.mclk_dpm_enable_mask &= 0xFFFFFFFE;
4316 }
4317 pi->dpm_level_enable_mask.pcie_dpm_enable_mask =
4318 ci_get_dpm_level_enable_mask_value(&pi->dpm_table.pcie_speed_table);
4319
4320 return 0;
4321}
4322
4323static u32 ci_get_lowest_enabled_level(struct amdgpu_device *adev,
4324 u32 level_mask)
4325{
4326 u32 level = 0;
4327
4328 while ((level_mask & (1 << level)) == 0)
4329 level++;
4330
4331 return level;
4332}
4333
4334
4335static int ci_dpm_force_performance_level(struct amdgpu_device *adev,
4336 enum amdgpu_dpm_forced_level level)
4337{
4338 struct ci_power_info *pi = ci_get_pi(adev);
4339 u32 tmp, levels, i;
4340 int ret;
4341
4342 if (level == AMDGPU_DPM_FORCED_LEVEL_HIGH) {
4343 if ((!pi->pcie_dpm_key_disabled) &&
4344 pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
4345 levels = 0;
4346 tmp = pi->dpm_level_enable_mask.pcie_dpm_enable_mask;
4347 while (tmp >>= 1)
4348 levels++;
4349 if (levels) {
4350 ret = ci_dpm_force_state_pcie(adev, level);
4351 if (ret)
4352 return ret;
4353 for (i = 0; i < adev->usec_timeout; i++) {
4354 tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX_1) &
4355 TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX_MASK) >>
4356 TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX__SHIFT;
4357 if (tmp == levels)
4358 break;
4359 udelay(1);
4360 }
4361 }
4362 }
4363 if ((!pi->sclk_dpm_key_disabled) &&
4364 pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
4365 levels = 0;
4366 tmp = pi->dpm_level_enable_mask.sclk_dpm_enable_mask;
4367 while (tmp >>= 1)
4368 levels++;
4369 if (levels) {
4370 ret = ci_dpm_force_state_sclk(adev, levels);
4371 if (ret)
4372 return ret;
4373 for (i = 0; i < adev->usec_timeout; i++) {
4374 tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
4375 TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX_MASK) >>
4376 TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX__SHIFT;
4377 if (tmp == levels)
4378 break;
4379 udelay(1);
4380 }
4381 }
4382 }
4383 if ((!pi->mclk_dpm_key_disabled) &&
4384 pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
4385 levels = 0;
4386 tmp = pi->dpm_level_enable_mask.mclk_dpm_enable_mask;
4387 while (tmp >>= 1)
4388 levels++;
4389 if (levels) {
4390 ret = ci_dpm_force_state_mclk(adev, levels);
4391 if (ret)
4392 return ret;
4393 for (i = 0; i < adev->usec_timeout; i++) {
4394 tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
4395 TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX_MASK) >>
4396 TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX__SHIFT;
4397 if (tmp == levels)
4398 break;
4399 udelay(1);
4400 }
4401 }
4402 }
Alex Deuchera2e73f52015-04-20 17:09:27 -04004403 } else if (level == AMDGPU_DPM_FORCED_LEVEL_LOW) {
4404 if ((!pi->sclk_dpm_key_disabled) &&
4405 pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
4406 levels = ci_get_lowest_enabled_level(adev,
4407 pi->dpm_level_enable_mask.sclk_dpm_enable_mask);
4408 ret = ci_dpm_force_state_sclk(adev, levels);
4409 if (ret)
4410 return ret;
4411 for (i = 0; i < adev->usec_timeout; i++) {
4412 tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
4413 TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX_MASK) >>
4414 TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX__SHIFT;
4415 if (tmp == levels)
4416 break;
4417 udelay(1);
4418 }
4419 }
4420 if ((!pi->mclk_dpm_key_disabled) &&
4421 pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
4422 levels = ci_get_lowest_enabled_level(adev,
4423 pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
4424 ret = ci_dpm_force_state_mclk(adev, levels);
4425 if (ret)
4426 return ret;
4427 for (i = 0; i < adev->usec_timeout; i++) {
4428 tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
4429 TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX_MASK) >>
4430 TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX__SHIFT;
4431 if (tmp == levels)
4432 break;
4433 udelay(1);
4434 }
4435 }
4436 if ((!pi->pcie_dpm_key_disabled) &&
4437 pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
4438 levels = ci_get_lowest_enabled_level(adev,
4439 pi->dpm_level_enable_mask.pcie_dpm_enable_mask);
4440 ret = ci_dpm_force_state_pcie(adev, levels);
4441 if (ret)
4442 return ret;
4443 for (i = 0; i < adev->usec_timeout; i++) {
4444 tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX_1) &
4445 TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX_MASK) >>
4446 TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX__SHIFT;
4447 if (tmp == levels)
4448 break;
4449 udelay(1);
4450 }
4451 }
4452 } else if (level == AMDGPU_DPM_FORCED_LEVEL_AUTO) {
4453 if (!pi->pcie_dpm_key_disabled) {
4454 PPSMC_Result smc_result;
4455
4456 smc_result = amdgpu_ci_send_msg_to_smc(adev,
4457 PPSMC_MSG_PCIeDPM_UnForceLevel);
4458 if (smc_result != PPSMC_Result_OK)
4459 return -EINVAL;
4460 }
4461 ret = ci_upload_dpm_level_enable_mask(adev);
4462 if (ret)
4463 return ret;
4464 }
4465
4466 adev->pm.dpm.forced_level = level;
4467
4468 return 0;
4469}
4470
4471static int ci_set_mc_special_registers(struct amdgpu_device *adev,
4472 struct ci_mc_reg_table *table)
4473{
4474 u8 i, j, k;
4475 u32 temp_reg;
4476
4477 for (i = 0, j = table->last; i < table->last; i++) {
4478 if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
4479 return -EINVAL;
4480 switch(table->mc_reg_address[i].s1) {
4481 case mmMC_SEQ_MISC1:
4482 temp_reg = RREG32(mmMC_PMG_CMD_EMRS);
4483 table->mc_reg_address[j].s1 = mmMC_PMG_CMD_EMRS;
4484 table->mc_reg_address[j].s0 = mmMC_SEQ_PMG_CMD_EMRS_LP;
4485 for (k = 0; k < table->num_entries; k++) {
4486 table->mc_reg_table_entry[k].mc_data[j] =
4487 ((temp_reg & 0xffff0000)) | ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
4488 }
4489 j++;
4490 if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
4491 return -EINVAL;
4492
4493 temp_reg = RREG32(mmMC_PMG_CMD_MRS);
4494 table->mc_reg_address[j].s1 = mmMC_PMG_CMD_MRS;
4495 table->mc_reg_address[j].s0 = mmMC_SEQ_PMG_CMD_MRS_LP;
4496 for (k = 0; k < table->num_entries; k++) {
4497 table->mc_reg_table_entry[k].mc_data[j] =
4498 (temp_reg & 0xffff0000) | (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
Ken Wang81c59f52015-06-03 21:02:01 +08004499 if (adev->mc.vram_type != AMDGPU_VRAM_TYPE_GDDR5)
Alex Deuchera2e73f52015-04-20 17:09:27 -04004500 table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
4501 }
4502 j++;
4503 if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
4504 return -EINVAL;
4505
Ken Wang81c59f52015-06-03 21:02:01 +08004506 if (adev->mc.vram_type != AMDGPU_VRAM_TYPE_GDDR5) {
Alex Deuchera2e73f52015-04-20 17:09:27 -04004507 table->mc_reg_address[j].s1 = mmMC_PMG_AUTO_CMD;
4508 table->mc_reg_address[j].s0 = mmMC_PMG_AUTO_CMD;
4509 for (k = 0; k < table->num_entries; k++) {
4510 table->mc_reg_table_entry[k].mc_data[j] =
4511 (table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16;
4512 }
4513 j++;
4514 if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
4515 return -EINVAL;
4516 }
4517 break;
4518 case mmMC_SEQ_RESERVE_M:
4519 temp_reg = RREG32(mmMC_PMG_CMD_MRS1);
4520 table->mc_reg_address[j].s1 = mmMC_PMG_CMD_MRS1;
4521 table->mc_reg_address[j].s0 = mmMC_SEQ_PMG_CMD_MRS1_LP;
4522 for (k = 0; k < table->num_entries; k++) {
4523 table->mc_reg_table_entry[k].mc_data[j] =
4524 (temp_reg & 0xffff0000) | (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
4525 }
4526 j++;
4527 if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
4528 return -EINVAL;
4529 break;
4530 default:
4531 break;
4532 }
4533
4534 }
4535
4536 table->last = j;
4537
4538 return 0;
4539}
4540
4541static bool ci_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
4542{
4543 bool result = true;
4544
4545 switch(in_reg) {
4546 case mmMC_SEQ_RAS_TIMING:
4547 *out_reg = mmMC_SEQ_RAS_TIMING_LP;
4548 break;
4549 case mmMC_SEQ_DLL_STBY:
4550 *out_reg = mmMC_SEQ_DLL_STBY_LP;
4551 break;
4552 case mmMC_SEQ_G5PDX_CMD0:
4553 *out_reg = mmMC_SEQ_G5PDX_CMD0_LP;
4554 break;
4555 case mmMC_SEQ_G5PDX_CMD1:
4556 *out_reg = mmMC_SEQ_G5PDX_CMD1_LP;
4557 break;
4558 case mmMC_SEQ_G5PDX_CTRL:
4559 *out_reg = mmMC_SEQ_G5PDX_CTRL_LP;
4560 break;
4561 case mmMC_SEQ_CAS_TIMING:
4562 *out_reg = mmMC_SEQ_CAS_TIMING_LP;
4563 break;
4564 case mmMC_SEQ_MISC_TIMING:
4565 *out_reg = mmMC_SEQ_MISC_TIMING_LP;
4566 break;
4567 case mmMC_SEQ_MISC_TIMING2:
4568 *out_reg = mmMC_SEQ_MISC_TIMING2_LP;
4569 break;
4570 case mmMC_SEQ_PMG_DVS_CMD:
4571 *out_reg = mmMC_SEQ_PMG_DVS_CMD_LP;
4572 break;
4573 case mmMC_SEQ_PMG_DVS_CTL:
4574 *out_reg = mmMC_SEQ_PMG_DVS_CTL_LP;
4575 break;
4576 case mmMC_SEQ_RD_CTL_D0:
4577 *out_reg = mmMC_SEQ_RD_CTL_D0_LP;
4578 break;
4579 case mmMC_SEQ_RD_CTL_D1:
4580 *out_reg = mmMC_SEQ_RD_CTL_D1_LP;
4581 break;
4582 case mmMC_SEQ_WR_CTL_D0:
4583 *out_reg = mmMC_SEQ_WR_CTL_D0_LP;
4584 break;
4585 case mmMC_SEQ_WR_CTL_D1:
4586 *out_reg = mmMC_SEQ_WR_CTL_D1_LP;
4587 break;
4588 case mmMC_PMG_CMD_EMRS:
4589 *out_reg = mmMC_SEQ_PMG_CMD_EMRS_LP;
4590 break;
4591 case mmMC_PMG_CMD_MRS:
4592 *out_reg = mmMC_SEQ_PMG_CMD_MRS_LP;
4593 break;
4594 case mmMC_PMG_CMD_MRS1:
4595 *out_reg = mmMC_SEQ_PMG_CMD_MRS1_LP;
4596 break;
4597 case mmMC_SEQ_PMG_TIMING:
4598 *out_reg = mmMC_SEQ_PMG_TIMING_LP;
4599 break;
4600 case mmMC_PMG_CMD_MRS2:
4601 *out_reg = mmMC_SEQ_PMG_CMD_MRS2_LP;
4602 break;
4603 case mmMC_SEQ_WR_CTL_2:
4604 *out_reg = mmMC_SEQ_WR_CTL_2_LP;
4605 break;
4606 default:
4607 result = false;
4608 break;
4609 }
4610
4611 return result;
4612}
4613
4614static void ci_set_valid_flag(struct ci_mc_reg_table *table)
4615{
4616 u8 i, j;
4617
4618 for (i = 0; i < table->last; i++) {
4619 for (j = 1; j < table->num_entries; j++) {
4620 if (table->mc_reg_table_entry[j-1].mc_data[i] !=
4621 table->mc_reg_table_entry[j].mc_data[i]) {
4622 table->valid_flag |= 1 << i;
4623 break;
4624 }
4625 }
4626 }
4627}
4628
4629static void ci_set_s0_mc_reg_index(struct ci_mc_reg_table *table)
4630{
4631 u32 i;
4632 u16 address;
4633
4634 for (i = 0; i < table->last; i++) {
4635 table->mc_reg_address[i].s0 =
4636 ci_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
4637 address : table->mc_reg_address[i].s1;
4638 }
4639}
4640
4641static int ci_copy_vbios_mc_reg_table(const struct atom_mc_reg_table *table,
4642 struct ci_mc_reg_table *ci_table)
4643{
4644 u8 i, j;
4645
4646 if (table->last > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
4647 return -EINVAL;
4648 if (table->num_entries > MAX_AC_TIMING_ENTRIES)
4649 return -EINVAL;
4650
4651 for (i = 0; i < table->last; i++)
4652 ci_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
4653
4654 ci_table->last = table->last;
4655
4656 for (i = 0; i < table->num_entries; i++) {
4657 ci_table->mc_reg_table_entry[i].mclk_max =
4658 table->mc_reg_table_entry[i].mclk_max;
4659 for (j = 0; j < table->last; j++)
4660 ci_table->mc_reg_table_entry[i].mc_data[j] =
4661 table->mc_reg_table_entry[i].mc_data[j];
4662 }
4663 ci_table->num_entries = table->num_entries;
4664
4665 return 0;
4666}
4667
4668static int ci_register_patching_mc_seq(struct amdgpu_device *adev,
4669 struct ci_mc_reg_table *table)
4670{
4671 u8 i, k;
4672 u32 tmp;
4673 bool patch;
4674
4675 tmp = RREG32(mmMC_SEQ_MISC0);
4676 patch = ((tmp & 0x0000f00) == 0x300) ? true : false;
4677
4678 if (patch &&
4679 ((adev->pdev->device == 0x67B0) ||
4680 (adev->pdev->device == 0x67B1))) {
4681 for (i = 0; i < table->last; i++) {
4682 if (table->last >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
4683 return -EINVAL;
4684 switch (table->mc_reg_address[i].s1) {
4685 case mmMC_SEQ_MISC1:
4686 for (k = 0; k < table->num_entries; k++) {
4687 if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
4688 (table->mc_reg_table_entry[k].mclk_max == 137500))
4689 table->mc_reg_table_entry[k].mc_data[i] =
4690 (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFF8) |
4691 0x00000007;
4692 }
4693 break;
4694 case mmMC_SEQ_WR_CTL_D0:
4695 for (k = 0; k < table->num_entries; k++) {
4696 if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
4697 (table->mc_reg_table_entry[k].mclk_max == 137500))
4698 table->mc_reg_table_entry[k].mc_data[i] =
4699 (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFF0F00) |
4700 0x0000D0DD;
4701 }
4702 break;
4703 case mmMC_SEQ_WR_CTL_D1:
4704 for (k = 0; k < table->num_entries; k++) {
4705 if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
4706 (table->mc_reg_table_entry[k].mclk_max == 137500))
4707 table->mc_reg_table_entry[k].mc_data[i] =
4708 (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFF0F00) |
4709 0x0000D0DD;
4710 }
4711 break;
4712 case mmMC_SEQ_WR_CTL_2:
4713 for (k = 0; k < table->num_entries; k++) {
4714 if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
4715 (table->mc_reg_table_entry[k].mclk_max == 137500))
4716 table->mc_reg_table_entry[k].mc_data[i] = 0;
4717 }
4718 break;
4719 case mmMC_SEQ_CAS_TIMING:
4720 for (k = 0; k < table->num_entries; k++) {
4721 if (table->mc_reg_table_entry[k].mclk_max == 125000)
4722 table->mc_reg_table_entry[k].mc_data[i] =
4723 (table->mc_reg_table_entry[k].mc_data[i] & 0xFFE0FE0F) |
4724 0x000C0140;
4725 else if (table->mc_reg_table_entry[k].mclk_max == 137500)
4726 table->mc_reg_table_entry[k].mc_data[i] =
4727 (table->mc_reg_table_entry[k].mc_data[i] & 0xFFE0FE0F) |
4728 0x000C0150;
4729 }
4730 break;
4731 case mmMC_SEQ_MISC_TIMING:
4732 for (k = 0; k < table->num_entries; k++) {
4733 if (table->mc_reg_table_entry[k].mclk_max == 125000)
4734 table->mc_reg_table_entry[k].mc_data[i] =
4735 (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFE0) |
4736 0x00000030;
4737 else if (table->mc_reg_table_entry[k].mclk_max == 137500)
4738 table->mc_reg_table_entry[k].mc_data[i] =
4739 (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFE0) |
4740 0x00000035;
4741 }
4742 break;
4743 default:
4744 break;
4745 }
4746 }
4747
4748 WREG32(mmMC_SEQ_IO_DEBUG_INDEX, 3);
4749 tmp = RREG32(mmMC_SEQ_IO_DEBUG_DATA);
4750 tmp = (tmp & 0xFFF8FFFF) | (1 << 16);
4751 WREG32(mmMC_SEQ_IO_DEBUG_INDEX, 3);
4752 WREG32(mmMC_SEQ_IO_DEBUG_DATA, tmp);
4753 }
4754
4755 return 0;
4756}
4757
4758static int ci_initialize_mc_reg_table(struct amdgpu_device *adev)
4759{
4760 struct ci_power_info *pi = ci_get_pi(adev);
4761 struct atom_mc_reg_table *table;
4762 struct ci_mc_reg_table *ci_table = &pi->mc_reg_table;
4763 u8 module_index = ci_get_memory_module_index(adev);
4764 int ret;
4765
4766 table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
4767 if (!table)
4768 return -ENOMEM;
4769
4770 WREG32(mmMC_SEQ_RAS_TIMING_LP, RREG32(mmMC_SEQ_RAS_TIMING));
4771 WREG32(mmMC_SEQ_CAS_TIMING_LP, RREG32(mmMC_SEQ_CAS_TIMING));
4772 WREG32(mmMC_SEQ_DLL_STBY_LP, RREG32(mmMC_SEQ_DLL_STBY));
4773 WREG32(mmMC_SEQ_G5PDX_CMD0_LP, RREG32(mmMC_SEQ_G5PDX_CMD0));
4774 WREG32(mmMC_SEQ_G5PDX_CMD1_LP, RREG32(mmMC_SEQ_G5PDX_CMD1));
4775 WREG32(mmMC_SEQ_G5PDX_CTRL_LP, RREG32(mmMC_SEQ_G5PDX_CTRL));
4776 WREG32(mmMC_SEQ_PMG_DVS_CMD_LP, RREG32(mmMC_SEQ_PMG_DVS_CMD));
4777 WREG32(mmMC_SEQ_PMG_DVS_CTL_LP, RREG32(mmMC_SEQ_PMG_DVS_CTL));
4778 WREG32(mmMC_SEQ_MISC_TIMING_LP, RREG32(mmMC_SEQ_MISC_TIMING));
4779 WREG32(mmMC_SEQ_MISC_TIMING2_LP, RREG32(mmMC_SEQ_MISC_TIMING2));
4780 WREG32(mmMC_SEQ_PMG_CMD_EMRS_LP, RREG32(mmMC_PMG_CMD_EMRS));
4781 WREG32(mmMC_SEQ_PMG_CMD_MRS_LP, RREG32(mmMC_PMG_CMD_MRS));
4782 WREG32(mmMC_SEQ_PMG_CMD_MRS1_LP, RREG32(mmMC_PMG_CMD_MRS1));
4783 WREG32(mmMC_SEQ_WR_CTL_D0_LP, RREG32(mmMC_SEQ_WR_CTL_D0));
4784 WREG32(mmMC_SEQ_WR_CTL_D1_LP, RREG32(mmMC_SEQ_WR_CTL_D1));
4785 WREG32(mmMC_SEQ_RD_CTL_D0_LP, RREG32(mmMC_SEQ_RD_CTL_D0));
4786 WREG32(mmMC_SEQ_RD_CTL_D1_LP, RREG32(mmMC_SEQ_RD_CTL_D1));
4787 WREG32(mmMC_SEQ_PMG_TIMING_LP, RREG32(mmMC_SEQ_PMG_TIMING));
4788 WREG32(mmMC_SEQ_PMG_CMD_MRS2_LP, RREG32(mmMC_PMG_CMD_MRS2));
4789 WREG32(mmMC_SEQ_WR_CTL_2_LP, RREG32(mmMC_SEQ_WR_CTL_2));
4790
4791 ret = amdgpu_atombios_init_mc_reg_table(adev, module_index, table);
4792 if (ret)
4793 goto init_mc_done;
4794
4795 ret = ci_copy_vbios_mc_reg_table(table, ci_table);
4796 if (ret)
4797 goto init_mc_done;
4798
4799 ci_set_s0_mc_reg_index(ci_table);
4800
4801 ret = ci_register_patching_mc_seq(adev, ci_table);
4802 if (ret)
4803 goto init_mc_done;
4804
4805 ret = ci_set_mc_special_registers(adev, ci_table);
4806 if (ret)
4807 goto init_mc_done;
4808
4809 ci_set_valid_flag(ci_table);
4810
4811init_mc_done:
4812 kfree(table);
4813
4814 return ret;
4815}
4816
4817static int ci_populate_mc_reg_addresses(struct amdgpu_device *adev,
4818 SMU7_Discrete_MCRegisters *mc_reg_table)
4819{
4820 struct ci_power_info *pi = ci_get_pi(adev);
4821 u32 i, j;
4822
4823 for (i = 0, j = 0; j < pi->mc_reg_table.last; j++) {
4824 if (pi->mc_reg_table.valid_flag & (1 << j)) {
4825 if (i >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
4826 return -EINVAL;
4827 mc_reg_table->address[i].s0 = cpu_to_be16(pi->mc_reg_table.mc_reg_address[j].s0);
4828 mc_reg_table->address[i].s1 = cpu_to_be16(pi->mc_reg_table.mc_reg_address[j].s1);
4829 i++;
4830 }
4831 }
4832
4833 mc_reg_table->last = (u8)i;
4834
4835 return 0;
4836}
4837
4838static void ci_convert_mc_registers(const struct ci_mc_reg_entry *entry,
4839 SMU7_Discrete_MCRegisterSet *data,
4840 u32 num_entries, u32 valid_flag)
4841{
4842 u32 i, j;
4843
4844 for (i = 0, j = 0; j < num_entries; j++) {
4845 if (valid_flag & (1 << j)) {
4846 data->value[i] = cpu_to_be32(entry->mc_data[j]);
4847 i++;
4848 }
4849 }
4850}
4851
4852static void ci_convert_mc_reg_table_entry_to_smc(struct amdgpu_device *adev,
4853 const u32 memory_clock,
4854 SMU7_Discrete_MCRegisterSet *mc_reg_table_data)
4855{
4856 struct ci_power_info *pi = ci_get_pi(adev);
4857 u32 i = 0;
4858
4859 for(i = 0; i < pi->mc_reg_table.num_entries; i++) {
4860 if (memory_clock <= pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
4861 break;
4862 }
4863
4864 if ((i == pi->mc_reg_table.num_entries) && (i > 0))
4865 --i;
4866
4867 ci_convert_mc_registers(&pi->mc_reg_table.mc_reg_table_entry[i],
4868 mc_reg_table_data, pi->mc_reg_table.last,
4869 pi->mc_reg_table.valid_flag);
4870}
4871
4872static void ci_convert_mc_reg_table_to_smc(struct amdgpu_device *adev,
4873 SMU7_Discrete_MCRegisters *mc_reg_table)
4874{
4875 struct ci_power_info *pi = ci_get_pi(adev);
4876 u32 i;
4877
4878 for (i = 0; i < pi->dpm_table.mclk_table.count; i++)
4879 ci_convert_mc_reg_table_entry_to_smc(adev,
4880 pi->dpm_table.mclk_table.dpm_levels[i].value,
4881 &mc_reg_table->data[i]);
4882}
4883
4884static int ci_populate_initial_mc_reg_table(struct amdgpu_device *adev)
4885{
4886 struct ci_power_info *pi = ci_get_pi(adev);
4887 int ret;
4888
4889 memset(&pi->smc_mc_reg_table, 0, sizeof(SMU7_Discrete_MCRegisters));
4890
4891 ret = ci_populate_mc_reg_addresses(adev, &pi->smc_mc_reg_table);
4892 if (ret)
4893 return ret;
4894 ci_convert_mc_reg_table_to_smc(adev, &pi->smc_mc_reg_table);
4895
4896 return amdgpu_ci_copy_bytes_to_smc(adev,
4897 pi->mc_reg_table_start,
4898 (u8 *)&pi->smc_mc_reg_table,
4899 sizeof(SMU7_Discrete_MCRegisters),
4900 pi->sram_end);
4901}
4902
4903static int ci_update_and_upload_mc_reg_table(struct amdgpu_device *adev)
4904{
4905 struct ci_power_info *pi = ci_get_pi(adev);
4906
4907 if (!(pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK))
4908 return 0;
4909
4910 memset(&pi->smc_mc_reg_table, 0, sizeof(SMU7_Discrete_MCRegisters));
4911
4912 ci_convert_mc_reg_table_to_smc(adev, &pi->smc_mc_reg_table);
4913
4914 return amdgpu_ci_copy_bytes_to_smc(adev,
4915 pi->mc_reg_table_start +
4916 offsetof(SMU7_Discrete_MCRegisters, data[0]),
4917 (u8 *)&pi->smc_mc_reg_table.data[0],
4918 sizeof(SMU7_Discrete_MCRegisterSet) *
4919 pi->dpm_table.mclk_table.count,
4920 pi->sram_end);
4921}
4922
4923static void ci_enable_voltage_control(struct amdgpu_device *adev)
4924{
4925 u32 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
4926
4927 tmp |= GENERAL_PWRMGT__VOLT_PWRMGT_EN_MASK;
4928 WREG32_SMC(ixGENERAL_PWRMGT, tmp);
4929}
4930
4931static enum amdgpu_pcie_gen ci_get_maximum_link_speed(struct amdgpu_device *adev,
4932 struct amdgpu_ps *amdgpu_state)
4933{
4934 struct ci_ps *state = ci_get_ps(amdgpu_state);
4935 int i;
4936 u16 pcie_speed, max_speed = 0;
4937
4938 for (i = 0; i < state->performance_level_count; i++) {
4939 pcie_speed = state->performance_levels[i].pcie_gen;
4940 if (max_speed < pcie_speed)
4941 max_speed = pcie_speed;
4942 }
4943
4944 return max_speed;
4945}
4946
4947static u16 ci_get_current_pcie_speed(struct amdgpu_device *adev)
4948{
4949 u32 speed_cntl = 0;
4950
4951 speed_cntl = RREG32_PCIE(ixPCIE_LC_SPEED_CNTL) &
4952 PCIE_LC_SPEED_CNTL__LC_CURRENT_DATA_RATE_MASK;
4953 speed_cntl >>= PCIE_LC_SPEED_CNTL__LC_CURRENT_DATA_RATE__SHIFT;
4954
4955 return (u16)speed_cntl;
4956}
4957
4958static int ci_get_current_pcie_lane_number(struct amdgpu_device *adev)
4959{
4960 u32 link_width = 0;
4961
4962 link_width = RREG32_PCIE(ixPCIE_LC_LINK_WIDTH_CNTL) &
4963 PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH_RD_MASK;
4964 link_width >>= PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH_RD__SHIFT;
4965
4966 switch (link_width) {
4967 case 1:
4968 return 1;
4969 case 2:
4970 return 2;
4971 case 3:
4972 return 4;
4973 case 4:
4974 return 8;
4975 case 0:
4976 case 6:
4977 default:
4978 return 16;
4979 }
4980}
4981
4982static void ci_request_link_speed_change_before_state_change(struct amdgpu_device *adev,
4983 struct amdgpu_ps *amdgpu_new_state,
4984 struct amdgpu_ps *amdgpu_current_state)
4985{
4986 struct ci_power_info *pi = ci_get_pi(adev);
4987 enum amdgpu_pcie_gen target_link_speed =
4988 ci_get_maximum_link_speed(adev, amdgpu_new_state);
4989 enum amdgpu_pcie_gen current_link_speed;
4990
4991 if (pi->force_pcie_gen == AMDGPU_PCIE_GEN_INVALID)
4992 current_link_speed = ci_get_maximum_link_speed(adev, amdgpu_current_state);
4993 else
4994 current_link_speed = pi->force_pcie_gen;
4995
4996 pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
4997 pi->pspp_notify_required = false;
4998 if (target_link_speed > current_link_speed) {
4999 switch (target_link_speed) {
5000#ifdef CONFIG_ACPI
5001 case AMDGPU_PCIE_GEN3:
5002 if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN3, false) == 0)
5003 break;
5004 pi->force_pcie_gen = AMDGPU_PCIE_GEN2;
5005 if (current_link_speed == AMDGPU_PCIE_GEN2)
5006 break;
5007 case AMDGPU_PCIE_GEN2:
5008 if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN2, false) == 0)
5009 break;
5010#endif
5011 default:
5012 pi->force_pcie_gen = ci_get_current_pcie_speed(adev);
5013 break;
5014 }
5015 } else {
5016 if (target_link_speed < current_link_speed)
5017 pi->pspp_notify_required = true;
5018 }
5019}
5020
5021static void ci_notify_link_speed_change_after_state_change(struct amdgpu_device *adev,
5022 struct amdgpu_ps *amdgpu_new_state,
5023 struct amdgpu_ps *amdgpu_current_state)
5024{
5025 struct ci_power_info *pi = ci_get_pi(adev);
5026 enum amdgpu_pcie_gen target_link_speed =
5027 ci_get_maximum_link_speed(adev, amdgpu_new_state);
5028 u8 request;
5029
5030 if (pi->pspp_notify_required) {
5031 if (target_link_speed == AMDGPU_PCIE_GEN3)
5032 request = PCIE_PERF_REQ_PECI_GEN3;
5033 else if (target_link_speed == AMDGPU_PCIE_GEN2)
5034 request = PCIE_PERF_REQ_PECI_GEN2;
5035 else
5036 request = PCIE_PERF_REQ_PECI_GEN1;
5037
5038 if ((request == PCIE_PERF_REQ_PECI_GEN1) &&
5039 (ci_get_current_pcie_speed(adev) > 0))
5040 return;
5041
5042#ifdef CONFIG_ACPI
5043 amdgpu_acpi_pcie_performance_request(adev, request, false);
5044#endif
5045 }
5046}
5047
5048static int ci_set_private_data_variables_based_on_pptable(struct amdgpu_device *adev)
5049{
5050 struct ci_power_info *pi = ci_get_pi(adev);
5051 struct amdgpu_clock_voltage_dependency_table *allowed_sclk_vddc_table =
5052 &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
5053 struct amdgpu_clock_voltage_dependency_table *allowed_mclk_vddc_table =
5054 &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk;
5055 struct amdgpu_clock_voltage_dependency_table *allowed_mclk_vddci_table =
5056 &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk;
5057
5058 if (allowed_sclk_vddc_table == NULL)
5059 return -EINVAL;
5060 if (allowed_sclk_vddc_table->count < 1)
5061 return -EINVAL;
5062 if (allowed_mclk_vddc_table == NULL)
5063 return -EINVAL;
5064 if (allowed_mclk_vddc_table->count < 1)
5065 return -EINVAL;
5066 if (allowed_mclk_vddci_table == NULL)
5067 return -EINVAL;
5068 if (allowed_mclk_vddci_table->count < 1)
5069 return -EINVAL;
5070
5071 pi->min_vddc_in_pp_table = allowed_sclk_vddc_table->entries[0].v;
5072 pi->max_vddc_in_pp_table =
5073 allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v;
5074
5075 pi->min_vddci_in_pp_table = allowed_mclk_vddci_table->entries[0].v;
5076 pi->max_vddci_in_pp_table =
5077 allowed_mclk_vddci_table->entries[allowed_mclk_vddci_table->count - 1].v;
5078
5079 adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk =
5080 allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk;
5081 adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk =
5082 allowed_mclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk;
5083 adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc =
5084 allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v;
5085 adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci =
5086 allowed_mclk_vddci_table->entries[allowed_mclk_vddci_table->count - 1].v;
5087
5088 return 0;
5089}
5090
5091static void ci_patch_with_vddc_leakage(struct amdgpu_device *adev, u16 *vddc)
5092{
5093 struct ci_power_info *pi = ci_get_pi(adev);
5094 struct ci_leakage_voltage *leakage_table = &pi->vddc_leakage;
5095 u32 leakage_index;
5096
5097 for (leakage_index = 0; leakage_index < leakage_table->count; leakage_index++) {
5098 if (leakage_table->leakage_id[leakage_index] == *vddc) {
5099 *vddc = leakage_table->actual_voltage[leakage_index];
5100 break;
5101 }
5102 }
5103}
5104
5105static void ci_patch_with_vddci_leakage(struct amdgpu_device *adev, u16 *vddci)
5106{
5107 struct ci_power_info *pi = ci_get_pi(adev);
5108 struct ci_leakage_voltage *leakage_table = &pi->vddci_leakage;
5109 u32 leakage_index;
5110
5111 for (leakage_index = 0; leakage_index < leakage_table->count; leakage_index++) {
5112 if (leakage_table->leakage_id[leakage_index] == *vddci) {
5113 *vddci = leakage_table->actual_voltage[leakage_index];
5114 break;
5115 }
5116 }
5117}
5118
5119static void ci_patch_clock_voltage_dependency_table_with_vddc_leakage(struct amdgpu_device *adev,
5120 struct amdgpu_clock_voltage_dependency_table *table)
5121{
5122 u32 i;
5123
5124 if (table) {
5125 for (i = 0; i < table->count; i++)
5126 ci_patch_with_vddc_leakage(adev, &table->entries[i].v);
5127 }
5128}
5129
5130static void ci_patch_clock_voltage_dependency_table_with_vddci_leakage(struct amdgpu_device *adev,
5131 struct amdgpu_clock_voltage_dependency_table *table)
5132{
5133 u32 i;
5134
5135 if (table) {
5136 for (i = 0; i < table->count; i++)
5137 ci_patch_with_vddci_leakage(adev, &table->entries[i].v);
5138 }
5139}
5140
5141static void ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(struct amdgpu_device *adev,
5142 struct amdgpu_vce_clock_voltage_dependency_table *table)
5143{
5144 u32 i;
5145
5146 if (table) {
5147 for (i = 0; i < table->count; i++)
5148 ci_patch_with_vddc_leakage(adev, &table->entries[i].v);
5149 }
5150}
5151
5152static void ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(struct amdgpu_device *adev,
5153 struct amdgpu_uvd_clock_voltage_dependency_table *table)
5154{
5155 u32 i;
5156
5157 if (table) {
5158 for (i = 0; i < table->count; i++)
5159 ci_patch_with_vddc_leakage(adev, &table->entries[i].v);
5160 }
5161}
5162
5163static void ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(struct amdgpu_device *adev,
5164 struct amdgpu_phase_shedding_limits_table *table)
5165{
5166 u32 i;
5167
5168 if (table) {
5169 for (i = 0; i < table->count; i++)
5170 ci_patch_with_vddc_leakage(adev, &table->entries[i].voltage);
5171 }
5172}
5173
5174static void ci_patch_clock_voltage_limits_with_vddc_leakage(struct amdgpu_device *adev,
5175 struct amdgpu_clock_and_voltage_limits *table)
5176{
5177 if (table) {
5178 ci_patch_with_vddc_leakage(adev, (u16 *)&table->vddc);
5179 ci_patch_with_vddci_leakage(adev, (u16 *)&table->vddci);
5180 }
5181}
5182
5183static void ci_patch_cac_leakage_table_with_vddc_leakage(struct amdgpu_device *adev,
5184 struct amdgpu_cac_leakage_table *table)
5185{
5186 u32 i;
5187
5188 if (table) {
5189 for (i = 0; i < table->count; i++)
5190 ci_patch_with_vddc_leakage(adev, &table->entries[i].vddc);
5191 }
5192}
5193
5194static void ci_patch_dependency_tables_with_leakage(struct amdgpu_device *adev)
5195{
5196
5197 ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
5198 &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
5199 ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
5200 &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
5201 ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
5202 &adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk);
5203 ci_patch_clock_voltage_dependency_table_with_vddci_leakage(adev,
5204 &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk);
5205 ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(adev,
5206 &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table);
5207 ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(adev,
5208 &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table);
5209 ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
5210 &adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table);
5211 ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
5212 &adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table);
5213 ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(adev,
5214 &adev->pm.dpm.dyn_state.phase_shedding_limits_table);
5215 ci_patch_clock_voltage_limits_with_vddc_leakage(adev,
5216 &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac);
5217 ci_patch_clock_voltage_limits_with_vddc_leakage(adev,
5218 &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc);
5219 ci_patch_cac_leakage_table_with_vddc_leakage(adev,
5220 &adev->pm.dpm.dyn_state.cac_leakage_table);
5221
5222}
5223
5224static void ci_update_current_ps(struct amdgpu_device *adev,
5225 struct amdgpu_ps *rps)
5226{
5227 struct ci_ps *new_ps = ci_get_ps(rps);
5228 struct ci_power_info *pi = ci_get_pi(adev);
5229
5230 pi->current_rps = *rps;
5231 pi->current_ps = *new_ps;
5232 pi->current_rps.ps_priv = &pi->current_ps;
Rex Zhu8c8e2c32016-10-14 19:29:02 +08005233 adev->pm.dpm.current_ps = &pi->current_rps;
Alex Deuchera2e73f52015-04-20 17:09:27 -04005234}
5235
5236static void ci_update_requested_ps(struct amdgpu_device *adev,
5237 struct amdgpu_ps *rps)
5238{
5239 struct ci_ps *new_ps = ci_get_ps(rps);
5240 struct ci_power_info *pi = ci_get_pi(adev);
5241
5242 pi->requested_rps = *rps;
5243 pi->requested_ps = *new_ps;
5244 pi->requested_rps.ps_priv = &pi->requested_ps;
Rex Zhu8c8e2c32016-10-14 19:29:02 +08005245 adev->pm.dpm.requested_ps = &pi->requested_rps;
Alex Deuchera2e73f52015-04-20 17:09:27 -04005246}
5247
5248static int ci_dpm_pre_set_power_state(struct amdgpu_device *adev)
5249{
5250 struct ci_power_info *pi = ci_get_pi(adev);
5251 struct amdgpu_ps requested_ps = *adev->pm.dpm.requested_ps;
5252 struct amdgpu_ps *new_ps = &requested_ps;
5253
5254 ci_update_requested_ps(adev, new_ps);
5255
5256 ci_apply_state_adjust_rules(adev, &pi->requested_rps);
5257
5258 return 0;
5259}
5260
5261static void ci_dpm_post_set_power_state(struct amdgpu_device *adev)
5262{
5263 struct ci_power_info *pi = ci_get_pi(adev);
5264 struct amdgpu_ps *new_ps = &pi->requested_rps;
5265
5266 ci_update_current_ps(adev, new_ps);
5267}
5268
5269
5270static void ci_dpm_setup_asic(struct amdgpu_device *adev)
5271{
5272 ci_read_clock_registers(adev);
5273 ci_enable_acpi_power_management(adev);
5274 ci_init_sclk_t(adev);
5275}
5276
5277static int ci_dpm_enable(struct amdgpu_device *adev)
5278{
5279 struct ci_power_info *pi = ci_get_pi(adev);
5280 struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
5281 int ret;
5282
Alex Deuchera2e73f52015-04-20 17:09:27 -04005283 if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
5284 ci_enable_voltage_control(adev);
5285 ret = ci_construct_voltage_tables(adev);
5286 if (ret) {
5287 DRM_ERROR("ci_construct_voltage_tables failed\n");
5288 return ret;
5289 }
5290 }
5291 if (pi->caps_dynamic_ac_timing) {
5292 ret = ci_initialize_mc_reg_table(adev);
5293 if (ret)
5294 pi->caps_dynamic_ac_timing = false;
5295 }
5296 if (pi->dynamic_ss)
5297 ci_enable_spread_spectrum(adev, true);
5298 if (pi->thermal_protection)
5299 ci_enable_thermal_protection(adev, true);
5300 ci_program_sstp(adev);
5301 ci_enable_display_gap(adev);
5302 ci_program_vc(adev);
5303 ret = ci_upload_firmware(adev);
5304 if (ret) {
5305 DRM_ERROR("ci_upload_firmware failed\n");
5306 return ret;
5307 }
5308 ret = ci_process_firmware_header(adev);
5309 if (ret) {
5310 DRM_ERROR("ci_process_firmware_header failed\n");
5311 return ret;
5312 }
5313 ret = ci_initial_switch_from_arb_f0_to_f1(adev);
5314 if (ret) {
5315 DRM_ERROR("ci_initial_switch_from_arb_f0_to_f1 failed\n");
5316 return ret;
5317 }
5318 ret = ci_init_smc_table(adev);
5319 if (ret) {
5320 DRM_ERROR("ci_init_smc_table failed\n");
5321 return ret;
5322 }
5323 ret = ci_init_arb_table_index(adev);
5324 if (ret) {
5325 DRM_ERROR("ci_init_arb_table_index failed\n");
5326 return ret;
5327 }
5328 if (pi->caps_dynamic_ac_timing) {
5329 ret = ci_populate_initial_mc_reg_table(adev);
5330 if (ret) {
5331 DRM_ERROR("ci_populate_initial_mc_reg_table failed\n");
5332 return ret;
5333 }
5334 }
5335 ret = ci_populate_pm_base(adev);
5336 if (ret) {
5337 DRM_ERROR("ci_populate_pm_base failed\n");
5338 return ret;
5339 }
5340 ci_dpm_start_smc(adev);
5341 ci_enable_vr_hot_gpio_interrupt(adev);
5342 ret = ci_notify_smc_display_change(adev, false);
5343 if (ret) {
5344 DRM_ERROR("ci_notify_smc_display_change failed\n");
5345 return ret;
5346 }
5347 ci_enable_sclk_control(adev, true);
5348 ret = ci_enable_ulv(adev, true);
5349 if (ret) {
5350 DRM_ERROR("ci_enable_ulv failed\n");
5351 return ret;
5352 }
5353 ret = ci_enable_ds_master_switch(adev, true);
5354 if (ret) {
5355 DRM_ERROR("ci_enable_ds_master_switch failed\n");
5356 return ret;
5357 }
5358 ret = ci_start_dpm(adev);
5359 if (ret) {
5360 DRM_ERROR("ci_start_dpm failed\n");
5361 return ret;
5362 }
5363 ret = ci_enable_didt(adev, true);
5364 if (ret) {
5365 DRM_ERROR("ci_enable_didt failed\n");
5366 return ret;
5367 }
5368 ret = ci_enable_smc_cac(adev, true);
5369 if (ret) {
5370 DRM_ERROR("ci_enable_smc_cac failed\n");
5371 return ret;
5372 }
5373 ret = ci_enable_power_containment(adev, true);
5374 if (ret) {
5375 DRM_ERROR("ci_enable_power_containment failed\n");
5376 return ret;
5377 }
5378
5379 ret = ci_power_control_set_level(adev);
5380 if (ret) {
5381 DRM_ERROR("ci_power_control_set_level failed\n");
5382 return ret;
5383 }
5384
5385 ci_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
5386
5387 ret = ci_enable_thermal_based_sclk_dpm(adev, true);
5388 if (ret) {
5389 DRM_ERROR("ci_enable_thermal_based_sclk_dpm failed\n");
5390 return ret;
5391 }
5392
5393 ci_thermal_start_thermal_controller(adev);
5394
5395 ci_update_current_ps(adev, boot_ps);
5396
Alex Deuchera2e73f52015-04-20 17:09:27 -04005397 return 0;
5398}
5399
5400static void ci_dpm_disable(struct amdgpu_device *adev)
5401{
5402 struct ci_power_info *pi = ci_get_pi(adev);
5403 struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
5404
5405 amdgpu_irq_put(adev, &adev->pm.dpm.thermal.irq,
5406 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH);
5407 amdgpu_irq_put(adev, &adev->pm.dpm.thermal.irq,
5408 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW);
5409
Rex Zhuc08770e2016-08-24 19:39:06 +08005410 ci_dpm_powergate_uvd(adev, true);
Alex Deuchera2e73f52015-04-20 17:09:27 -04005411
5412 if (!amdgpu_ci_is_smc_running(adev))
5413 return;
5414
5415 ci_thermal_stop_thermal_controller(adev);
5416
5417 if (pi->thermal_protection)
5418 ci_enable_thermal_protection(adev, false);
5419 ci_enable_power_containment(adev, false);
5420 ci_enable_smc_cac(adev, false);
5421 ci_enable_didt(adev, false);
5422 ci_enable_spread_spectrum(adev, false);
5423 ci_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
5424 ci_stop_dpm(adev);
5425 ci_enable_ds_master_switch(adev, false);
5426 ci_enable_ulv(adev, false);
5427 ci_clear_vc(adev);
5428 ci_reset_to_default(adev);
5429 ci_dpm_stop_smc(adev);
5430 ci_force_switch_to_arb_f0(adev);
5431 ci_enable_thermal_based_sclk_dpm(adev, false);
5432
5433 ci_update_current_ps(adev, boot_ps);
5434}
5435
5436static int ci_dpm_set_power_state(struct amdgpu_device *adev)
5437{
5438 struct ci_power_info *pi = ci_get_pi(adev);
5439 struct amdgpu_ps *new_ps = &pi->requested_rps;
5440 struct amdgpu_ps *old_ps = &pi->current_rps;
5441 int ret;
5442
5443 ci_find_dpm_states_clocks_in_dpm_table(adev, new_ps);
5444 if (pi->pcie_performance_request)
5445 ci_request_link_speed_change_before_state_change(adev, new_ps, old_ps);
5446 ret = ci_freeze_sclk_mclk_dpm(adev);
5447 if (ret) {
5448 DRM_ERROR("ci_freeze_sclk_mclk_dpm failed\n");
5449 return ret;
5450 }
5451 ret = ci_populate_and_upload_sclk_mclk_dpm_levels(adev, new_ps);
5452 if (ret) {
5453 DRM_ERROR("ci_populate_and_upload_sclk_mclk_dpm_levels failed\n");
5454 return ret;
5455 }
5456 ret = ci_generate_dpm_level_enable_mask(adev, new_ps);
5457 if (ret) {
5458 DRM_ERROR("ci_generate_dpm_level_enable_mask failed\n");
5459 return ret;
5460 }
5461
5462 ret = ci_update_vce_dpm(adev, new_ps, old_ps);
5463 if (ret) {
5464 DRM_ERROR("ci_update_vce_dpm failed\n");
5465 return ret;
5466 }
5467
5468 ret = ci_update_sclk_t(adev);
5469 if (ret) {
5470 DRM_ERROR("ci_update_sclk_t failed\n");
5471 return ret;
5472 }
5473 if (pi->caps_dynamic_ac_timing) {
5474 ret = ci_update_and_upload_mc_reg_table(adev);
5475 if (ret) {
5476 DRM_ERROR("ci_update_and_upload_mc_reg_table failed\n");
5477 return ret;
5478 }
5479 }
5480 ret = ci_program_memory_timing_parameters(adev);
5481 if (ret) {
5482 DRM_ERROR("ci_program_memory_timing_parameters failed\n");
5483 return ret;
5484 }
5485 ret = ci_unfreeze_sclk_mclk_dpm(adev);
5486 if (ret) {
5487 DRM_ERROR("ci_unfreeze_sclk_mclk_dpm failed\n");
5488 return ret;
5489 }
5490 ret = ci_upload_dpm_level_enable_mask(adev);
5491 if (ret) {
5492 DRM_ERROR("ci_upload_dpm_level_enable_mask failed\n");
5493 return ret;
5494 }
5495 if (pi->pcie_performance_request)
5496 ci_notify_link_speed_change_after_state_change(adev, new_ps, old_ps);
5497
5498 return 0;
5499}
5500
5501#if 0
5502static void ci_dpm_reset_asic(struct amdgpu_device *adev)
5503{
5504 ci_set_boot_state(adev);
5505}
5506#endif
5507
5508static void ci_dpm_display_configuration_changed(struct amdgpu_device *adev)
5509{
5510 ci_program_display_gap(adev);
5511}
5512
5513union power_info {
5514 struct _ATOM_POWERPLAY_INFO info;
5515 struct _ATOM_POWERPLAY_INFO_V2 info_2;
5516 struct _ATOM_POWERPLAY_INFO_V3 info_3;
5517 struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
5518 struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
5519 struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
5520};
5521
5522union pplib_clock_info {
5523 struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
5524 struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
5525 struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
5526 struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
5527 struct _ATOM_PPLIB_SI_CLOCK_INFO si;
5528 struct _ATOM_PPLIB_CI_CLOCK_INFO ci;
5529};
5530
5531union pplib_power_state {
5532 struct _ATOM_PPLIB_STATE v1;
5533 struct _ATOM_PPLIB_STATE_V2 v2;
5534};
5535
5536static void ci_parse_pplib_non_clock_info(struct amdgpu_device *adev,
5537 struct amdgpu_ps *rps,
5538 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
5539 u8 table_rev)
5540{
5541 rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
5542 rps->class = le16_to_cpu(non_clock_info->usClassification);
5543 rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
5544
5545 if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
5546 rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
5547 rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
5548 } else {
5549 rps->vclk = 0;
5550 rps->dclk = 0;
5551 }
5552
5553 if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
5554 adev->pm.dpm.boot_ps = rps;
5555 if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
5556 adev->pm.dpm.uvd_ps = rps;
5557}
5558
5559static void ci_parse_pplib_clock_info(struct amdgpu_device *adev,
5560 struct amdgpu_ps *rps, int index,
5561 union pplib_clock_info *clock_info)
5562{
5563 struct ci_power_info *pi = ci_get_pi(adev);
5564 struct ci_ps *ps = ci_get_ps(rps);
5565 struct ci_pl *pl = &ps->performance_levels[index];
5566
5567 ps->performance_level_count = index + 1;
5568
5569 pl->sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
5570 pl->sclk |= clock_info->ci.ucEngineClockHigh << 16;
5571 pl->mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
5572 pl->mclk |= clock_info->ci.ucMemoryClockHigh << 16;
5573
5574 pl->pcie_gen = amdgpu_get_pcie_gen_support(adev,
5575 pi->sys_pcie_mask,
5576 pi->vbios_boot_state.pcie_gen_bootup_value,
5577 clock_info->ci.ucPCIEGen);
5578 pl->pcie_lane = amdgpu_get_pcie_lane_support(adev,
5579 pi->vbios_boot_state.pcie_lane_bootup_value,
5580 le16_to_cpu(clock_info->ci.usPCIELane));
5581
5582 if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
5583 pi->acpi_pcie_gen = pl->pcie_gen;
5584 }
5585
5586 if (rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) {
5587 pi->ulv.supported = true;
5588 pi->ulv.pl = *pl;
5589 pi->ulv.cg_ulv_parameter = CISLANDS_CGULVPARAMETER_DFLT;
5590 }
5591
5592 /* patch up boot state */
5593 if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
5594 pl->mclk = pi->vbios_boot_state.mclk_bootup_value;
5595 pl->sclk = pi->vbios_boot_state.sclk_bootup_value;
5596 pl->pcie_gen = pi->vbios_boot_state.pcie_gen_bootup_value;
5597 pl->pcie_lane = pi->vbios_boot_state.pcie_lane_bootup_value;
5598 }
5599
5600 switch (rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
5601 case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
5602 pi->use_pcie_powersaving_levels = true;
5603 if (pi->pcie_gen_powersaving.max < pl->pcie_gen)
5604 pi->pcie_gen_powersaving.max = pl->pcie_gen;
5605 if (pi->pcie_gen_powersaving.min > pl->pcie_gen)
5606 pi->pcie_gen_powersaving.min = pl->pcie_gen;
5607 if (pi->pcie_lane_powersaving.max < pl->pcie_lane)
5608 pi->pcie_lane_powersaving.max = pl->pcie_lane;
5609 if (pi->pcie_lane_powersaving.min > pl->pcie_lane)
5610 pi->pcie_lane_powersaving.min = pl->pcie_lane;
5611 break;
5612 case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
5613 pi->use_pcie_performance_levels = true;
5614 if (pi->pcie_gen_performance.max < pl->pcie_gen)
5615 pi->pcie_gen_performance.max = pl->pcie_gen;
5616 if (pi->pcie_gen_performance.min > pl->pcie_gen)
5617 pi->pcie_gen_performance.min = pl->pcie_gen;
5618 if (pi->pcie_lane_performance.max < pl->pcie_lane)
5619 pi->pcie_lane_performance.max = pl->pcie_lane;
5620 if (pi->pcie_lane_performance.min > pl->pcie_lane)
5621 pi->pcie_lane_performance.min = pl->pcie_lane;
5622 break;
5623 default:
5624 break;
5625 }
5626}
5627
5628static int ci_parse_power_table(struct amdgpu_device *adev)
5629{
5630 struct amdgpu_mode_info *mode_info = &adev->mode_info;
5631 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
5632 union pplib_power_state *power_state;
5633 int i, j, k, non_clock_array_index, clock_array_index;
5634 union pplib_clock_info *clock_info;
5635 struct _StateArray *state_array;
5636 struct _ClockInfoArray *clock_info_array;
5637 struct _NonClockInfoArray *non_clock_info_array;
5638 union power_info *power_info;
5639 int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
5640 u16 data_offset;
5641 u8 frev, crev;
5642 u8 *power_state_offset;
5643 struct ci_ps *ps;
5644
5645 if (!amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
5646 &frev, &crev, &data_offset))
5647 return -EINVAL;
5648 power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
5649
5650 amdgpu_add_thermal_controller(adev);
5651
5652 state_array = (struct _StateArray *)
5653 (mode_info->atom_context->bios + data_offset +
5654 le16_to_cpu(power_info->pplib.usStateArrayOffset));
5655 clock_info_array = (struct _ClockInfoArray *)
5656 (mode_info->atom_context->bios + data_offset +
5657 le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
5658 non_clock_info_array = (struct _NonClockInfoArray *)
5659 (mode_info->atom_context->bios + data_offset +
5660 le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
5661
5662 adev->pm.dpm.ps = kzalloc(sizeof(struct amdgpu_ps) *
5663 state_array->ucNumEntries, GFP_KERNEL);
5664 if (!adev->pm.dpm.ps)
5665 return -ENOMEM;
5666 power_state_offset = (u8 *)state_array->states;
5667 for (i = 0; i < state_array->ucNumEntries; i++) {
5668 u8 *idx;
5669 power_state = (union pplib_power_state *)power_state_offset;
5670 non_clock_array_index = power_state->v2.nonClockInfoIndex;
5671 non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
5672 &non_clock_info_array->nonClockInfo[non_clock_array_index];
5673 ps = kzalloc(sizeof(struct ci_ps), GFP_KERNEL);
5674 if (ps == NULL) {
5675 kfree(adev->pm.dpm.ps);
5676 return -ENOMEM;
5677 }
5678 adev->pm.dpm.ps[i].ps_priv = ps;
5679 ci_parse_pplib_non_clock_info(adev, &adev->pm.dpm.ps[i],
5680 non_clock_info,
5681 non_clock_info_array->ucEntrySize);
5682 k = 0;
5683 idx = (u8 *)&power_state->v2.clockInfoIndex[0];
5684 for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
5685 clock_array_index = idx[j];
5686 if (clock_array_index >= clock_info_array->ucNumEntries)
5687 continue;
5688 if (k >= CISLANDS_MAX_HARDWARE_POWERLEVELS)
5689 break;
5690 clock_info = (union pplib_clock_info *)
5691 ((u8 *)&clock_info_array->clockInfo[0] +
5692 (clock_array_index * clock_info_array->ucEntrySize));
5693 ci_parse_pplib_clock_info(adev,
5694 &adev->pm.dpm.ps[i], k,
5695 clock_info);
5696 k++;
5697 }
5698 power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
5699 }
5700 adev->pm.dpm.num_ps = state_array->ucNumEntries;
5701
5702 /* fill in the vce power states */
Rex Zhu66ba1af2016-10-12 15:38:56 +08005703 for (i = 0; i < adev->pm.dpm.num_of_vce_states; i++) {
Alex Deuchera2e73f52015-04-20 17:09:27 -04005704 u32 sclk, mclk;
5705 clock_array_index = adev->pm.dpm.vce_states[i].clk_idx;
5706 clock_info = (union pplib_clock_info *)
5707 &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
5708 sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
5709 sclk |= clock_info->ci.ucEngineClockHigh << 16;
5710 mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
5711 mclk |= clock_info->ci.ucMemoryClockHigh << 16;
5712 adev->pm.dpm.vce_states[i].sclk = sclk;
5713 adev->pm.dpm.vce_states[i].mclk = mclk;
5714 }
5715
5716 return 0;
5717}
5718
5719static int ci_get_vbios_boot_values(struct amdgpu_device *adev,
5720 struct ci_vbios_boot_state *boot_state)
5721{
5722 struct amdgpu_mode_info *mode_info = &adev->mode_info;
5723 int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
5724 ATOM_FIRMWARE_INFO_V2_2 *firmware_info;
5725 u8 frev, crev;
5726 u16 data_offset;
5727
5728 if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
5729 &frev, &crev, &data_offset)) {
5730 firmware_info =
5731 (ATOM_FIRMWARE_INFO_V2_2 *)(mode_info->atom_context->bios +
5732 data_offset);
5733 boot_state->mvdd_bootup_value = le16_to_cpu(firmware_info->usBootUpMVDDCVoltage);
5734 boot_state->vddc_bootup_value = le16_to_cpu(firmware_info->usBootUpVDDCVoltage);
5735 boot_state->vddci_bootup_value = le16_to_cpu(firmware_info->usBootUpVDDCIVoltage);
5736 boot_state->pcie_gen_bootup_value = ci_get_current_pcie_speed(adev);
5737 boot_state->pcie_lane_bootup_value = ci_get_current_pcie_lane_number(adev);
5738 boot_state->sclk_bootup_value = le32_to_cpu(firmware_info->ulDefaultEngineClock);
5739 boot_state->mclk_bootup_value = le32_to_cpu(firmware_info->ulDefaultMemoryClock);
5740
5741 return 0;
5742 }
5743 return -EINVAL;
5744}
5745
5746static void ci_dpm_fini(struct amdgpu_device *adev)
5747{
5748 int i;
5749
5750 for (i = 0; i < adev->pm.dpm.num_ps; i++) {
5751 kfree(adev->pm.dpm.ps[i].ps_priv);
5752 }
5753 kfree(adev->pm.dpm.ps);
5754 kfree(adev->pm.dpm.priv);
5755 kfree(adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
5756 amdgpu_free_extended_power_table(adev);
5757}
5758
5759/**
5760 * ci_dpm_init_microcode - load ucode images from disk
5761 *
5762 * @adev: amdgpu_device pointer
5763 *
5764 * Use the firmware interface to load the ucode images into
5765 * the driver (not loaded into hw).
5766 * Returns 0 on success, error on failure.
5767 */
5768static int ci_dpm_init_microcode(struct amdgpu_device *adev)
5769{
5770 const char *chip_name;
5771 char fw_name[30];
5772 int err;
5773
5774 DRM_DEBUG("\n");
5775
5776 switch (adev->asic_type) {
5777 case CHIP_BONAIRE:
Alex Deucher2254c212015-12-10 00:49:32 -05005778 if ((adev->pdev->revision == 0x80) ||
5779 (adev->pdev->revision == 0x81) ||
5780 (adev->pdev->device == 0x665f))
5781 chip_name = "bonaire_k";
5782 else
5783 chip_name = "bonaire";
Alex Deuchera2e73f52015-04-20 17:09:27 -04005784 break;
5785 case CHIP_HAWAII:
Alex Deucher2254c212015-12-10 00:49:32 -05005786 if (adev->pdev->revision == 0x80)
5787 chip_name = "hawaii_k";
5788 else
5789 chip_name = "hawaii";
Alex Deuchera2e73f52015-04-20 17:09:27 -04005790 break;
5791 case CHIP_KAVERI:
5792 case CHIP_KABINI:
Alex Deucherb9a8be92016-07-29 18:14:39 -04005793 case CHIP_MULLINS:
Alex Deuchera2e73f52015-04-20 17:09:27 -04005794 default: BUG();
5795 }
5796
5797 snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
5798 err = request_firmware(&adev->pm.fw, fw_name, adev->dev);
5799 if (err)
5800 goto out;
5801 err = amdgpu_ucode_validate(adev->pm.fw);
5802
5803out:
5804 if (err) {
5805 printk(KERN_ERR
5806 "cik_smc: Failed to load firmware \"%s\"\n",
5807 fw_name);
5808 release_firmware(adev->pm.fw);
5809 adev->pm.fw = NULL;
5810 }
5811 return err;
5812}
5813
5814static int ci_dpm_init(struct amdgpu_device *adev)
5815{
5816 int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
5817 SMU7_Discrete_DpmTable *dpm_table;
5818 struct amdgpu_gpio_rec gpio;
5819 u16 data_offset, size;
5820 u8 frev, crev;
5821 struct ci_power_info *pi;
5822 int ret;
Alex Deuchera2e73f52015-04-20 17:09:27 -04005823
Alex Deuchera2e73f52015-04-20 17:09:27 -04005824 pi = kzalloc(sizeof(struct ci_power_info), GFP_KERNEL);
5825 if (pi == NULL)
5826 return -ENOMEM;
5827 adev->pm.dpm.priv = pi;
5828
Alex Deucher50171eb2016-02-04 10:44:04 -05005829 pi->sys_pcie_mask =
5830 (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_MASK) >>
5831 CAIL_PCIE_LINK_SPEED_SUPPORT_SHIFT;
5832
Alex Deuchera2e73f52015-04-20 17:09:27 -04005833 pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
5834
5835 pi->pcie_gen_performance.max = AMDGPU_PCIE_GEN1;
5836 pi->pcie_gen_performance.min = AMDGPU_PCIE_GEN3;
5837 pi->pcie_gen_powersaving.max = AMDGPU_PCIE_GEN1;
5838 pi->pcie_gen_powersaving.min = AMDGPU_PCIE_GEN3;
5839
5840 pi->pcie_lane_performance.max = 0;
5841 pi->pcie_lane_performance.min = 16;
5842 pi->pcie_lane_powersaving.max = 0;
5843 pi->pcie_lane_powersaving.min = 16;
5844
5845 ret = ci_get_vbios_boot_values(adev, &pi->vbios_boot_state);
5846 if (ret) {
5847 ci_dpm_fini(adev);
5848 return ret;
5849 }
5850
5851 ret = amdgpu_get_platform_caps(adev);
5852 if (ret) {
5853 ci_dpm_fini(adev);
5854 return ret;
5855 }
5856
5857 ret = amdgpu_parse_extended_power_table(adev);
5858 if (ret) {
5859 ci_dpm_fini(adev);
5860 return ret;
5861 }
5862
5863 ret = ci_parse_power_table(adev);
5864 if (ret) {
5865 ci_dpm_fini(adev);
5866 return ret;
5867 }
5868
5869 pi->dll_default_on = false;
5870 pi->sram_end = SMC_RAM_END;
5871
5872 pi->activity_target[0] = CISLAND_TARGETACTIVITY_DFLT;
5873 pi->activity_target[1] = CISLAND_TARGETACTIVITY_DFLT;
5874 pi->activity_target[2] = CISLAND_TARGETACTIVITY_DFLT;
5875 pi->activity_target[3] = CISLAND_TARGETACTIVITY_DFLT;
5876 pi->activity_target[4] = CISLAND_TARGETACTIVITY_DFLT;
5877 pi->activity_target[5] = CISLAND_TARGETACTIVITY_DFLT;
5878 pi->activity_target[6] = CISLAND_TARGETACTIVITY_DFLT;
5879 pi->activity_target[7] = CISLAND_TARGETACTIVITY_DFLT;
5880
5881 pi->mclk_activity_target = CISLAND_MCLK_TARGETACTIVITY_DFLT;
5882
5883 pi->sclk_dpm_key_disabled = 0;
5884 pi->mclk_dpm_key_disabled = 0;
5885 pi->pcie_dpm_key_disabled = 0;
5886 pi->thermal_sclk_dpm_enabled = 0;
5887
Rex Zhu66bc3f72016-07-28 17:36:35 +08005888 if (amdgpu_sclk_deep_sleep_en)
5889 pi->caps_sclk_ds = true;
5890 else
5891 pi->caps_sclk_ds = false;
Alex Deuchera2e73f52015-04-20 17:09:27 -04005892
5893 pi->mclk_strobe_mode_threshold = 40000;
5894 pi->mclk_stutter_mode_threshold = 40000;
5895 pi->mclk_edc_enable_threshold = 40000;
5896 pi->mclk_edc_wr_enable_threshold = 40000;
5897
5898 ci_initialize_powertune_defaults(adev);
5899
5900 pi->caps_fps = false;
5901
5902 pi->caps_sclk_throttle_low_notification = false;
5903
5904 pi->caps_uvd_dpm = true;
5905 pi->caps_vce_dpm = true;
5906
5907 ci_get_leakage_voltages(adev);
5908 ci_patch_dependency_tables_with_leakage(adev);
5909 ci_set_private_data_variables_based_on_pptable(adev);
5910
5911 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
5912 kzalloc(4 * sizeof(struct amdgpu_clock_voltage_dependency_entry), GFP_KERNEL);
5913 if (!adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
5914 ci_dpm_fini(adev);
5915 return -ENOMEM;
5916 }
5917 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
5918 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
5919 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
5920 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
5921 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
5922 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
5923 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
5924 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
5925 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
5926
5927 adev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
5928 adev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
5929 adev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
5930
5931 adev->pm.dpm.dyn_state.valid_sclk_values.count = 0;
5932 adev->pm.dpm.dyn_state.valid_sclk_values.values = NULL;
5933 adev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
5934 adev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
5935
5936 if (adev->asic_type == CHIP_HAWAII) {
5937 pi->thermal_temp_setting.temperature_low = 94500;
5938 pi->thermal_temp_setting.temperature_high = 95000;
5939 pi->thermal_temp_setting.temperature_shutdown = 104000;
5940 } else {
5941 pi->thermal_temp_setting.temperature_low = 99500;
5942 pi->thermal_temp_setting.temperature_high = 100000;
5943 pi->thermal_temp_setting.temperature_shutdown = 104000;
5944 }
5945
5946 pi->uvd_enabled = false;
5947
5948 dpm_table = &pi->smc_state_table;
5949
5950 gpio = amdgpu_atombios_lookup_gpio(adev, VDDC_VRHOT_GPIO_PINID);
5951 if (gpio.valid) {
5952 dpm_table->VRHotGpio = gpio.shift;
5953 adev->pm.dpm.platform_caps |= ATOM_PP_PLATFORM_CAP_REGULATOR_HOT;
5954 } else {
5955 dpm_table->VRHotGpio = CISLANDS_UNUSED_GPIO_PIN;
5956 adev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_REGULATOR_HOT;
5957 }
5958
5959 gpio = amdgpu_atombios_lookup_gpio(adev, PP_AC_DC_SWITCH_GPIO_PINID);
5960 if (gpio.valid) {
5961 dpm_table->AcDcGpio = gpio.shift;
5962 adev->pm.dpm.platform_caps |= ATOM_PP_PLATFORM_CAP_HARDWAREDC;
5963 } else {
5964 dpm_table->AcDcGpio = CISLANDS_UNUSED_GPIO_PIN;
5965 adev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_HARDWAREDC;
5966 }
5967
5968 gpio = amdgpu_atombios_lookup_gpio(adev, VDDC_PCC_GPIO_PINID);
5969 if (gpio.valid) {
5970 u32 tmp = RREG32_SMC(ixCNB_PWRMGT_CNTL);
5971
5972 switch (gpio.shift) {
5973 case 0:
5974 tmp &= ~CNB_PWRMGT_CNTL__GNB_SLOW_MODE_MASK;
5975 tmp |= 1 << CNB_PWRMGT_CNTL__GNB_SLOW_MODE__SHIFT;
5976 break;
5977 case 1:
5978 tmp &= ~CNB_PWRMGT_CNTL__GNB_SLOW_MODE_MASK;
5979 tmp |= 2 << CNB_PWRMGT_CNTL__GNB_SLOW_MODE__SHIFT;
5980 break;
5981 case 2:
5982 tmp |= CNB_PWRMGT_CNTL__GNB_SLOW_MASK;
5983 break;
5984 case 3:
5985 tmp |= CNB_PWRMGT_CNTL__FORCE_NB_PS1_MASK;
5986 break;
5987 case 4:
5988 tmp |= CNB_PWRMGT_CNTL__DPM_ENABLED_MASK;
5989 break;
5990 default:
5991 DRM_ERROR("Invalid PCC GPIO: %u!\n", gpio.shift);
5992 break;
5993 }
5994 WREG32_SMC(ixCNB_PWRMGT_CNTL, tmp);
5995 }
5996
5997 pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_NONE;
5998 pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_NONE;
5999 pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_NONE;
6000 if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_GPIO_LUT))
6001 pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
6002 else if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_SVID2))
6003 pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
6004
6005 if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL) {
6006 if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_GPIO_LUT))
6007 pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
6008 else if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_SVID2))
6009 pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
6010 else
6011 adev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL;
6012 }
6013
6014 if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_MVDDCONTROL) {
6015 if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_GPIO_LUT))
6016 pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
6017 else if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_SVID2))
6018 pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
6019 else
6020 adev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_MVDDCONTROL;
6021 }
6022
6023 pi->vddc_phase_shed_control = true;
6024
6025#if defined(CONFIG_ACPI)
6026 pi->pcie_performance_request =
6027 amdgpu_acpi_is_pcie_performance_request_supported(adev);
6028#else
6029 pi->pcie_performance_request = false;
6030#endif
6031
6032 if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, &size,
6033 &frev, &crev, &data_offset)) {
6034 pi->caps_sclk_ss_support = true;
6035 pi->caps_mclk_ss_support = true;
6036 pi->dynamic_ss = true;
6037 } else {
6038 pi->caps_sclk_ss_support = false;
6039 pi->caps_mclk_ss_support = false;
6040 pi->dynamic_ss = true;
6041 }
6042
6043 if (adev->pm.int_thermal_type != THERMAL_TYPE_NONE)
6044 pi->thermal_protection = true;
6045 else
6046 pi->thermal_protection = false;
6047
6048 pi->caps_dynamic_ac_timing = true;
6049
Rex Zhuc08770e2016-08-24 19:39:06 +08006050 pi->uvd_power_gated = true;
Alex Deuchera2e73f52015-04-20 17:09:27 -04006051
6052 /* make sure dc limits are valid */
6053 if ((adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
6054 (adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
6055 adev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
6056 adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
6057
6058 pi->fan_ctrl_is_in_default_mode = true;
6059
6060 return 0;
6061}
6062
6063static void
6064ci_dpm_debugfs_print_current_performance_level(struct amdgpu_device *adev,
6065 struct seq_file *m)
6066{
6067 struct ci_power_info *pi = ci_get_pi(adev);
6068 struct amdgpu_ps *rps = &pi->current_rps;
6069 u32 sclk = ci_get_average_sclk_freq(adev);
6070 u32 mclk = ci_get_average_mclk_freq(adev);
Rex Zhu93545732016-01-06 17:08:46 +08006071 u32 activity_percent = 50;
6072 int ret;
6073
6074 ret = ci_read_smc_soft_register(adev, offsetof(SMU7_SoftRegisters, AverageGraphicsA),
6075 &activity_percent);
6076
6077 if (ret == 0) {
6078 activity_percent += 0x80;
6079 activity_percent >>= 8;
6080 activity_percent = activity_percent > 100 ? 100 : activity_percent;
6081 }
Alex Deuchera2e73f52015-04-20 17:09:27 -04006082
6083 seq_printf(m, "uvd %sabled\n", pi->uvd_enabled ? "en" : "dis");
6084 seq_printf(m, "vce %sabled\n", rps->vce_active ? "en" : "dis");
6085 seq_printf(m, "power level avg sclk: %u mclk: %u\n",
6086 sclk, mclk);
Rex Zhu93545732016-01-06 17:08:46 +08006087 seq_printf(m, "GPU load: %u %%\n", activity_percent);
Alex Deuchera2e73f52015-04-20 17:09:27 -04006088}
6089
6090static void ci_dpm_print_power_state(struct amdgpu_device *adev,
6091 struct amdgpu_ps *rps)
6092{
6093 struct ci_ps *ps = ci_get_ps(rps);
6094 struct ci_pl *pl;
6095 int i;
6096
6097 amdgpu_dpm_print_class_info(rps->class, rps->class2);
6098 amdgpu_dpm_print_cap_info(rps->caps);
6099 printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
6100 for (i = 0; i < ps->performance_level_count; i++) {
6101 pl = &ps->performance_levels[i];
6102 printk("\t\tpower level %d sclk: %u mclk: %u pcie gen: %u pcie lanes: %u\n",
6103 i, pl->sclk, pl->mclk, pl->pcie_gen + 1, pl->pcie_lane);
6104 }
6105 amdgpu_dpm_print_ps_status(adev, rps);
6106}
6107
Rex Zhu1d516c42016-10-14 19:16:54 +08006108static inline bool ci_are_power_levels_equal(const struct ci_pl *ci_cpl1,
6109 const struct ci_pl *ci_cpl2)
6110{
6111 return ((ci_cpl1->mclk == ci_cpl2->mclk) &&
6112 (ci_cpl1->sclk == ci_cpl2->sclk) &&
6113 (ci_cpl1->pcie_gen == ci_cpl2->pcie_gen) &&
6114 (ci_cpl1->pcie_lane == ci_cpl2->pcie_lane));
6115}
6116
6117static int ci_check_state_equal(struct amdgpu_device *adev,
6118 struct amdgpu_ps *cps,
6119 struct amdgpu_ps *rps,
6120 bool *equal)
6121{
6122 struct ci_ps *ci_cps;
6123 struct ci_ps *ci_rps;
6124 int i;
6125
6126 if (adev == NULL || cps == NULL || rps == NULL || equal == NULL)
6127 return -EINVAL;
6128
6129 ci_cps = ci_get_ps(cps);
6130 ci_rps = ci_get_ps(rps);
6131
6132 if (ci_cps == NULL) {
6133 *equal = false;
6134 return 0;
6135 }
6136
6137 if (ci_cps->performance_level_count != ci_rps->performance_level_count) {
6138
6139 *equal = false;
6140 return 0;
6141 }
6142
6143 for (i = 0; i < ci_cps->performance_level_count; i++) {
6144 if (!ci_are_power_levels_equal(&(ci_cps->performance_levels[i]),
6145 &(ci_rps->performance_levels[i]))) {
6146 *equal = false;
6147 return 0;
6148 }
6149 }
6150
6151 /* If all performance levels are the same try to use the UVD clocks to break the tie.*/
6152 *equal = ((cps->vclk == rps->vclk) && (cps->dclk == rps->dclk));
6153 *equal &= ((cps->evclk == rps->evclk) && (cps->ecclk == rps->ecclk));
6154
6155 return 0;
6156}
6157
Alex Deuchera2e73f52015-04-20 17:09:27 -04006158static u32 ci_dpm_get_sclk(struct amdgpu_device *adev, bool low)
6159{
6160 struct ci_power_info *pi = ci_get_pi(adev);
6161 struct ci_ps *requested_state = ci_get_ps(&pi->requested_rps);
6162
6163 if (low)
6164 return requested_state->performance_levels[0].sclk;
6165 else
6166 return requested_state->performance_levels[requested_state->performance_level_count - 1].sclk;
6167}
6168
6169static u32 ci_dpm_get_mclk(struct amdgpu_device *adev, bool low)
6170{
6171 struct ci_power_info *pi = ci_get_pi(adev);
6172 struct ci_ps *requested_state = ci_get_ps(&pi->requested_rps);
6173
6174 if (low)
6175 return requested_state->performance_levels[0].mclk;
6176 else
6177 return requested_state->performance_levels[requested_state->performance_level_count - 1].mclk;
6178}
6179
6180/* get temperature in millidegrees */
6181static int ci_dpm_get_temp(struct amdgpu_device *adev)
6182{
6183 u32 temp;
6184 int actual_temp = 0;
6185
6186 temp = (RREG32_SMC(ixCG_MULT_THERMAL_STATUS) & CG_MULT_THERMAL_STATUS__CTF_TEMP_MASK) >>
6187 CG_MULT_THERMAL_STATUS__CTF_TEMP__SHIFT;
6188
6189 if (temp & 0x200)
6190 actual_temp = 255;
6191 else
6192 actual_temp = temp & 0x1ff;
6193
6194 actual_temp = actual_temp * 1000;
6195
6196 return actual_temp;
6197}
6198
6199static int ci_set_temperature_range(struct amdgpu_device *adev)
6200{
6201 int ret;
6202
6203 ret = ci_thermal_enable_alert(adev, false);
6204 if (ret)
6205 return ret;
6206 ret = ci_thermal_set_temperature_range(adev, CISLANDS_TEMP_RANGE_MIN,
6207 CISLANDS_TEMP_RANGE_MAX);
6208 if (ret)
6209 return ret;
6210 ret = ci_thermal_enable_alert(adev, true);
6211 if (ret)
6212 return ret;
6213 return ret;
6214}
6215
yanyang15fc3aee2015-05-22 14:39:35 -04006216static int ci_dpm_early_init(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04006217{
yanyang15fc3aee2015-05-22 14:39:35 -04006218 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
6219
Alex Deuchera2e73f52015-04-20 17:09:27 -04006220 ci_dpm_set_dpm_funcs(adev);
6221 ci_dpm_set_irq_funcs(adev);
6222
6223 return 0;
6224}
6225
yanyang15fc3aee2015-05-22 14:39:35 -04006226static int ci_dpm_late_init(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04006227{
6228 int ret;
yanyang15fc3aee2015-05-22 14:39:35 -04006229 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deuchera2e73f52015-04-20 17:09:27 -04006230
6231 if (!amdgpu_dpm)
6232 return 0;
6233
Alex Deucherfa022a92015-09-30 17:05:40 -04006234 /* init the sysfs and debugfs files late */
6235 ret = amdgpu_pm_sysfs_init(adev);
6236 if (ret)
6237 return ret;
6238
Alex Deuchera2e73f52015-04-20 17:09:27 -04006239 ret = ci_set_temperature_range(adev);
6240 if (ret)
6241 return ret;
6242
Alex Deuchera2e73f52015-04-20 17:09:27 -04006243 return 0;
6244}
6245
yanyang15fc3aee2015-05-22 14:39:35 -04006246static int ci_dpm_sw_init(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04006247{
6248 int ret;
yanyang15fc3aee2015-05-22 14:39:35 -04006249 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deuchera2e73f52015-04-20 17:09:27 -04006250
6251 ret = amdgpu_irq_add_id(adev, 230, &adev->pm.dpm.thermal.irq);
6252 if (ret)
6253 return ret;
6254
6255 ret = amdgpu_irq_add_id(adev, 231, &adev->pm.dpm.thermal.irq);
6256 if (ret)
6257 return ret;
6258
6259 /* default to balanced state */
6260 adev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
6261 adev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
6262 adev->pm.dpm.forced_level = AMDGPU_DPM_FORCED_LEVEL_AUTO;
6263 adev->pm.default_sclk = adev->clock.default_sclk;
6264 adev->pm.default_mclk = adev->clock.default_mclk;
6265 adev->pm.current_sclk = adev->clock.default_sclk;
6266 adev->pm.current_mclk = adev->clock.default_mclk;
6267 adev->pm.int_thermal_type = THERMAL_TYPE_NONE;
6268
6269 if (amdgpu_dpm == 0)
6270 return 0;
6271
Christian Königfaad24c2015-05-28 22:02:26 +02006272 ret = ci_dpm_init_microcode(adev);
6273 if (ret)
6274 return ret;
6275
Alex Deuchera2e73f52015-04-20 17:09:27 -04006276 INIT_WORK(&adev->pm.dpm.thermal.work, amdgpu_dpm_thermal_work_handler);
6277 mutex_lock(&adev->pm.mutex);
6278 ret = ci_dpm_init(adev);
6279 if (ret)
6280 goto dpm_failed;
6281 adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
6282 if (amdgpu_dpm == 1)
6283 amdgpu_pm_print_power_states(adev);
Alex Deuchera2e73f52015-04-20 17:09:27 -04006284 mutex_unlock(&adev->pm.mutex);
6285 DRM_INFO("amdgpu: dpm initialized\n");
6286
6287 return 0;
6288
6289dpm_failed:
6290 ci_dpm_fini(adev);
6291 mutex_unlock(&adev->pm.mutex);
6292 DRM_ERROR("amdgpu: dpm initialization failed\n");
6293 return ret;
6294}
6295
yanyang15fc3aee2015-05-22 14:39:35 -04006296static int ci_dpm_sw_fini(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04006297{
yanyang15fc3aee2015-05-22 14:39:35 -04006298 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
6299
Alex Deuchera2e73f52015-04-20 17:09:27 -04006300 mutex_lock(&adev->pm.mutex);
6301 amdgpu_pm_sysfs_fini(adev);
6302 ci_dpm_fini(adev);
6303 mutex_unlock(&adev->pm.mutex);
6304
Alex Deucher768c95e2016-06-01 11:09:01 -04006305 release_firmware(adev->pm.fw);
6306 adev->pm.fw = NULL;
6307
Alex Deuchera2e73f52015-04-20 17:09:27 -04006308 return 0;
6309}
6310
yanyang15fc3aee2015-05-22 14:39:35 -04006311static int ci_dpm_hw_init(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04006312{
6313 int ret;
6314
yanyang15fc3aee2015-05-22 14:39:35 -04006315 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
6316
Alex Deuchera2e73f52015-04-20 17:09:27 -04006317 if (!amdgpu_dpm)
6318 return 0;
6319
6320 mutex_lock(&adev->pm.mutex);
6321 ci_dpm_setup_asic(adev);
6322 ret = ci_dpm_enable(adev);
6323 if (ret)
6324 adev->pm.dpm_enabled = false;
6325 else
6326 adev->pm.dpm_enabled = true;
6327 mutex_unlock(&adev->pm.mutex);
6328
6329 return ret;
6330}
6331
yanyang15fc3aee2015-05-22 14:39:35 -04006332static int ci_dpm_hw_fini(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04006333{
yanyang15fc3aee2015-05-22 14:39:35 -04006334 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
6335
Alex Deuchera2e73f52015-04-20 17:09:27 -04006336 if (adev->pm.dpm_enabled) {
6337 mutex_lock(&adev->pm.mutex);
6338 ci_dpm_disable(adev);
6339 mutex_unlock(&adev->pm.mutex);
6340 }
6341
6342 return 0;
6343}
6344
yanyang15fc3aee2015-05-22 14:39:35 -04006345static int ci_dpm_suspend(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04006346{
yanyang15fc3aee2015-05-22 14:39:35 -04006347 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
6348
Alex Deuchera2e73f52015-04-20 17:09:27 -04006349 if (adev->pm.dpm_enabled) {
6350 mutex_lock(&adev->pm.mutex);
Rex Zhu86f8c592016-10-03 20:46:36 +08006351 amdgpu_irq_put(adev, &adev->pm.dpm.thermal.irq,
6352 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH);
6353 amdgpu_irq_put(adev, &adev->pm.dpm.thermal.irq,
6354 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW);
6355 adev->pm.dpm.last_user_state = adev->pm.dpm.user_state;
6356 adev->pm.dpm.last_state = adev->pm.dpm.state;
6357 adev->pm.dpm.user_state = POWER_STATE_TYPE_INTERNAL_BOOT;
6358 adev->pm.dpm.state = POWER_STATE_TYPE_INTERNAL_BOOT;
Alex Deuchera2e73f52015-04-20 17:09:27 -04006359 mutex_unlock(&adev->pm.mutex);
Rex Zhu86f8c592016-10-03 20:46:36 +08006360 amdgpu_pm_compute_clocks(adev);
6361
Alex Deuchera2e73f52015-04-20 17:09:27 -04006362 }
Rex Zhu86f8c592016-10-03 20:46:36 +08006363
Alex Deuchera2e73f52015-04-20 17:09:27 -04006364 return 0;
6365}
6366
yanyang15fc3aee2015-05-22 14:39:35 -04006367static int ci_dpm_resume(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04006368{
6369 int ret;
yanyang15fc3aee2015-05-22 14:39:35 -04006370 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deuchera2e73f52015-04-20 17:09:27 -04006371
6372 if (adev->pm.dpm_enabled) {
6373 /* asic init will reset to the boot state */
6374 mutex_lock(&adev->pm.mutex);
6375 ci_dpm_setup_asic(adev);
6376 ret = ci_dpm_enable(adev);
6377 if (ret)
6378 adev->pm.dpm_enabled = false;
6379 else
6380 adev->pm.dpm_enabled = true;
Rex Zhu86f8c592016-10-03 20:46:36 +08006381 adev->pm.dpm.user_state = adev->pm.dpm.last_user_state;
6382 adev->pm.dpm.state = adev->pm.dpm.last_state;
Alex Deuchera2e73f52015-04-20 17:09:27 -04006383 mutex_unlock(&adev->pm.mutex);
6384 if (adev->pm.dpm_enabled)
6385 amdgpu_pm_compute_clocks(adev);
6386 }
6387 return 0;
6388}
6389
yanyang15fc3aee2015-05-22 14:39:35 -04006390static bool ci_dpm_is_idle(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04006391{
6392 /* XXX */
6393 return true;
6394}
6395
yanyang15fc3aee2015-05-22 14:39:35 -04006396static int ci_dpm_wait_for_idle(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04006397{
6398 /* XXX */
6399 return 0;
6400}
6401
yanyang15fc3aee2015-05-22 14:39:35 -04006402static int ci_dpm_soft_reset(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04006403{
6404 return 0;
6405}
6406
6407static int ci_dpm_set_interrupt_state(struct amdgpu_device *adev,
6408 struct amdgpu_irq_src *source,
6409 unsigned type,
6410 enum amdgpu_interrupt_state state)
6411{
6412 u32 cg_thermal_int;
6413
6414 switch (type) {
6415 case AMDGPU_THERMAL_IRQ_LOW_TO_HIGH:
6416 switch (state) {
6417 case AMDGPU_IRQ_STATE_DISABLE:
6418 cg_thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
Rex Zhuc305fd52015-10-13 13:57:52 +08006419 cg_thermal_int |= CG_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK;
Alex Deuchera2e73f52015-04-20 17:09:27 -04006420 WREG32_SMC(ixCG_THERMAL_INT, cg_thermal_int);
6421 break;
6422 case AMDGPU_IRQ_STATE_ENABLE:
6423 cg_thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
Rex Zhuc305fd52015-10-13 13:57:52 +08006424 cg_thermal_int &= ~CG_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK;
Alex Deuchera2e73f52015-04-20 17:09:27 -04006425 WREG32_SMC(ixCG_THERMAL_INT, cg_thermal_int);
6426 break;
6427 default:
6428 break;
6429 }
6430 break;
6431
6432 case AMDGPU_THERMAL_IRQ_HIGH_TO_LOW:
6433 switch (state) {
6434 case AMDGPU_IRQ_STATE_DISABLE:
6435 cg_thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
Rex Zhuc305fd52015-10-13 13:57:52 +08006436 cg_thermal_int |= CG_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK;
Alex Deuchera2e73f52015-04-20 17:09:27 -04006437 WREG32_SMC(ixCG_THERMAL_INT, cg_thermal_int);
6438 break;
6439 case AMDGPU_IRQ_STATE_ENABLE:
6440 cg_thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
Rex Zhuc305fd52015-10-13 13:57:52 +08006441 cg_thermal_int &= ~CG_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK;
Alex Deuchera2e73f52015-04-20 17:09:27 -04006442 WREG32_SMC(ixCG_THERMAL_INT, cg_thermal_int);
6443 break;
6444 default:
6445 break;
6446 }
6447 break;
6448
6449 default:
6450 break;
6451 }
6452 return 0;
6453}
6454
6455static int ci_dpm_process_interrupt(struct amdgpu_device *adev,
Christian Königedf600d2016-05-03 15:54:54 +02006456 struct amdgpu_irq_src *source,
Alex Deuchera2e73f52015-04-20 17:09:27 -04006457 struct amdgpu_iv_entry *entry)
6458{
6459 bool queue_thermal = false;
6460
6461 if (entry == NULL)
6462 return -EINVAL;
6463
6464 switch (entry->src_id) {
6465 case 230: /* thermal low to high */
6466 DRM_DEBUG("IH: thermal low to high\n");
6467 adev->pm.dpm.thermal.high_to_low = false;
6468 queue_thermal = true;
6469 break;
6470 case 231: /* thermal high to low */
6471 DRM_DEBUG("IH: thermal high to low\n");
6472 adev->pm.dpm.thermal.high_to_low = true;
6473 queue_thermal = true;
6474 break;
6475 default:
6476 break;
6477 }
6478
6479 if (queue_thermal)
6480 schedule_work(&adev->pm.dpm.thermal.work);
6481
6482 return 0;
6483}
6484
yanyang15fc3aee2015-05-22 14:39:35 -04006485static int ci_dpm_set_clockgating_state(void *handle,
6486 enum amd_clockgating_state state)
Alex Deuchera2e73f52015-04-20 17:09:27 -04006487{
6488 return 0;
6489}
6490
yanyang15fc3aee2015-05-22 14:39:35 -04006491static int ci_dpm_set_powergating_state(void *handle,
6492 enum amd_powergating_state state)
Alex Deuchera2e73f52015-04-20 17:09:27 -04006493{
6494 return 0;
6495}
6496
Eric Huang19fbc432016-05-19 15:50:09 -04006497static int ci_dpm_print_clock_levels(struct amdgpu_device *adev,
6498 enum pp_clock_type type, char *buf)
6499{
6500 struct ci_power_info *pi = ci_get_pi(adev);
6501 struct ci_single_dpm_table *sclk_table = &pi->dpm_table.sclk_table;
6502 struct ci_single_dpm_table *mclk_table = &pi->dpm_table.mclk_table;
6503 struct ci_single_dpm_table *pcie_table = &pi->dpm_table.pcie_speed_table;
6504
6505 int i, now, size = 0;
6506 uint32_t clock, pcie_speed;
6507
6508 switch (type) {
6509 case PP_SCLK:
6510 amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_API_GetSclkFrequency);
6511 clock = RREG32(mmSMC_MSG_ARG_0);
6512
6513 for (i = 0; i < sclk_table->count; i++) {
6514 if (clock > sclk_table->dpm_levels[i].value)
6515 continue;
6516 break;
6517 }
6518 now = i;
6519
6520 for (i = 0; i < sclk_table->count; i++)
6521 size += sprintf(buf + size, "%d: %uMhz %s\n",
6522 i, sclk_table->dpm_levels[i].value / 100,
6523 (i == now) ? "*" : "");
6524 break;
6525 case PP_MCLK:
6526 amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_API_GetMclkFrequency);
6527 clock = RREG32(mmSMC_MSG_ARG_0);
6528
6529 for (i = 0; i < mclk_table->count; i++) {
6530 if (clock > mclk_table->dpm_levels[i].value)
6531 continue;
6532 break;
6533 }
6534 now = i;
6535
6536 for (i = 0; i < mclk_table->count; i++)
6537 size += sprintf(buf + size, "%d: %uMhz %s\n",
6538 i, mclk_table->dpm_levels[i].value / 100,
6539 (i == now) ? "*" : "");
6540 break;
6541 case PP_PCIE:
6542 pcie_speed = ci_get_current_pcie_speed(adev);
6543 for (i = 0; i < pcie_table->count; i++) {
6544 if (pcie_speed != pcie_table->dpm_levels[i].value)
6545 continue;
6546 break;
6547 }
6548 now = i;
6549
6550 for (i = 0; i < pcie_table->count; i++)
6551 size += sprintf(buf + size, "%d: %s %s\n", i,
6552 (pcie_table->dpm_levels[i].value == 0) ? "2.5GB, x1" :
6553 (pcie_table->dpm_levels[i].value == 1) ? "5.0GB, x16" :
6554 (pcie_table->dpm_levels[i].value == 2) ? "8.0GB, x16" : "",
6555 (i == now) ? "*" : "");
6556 break;
6557 default:
6558 break;
6559 }
6560
6561 return size;
6562}
6563
6564static int ci_dpm_force_clock_level(struct amdgpu_device *adev,
6565 enum pp_clock_type type, uint32_t mask)
6566{
6567 struct ci_power_info *pi = ci_get_pi(adev);
6568
6569 if (adev->pm.dpm.forced_level
6570 != AMDGPU_DPM_FORCED_LEVEL_MANUAL)
6571 return -EINVAL;
6572
6573 switch (type) {
6574 case PP_SCLK:
6575 if (!pi->sclk_dpm_key_disabled)
6576 amdgpu_ci_send_msg_to_smc_with_parameter(adev,
6577 PPSMC_MSG_SCLKDPM_SetEnabledMask,
6578 pi->dpm_level_enable_mask.sclk_dpm_enable_mask & mask);
6579 break;
6580
6581 case PP_MCLK:
6582 if (!pi->mclk_dpm_key_disabled)
6583 amdgpu_ci_send_msg_to_smc_with_parameter(adev,
6584 PPSMC_MSG_MCLKDPM_SetEnabledMask,
6585 pi->dpm_level_enable_mask.mclk_dpm_enable_mask & mask);
6586 break;
6587
6588 case PP_PCIE:
6589 {
6590 uint32_t tmp = mask & pi->dpm_level_enable_mask.pcie_dpm_enable_mask;
6591 uint32_t level = 0;
6592
6593 while (tmp >>= 1)
6594 level++;
6595
6596 if (!pi->pcie_dpm_key_disabled)
6597 amdgpu_ci_send_msg_to_smc_with_parameter(adev,
6598 PPSMC_MSG_PCIeDPM_ForceLevel,
6599 level);
6600 break;
6601 }
6602 default:
6603 break;
6604 }
6605
6606 return 0;
6607}
6608
Eric Huang3cc25912016-05-19 15:54:35 -04006609static int ci_dpm_get_sclk_od(struct amdgpu_device *adev)
6610{
6611 struct ci_power_info *pi = ci_get_pi(adev);
6612 struct ci_single_dpm_table *sclk_table = &(pi->dpm_table.sclk_table);
6613 struct ci_single_dpm_table *golden_sclk_table =
6614 &(pi->golden_dpm_table.sclk_table);
6615 int value;
6616
6617 value = (sclk_table->dpm_levels[sclk_table->count - 1].value -
6618 golden_sclk_table->dpm_levels[golden_sclk_table->count - 1].value) *
6619 100 /
6620 golden_sclk_table->dpm_levels[golden_sclk_table->count - 1].value;
6621
6622 return value;
6623}
6624
6625static int ci_dpm_set_sclk_od(struct amdgpu_device *adev, uint32_t value)
6626{
6627 struct ci_power_info *pi = ci_get_pi(adev);
6628 struct ci_ps *ps = ci_get_ps(adev->pm.dpm.requested_ps);
6629 struct ci_single_dpm_table *golden_sclk_table =
6630 &(pi->golden_dpm_table.sclk_table);
6631
6632 if (value > 20)
6633 value = 20;
6634
6635 ps->performance_levels[ps->performance_level_count - 1].sclk =
6636 golden_sclk_table->dpm_levels[golden_sclk_table->count - 1].value *
6637 value / 100 +
6638 golden_sclk_table->dpm_levels[golden_sclk_table->count - 1].value;
6639
6640 return 0;
6641}
6642
Eric Huang40899d52016-05-24 15:43:53 -04006643static int ci_dpm_get_mclk_od(struct amdgpu_device *adev)
6644{
6645 struct ci_power_info *pi = ci_get_pi(adev);
6646 struct ci_single_dpm_table *mclk_table = &(pi->dpm_table.mclk_table);
6647 struct ci_single_dpm_table *golden_mclk_table =
6648 &(pi->golden_dpm_table.mclk_table);
6649 int value;
6650
6651 value = (mclk_table->dpm_levels[mclk_table->count - 1].value -
6652 golden_mclk_table->dpm_levels[golden_mclk_table->count - 1].value) *
6653 100 /
6654 golden_mclk_table->dpm_levels[golden_mclk_table->count - 1].value;
6655
6656 return value;
6657}
6658
6659static int ci_dpm_set_mclk_od(struct amdgpu_device *adev, uint32_t value)
6660{
6661 struct ci_power_info *pi = ci_get_pi(adev);
6662 struct ci_ps *ps = ci_get_ps(adev->pm.dpm.requested_ps);
6663 struct ci_single_dpm_table *golden_mclk_table =
6664 &(pi->golden_dpm_table.mclk_table);
6665
6666 if (value > 20)
6667 value = 20;
6668
6669 ps->performance_levels[ps->performance_level_count - 1].mclk =
6670 golden_mclk_table->dpm_levels[golden_mclk_table->count - 1].value *
6671 value / 100 +
6672 golden_mclk_table->dpm_levels[golden_mclk_table->count - 1].value;
6673
6674 return 0;
6675}
6676
yanyang15fc3aee2015-05-22 14:39:35 -04006677const struct amd_ip_funcs ci_dpm_ip_funcs = {
Tom St Denis88a907d2016-05-04 14:28:35 -04006678 .name = "ci_dpm",
Alex Deuchera2e73f52015-04-20 17:09:27 -04006679 .early_init = ci_dpm_early_init,
6680 .late_init = ci_dpm_late_init,
6681 .sw_init = ci_dpm_sw_init,
6682 .sw_fini = ci_dpm_sw_fini,
6683 .hw_init = ci_dpm_hw_init,
6684 .hw_fini = ci_dpm_hw_fini,
6685 .suspend = ci_dpm_suspend,
6686 .resume = ci_dpm_resume,
6687 .is_idle = ci_dpm_is_idle,
6688 .wait_for_idle = ci_dpm_wait_for_idle,
6689 .soft_reset = ci_dpm_soft_reset,
Alex Deuchera2e73f52015-04-20 17:09:27 -04006690 .set_clockgating_state = ci_dpm_set_clockgating_state,
6691 .set_powergating_state = ci_dpm_set_powergating_state,
6692};
6693
6694static const struct amdgpu_dpm_funcs ci_dpm_funcs = {
6695 .get_temperature = &ci_dpm_get_temp,
6696 .pre_set_power_state = &ci_dpm_pre_set_power_state,
6697 .set_power_state = &ci_dpm_set_power_state,
6698 .post_set_power_state = &ci_dpm_post_set_power_state,
6699 .display_configuration_changed = &ci_dpm_display_configuration_changed,
6700 .get_sclk = &ci_dpm_get_sclk,
6701 .get_mclk = &ci_dpm_get_mclk,
6702 .print_power_state = &ci_dpm_print_power_state,
6703 .debugfs_print_current_performance_level = &ci_dpm_debugfs_print_current_performance_level,
6704 .force_performance_level = &ci_dpm_force_performance_level,
6705 .vblank_too_short = &ci_dpm_vblank_too_short,
6706 .powergate_uvd = &ci_dpm_powergate_uvd,
6707 .set_fan_control_mode = &ci_dpm_set_fan_control_mode,
6708 .get_fan_control_mode = &ci_dpm_get_fan_control_mode,
6709 .set_fan_speed_percent = &ci_dpm_set_fan_speed_percent,
6710 .get_fan_speed_percent = &ci_dpm_get_fan_speed_percent,
Eric Huang19fbc432016-05-19 15:50:09 -04006711 .print_clock_levels = ci_dpm_print_clock_levels,
6712 .force_clock_level = ci_dpm_force_clock_level,
Eric Huang3cc25912016-05-19 15:54:35 -04006713 .get_sclk_od = ci_dpm_get_sclk_od,
6714 .set_sclk_od = ci_dpm_set_sclk_od,
Eric Huang40899d52016-05-24 15:43:53 -04006715 .get_mclk_od = ci_dpm_get_mclk_od,
6716 .set_mclk_od = ci_dpm_set_mclk_od,
Rex Zhu1d516c42016-10-14 19:16:54 +08006717 .check_state_equal = ci_check_state_equal,
Alex Deucher825cc992016-10-07 12:38:04 -04006718 .get_vce_clock_state = amdgpu_get_vce_clock_state,
Alex Deuchera2e73f52015-04-20 17:09:27 -04006719};
6720
6721static void ci_dpm_set_dpm_funcs(struct amdgpu_device *adev)
6722{
6723 if (adev->pm.funcs == NULL)
6724 adev->pm.funcs = &ci_dpm_funcs;
6725}
6726
6727static const struct amdgpu_irq_src_funcs ci_dpm_irq_funcs = {
6728 .set = ci_dpm_set_interrupt_state,
6729 .process = ci_dpm_process_interrupt,
6730};
6731
6732static void ci_dpm_set_irq_funcs(struct amdgpu_device *adev)
6733{
6734 adev->pm.dpm.thermal.irq.num_types = AMDGPU_THERMAL_IRQ_LAST;
6735 adev->pm.dpm.thermal.irq.funcs = &ci_dpm_irq_funcs;
6736}
Alex Deuchera1255102016-10-13 17:41:13 -04006737
6738const struct amdgpu_ip_block_version ci_dpm_ip_block =
6739{
6740 .type = AMD_IP_BLOCK_TYPE_SMC,
6741 .major = 7,
6742 .minor = 0,
6743 .rev = 0,
6744 .funcs = &ci_dpm_ip_funcs,
6745};