blob: b3dbbe9d652eba3242749fab3db3e5838dcccffe [file] [log] [blame]
Rob Clark16ea9752013-01-08 15:04:28 -06001/*
2 * Copyright (C) 2012 Texas Instruments
3 * Author: Rob Clark <robdclark@gmail.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18/* LCDC DRM driver, based on da8xx-fb */
19
Jyri Sarha103cd8b2015-02-10 14:13:23 +020020#include <linux/component.h>
21
Rob Clark16ea9752013-01-08 15:04:28 -060022#include "tilcdc_drv.h"
23#include "tilcdc_regs.h"
24#include "tilcdc_tfp410.h"
Rob Clark0d4bbaf2012-12-18 17:34:16 -060025#include "tilcdc_panel.h"
Jyri Sarha103cd8b2015-02-10 14:13:23 +020026#include "tilcdc_external.h"
Rob Clark16ea9752013-01-08 15:04:28 -060027
28#include "drm_fb_helper.h"
29
30static LIST_HEAD(module_list);
31
32void tilcdc_module_init(struct tilcdc_module *mod, const char *name,
33 const struct tilcdc_module_ops *funcs)
34{
35 mod->name = name;
36 mod->funcs = funcs;
37 INIT_LIST_HEAD(&mod->list);
38 list_add(&mod->list, &module_list);
39}
40
41void tilcdc_module_cleanup(struct tilcdc_module *mod)
42{
43 list_del(&mod->list);
44}
45
46static struct of_device_id tilcdc_of_match[];
47
48static struct drm_framebuffer *tilcdc_fb_create(struct drm_device *dev,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020049 struct drm_file *file_priv, const struct drm_mode_fb_cmd2 *mode_cmd)
Rob Clark16ea9752013-01-08 15:04:28 -060050{
51 return drm_fb_cma_create(dev, file_priv, mode_cmd);
52}
53
54static void tilcdc_fb_output_poll_changed(struct drm_device *dev)
55{
56 struct tilcdc_drm_private *priv = dev->dev_private;
Markus Elfringc08448172014-11-19 17:05:20 +010057 drm_fbdev_cma_hotplug_event(priv->fbdev);
Rob Clark16ea9752013-01-08 15:04:28 -060058}
59
60static const struct drm_mode_config_funcs mode_config_funcs = {
61 .fb_create = tilcdc_fb_create,
62 .output_poll_changed = tilcdc_fb_output_poll_changed,
63};
64
65static int modeset_init(struct drm_device *dev)
66{
67 struct tilcdc_drm_private *priv = dev->dev_private;
68 struct tilcdc_module *mod;
69
70 drm_mode_config_init(dev);
71
72 priv->crtc = tilcdc_crtc_create(dev);
73
74 list_for_each_entry(mod, &module_list, list) {
75 DBG("loading module: %s", mod->name);
76 mod->funcs->modeset_init(mod, dev);
77 }
78
Rob Clark16ea9752013-01-08 15:04:28 -060079 dev->mode_config.min_width = 0;
80 dev->mode_config.min_height = 0;
81 dev->mode_config.max_width = tilcdc_crtc_max_width(priv->crtc);
82 dev->mode_config.max_height = 2048;
83 dev->mode_config.funcs = &mode_config_funcs;
84
85 return 0;
86}
87
88#ifdef CONFIG_CPU_FREQ
89static int cpufreq_transition(struct notifier_block *nb,
90 unsigned long val, void *data)
91{
92 struct tilcdc_drm_private *priv = container_of(nb,
93 struct tilcdc_drm_private, freq_transition);
94 if (val == CPUFREQ_POSTCHANGE) {
95 if (priv->lcd_fck_rate != clk_get_rate(priv->clk)) {
96 priv->lcd_fck_rate = clk_get_rate(priv->clk);
97 tilcdc_crtc_update_clk(priv->crtc);
98 }
99 }
100
101 return 0;
102}
103#endif
104
105/*
106 * DRM operations:
107 */
108
109static int tilcdc_unload(struct drm_device *dev)
110{
111 struct tilcdc_drm_private *priv = dev->dev_private;
Rob Clark16ea9752013-01-08 15:04:28 -0600112
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200113 tilcdc_remove_external_encoders(dev);
114
Guido Martínez3a490122014-06-17 11:17:07 -0300115 drm_fbdev_cma_fini(priv->fbdev);
Rob Clark16ea9752013-01-08 15:04:28 -0600116 drm_kms_helper_poll_fini(dev);
117 drm_mode_config_cleanup(dev);
118 drm_vblank_cleanup(dev);
119
120 pm_runtime_get_sync(dev->dev);
121 drm_irq_uninstall(dev);
122 pm_runtime_put_sync(dev->dev);
123
124#ifdef CONFIG_CPU_FREQ
125 cpufreq_unregister_notifier(&priv->freq_transition,
126 CPUFREQ_TRANSITION_NOTIFIER);
127#endif
128
129 if (priv->clk)
130 clk_put(priv->clk);
131
132 if (priv->mmio)
133 iounmap(priv->mmio);
134
135 flush_workqueue(priv->wq);
136 destroy_workqueue(priv->wq);
137
138 dev->dev_private = NULL;
139
140 pm_runtime_disable(dev->dev);
141
Rob Clark16ea9752013-01-08 15:04:28 -0600142 kfree(priv);
143
144 return 0;
145}
146
147static int tilcdc_load(struct drm_device *dev, unsigned long flags)
148{
149 struct platform_device *pdev = dev->platformdev;
150 struct device_node *node = pdev->dev.of_node;
151 struct tilcdc_drm_private *priv;
Benoit Parrotdc28aa02013-06-18 17:18:31 -0500152 struct tilcdc_module *mod;
Rob Clark16ea9752013-01-08 15:04:28 -0600153 struct resource *res;
Benoit Parrotdc28aa02013-06-18 17:18:31 -0500154 u32 bpp = 0;
Rob Clark16ea9752013-01-08 15:04:28 -0600155 int ret;
156
157 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
158 if (!priv) {
159 dev_err(dev->dev, "failed to allocate private data\n");
160 return -ENOMEM;
161 }
162
163 dev->dev_private = priv;
164
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200165 priv->is_componentized =
166 tilcdc_get_external_components(dev->dev, NULL) > 0;
167
Rob Clark16ea9752013-01-08 15:04:28 -0600168 priv->wq = alloc_ordered_workqueue("tilcdc", 0);
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300169 if (!priv->wq) {
170 ret = -ENOMEM;
171 goto fail_free_priv;
172 }
Rob Clark16ea9752013-01-08 15:04:28 -0600173
174 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
175 if (!res) {
176 dev_err(dev->dev, "failed to get memory resource\n");
177 ret = -EINVAL;
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300178 goto fail_free_wq;
Rob Clark16ea9752013-01-08 15:04:28 -0600179 }
180
181 priv->mmio = ioremap_nocache(res->start, resource_size(res));
182 if (!priv->mmio) {
183 dev_err(dev->dev, "failed to ioremap\n");
184 ret = -ENOMEM;
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300185 goto fail_free_wq;
Rob Clark16ea9752013-01-08 15:04:28 -0600186 }
187
188 priv->clk = clk_get(dev->dev, "fck");
189 if (IS_ERR(priv->clk)) {
190 dev_err(dev->dev, "failed to get functional clock\n");
191 ret = -ENODEV;
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300192 goto fail_iounmap;
Rob Clark16ea9752013-01-08 15:04:28 -0600193 }
194
Rob Clark16ea9752013-01-08 15:04:28 -0600195#ifdef CONFIG_CPU_FREQ
196 priv->lcd_fck_rate = clk_get_rate(priv->clk);
197 priv->freq_transition.notifier_call = cpufreq_transition;
198 ret = cpufreq_register_notifier(&priv->freq_transition,
199 CPUFREQ_TRANSITION_NOTIFIER);
200 if (ret) {
201 dev_err(dev->dev, "failed to register cpufreq notifier\n");
Darren Etheridge3d193062014-01-15 15:52:36 -0600202 goto fail_put_clk;
Rob Clark16ea9752013-01-08 15:04:28 -0600203 }
204#endif
205
206 if (of_property_read_u32(node, "max-bandwidth", &priv->max_bandwidth))
Darren Etheridge4e564342013-06-21 13:52:23 -0500207 priv->max_bandwidth = TILCDC_DEFAULT_MAX_BANDWIDTH;
208
209 DBG("Maximum Bandwidth Value %d", priv->max_bandwidth);
210
211 if (of_property_read_u32(node, "ti,max-width", &priv->max_width))
212 priv->max_width = TILCDC_DEFAULT_MAX_WIDTH;
213
214 DBG("Maximum Horizontal Pixel Width Value %dpixels", priv->max_width);
215
216 if (of_property_read_u32(node, "ti,max-pixelclock",
217 &priv->max_pixelclock))
218 priv->max_pixelclock = TILCDC_DEFAULT_MAX_PIXELCLOCK;
219
220 DBG("Maximum Pixel Clock Value %dKHz", priv->max_pixelclock);
Rob Clark16ea9752013-01-08 15:04:28 -0600221
222 pm_runtime_enable(dev->dev);
Tomi Valkeinene3487e02015-05-27 10:39:52 +0300223 pm_runtime_irq_safe(dev->dev);
Rob Clark16ea9752013-01-08 15:04:28 -0600224
225 /* Determine LCD IP Version */
226 pm_runtime_get_sync(dev->dev);
227 switch (tilcdc_read(dev, LCDC_PID_REG)) {
228 case 0x4c100102:
229 priv->rev = 1;
230 break;
231 case 0x4f200800:
232 case 0x4f201000:
233 priv->rev = 2;
234 break;
235 default:
236 dev_warn(dev->dev, "Unknown PID Reg value 0x%08x, "
237 "defaulting to LCD revision 1\n",
238 tilcdc_read(dev, LCDC_PID_REG));
239 priv->rev = 1;
240 break;
241 }
242
243 pm_runtime_put_sync(dev->dev);
244
245 ret = modeset_init(dev);
246 if (ret < 0) {
247 dev_err(dev->dev, "failed to initialize mode setting\n");
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300248 goto fail_cpufreq_unregister;
Rob Clark16ea9752013-01-08 15:04:28 -0600249 }
250
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200251 platform_set_drvdata(pdev, dev);
252
253 if (priv->is_componentized) {
254 ret = component_bind_all(dev->dev, dev);
255 if (ret < 0)
256 goto fail_mode_config_cleanup;
257
258 ret = tilcdc_add_external_encoders(dev, &bpp);
259 if (ret < 0)
260 goto fail_component_cleanup;
261 }
262
263 if ((priv->num_encoders == 0) || (priv->num_connectors == 0)) {
264 dev_err(dev->dev, "no encoders/connectors found\n");
265 ret = -ENXIO;
266 goto fail_external_cleanup;
267 }
268
Rob Clark16ea9752013-01-08 15:04:28 -0600269 ret = drm_vblank_init(dev, 1);
270 if (ret < 0) {
271 dev_err(dev->dev, "failed to initialize vblank\n");
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200272 goto fail_external_cleanup;
Rob Clark16ea9752013-01-08 15:04:28 -0600273 }
274
275 pm_runtime_get_sync(dev->dev);
Daniel Vetterbb0f1b52013-11-03 21:09:27 +0100276 ret = drm_irq_install(dev, platform_get_irq(dev->platformdev, 0));
Rob Clark16ea9752013-01-08 15:04:28 -0600277 pm_runtime_put_sync(dev->dev);
278 if (ret < 0) {
279 dev_err(dev->dev, "failed to install IRQ handler\n");
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300280 goto fail_vblank_cleanup;
Rob Clark16ea9752013-01-08 15:04:28 -0600281 }
282
Benoit Parrotdc28aa02013-06-18 17:18:31 -0500283 list_for_each_entry(mod, &module_list, list) {
284 DBG("%s: preferred_bpp: %d", mod->name, mod->preferred_bpp);
285 bpp = mod->preferred_bpp;
286 if (bpp > 0)
287 break;
288 }
289
Maxime Ripard4314e192016-01-14 16:24:56 +0100290 drm_helper_disable_unused_functions(dev);
Benoit Parrotdc28aa02013-06-18 17:18:31 -0500291 priv->fbdev = drm_fbdev_cma_init(dev, bpp,
Rob Clark16ea9752013-01-08 15:04:28 -0600292 dev->mode_config.num_crtc,
293 dev->mode_config.num_connector);
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300294 if (IS_ERR(priv->fbdev)) {
295 ret = PTR_ERR(priv->fbdev);
296 goto fail_irq_uninstall;
297 }
Rob Clark16ea9752013-01-08 15:04:28 -0600298
299 drm_kms_helper_poll_init(dev);
300
301 return 0;
302
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300303fail_irq_uninstall:
304 pm_runtime_get_sync(dev->dev);
305 drm_irq_uninstall(dev);
306 pm_runtime_put_sync(dev->dev);
307
308fail_vblank_cleanup:
309 drm_vblank_cleanup(dev);
310
311fail_mode_config_cleanup:
312 drm_mode_config_cleanup(dev);
313
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200314fail_component_cleanup:
315 if (priv->is_componentized)
316 component_unbind_all(dev->dev, dev);
317
318fail_external_cleanup:
319 tilcdc_remove_external_encoders(dev);
320
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300321fail_cpufreq_unregister:
322 pm_runtime_disable(dev->dev);
323#ifdef CONFIG_CPU_FREQ
324 cpufreq_unregister_notifier(&priv->freq_transition,
325 CPUFREQ_TRANSITION_NOTIFIER);
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300326#endif
327
328fail_put_clk:
329 clk_put(priv->clk);
330
331fail_iounmap:
332 iounmap(priv->mmio);
333
334fail_free_wq:
335 flush_workqueue(priv->wq);
336 destroy_workqueue(priv->wq);
337
338fail_free_priv:
339 dev->dev_private = NULL;
340 kfree(priv);
Rob Clark16ea9752013-01-08 15:04:28 -0600341 return ret;
342}
343
Rob Clark16ea9752013-01-08 15:04:28 -0600344static void tilcdc_lastclose(struct drm_device *dev)
345{
346 struct tilcdc_drm_private *priv = dev->dev_private;
347 drm_fbdev_cma_restore_mode(priv->fbdev);
348}
349
Daniel Vettere9f0d762013-12-11 11:34:42 +0100350static irqreturn_t tilcdc_irq(int irq, void *arg)
Rob Clark16ea9752013-01-08 15:04:28 -0600351{
352 struct drm_device *dev = arg;
353 struct tilcdc_drm_private *priv = dev->dev_private;
354 return tilcdc_crtc_irq(priv->crtc);
355}
356
357static void tilcdc_irq_preinstall(struct drm_device *dev)
358{
359 tilcdc_clear_irqstatus(dev, 0xffffffff);
360}
361
362static int tilcdc_irq_postinstall(struct drm_device *dev)
363{
364 struct tilcdc_drm_private *priv = dev->dev_private;
365
366 /* enable FIFO underflow irq: */
Sachin Kamata50b24f2013-03-02 15:53:07 +0530367 if (priv->rev == 1)
Rob Clark16ea9752013-01-08 15:04:28 -0600368 tilcdc_set(dev, LCDC_RASTER_CTRL_REG, LCDC_V1_UNDERFLOW_INT_ENA);
Sachin Kamata50b24f2013-03-02 15:53:07 +0530369 else
Rob Clark16ea9752013-01-08 15:04:28 -0600370 tilcdc_set(dev, LCDC_INT_ENABLE_SET_REG, LCDC_V2_UNDERFLOW_INT_ENA);
Rob Clark16ea9752013-01-08 15:04:28 -0600371
372 return 0;
373}
374
375static void tilcdc_irq_uninstall(struct drm_device *dev)
376{
377 struct tilcdc_drm_private *priv = dev->dev_private;
378
379 /* disable irqs that we might have enabled: */
380 if (priv->rev == 1) {
381 tilcdc_clear(dev, LCDC_RASTER_CTRL_REG,
382 LCDC_V1_UNDERFLOW_INT_ENA | LCDC_V1_PL_INT_ENA);
383 tilcdc_clear(dev, LCDC_DMA_CTRL_REG, LCDC_V1_END_OF_FRAME_INT_ENA);
384 } else {
385 tilcdc_clear(dev, LCDC_INT_ENABLE_SET_REG,
386 LCDC_V2_UNDERFLOW_INT_ENA | LCDC_V2_PL_INT_ENA |
387 LCDC_V2_END_OF_FRAME0_INT_ENA | LCDC_V2_END_OF_FRAME1_INT_ENA |
388 LCDC_FRAME_DONE);
389 }
390
391}
392
393static void enable_vblank(struct drm_device *dev, bool enable)
394{
395 struct tilcdc_drm_private *priv = dev->dev_private;
396 u32 reg, mask;
397
398 if (priv->rev == 1) {
399 reg = LCDC_DMA_CTRL_REG;
400 mask = LCDC_V1_END_OF_FRAME_INT_ENA;
401 } else {
402 reg = LCDC_INT_ENABLE_SET_REG;
403 mask = LCDC_V2_END_OF_FRAME0_INT_ENA |
404 LCDC_V2_END_OF_FRAME1_INT_ENA | LCDC_FRAME_DONE;
405 }
406
407 if (enable)
408 tilcdc_set(dev, reg, mask);
409 else
410 tilcdc_clear(dev, reg, mask);
411}
412
Thierry Reding88e72712015-09-24 18:35:31 +0200413static int tilcdc_enable_vblank(struct drm_device *dev, unsigned int pipe)
Rob Clark16ea9752013-01-08 15:04:28 -0600414{
415 enable_vblank(dev, true);
416 return 0;
417}
418
Thierry Reding88e72712015-09-24 18:35:31 +0200419static void tilcdc_disable_vblank(struct drm_device *dev, unsigned int pipe)
Rob Clark16ea9752013-01-08 15:04:28 -0600420{
421 enable_vblank(dev, false);
422}
423
424#if defined(CONFIG_DEBUG_FS) || defined(CONFIG_PM_SLEEP)
425static const struct {
426 const char *name;
427 uint8_t rev;
428 uint8_t save;
429 uint32_t reg;
Sachin Kamat32501452013-03-02 15:53:08 +0530430} registers[] = {
Rob Clark16ea9752013-01-08 15:04:28 -0600431#define REG(rev, save, reg) { #reg, rev, save, reg }
432 /* exists in revision 1: */
433 REG(1, false, LCDC_PID_REG),
434 REG(1, true, LCDC_CTRL_REG),
435 REG(1, false, LCDC_STAT_REG),
436 REG(1, true, LCDC_RASTER_CTRL_REG),
437 REG(1, true, LCDC_RASTER_TIMING_0_REG),
438 REG(1, true, LCDC_RASTER_TIMING_1_REG),
439 REG(1, true, LCDC_RASTER_TIMING_2_REG),
440 REG(1, true, LCDC_DMA_CTRL_REG),
441 REG(1, true, LCDC_DMA_FB_BASE_ADDR_0_REG),
442 REG(1, true, LCDC_DMA_FB_CEILING_ADDR_0_REG),
443 REG(1, true, LCDC_DMA_FB_BASE_ADDR_1_REG),
444 REG(1, true, LCDC_DMA_FB_CEILING_ADDR_1_REG),
445 /* new in revision 2: */
446 REG(2, false, LCDC_RAW_STAT_REG),
447 REG(2, false, LCDC_MASKED_STAT_REG),
448 REG(2, false, LCDC_INT_ENABLE_SET_REG),
449 REG(2, false, LCDC_INT_ENABLE_CLR_REG),
450 REG(2, false, LCDC_END_OF_INT_IND_REG),
451 REG(2, true, LCDC_CLK_ENABLE_REG),
452 REG(2, true, LCDC_INT_ENABLE_SET_REG),
453#undef REG
454};
455#endif
456
457#ifdef CONFIG_DEBUG_FS
458static int tilcdc_regs_show(struct seq_file *m, void *arg)
459{
460 struct drm_info_node *node = (struct drm_info_node *) m->private;
461 struct drm_device *dev = node->minor->dev;
462 struct tilcdc_drm_private *priv = dev->dev_private;
463 unsigned i;
464
465 pm_runtime_get_sync(dev->dev);
466
467 seq_printf(m, "revision: %d\n", priv->rev);
468
469 for (i = 0; i < ARRAY_SIZE(registers); i++)
470 if (priv->rev >= registers[i].rev)
471 seq_printf(m, "%s:\t %08x\n", registers[i].name,
472 tilcdc_read(dev, registers[i].reg));
473
474 pm_runtime_put_sync(dev->dev);
475
476 return 0;
477}
478
479static int tilcdc_mm_show(struct seq_file *m, void *arg)
480{
481 struct drm_info_node *node = (struct drm_info_node *) m->private;
482 struct drm_device *dev = node->minor->dev;
Daniel Vetterb04a5902013-12-11 14:24:46 +0100483 return drm_mm_dump_table(m, &dev->vma_offset_manager->vm_addr_space_mm);
Rob Clark16ea9752013-01-08 15:04:28 -0600484}
485
486static struct drm_info_list tilcdc_debugfs_list[] = {
487 { "regs", tilcdc_regs_show, 0 },
488 { "mm", tilcdc_mm_show, 0 },
489 { "fb", drm_fb_cma_debugfs_show, 0 },
490};
491
492static int tilcdc_debugfs_init(struct drm_minor *minor)
493{
494 struct drm_device *dev = minor->dev;
495 struct tilcdc_module *mod;
496 int ret;
497
498 ret = drm_debugfs_create_files(tilcdc_debugfs_list,
499 ARRAY_SIZE(tilcdc_debugfs_list),
500 minor->debugfs_root, minor);
501
502 list_for_each_entry(mod, &module_list, list)
503 if (mod->funcs->debugfs_init)
504 mod->funcs->debugfs_init(mod, minor);
505
506 if (ret) {
507 dev_err(dev->dev, "could not install tilcdc_debugfs_list\n");
508 return ret;
509 }
510
511 return ret;
512}
513
514static void tilcdc_debugfs_cleanup(struct drm_minor *minor)
515{
516 struct tilcdc_module *mod;
517 drm_debugfs_remove_files(tilcdc_debugfs_list,
518 ARRAY_SIZE(tilcdc_debugfs_list), minor);
519
520 list_for_each_entry(mod, &module_list, list)
521 if (mod->funcs->debugfs_cleanup)
522 mod->funcs->debugfs_cleanup(mod, minor);
523}
524#endif
525
526static const struct file_operations fops = {
527 .owner = THIS_MODULE,
528 .open = drm_open,
529 .release = drm_release,
530 .unlocked_ioctl = drm_ioctl,
531#ifdef CONFIG_COMPAT
532 .compat_ioctl = drm_compat_ioctl,
533#endif
534 .poll = drm_poll,
535 .read = drm_read,
Rob Clark16ea9752013-01-08 15:04:28 -0600536 .llseek = no_llseek,
537 .mmap = drm_gem_cma_mmap,
538};
539
540static struct drm_driver tilcdc_driver = {
541 .driver_features = DRIVER_HAVE_IRQ | DRIVER_GEM | DRIVER_MODESET,
542 .load = tilcdc_load,
543 .unload = tilcdc_unload,
Rob Clark16ea9752013-01-08 15:04:28 -0600544 .lastclose = tilcdc_lastclose,
David Herrmann915b4d12014-08-29 12:12:43 +0200545 .set_busid = drm_platform_set_busid,
Rob Clark16ea9752013-01-08 15:04:28 -0600546 .irq_handler = tilcdc_irq,
547 .irq_preinstall = tilcdc_irq_preinstall,
548 .irq_postinstall = tilcdc_irq_postinstall,
549 .irq_uninstall = tilcdc_irq_uninstall,
Ville Syrjäläb44f8402015-09-30 16:46:48 +0300550 .get_vblank_counter = drm_vblank_no_hw_counter,
Rob Clark16ea9752013-01-08 15:04:28 -0600551 .enable_vblank = tilcdc_enable_vblank,
552 .disable_vblank = tilcdc_disable_vblank,
553 .gem_free_object = drm_gem_cma_free_object,
554 .gem_vm_ops = &drm_gem_cma_vm_ops,
555 .dumb_create = drm_gem_cma_dumb_create,
556 .dumb_map_offset = drm_gem_cma_dumb_map_offset,
Daniel Vetter43387b32013-07-16 09:12:04 +0200557 .dumb_destroy = drm_gem_dumb_destroy,
Rob Clark16ea9752013-01-08 15:04:28 -0600558#ifdef CONFIG_DEBUG_FS
559 .debugfs_init = tilcdc_debugfs_init,
560 .debugfs_cleanup = tilcdc_debugfs_cleanup,
561#endif
562 .fops = &fops,
563 .name = "tilcdc",
564 .desc = "TI LCD Controller DRM",
565 .date = "20121205",
566 .major = 1,
567 .minor = 0,
568};
569
570/*
571 * Power management:
572 */
573
574#ifdef CONFIG_PM_SLEEP
575static int tilcdc_pm_suspend(struct device *dev)
576{
577 struct drm_device *ddev = dev_get_drvdata(dev);
578 struct tilcdc_drm_private *priv = ddev->dev_private;
579 unsigned i, n = 0;
580
581 drm_kms_helper_poll_disable(ddev);
582
583 /* Save register state: */
584 for (i = 0; i < ARRAY_SIZE(registers); i++)
585 if (registers[i].save && (priv->rev >= registers[i].rev))
586 priv->saved_register[n++] = tilcdc_read(ddev, registers[i].reg);
587
588 return 0;
589}
590
591static int tilcdc_pm_resume(struct device *dev)
592{
593 struct drm_device *ddev = dev_get_drvdata(dev);
594 struct tilcdc_drm_private *priv = ddev->dev_private;
595 unsigned i, n = 0;
596
597 /* Restore register state: */
598 for (i = 0; i < ARRAY_SIZE(registers); i++)
599 if (registers[i].save && (priv->rev >= registers[i].rev))
600 tilcdc_write(ddev, registers[i].reg, priv->saved_register[n++]);
601
602 drm_kms_helper_poll_enable(ddev);
603
604 return 0;
605}
606#endif
607
608static const struct dev_pm_ops tilcdc_pm_ops = {
609 SET_SYSTEM_SLEEP_PM_OPS(tilcdc_pm_suspend, tilcdc_pm_resume)
610};
611
612/*
613 * Platform driver:
614 */
615
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200616static int tilcdc_bind(struct device *dev)
617{
618 return drm_platform_init(&tilcdc_driver, to_platform_device(dev));
619}
620
621static void tilcdc_unbind(struct device *dev)
622{
623 drm_put_dev(dev_get_drvdata(dev));
624}
625
626static const struct component_master_ops tilcdc_comp_ops = {
627 .bind = tilcdc_bind,
628 .unbind = tilcdc_unbind,
629};
630
Rob Clark16ea9752013-01-08 15:04:28 -0600631static int tilcdc_pdev_probe(struct platform_device *pdev)
632{
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200633 struct component_match *match = NULL;
634 int ret;
635
Rob Clark16ea9752013-01-08 15:04:28 -0600636 /* bail out early if no DT data: */
637 if (!pdev->dev.of_node) {
638 dev_err(&pdev->dev, "device-tree data is missing\n");
639 return -ENXIO;
640 }
641
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200642 ret = tilcdc_get_external_components(&pdev->dev, &match);
643 if (ret < 0)
644 return ret;
645 else if (ret == 0)
646 return drm_platform_init(&tilcdc_driver, pdev);
647 else
648 return component_master_add_with_match(&pdev->dev,
649 &tilcdc_comp_ops,
650 match);
Rob Clark16ea9752013-01-08 15:04:28 -0600651}
652
653static int tilcdc_pdev_remove(struct platform_device *pdev)
654{
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200655 struct drm_device *ddev = dev_get_drvdata(&pdev->dev);
656 struct tilcdc_drm_private *priv = ddev->dev_private;
657
658 /* Check if a subcomponent has already triggered the unloading. */
659 if (!priv)
660 return 0;
661
662 if (priv->is_componentized)
663 component_master_del(&pdev->dev, &tilcdc_comp_ops);
664 else
665 drm_put_dev(platform_get_drvdata(pdev));
Rob Clark16ea9752013-01-08 15:04:28 -0600666
667 return 0;
668}
669
670static struct of_device_id tilcdc_of_match[] = {
671 { .compatible = "ti,am33xx-tilcdc", },
672 { },
673};
674MODULE_DEVICE_TABLE(of, tilcdc_of_match);
675
676static struct platform_driver tilcdc_platform_driver = {
677 .probe = tilcdc_pdev_probe,
678 .remove = tilcdc_pdev_remove,
679 .driver = {
Rob Clark16ea9752013-01-08 15:04:28 -0600680 .name = "tilcdc",
681 .pm = &tilcdc_pm_ops,
682 .of_match_table = tilcdc_of_match,
683 },
684};
685
686static int __init tilcdc_drm_init(void)
687{
688 DBG("init");
689 tilcdc_tfp410_init();
Rob Clark0d4bbaf2012-12-18 17:34:16 -0600690 tilcdc_panel_init();
Rob Clark16ea9752013-01-08 15:04:28 -0600691 return platform_driver_register(&tilcdc_platform_driver);
692}
693
694static void __exit tilcdc_drm_fini(void)
695{
696 DBG("fini");
Rob Clark16ea9752013-01-08 15:04:28 -0600697 platform_driver_unregister(&tilcdc_platform_driver);
Guido Martínezeb565a22014-06-17 11:17:08 -0300698 tilcdc_panel_fini();
Guido Martínezeb565a22014-06-17 11:17:08 -0300699 tilcdc_tfp410_fini();
Rob Clark16ea9752013-01-08 15:04:28 -0600700}
701
Guido Martínez2023d842014-06-17 11:17:11 -0300702module_init(tilcdc_drm_init);
Rob Clark16ea9752013-01-08 15:04:28 -0600703module_exit(tilcdc_drm_fini);
704
705MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
706MODULE_DESCRIPTION("TI LCD Controller DRM Driver");
707MODULE_LICENSE("GPL");