blob: edb0b4b3da3ad4563533d13aa94245832aa2e3cd [file] [log] [blame]
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Gabor Juhos6baff7f2009-01-14 20:17:06 +01003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/nl80211.h>
18#include <linux/pci.h>
Stanislaw Gruszkad4930082011-07-29 15:59:08 +020019#include <linux/pci-aspm.h>
Felix Fietkaua05b5d452010-11-17 04:25:33 +010020#include <linux/ath9k_platform.h>
Sujith394cf0a2009-02-09 13:26:54 +053021#include "ath9k.h"
Gabor Juhos6baff7f2009-01-14 20:17:06 +010022
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000023static DEFINE_PCI_DEVICE_TABLE(ath_pci_id_table) = {
Gabor Juhos6baff7f2009-01-14 20:17:06 +010024 { PCI_VDEVICE(ATHEROS, 0x0023) }, /* PCI */
25 { PCI_VDEVICE(ATHEROS, 0x0024) }, /* PCI-E */
26 { PCI_VDEVICE(ATHEROS, 0x0027) }, /* PCI */
27 { PCI_VDEVICE(ATHEROS, 0x0029) }, /* PCI */
28 { PCI_VDEVICE(ATHEROS, 0x002A) }, /* PCI-E */
29 { PCI_VDEVICE(ATHEROS, 0x002B) }, /* PCI-E */
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -050030 { PCI_VDEVICE(ATHEROS, 0x002C) }, /* PCI-E 802.11n bonded out */
Vivek Natarajanac88b6e2009-07-23 10:59:57 +053031 { PCI_VDEVICE(ATHEROS, 0x002D) }, /* PCI */
32 { PCI_VDEVICE(ATHEROS, 0x002E) }, /* PCI-E */
Luis R. Rodriguez0efabd52010-06-12 00:34:02 -040033 { PCI_VDEVICE(ATHEROS, 0x0030) }, /* PCI-E AR9300 */
Vasanthakumar Thiagarajan14358942010-12-06 04:28:00 -080034 { PCI_VDEVICE(ATHEROS, 0x0032) }, /* PCI-E AR9485 */
Luis R. Rodrigueza508a6e2011-08-23 13:37:07 -070035 { PCI_VDEVICE(ATHEROS, 0x0033) }, /* PCI-E AR9580 */
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +053036 { PCI_VDEVICE(ATHEROS, 0x0034) }, /* PCI-E AR9462 */
Gabor Juhos6baff7f2009-01-14 20:17:06 +010037 { 0 }
38};
39
Stanislaw Gruszka84c87dc2011-08-05 13:10:32 +020040
Gabor Juhos6baff7f2009-01-14 20:17:06 +010041/* return bus cachesize in 4B word units */
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070042static void ath_pci_read_cachesize(struct ath_common *common, int *csz)
Gabor Juhos6baff7f2009-01-14 20:17:06 +010043{
Luis R. Rodriguezbc974f42009-09-28 02:54:40 -040044 struct ath_softc *sc = (struct ath_softc *) common->priv;
Gabor Juhos6baff7f2009-01-14 20:17:06 +010045 u8 u8tmp;
46
Vasanthakumar Thiagarajanf0209792009-09-07 17:46:50 +053047 pci_read_config_byte(to_pci_dev(sc->dev), PCI_CACHE_LINE_SIZE, &u8tmp);
Gabor Juhos6baff7f2009-01-14 20:17:06 +010048 *csz = (int)u8tmp;
49
50 /*
Lucas De Marchi25985ed2011-03-30 22:57:33 -030051 * This check was put in to avoid "unpleasant" consequences if
Gabor Juhos6baff7f2009-01-14 20:17:06 +010052 * the bootrom has not fully initialized all PCI devices.
53 * Sometimes the cache line size register is not set
54 */
55
56 if (*csz == 0)
57 *csz = DEFAULT_CACHELINE >> 2; /* Use the default size */
58}
59
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070060static bool ath_pci_eeprom_read(struct ath_common *common, u32 off, u16 *data)
Gabor Juhos9dbeb912009-01-14 20:17:08 +010061{
Felix Fietkaua05b5d452010-11-17 04:25:33 +010062 struct ath_softc *sc = (struct ath_softc *) common->priv;
63 struct ath9k_platform_data *pdata = sc->dev->platform_data;
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070064
Felix Fietkaua05b5d452010-11-17 04:25:33 +010065 if (pdata) {
66 if (off >= (ARRAY_SIZE(pdata->eeprom_data))) {
Joe Perches38002762010-12-02 19:12:36 -080067 ath_err(common,
68 "%s: eeprom read failed, offset %08x is out of range\n",
69 __func__, off);
Felix Fietkaua05b5d452010-11-17 04:25:33 +010070 }
Gabor Juhos9dbeb912009-01-14 20:17:08 +010071
Felix Fietkaua05b5d452010-11-17 04:25:33 +010072 *data = pdata->eeprom_data[off];
73 } else {
74 struct ath_hw *ah = (struct ath_hw *) common->ah;
75
76 common->ops->read(ah, AR5416_EEPROM_OFFSET +
77 (off << AR5416_EEPROM_S));
78
79 if (!ath9k_hw_wait(ah,
80 AR_EEPROM_STATUS_DATA,
81 AR_EEPROM_STATUS_DATA_BUSY |
82 AR_EEPROM_STATUS_DATA_PROT_ACCESS, 0,
83 AH_WAIT_TIMEOUT)) {
84 return false;
85 }
86
87 *data = MS(common->ops->read(ah, AR_EEPROM_STATUS_DATA),
88 AR_EEPROM_STATUS_DATA_VAL);
Gabor Juhos9dbeb912009-01-14 20:17:08 +010089 }
90
Gabor Juhos9dbeb912009-01-14 20:17:08 +010091 return true;
92}
93
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -080094static void ath_pci_extn_synch_enable(struct ath_common *common)
95{
96 struct ath_softc *sc = (struct ath_softc *) common->priv;
97 struct pci_dev *pdev = to_pci_dev(sc->dev);
98 u8 lnkctl;
99
100 pci_read_config_byte(pdev, sc->sc_ah->caps.pcie_lcr_offset, &lnkctl);
101 lnkctl |= PCI_EXP_LNKCTL_ES;
102 pci_write_config_byte(pdev, sc->sc_ah->caps.pcie_lcr_offset, lnkctl);
103}
104
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200105/* Need to be called after we discover btcoex capabilities */
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200106static void ath_pci_aspm_init(struct ath_common *common)
107{
108 struct ath_softc *sc = (struct ath_softc *) common->priv;
109 struct ath_hw *ah = sc->sc_ah;
110 struct pci_dev *pdev = to_pci_dev(sc->dev);
111 struct pci_dev *parent;
112 int pos;
113 u8 aspm;
114
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200115 pos = pci_pcie_cap(pdev);
116 if (!pos)
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200117 return;
118
119 parent = pdev->bus->self;
John W. Linville22c55e62011-08-24 14:08:41 -0400120 if (!parent)
121 return;
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200122
123 if (ah->btcoex_hw.scheme != ATH_BTCOEX_CFG_NONE) {
124 /* Bluetooth coexistance requires disabling ASPM. */
125 pci_read_config_byte(pdev, pos + PCI_EXP_LNKCTL, &aspm);
126 aspm &= ~(PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
127 pci_write_config_byte(pdev, pos + PCI_EXP_LNKCTL, aspm);
128
129 /*
130 * Both upstream and downstream PCIe components should
131 * have the same ASPM settings.
132 */
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200133 pos = pci_pcie_cap(parent);
134 pci_read_config_byte(parent, pos + PCI_EXP_LNKCTL, &aspm);
135 aspm &= ~(PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
136 pci_write_config_byte(parent, pos + PCI_EXP_LNKCTL, aspm);
137
138 return;
139 }
140
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200141 pos = pci_pcie_cap(parent);
142 pci_read_config_byte(parent, pos + PCI_EXP_LNKCTL, &aspm);
143 if (aspm & (PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1)) {
144 ah->aspm_enabled = true;
145 /* Initialize PCIe PM and SERDES registers. */
Stanislaw Gruszka84c87dc2011-08-05 13:10:32 +0200146 ath9k_hw_configpcipowersave(ah, false);
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200147 }
148}
149
Tobias Klauser83bd11a2009-12-23 14:04:43 +0100150static const struct ath_bus_ops ath_pci_bus_ops = {
Sujith497ad9a2010-04-01 10:28:20 +0530151 .ath_bus_type = ATH_PCI,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100152 .read_cachesize = ath_pci_read_cachesize,
Gabor Juhos9dbeb912009-01-14 20:17:08 +0100153 .eeprom_read = ath_pci_eeprom_read,
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -0800154 .extn_synch_en = ath_pci_extn_synch_enable,
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200155 .aspm_init = ath_pci_aspm_init,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100156};
157
158static int ath_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
159{
160 void __iomem *mem;
161 struct ath_softc *sc;
162 struct ieee80211_hw *hw;
163 u8 csz;
Jouni Malinenf0214842009-06-16 11:59:23 +0300164 u32 val;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100165 int ret = 0;
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -0400166 char hw_name[64];
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100167
168 if (pci_enable_device(pdev))
169 return -EIO;
170
Yang Hongyange9304382009-04-13 14:40:14 -0700171 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100172 if (ret) {
173 printk(KERN_ERR "ath9k: 32-bit DMA not available\n");
Sujith285f2dd2010-01-08 10:36:07 +0530174 goto err_dma;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100175 }
176
Yang Hongyange9304382009-04-13 14:40:14 -0700177 ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100178 if (ret) {
179 printk(KERN_ERR "ath9k: 32-bit DMA consistent "
180 "DMA enable failed\n");
Sujith285f2dd2010-01-08 10:36:07 +0530181 goto err_dma;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100182 }
183
184 /*
185 * Cache line size is used to size and align various
186 * structures used to communicate with the hardware.
187 */
188 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
189 if (csz == 0) {
190 /*
191 * Linux 2.4.18 (at least) writes the cache line size
192 * register as a 16-bit wide register which is wrong.
193 * We must have this setup properly for rx buffer
194 * DMA to work so force a reasonable value here if it
195 * comes up zero.
196 */
197 csz = L1_CACHE_BYTES / sizeof(u32);
198 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
199 }
200 /*
201 * The default setting of latency timer yields poor results,
202 * set it to the value used by other systems. It may be worth
203 * tweaking this setting more.
204 */
205 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
206
207 pci_set_master(pdev);
208
Jouni Malinenf0214842009-06-16 11:59:23 +0300209 /*
210 * Disable the RETRY_TIMEOUT register (0x41) to keep
211 * PCI Tx retries from interfering with C3 CPU state.
212 */
213 pci_read_config_dword(pdev, 0x40, &val);
214 if ((val & 0x0000ff00) != 0)
215 pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
216
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100217 ret = pci_request_region(pdev, 0, "ath9k");
218 if (ret) {
219 dev_err(&pdev->dev, "PCI memory region reserve error\n");
220 ret = -ENODEV;
Sujith285f2dd2010-01-08 10:36:07 +0530221 goto err_region;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100222 }
223
224 mem = pci_iomap(pdev, 0, 0);
225 if (!mem) {
226 printk(KERN_ERR "PCI memory map error\n") ;
227 ret = -EIO;
Sujith285f2dd2010-01-08 10:36:07 +0530228 goto err_iomap;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100229 }
230
Felix Fietkau9ac586152011-01-24 19:23:18 +0100231 hw = ieee80211_alloc_hw(sizeof(struct ath_softc), &ath9k_ops);
Luis R. Rodriguezdb6be532009-09-02 16:34:57 -0700232 if (!hw) {
Sujith285f2dd2010-01-08 10:36:07 +0530233 dev_err(&pdev->dev, "No memory for ieee80211_hw\n");
Luis R. Rodriguezdb6be532009-09-02 16:34:57 -0700234 ret = -ENOMEM;
Sujith285f2dd2010-01-08 10:36:07 +0530235 goto err_alloc_hw;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100236 }
237
238 SET_IEEE80211_DEV(hw, &pdev->dev);
239 pci_set_drvdata(pdev, hw);
240
Felix Fietkau9ac586152011-01-24 19:23:18 +0100241 sc = hw->priv;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100242 sc->hw = hw;
243 sc->dev = &pdev->dev;
244 sc->mem = mem;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100245
Sujith5e4ea1f2010-01-14 10:20:57 +0530246 /* Will be cleared in ath9k_start() */
247 sc->sc_flags |= SC_OP_INVALID;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100248
Luis R. Rodriguezfc548af2009-09-02 17:06:21 -0700249 ret = request_irq(pdev->irq, ath_isr, IRQF_SHARED, "ath9k", sc);
Luis R. Rodriguez580171f2009-09-02 17:02:18 -0700250 if (ret) {
251 dev_err(&pdev->dev, "request_irq failed\n");
Sujith285f2dd2010-01-08 10:36:07 +0530252 goto err_irq;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100253 }
254
255 sc->irq = pdev->irq;
256
Pavel Roskineb93e892011-07-23 03:55:39 -0400257 ret = ath9k_init_device(id->device, sc, &ath_pci_bus_ops);
Sujith285f2dd2010-01-08 10:36:07 +0530258 if (ret) {
259 dev_err(&pdev->dev, "Failed to initialize device\n");
260 goto err_init;
261 }
262
263 ath9k_hw_name(sc->sc_ah, hw_name, sizeof(hw_name));
Joe Perchesc96c31e2010-07-26 14:39:58 -0700264 wiphy_info(hw->wiphy, "%s mem=0x%lx, irq=%d\n",
265 hw_name, (unsigned long)mem, pdev->irq);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100266
267 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530268
269err_init:
270 free_irq(sc->irq, sc);
271err_irq:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100272 ieee80211_free_hw(hw);
Sujith285f2dd2010-01-08 10:36:07 +0530273err_alloc_hw:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100274 pci_iounmap(pdev, mem);
Sujith285f2dd2010-01-08 10:36:07 +0530275err_iomap:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100276 pci_release_region(pdev, 0);
Sujith285f2dd2010-01-08 10:36:07 +0530277err_region:
278 /* Nothing */
279err_dma:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100280 pci_disable_device(pdev);
281 return ret;
282}
283
284static void ath_pci_remove(struct pci_dev *pdev)
285{
286 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100287 struct ath_softc *sc = hw->priv;
Pavel Roskinab5132a2010-01-30 21:37:24 -0500288 void __iomem *mem = sc->mem;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100289
Rajkumar Manoharand5847472010-12-20 14:39:51 +0530290 if (!is_ath9k_unloaded)
291 sc->sc_ah->ah_flags |= AH_UNPLUGGED;
Sujith285f2dd2010-01-08 10:36:07 +0530292 ath9k_deinit_device(sc);
293 free_irq(sc->irq, sc);
294 ieee80211_free_hw(sc->hw);
Pavel Roskinab5132a2010-01-30 21:37:24 -0500295
296 pci_iounmap(pdev, mem);
297 pci_disable_device(pdev);
298 pci_release_region(pdev, 0);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100299}
300
301#ifdef CONFIG_PM
302
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200303static int ath_pci_suspend(struct device *device)
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100304{
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200305 struct pci_dev *pdev = to_pci_dev(device);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100306 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100307 struct ath_softc *sc = hw->priv;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100308
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530309 ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 1);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100310
Rajkumar Manoharanc31eb8e2011-06-28 18:21:19 +0530311 /* The device has to be moved to FULLSLEEP forcibly.
312 * Otherwise the chip never moved to full sleep,
313 * when no interface is up.
314 */
315 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_FULL_SLEEP);
316
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100317 return 0;
318}
319
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200320static int ath_pci_resume(struct device *device)
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100321{
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200322 struct pci_dev *pdev = to_pci_dev(device);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100323 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100324 struct ath_softc *sc = hw->priv;
Jouni Malinenf0214842009-06-16 11:59:23 +0300325 u32 val;
Sujith523c36f2009-08-13 09:34:35 +0530326
Jouni Malinenf0214842009-06-16 11:59:23 +0300327 /*
328 * Suspend/Resume resets the PCI configuration space, so we have to
329 * re-disable the RETRY_TIMEOUT register (0x41) to keep
330 * PCI Tx retries from interfering with C3 CPU state
331 */
332 pci_read_config_dword(pdev, 0x40, &val);
333 if ((val & 0x0000ff00) != 0)
334 pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100335
Mohammed Shafi Shajakhanc5d25932011-09-14 15:09:40 +0530336 ath9k_ps_wakeup(sc);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100337 /* Enable LED */
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530338 ath9k_hw_cfg_output(sc->sc_ah, sc->sc_ah->led_pin,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100339 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
Mohammed Shafi Shajakhanc5d25932011-09-14 15:09:40 +0530340 ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 0);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100341
Mohammed Shafi Shajakhandb7ec382010-12-22 12:20:12 +0530342 /*
343 * Reset key cache to sane defaults (all entries cleared) instead of
344 * semi-random values after suspend/resume.
345 */
Rajkumar Manoharanf82b4bd2011-08-13 10:28:15 +0530346 ath9k_cmn_init_crypto(sc->sc_ah);
Mohammed Shafi Shajakhandb7ec382010-12-22 12:20:12 +0530347 ath9k_ps_restore(sc);
348
Luis R. Rodrigueza08e7ad2010-12-07 15:13:20 -0800349 sc->ps_idle = true;
350 ath_radio_disable(sc, hw);
351
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100352 return 0;
353}
354
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200355static const struct dev_pm_ops ath9k_pm_ops = {
356 .suspend = ath_pci_suspend,
357 .resume = ath_pci_resume,
358 .freeze = ath_pci_suspend,
359 .thaw = ath_pci_resume,
360 .poweroff = ath_pci_suspend,
361 .restore = ath_pci_resume,
362};
363
364#define ATH9K_PM_OPS (&ath9k_pm_ops)
365
366#else /* !CONFIG_PM */
367
368#define ATH9K_PM_OPS NULL
369
370#endif /* !CONFIG_PM */
371
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100372
373MODULE_DEVICE_TABLE(pci, ath_pci_id_table);
374
375static struct pci_driver ath_pci_driver = {
376 .name = "ath9k",
377 .id_table = ath_pci_id_table,
378 .probe = ath_pci_probe,
379 .remove = ath_pci_remove,
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200380 .driver.pm = ATH9K_PM_OPS,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100381};
382
Sujithdb0f41f2009-02-20 15:13:26 +0530383int ath_pci_init(void)
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100384{
385 return pci_register_driver(&ath_pci_driver);
386}
387
388void ath_pci_exit(void)
389{
390 pci_unregister_driver(&ath_pci_driver);
391}