blob: bcb56734e92f44a5c50e889f27a850f3326ce1db [file] [log] [blame]
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001/*
2 * Freescale eSDHC i.MX controller driver for the platform bus.
3 *
4 * derived from the OF-version.
5 *
6 * Copyright (c) 2010 Pengutronix e.K.
Wolfram Sang035ff832015-04-20 15:51:42 +02007 * Author: Wolfram Sang <kernel@pengutronix.de>
Wolfram Sang95f25ef2010-10-15 12:21:04 +02008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License.
12 */
13
14#include <linux/io.h>
15#include <linux/delay.h>
16#include <linux/err.h>
17#include <linux/clk.h>
Wolfram Sang0c6d49c2011-02-26 14:44:39 +010018#include <linux/gpio.h>
Shawn Guo66506f72011-08-15 10:28:18 +080019#include <linux/module.h>
Richard Zhue1498602011-03-25 09:18:27 -040020#include <linux/slab.h>
Wolfram Sang95f25ef2010-10-15 12:21:04 +020021#include <linux/mmc/host.h>
Richard Zhu58ac8172011-03-21 13:22:16 +080022#include <linux/mmc/mmc.h>
23#include <linux/mmc/sdio.h>
Shawn Guofbe5fdd2012-12-11 22:32:20 +080024#include <linux/mmc/slot-gpio.h>
Shawn Guoabfafc22011-06-30 15:44:44 +080025#include <linux/of.h>
26#include <linux/of_device.h>
27#include <linux/of_gpio.h>
Dong Aishenge62d8b82012-05-11 14:56:01 +080028#include <linux/pinctrl/consumer.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020029#include <linux/platform_data/mmc-esdhc-imx.h>
Dong Aisheng89d7e5c2013-11-04 16:38:29 +080030#include <linux/pm_runtime.h>
Wolfram Sang95f25ef2010-10-15 12:21:04 +020031#include "sdhci-pltfm.h"
32#include "sdhci-esdhc.h"
33
Shawn Guo60bf6392013-01-15 23:36:53 +080034#define ESDHC_CTRL_D3CD 0x08
Richard Zhu58ac8172011-03-21 13:22:16 +080035/* VENDOR SPEC register */
Shawn Guo60bf6392013-01-15 23:36:53 +080036#define ESDHC_VENDOR_SPEC 0xc0
37#define ESDHC_VENDOR_SPEC_SDIO_QUIRK (1 << 1)
Dong Aisheng03221912013-09-13 19:11:34 +080038#define ESDHC_VENDOR_SPEC_VSELECT (1 << 1)
Dong Aishengfed2f6e2013-09-13 19:11:33 +080039#define ESDHC_VENDOR_SPEC_FRC_SDCLK_ON (1 << 8)
Shawn Guo60bf6392013-01-15 23:36:53 +080040#define ESDHC_WTMK_LVL 0x44
41#define ESDHC_MIX_CTRL 0x48
Dong Aishengde5bdbf2013-10-18 19:48:46 +080042#define ESDHC_MIX_CTRL_DDREN (1 << 3)
Shawn Guo2a15f982013-01-21 19:02:26 +080043#define ESDHC_MIX_CTRL_AC23EN (1 << 7)
Dong Aisheng03221912013-09-13 19:11:34 +080044#define ESDHC_MIX_CTRL_EXE_TUNE (1 << 22)
45#define ESDHC_MIX_CTRL_SMPCLK_SEL (1 << 23)
46#define ESDHC_MIX_CTRL_FBCLK_SEL (1 << 25)
Shawn Guo2a15f982013-01-21 19:02:26 +080047/* Bits 3 and 6 are not SDHCI standard definitions */
48#define ESDHC_MIX_CTRL_SDHCI_MASK 0xb7
Dong Aishengd131a712013-11-04 16:38:26 +080049/* Tuning bits */
50#define ESDHC_MIX_CTRL_TUNING_MASK 0x03c00000
Richard Zhu58ac8172011-03-21 13:22:16 +080051
Dong Aisheng602519b2013-10-18 19:48:47 +080052/* dll control register */
53#define ESDHC_DLL_CTRL 0x60
54#define ESDHC_DLL_OVERRIDE_VAL_SHIFT 9
55#define ESDHC_DLL_OVERRIDE_EN_SHIFT 8
56
Dong Aisheng03221912013-09-13 19:11:34 +080057/* tune control register */
58#define ESDHC_TUNE_CTRL_STATUS 0x68
59#define ESDHC_TUNE_CTRL_STEP 1
60#define ESDHC_TUNE_CTRL_MIN 0
61#define ESDHC_TUNE_CTRL_MAX ((1 << 7) - 1)
62
Dong Aisheng6e9fd282013-10-18 19:48:43 +080063#define ESDHC_TUNING_CTRL 0xcc
64#define ESDHC_STD_TUNING_EN (1 << 24)
65/* NOTE: the minimum valid tuning start tap for mx6sl is 1 */
66#define ESDHC_TUNING_START_TAP 0x1
67
Dong Aishengad932202013-09-13 19:11:35 +080068/* pinctrl state */
69#define ESDHC_PINCTRL_STATE_100MHZ "state_100mhz"
70#define ESDHC_PINCTRL_STATE_200MHZ "state_200mhz"
71
Richard Zhu58ac8172011-03-21 13:22:16 +080072/*
Sascha Haueraf510792013-01-21 19:02:28 +080073 * Our interpretation of the SDHCI_HOST_CONTROL register
74 */
75#define ESDHC_CTRL_4BITBUS (0x1 << 1)
76#define ESDHC_CTRL_8BITBUS (0x2 << 1)
77#define ESDHC_CTRL_BUSWIDTH_MASK (0x3 << 1)
78
79/*
Richard Zhu97e4ba62011-08-11 16:51:46 -040080 * There is an INT DMA ERR mis-match between eSDHC and STD SDHC SPEC:
81 * Bit25 is used in STD SPEC, and is reserved in fsl eSDHC design,
82 * but bit28 is used as the INT DMA ERR in fsl eSDHC design.
83 * Define this macro DMA error INT for fsl eSDHC
84 */
Shawn Guo60bf6392013-01-15 23:36:53 +080085#define ESDHC_INT_VENDOR_SPEC_DMA_ERR (1 << 28)
Richard Zhu97e4ba62011-08-11 16:51:46 -040086
87/*
Richard Zhu58ac8172011-03-21 13:22:16 +080088 * The CMDTYPE of the CMD register (offset 0xE) should be set to
89 * "11" when the STOP CMD12 is issued on imx53 to abort one
90 * open ended multi-blk IO. Otherwise the TC INT wouldn't
91 * be generated.
92 * In exact block transfer, the controller doesn't complete the
93 * operations automatically as required at the end of the
94 * transfer and remains on hold if the abort command is not sent.
95 * As a result, the TC flag is not asserted and SW received timeout
96 * exeception. Bit1 of Vendor Spec registor is used to fix it.
97 */
Shawn Guo31fbb302013-10-17 15:19:44 +080098#define ESDHC_FLAG_MULTIBLK_NO_INT BIT(1)
99/*
100 * The flag enables the workaround for ESDHC errata ENGcm07207 which
101 * affects i.MX25 and i.MX35.
102 */
103#define ESDHC_FLAG_ENGCM07207 BIT(2)
Shawn Guo9d61c002013-10-17 15:19:45 +0800104/*
105 * The flag tells that the ESDHC controller is an USDHC block that is
106 * integrated on the i.MX6 series.
107 */
108#define ESDHC_FLAG_USDHC BIT(3)
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800109/* The IP supports manual tuning process */
110#define ESDHC_FLAG_MAN_TUNING BIT(4)
111/* The IP supports standard tuning process */
112#define ESDHC_FLAG_STD_TUNING BIT(5)
113/* The IP has SDHCI_CAPABILITIES_1 register */
114#define ESDHC_FLAG_HAVE_CAP1 BIT(6)
Dong Aisheng18094432015-05-27 18:13:28 +0800115/*
116 * The IP has errata ERR004536
117 * uSDHC: ADMA Length Mismatch Error occurs if the AHB read access is slow,
118 * when reading data from the card
119 */
120#define ESDHC_FLAG_ERR004536 BIT(7)
Richard Zhue1498602011-03-25 09:18:27 -0400121
Shawn Guof47c4bb2013-10-17 15:19:47 +0800122struct esdhc_soc_data {
123 u32 flags;
124};
125
126static struct esdhc_soc_data esdhc_imx25_data = {
127 .flags = ESDHC_FLAG_ENGCM07207,
128};
129
130static struct esdhc_soc_data esdhc_imx35_data = {
131 .flags = ESDHC_FLAG_ENGCM07207,
132};
133
134static struct esdhc_soc_data esdhc_imx51_data = {
135 .flags = 0,
136};
137
138static struct esdhc_soc_data esdhc_imx53_data = {
139 .flags = ESDHC_FLAG_MULTIBLK_NO_INT,
140};
141
142static struct esdhc_soc_data usdhc_imx6q_data = {
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800143 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_MAN_TUNING,
144};
145
146static struct esdhc_soc_data usdhc_imx6sl_data = {
147 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
Dong Aisheng18094432015-05-27 18:13:28 +0800148 | ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_ERR004536,
Shawn Guo57ed3312011-06-30 09:24:26 +0800149};
150
Dong Aisheng913d4952015-05-27 18:13:30 +0800151static struct esdhc_soc_data usdhc_imx6sx_data = {
152 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
153 | ESDHC_FLAG_HAVE_CAP1,
154};
155
Richard Zhue1498602011-03-25 09:18:27 -0400156struct pltfm_imx_data {
Richard Zhue1498602011-03-25 09:18:27 -0400157 u32 scratchpad;
Dong Aishenge62d8b82012-05-11 14:56:01 +0800158 struct pinctrl *pinctrl;
Dong Aishengad932202013-09-13 19:11:35 +0800159 struct pinctrl_state *pins_default;
160 struct pinctrl_state *pins_100mhz;
161 struct pinctrl_state *pins_200mhz;
Shawn Guof47c4bb2013-10-17 15:19:47 +0800162 const struct esdhc_soc_data *socdata;
Shawn Guo842afc02011-07-06 22:57:48 +0800163 struct esdhc_platform_data boarddata;
Sascha Hauer52dac612012-03-07 09:31:34 +0100164 struct clk *clk_ipg;
165 struct clk *clk_ahb;
166 struct clk *clk_per;
Lucas Stach361b8482013-03-15 09:49:26 +0100167 enum {
168 NO_CMD_PENDING, /* no multiblock command pending*/
169 MULTIBLK_IN_PROCESS, /* exact multiblock cmd in process */
170 WAIT_FOR_INT, /* sent CMD12, waiting for response INT */
171 } multiblock_status;
Dong Aishengde5bdbf2013-10-18 19:48:46 +0800172 u32 is_ddr;
Richard Zhue1498602011-03-25 09:18:27 -0400173};
174
Krzysztof Kozlowskif8cbf462015-05-02 00:49:21 +0900175static const struct platform_device_id imx_esdhc_devtype[] = {
Shawn Guo57ed3312011-06-30 09:24:26 +0800176 {
177 .name = "sdhci-esdhc-imx25",
Shawn Guof47c4bb2013-10-17 15:19:47 +0800178 .driver_data = (kernel_ulong_t) &esdhc_imx25_data,
Shawn Guo57ed3312011-06-30 09:24:26 +0800179 }, {
180 .name = "sdhci-esdhc-imx35",
Shawn Guof47c4bb2013-10-17 15:19:47 +0800181 .driver_data = (kernel_ulong_t) &esdhc_imx35_data,
Shawn Guo57ed3312011-06-30 09:24:26 +0800182 }, {
183 .name = "sdhci-esdhc-imx51",
Shawn Guof47c4bb2013-10-17 15:19:47 +0800184 .driver_data = (kernel_ulong_t) &esdhc_imx51_data,
Shawn Guo57ed3312011-06-30 09:24:26 +0800185 }, {
Shawn Guo57ed3312011-06-30 09:24:26 +0800186 /* sentinel */
187 }
188};
189MODULE_DEVICE_TABLE(platform, imx_esdhc_devtype);
190
Shawn Guoabfafc22011-06-30 15:44:44 +0800191static const struct of_device_id imx_esdhc_dt_ids[] = {
Shawn Guof47c4bb2013-10-17 15:19:47 +0800192 { .compatible = "fsl,imx25-esdhc", .data = &esdhc_imx25_data, },
193 { .compatible = "fsl,imx35-esdhc", .data = &esdhc_imx35_data, },
194 { .compatible = "fsl,imx51-esdhc", .data = &esdhc_imx51_data, },
195 { .compatible = "fsl,imx53-esdhc", .data = &esdhc_imx53_data, },
Dong Aisheng913d4952015-05-27 18:13:30 +0800196 { .compatible = "fsl,imx6sx-usdhc", .data = &usdhc_imx6sx_data, },
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800197 { .compatible = "fsl,imx6sl-usdhc", .data = &usdhc_imx6sl_data, },
Shawn Guof47c4bb2013-10-17 15:19:47 +0800198 { .compatible = "fsl,imx6q-usdhc", .data = &usdhc_imx6q_data, },
Shawn Guoabfafc22011-06-30 15:44:44 +0800199 { /* sentinel */ }
200};
201MODULE_DEVICE_TABLE(of, imx_esdhc_dt_ids);
202
Shawn Guo57ed3312011-06-30 09:24:26 +0800203static inline int is_imx25_esdhc(struct pltfm_imx_data *data)
204{
Shawn Guof47c4bb2013-10-17 15:19:47 +0800205 return data->socdata == &esdhc_imx25_data;
Shawn Guo57ed3312011-06-30 09:24:26 +0800206}
207
208static inline int is_imx53_esdhc(struct pltfm_imx_data *data)
209{
Shawn Guof47c4bb2013-10-17 15:19:47 +0800210 return data->socdata == &esdhc_imx53_data;
Shawn Guo57ed3312011-06-30 09:24:26 +0800211}
212
Shawn Guo95a24822011-09-19 17:32:21 +0800213static inline int is_imx6q_usdhc(struct pltfm_imx_data *data)
214{
Shawn Guof47c4bb2013-10-17 15:19:47 +0800215 return data->socdata == &usdhc_imx6q_data;
Shawn Guo95a24822011-09-19 17:32:21 +0800216}
217
Shawn Guo9d61c002013-10-17 15:19:45 +0800218static inline int esdhc_is_usdhc(struct pltfm_imx_data *data)
219{
Shawn Guof47c4bb2013-10-17 15:19:47 +0800220 return !!(data->socdata->flags & ESDHC_FLAG_USDHC);
Shawn Guo9d61c002013-10-17 15:19:45 +0800221}
222
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200223static inline void esdhc_clrset_le(struct sdhci_host *host, u32 mask, u32 val, int reg)
224{
225 void __iomem *base = host->ioaddr + (reg & ~0x3);
226 u32 shift = (reg & 0x3) * 8;
227
228 writel(((readl(base) & ~(mask << shift)) | (val << shift)), base);
229}
230
Wolfram Sang7e29c302011-02-26 14:44:41 +0100231static u32 esdhc_readl_le(struct sdhci_host *host, int reg)
232{
Lucas Stach361b8482013-03-15 09:49:26 +0100233 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
234 struct pltfm_imx_data *imx_data = pltfm_host->priv;
Wolfram Sang7e29c302011-02-26 14:44:41 +0100235 u32 val = readl(host->ioaddr + reg);
236
Dong Aisheng03221912013-09-13 19:11:34 +0800237 if (unlikely(reg == SDHCI_PRESENT_STATE)) {
238 u32 fsl_prss = val;
239 /* save the least 20 bits */
240 val = fsl_prss & 0x000FFFFF;
241 /* move dat[0-3] bits */
242 val |= (fsl_prss & 0x0F000000) >> 4;
243 /* move cmd line bit */
244 val |= (fsl_prss & 0x00800000) << 1;
245 }
246
Richard Zhu97e4ba62011-08-11 16:51:46 -0400247 if (unlikely(reg == SDHCI_CAPABILITIES)) {
Dong Aisheng6b4fb6712a2013-10-18 19:48:44 +0800248 /* ignore bit[0-15] as it stores cap_1 register val for mx6sl */
249 if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1)
250 val &= 0xffff0000;
251
Richard Zhu97e4ba62011-08-11 16:51:46 -0400252 /* In FSL esdhc IC module, only bit20 is used to indicate the
253 * ADMA2 capability of esdhc, but this bit is messed up on
254 * some SOCs (e.g. on MX25, MX35 this bit is set, but they
255 * don't actually support ADMA2). So set the BROKEN_ADMA
256 * uirk on MX25/35 platforms.
257 */
258
259 if (val & SDHCI_CAN_DO_ADMA1) {
260 val &= ~SDHCI_CAN_DO_ADMA1;
261 val |= SDHCI_CAN_DO_ADMA2;
262 }
263 }
264
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800265 if (unlikely(reg == SDHCI_CAPABILITIES_1)) {
266 if (esdhc_is_usdhc(imx_data)) {
267 if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1)
268 val = readl(host->ioaddr + SDHCI_CAPABILITIES) & 0xFFFF;
269 else
270 /* imx6q/dl does not have cap_1 register, fake one */
271 val = SDHCI_SUPPORT_DDR50 | SDHCI_SUPPORT_SDR104
Dong Aisheng888824b2013-10-18 19:48:48 +0800272 | SDHCI_SUPPORT_SDR50
273 | SDHCI_USE_SDR50_TUNING;
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800274 }
275 }
Dong Aisheng03221912013-09-13 19:11:34 +0800276
Shawn Guo9d61c002013-10-17 15:19:45 +0800277 if (unlikely(reg == SDHCI_MAX_CURRENT) && esdhc_is_usdhc(imx_data)) {
Dong Aisheng03221912013-09-13 19:11:34 +0800278 val = 0;
279 val |= 0xFF << SDHCI_MAX_CURRENT_330_SHIFT;
280 val |= 0xFF << SDHCI_MAX_CURRENT_300_SHIFT;
281 val |= 0xFF << SDHCI_MAX_CURRENT_180_SHIFT;
282 }
283
Richard Zhu97e4ba62011-08-11 16:51:46 -0400284 if (unlikely(reg == SDHCI_INT_STATUS)) {
Shawn Guo60bf6392013-01-15 23:36:53 +0800285 if (val & ESDHC_INT_VENDOR_SPEC_DMA_ERR) {
286 val &= ~ESDHC_INT_VENDOR_SPEC_DMA_ERR;
Richard Zhu97e4ba62011-08-11 16:51:46 -0400287 val |= SDHCI_INT_ADMA_ERROR;
288 }
Lucas Stach361b8482013-03-15 09:49:26 +0100289
290 /*
291 * mask off the interrupt we get in response to the manually
292 * sent CMD12
293 */
294 if ((imx_data->multiblock_status == WAIT_FOR_INT) &&
295 ((val & SDHCI_INT_RESPONSE) == SDHCI_INT_RESPONSE)) {
296 val &= ~SDHCI_INT_RESPONSE;
297 writel(SDHCI_INT_RESPONSE, host->ioaddr +
298 SDHCI_INT_STATUS);
299 imx_data->multiblock_status = NO_CMD_PENDING;
300 }
Richard Zhu97e4ba62011-08-11 16:51:46 -0400301 }
302
Wolfram Sang7e29c302011-02-26 14:44:41 +0100303 return val;
304}
305
306static void esdhc_writel_le(struct sdhci_host *host, u32 val, int reg)
307{
Richard Zhue1498602011-03-25 09:18:27 -0400308 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
309 struct pltfm_imx_data *imx_data = pltfm_host->priv;
Tony Lin0d588642011-08-11 16:45:59 -0400310 u32 data;
Richard Zhue1498602011-03-25 09:18:27 -0400311
Tony Lin0d588642011-08-11 16:45:59 -0400312 if (unlikely(reg == SDHCI_INT_ENABLE || reg == SDHCI_SIGNAL_ENABLE)) {
Dong Aishengb7321042015-05-27 18:13:27 +0800313 if ((val & SDHCI_INT_CARD_INT) && !esdhc_is_usdhc(imx_data)) {
Tony Lin0d588642011-08-11 16:45:59 -0400314 /*
315 * Clear and then set D3CD bit to avoid missing the
316 * card interrupt. This is a eSDHC controller problem
317 * so we need to apply the following workaround: clear
318 * and set D3CD bit will make eSDHC re-sample the card
319 * interrupt. In case a card interrupt was lost,
320 * re-sample it by the following steps.
321 */
322 data = readl(host->ioaddr + SDHCI_HOST_CONTROL);
Shawn Guo60bf6392013-01-15 23:36:53 +0800323 data &= ~ESDHC_CTRL_D3CD;
Tony Lin0d588642011-08-11 16:45:59 -0400324 writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
Shawn Guo60bf6392013-01-15 23:36:53 +0800325 data |= ESDHC_CTRL_D3CD;
Tony Lin0d588642011-08-11 16:45:59 -0400326 writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
327 }
Dong Aisheng915be4852015-05-27 18:13:26 +0800328
329 if (val & SDHCI_INT_ADMA_ERROR) {
330 val &= ~SDHCI_INT_ADMA_ERROR;
331 val |= ESDHC_INT_VENDOR_SPEC_DMA_ERR;
332 }
Tony Lin0d588642011-08-11 16:45:59 -0400333 }
Wolfram Sang7e29c302011-02-26 14:44:41 +0100334
Shawn Guof47c4bb2013-10-17 15:19:47 +0800335 if (unlikely((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
Richard Zhu58ac8172011-03-21 13:22:16 +0800336 && (reg == SDHCI_INT_STATUS)
337 && (val & SDHCI_INT_DATA_END))) {
338 u32 v;
Shawn Guo60bf6392013-01-15 23:36:53 +0800339 v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
340 v &= ~ESDHC_VENDOR_SPEC_SDIO_QUIRK;
341 writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
Lucas Stach361b8482013-03-15 09:49:26 +0100342
343 if (imx_data->multiblock_status == MULTIBLK_IN_PROCESS)
344 {
345 /* send a manual CMD12 with RESPTYP=none */
346 data = MMC_STOP_TRANSMISSION << 24 |
347 SDHCI_CMD_ABORTCMD << 16;
348 writel(data, host->ioaddr + SDHCI_TRANSFER_MODE);
349 imx_data->multiblock_status = WAIT_FOR_INT;
350 }
Richard Zhu58ac8172011-03-21 13:22:16 +0800351 }
352
Wolfram Sang7e29c302011-02-26 14:44:41 +0100353 writel(val, host->ioaddr + reg);
354}
355
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200356static u16 esdhc_readw_le(struct sdhci_host *host, int reg)
357{
Shawn Guoef4d0882013-01-15 23:30:27 +0800358 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
359 struct pltfm_imx_data *imx_data = pltfm_host->priv;
Dong Aisheng03221912013-09-13 19:11:34 +0800360 u16 ret = 0;
361 u32 val;
Shawn Guoef4d0882013-01-15 23:30:27 +0800362
Shawn Guo95a24822011-09-19 17:32:21 +0800363 if (unlikely(reg == SDHCI_HOST_VERSION)) {
Shawn Guoef4d0882013-01-15 23:30:27 +0800364 reg ^= 2;
Shawn Guo9d61c002013-10-17 15:19:45 +0800365 if (esdhc_is_usdhc(imx_data)) {
Shawn Guoef4d0882013-01-15 23:30:27 +0800366 /*
367 * The usdhc register returns a wrong host version.
368 * Correct it here.
369 */
370 return SDHCI_SPEC_300;
371 }
Shawn Guo95a24822011-09-19 17:32:21 +0800372 }
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200373
Dong Aisheng03221912013-09-13 19:11:34 +0800374 if (unlikely(reg == SDHCI_HOST_CONTROL2)) {
375 val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
376 if (val & ESDHC_VENDOR_SPEC_VSELECT)
377 ret |= SDHCI_CTRL_VDD_180;
378
Shawn Guo9d61c002013-10-17 15:19:45 +0800379 if (esdhc_is_usdhc(imx_data)) {
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800380 if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING)
381 val = readl(host->ioaddr + ESDHC_MIX_CTRL);
382 else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING)
383 /* the std tuning bits is in ACMD12_ERR for imx6sl */
384 val = readl(host->ioaddr + SDHCI_ACMD12_ERR);
Dong Aisheng03221912013-09-13 19:11:34 +0800385 }
386
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800387 if (val & ESDHC_MIX_CTRL_EXE_TUNE)
388 ret |= SDHCI_CTRL_EXEC_TUNING;
389 if (val & ESDHC_MIX_CTRL_SMPCLK_SEL)
390 ret |= SDHCI_CTRL_TUNED_CLK;
391
Dong Aisheng03221912013-09-13 19:11:34 +0800392 ret &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;
393
394 return ret;
395 }
396
Dong Aisheng7dd109e2013-10-30 22:09:49 +0800397 if (unlikely(reg == SDHCI_TRANSFER_MODE)) {
398 if (esdhc_is_usdhc(imx_data)) {
399 u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
400 ret = m & ESDHC_MIX_CTRL_SDHCI_MASK;
401 /* Swap AC23 bit */
402 if (m & ESDHC_MIX_CTRL_AC23EN) {
403 ret &= ~ESDHC_MIX_CTRL_AC23EN;
404 ret |= SDHCI_TRNS_AUTO_CMD23;
405 }
406 } else {
407 ret = readw(host->ioaddr + SDHCI_TRANSFER_MODE);
408 }
409
410 return ret;
411 }
412
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200413 return readw(host->ioaddr + reg);
414}
415
416static void esdhc_writew_le(struct sdhci_host *host, u16 val, int reg)
417{
418 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Richard Zhue1498602011-03-25 09:18:27 -0400419 struct pltfm_imx_data *imx_data = pltfm_host->priv;
Dong Aisheng03221912013-09-13 19:11:34 +0800420 u32 new_val = 0;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200421
422 switch (reg) {
Dong Aisheng03221912013-09-13 19:11:34 +0800423 case SDHCI_CLOCK_CONTROL:
424 new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
425 if (val & SDHCI_CLOCK_CARD_EN)
426 new_val |= ESDHC_VENDOR_SPEC_FRC_SDCLK_ON;
427 else
428 new_val &= ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON;
Dan Carpentereeed7022015-02-26 23:37:55 +0300429 writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC);
Dong Aisheng03221912013-09-13 19:11:34 +0800430 return;
431 case SDHCI_HOST_CONTROL2:
432 new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
433 if (val & SDHCI_CTRL_VDD_180)
434 new_val |= ESDHC_VENDOR_SPEC_VSELECT;
435 else
436 new_val &= ~ESDHC_VENDOR_SPEC_VSELECT;
437 writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC);
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800438 if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING) {
439 new_val = readl(host->ioaddr + ESDHC_MIX_CTRL);
440 if (val & SDHCI_CTRL_TUNED_CLK)
441 new_val |= ESDHC_MIX_CTRL_SMPCLK_SEL;
442 else
443 new_val &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
444 writel(new_val , host->ioaddr + ESDHC_MIX_CTRL);
445 } else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) {
446 u32 v = readl(host->ioaddr + SDHCI_ACMD12_ERR);
447 u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
Dong Aisheng8b2bb0ad2013-11-04 16:38:27 +0800448 if (val & SDHCI_CTRL_TUNED_CLK) {
449 v |= ESDHC_MIX_CTRL_SMPCLK_SEL;
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800450 } else {
Dong Aisheng8b2bb0ad2013-11-04 16:38:27 +0800451 v &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800452 m &= ~ESDHC_MIX_CTRL_FBCLK_SEL;
453 }
454
Dong Aisheng8b2bb0ad2013-11-04 16:38:27 +0800455 if (val & SDHCI_CTRL_EXEC_TUNING) {
456 v |= ESDHC_MIX_CTRL_EXE_TUNE;
457 m |= ESDHC_MIX_CTRL_FBCLK_SEL;
458 } else {
459 v &= ~ESDHC_MIX_CTRL_EXE_TUNE;
460 }
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800461
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800462 writel(v, host->ioaddr + SDHCI_ACMD12_ERR);
463 writel(m, host->ioaddr + ESDHC_MIX_CTRL);
464 }
Dong Aisheng03221912013-09-13 19:11:34 +0800465 return;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200466 case SDHCI_TRANSFER_MODE:
Shawn Guof47c4bb2013-10-17 15:19:47 +0800467 if ((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
Richard Zhu58ac8172011-03-21 13:22:16 +0800468 && (host->cmd->opcode == SD_IO_RW_EXTENDED)
469 && (host->cmd->data->blocks > 1)
470 && (host->cmd->data->flags & MMC_DATA_READ)) {
471 u32 v;
Shawn Guo60bf6392013-01-15 23:36:53 +0800472 v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
473 v |= ESDHC_VENDOR_SPEC_SDIO_QUIRK;
474 writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
Richard Zhu58ac8172011-03-21 13:22:16 +0800475 }
Shawn Guo69f54692013-01-21 19:02:24 +0800476
Shawn Guo9d61c002013-10-17 15:19:45 +0800477 if (esdhc_is_usdhc(imx_data)) {
Shawn Guo69f54692013-01-21 19:02:24 +0800478 u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
Shawn Guo2a15f982013-01-21 19:02:26 +0800479 /* Swap AC23 bit */
480 if (val & SDHCI_TRNS_AUTO_CMD23) {
481 val &= ~SDHCI_TRNS_AUTO_CMD23;
482 val |= ESDHC_MIX_CTRL_AC23EN;
483 }
484 m = val | (m & ~ESDHC_MIX_CTRL_SDHCI_MASK);
Shawn Guo69f54692013-01-21 19:02:24 +0800485 writel(m, host->ioaddr + ESDHC_MIX_CTRL);
486 } else {
487 /*
488 * Postpone this write, we must do it together with a
489 * command write that is down below.
490 */
491 imx_data->scratchpad = val;
492 }
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200493 return;
494 case SDHCI_COMMAND:
Lucas Stach361b8482013-03-15 09:49:26 +0100495 if (host->cmd->opcode == MMC_STOP_TRANSMISSION)
Richard Zhu58ac8172011-03-21 13:22:16 +0800496 val |= SDHCI_CMD_ABORTCMD;
Shawn Guo95a24822011-09-19 17:32:21 +0800497
Lucas Stach361b8482013-03-15 09:49:26 +0100498 if ((host->cmd->opcode == MMC_SET_BLOCK_COUNT) &&
Shawn Guof47c4bb2013-10-17 15:19:47 +0800499 (imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT))
Lucas Stach361b8482013-03-15 09:49:26 +0100500 imx_data->multiblock_status = MULTIBLK_IN_PROCESS;
501
Shawn Guo9d61c002013-10-17 15:19:45 +0800502 if (esdhc_is_usdhc(imx_data))
Shawn Guo95a24822011-09-19 17:32:21 +0800503 writel(val << 16,
504 host->ioaddr + SDHCI_TRANSFER_MODE);
Shawn Guo69f54692013-01-21 19:02:24 +0800505 else
Shawn Guo95a24822011-09-19 17:32:21 +0800506 writel(val << 16 | imx_data->scratchpad,
507 host->ioaddr + SDHCI_TRANSFER_MODE);
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200508 return;
509 case SDHCI_BLOCK_SIZE:
510 val &= ~SDHCI_MAKE_BLKSZ(0x7, 0);
511 break;
512 }
513 esdhc_clrset_le(host, 0xffff, val, reg);
514}
515
516static void esdhc_writeb_le(struct sdhci_host *host, u8 val, int reg)
517{
Wilson Callan9a0985b2012-07-19 02:49:16 -0400518 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
519 struct pltfm_imx_data *imx_data = pltfm_host->priv;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200520 u32 new_val;
Sascha Haueraf510792013-01-21 19:02:28 +0800521 u32 mask;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200522
523 switch (reg) {
524 case SDHCI_POWER_CONTROL:
525 /*
526 * FSL put some DMA bits here
527 * If your board has a regulator, code should be here
528 */
529 return;
530 case SDHCI_HOST_CONTROL:
Shawn Guo6b40d182013-01-15 23:36:52 +0800531 /* FSL messed up here, so we need to manually compose it. */
Sascha Haueraf510792013-01-21 19:02:28 +0800532 new_val = val & SDHCI_CTRL_LED;
Masanari Iida7122bbb2012-08-05 23:25:40 +0900533 /* ensure the endianness */
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200534 new_val |= ESDHC_HOST_CONTROL_LE;
Wilson Callan9a0985b2012-07-19 02:49:16 -0400535 /* bits 8&9 are reserved on mx25 */
536 if (!is_imx25_esdhc(imx_data)) {
537 /* DMA mode bits are shifted */
538 new_val |= (val & SDHCI_CTRL_DMA_MASK) << 5;
539 }
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200540
Sascha Haueraf510792013-01-21 19:02:28 +0800541 /*
542 * Do not touch buswidth bits here. This is done in
543 * esdhc_pltfm_bus_width.
Martin Fuzzeyf6825742013-04-15 17:08:35 +0200544 * Do not touch the D3CD bit either which is used for the
545 * SDIO interrupt errata workaround.
Sascha Haueraf510792013-01-21 19:02:28 +0800546 */
Martin Fuzzeyf6825742013-04-15 17:08:35 +0200547 mask = 0xffff & ~(ESDHC_CTRL_BUSWIDTH_MASK | ESDHC_CTRL_D3CD);
Sascha Haueraf510792013-01-21 19:02:28 +0800548
549 esdhc_clrset_le(host, mask, new_val, reg);
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200550 return;
551 }
552 esdhc_clrset_le(host, 0xff, val, reg);
Shawn Guo913413c2011-06-21 22:41:51 +0800553
554 /*
555 * The esdhc has a design violation to SDHC spec which tells
556 * that software reset should not affect card detection circuit.
557 * But esdhc clears its SYSCTL register bits [0..2] during the
558 * software reset. This will stop those clocks that card detection
559 * circuit relies on. To work around it, we turn the clocks on back
560 * to keep card detection circuit functional.
561 */
Shawn Guo58c8c4f2013-01-21 19:02:25 +0800562 if ((reg == SDHCI_SOFTWARE_RESET) && (val & 1)) {
Shawn Guo913413c2011-06-21 22:41:51 +0800563 esdhc_clrset_le(host, 0x7, 0x7, ESDHC_SYSTEM_CONTROL);
Shawn Guo58c8c4f2013-01-21 19:02:25 +0800564 /*
565 * The reset on usdhc fails to clear MIX_CTRL register.
566 * Do it manually here.
567 */
Dong Aishengde5bdbf2013-10-18 19:48:46 +0800568 if (esdhc_is_usdhc(imx_data)) {
Dong Aishengd131a712013-11-04 16:38:26 +0800569 /* the tuning bits should be kept during reset */
570 new_val = readl(host->ioaddr + ESDHC_MIX_CTRL);
571 writel(new_val & ESDHC_MIX_CTRL_TUNING_MASK,
572 host->ioaddr + ESDHC_MIX_CTRL);
Dong Aishengde5bdbf2013-10-18 19:48:46 +0800573 imx_data->is_ddr = 0;
574 }
Shawn Guo58c8c4f2013-01-21 19:02:25 +0800575 }
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200576}
577
Lucas Stach0ddf03c2013-06-05 15:13:26 +0200578static unsigned int esdhc_pltfm_get_max_clock(struct sdhci_host *host)
579{
580 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
581 struct pltfm_imx_data *imx_data = pltfm_host->priv;
582 struct esdhc_platform_data *boarddata = &imx_data->boarddata;
583
Dong Aishenga9748622013-12-26 15:23:53 +0800584 if (boarddata->f_max && (boarddata->f_max < pltfm_host->clock))
Lucas Stach0ddf03c2013-06-05 15:13:26 +0200585 return boarddata->f_max;
586 else
Dong Aishenga9748622013-12-26 15:23:53 +0800587 return pltfm_host->clock;
Lucas Stach0ddf03c2013-06-05 15:13:26 +0200588}
589
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200590static unsigned int esdhc_pltfm_get_min_clock(struct sdhci_host *host)
591{
592 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
593
Dong Aishenga9748622013-12-26 15:23:53 +0800594 return pltfm_host->clock / 256 / 16;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200595}
596
Lucas Stach8ba95802013-06-05 15:13:25 +0200597static inline void esdhc_pltfm_set_clock(struct sdhci_host *host,
598 unsigned int clock)
599{
600 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Dong Aishengfed2f6e2013-09-13 19:11:33 +0800601 struct pltfm_imx_data *imx_data = pltfm_host->priv;
Dong Aishenga9748622013-12-26 15:23:53 +0800602 unsigned int host_clock = pltfm_host->clock;
Dong Aishengd31fc002013-09-13 19:11:32 +0800603 int pre_div = 2;
604 int div = 1;
Dong Aishengfed2f6e2013-09-13 19:11:33 +0800605 u32 temp, val;
Lucas Stach8ba95802013-06-05 15:13:25 +0200606
Dong Aishengfed2f6e2013-09-13 19:11:33 +0800607 if (clock == 0) {
Russell King1650d0c2014-04-25 12:58:50 +0100608 host->mmc->actual_clock = 0;
609
Shawn Guo9d61c002013-10-17 15:19:45 +0800610 if (esdhc_is_usdhc(imx_data)) {
Dong Aishengfed2f6e2013-09-13 19:11:33 +0800611 val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
612 writel(val & ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
613 host->ioaddr + ESDHC_VENDOR_SPEC);
614 }
Russell King373073e2014-04-25 12:58:45 +0100615 return;
Dong Aishengfed2f6e2013-09-13 19:11:33 +0800616 }
Dong Aishengd31fc002013-09-13 19:11:32 +0800617
Dong Aishengde5bdbf2013-10-18 19:48:46 +0800618 if (esdhc_is_usdhc(imx_data) && !imx_data->is_ddr)
Dong Aisheng5f7886c2013-09-13 19:11:36 +0800619 pre_div = 1;
620
Dong Aishengd31fc002013-09-13 19:11:32 +0800621 temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
622 temp &= ~(ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN
623 | ESDHC_CLOCK_MASK);
624 sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);
625
626 while (host_clock / pre_div / 16 > clock && pre_div < 256)
627 pre_div *= 2;
628
629 while (host_clock / pre_div / div > clock && div < 16)
630 div++;
631
Dong Aishenge76b8552013-09-13 19:11:37 +0800632 host->mmc->actual_clock = host_clock / pre_div / div;
Dong Aishengd31fc002013-09-13 19:11:32 +0800633 dev_dbg(mmc_dev(host->mmc), "desired SD clock: %d, actual: %d\n",
Dong Aishenge76b8552013-09-13 19:11:37 +0800634 clock, host->mmc->actual_clock);
Dong Aishengd31fc002013-09-13 19:11:32 +0800635
Dong Aishengde5bdbf2013-10-18 19:48:46 +0800636 if (imx_data->is_ddr)
637 pre_div >>= 2;
638 else
639 pre_div >>= 1;
Dong Aishengd31fc002013-09-13 19:11:32 +0800640 div--;
641
642 temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
643 temp |= (ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN
644 | (div << ESDHC_DIVIDER_SHIFT)
645 | (pre_div << ESDHC_PREDIV_SHIFT));
646 sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);
Dong Aishengfed2f6e2013-09-13 19:11:33 +0800647
Shawn Guo9d61c002013-10-17 15:19:45 +0800648 if (esdhc_is_usdhc(imx_data)) {
Dong Aishengfed2f6e2013-09-13 19:11:33 +0800649 val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
650 writel(val | ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
651 host->ioaddr + ESDHC_VENDOR_SPEC);
652 }
653
Dong Aishengd31fc002013-09-13 19:11:32 +0800654 mdelay(1);
Lucas Stach8ba95802013-06-05 15:13:25 +0200655}
656
Shawn Guo913413c2011-06-21 22:41:51 +0800657static unsigned int esdhc_pltfm_get_ro(struct sdhci_host *host)
658{
Shawn Guo842afc02011-07-06 22:57:48 +0800659 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
660 struct pltfm_imx_data *imx_data = pltfm_host->priv;
661 struct esdhc_platform_data *boarddata = &imx_data->boarddata;
Shawn Guo913413c2011-06-21 22:41:51 +0800662
663 switch (boarddata->wp_type) {
664 case ESDHC_WP_GPIO:
Shawn Guofbe5fdd2012-12-11 22:32:20 +0800665 return mmc_gpio_get_ro(host->mmc);
Shawn Guo913413c2011-06-21 22:41:51 +0800666 case ESDHC_WP_CONTROLLER:
667 return !(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
668 SDHCI_WRITE_PROTECT);
669 case ESDHC_WP_NONE:
670 break;
671 }
672
673 return -ENOSYS;
674}
675
Russell King2317f562014-04-25 12:57:07 +0100676static void esdhc_pltfm_set_bus_width(struct sdhci_host *host, int width)
Sascha Haueraf510792013-01-21 19:02:28 +0800677{
678 u32 ctrl;
679
680 switch (width) {
681 case MMC_BUS_WIDTH_8:
682 ctrl = ESDHC_CTRL_8BITBUS;
683 break;
684 case MMC_BUS_WIDTH_4:
685 ctrl = ESDHC_CTRL_4BITBUS;
686 break;
687 default:
688 ctrl = 0;
689 break;
690 }
691
692 esdhc_clrset_le(host, ESDHC_CTRL_BUSWIDTH_MASK, ctrl,
693 SDHCI_HOST_CONTROL);
Sascha Haueraf510792013-01-21 19:02:28 +0800694}
695
Dong Aisheng03221912013-09-13 19:11:34 +0800696static void esdhc_prepare_tuning(struct sdhci_host *host, u32 val)
697{
698 u32 reg;
699
700 /* FIXME: delay a bit for card to be ready for next tuning due to errors */
701 mdelay(1);
702
703 reg = readl(host->ioaddr + ESDHC_MIX_CTRL);
704 reg |= ESDHC_MIX_CTRL_EXE_TUNE | ESDHC_MIX_CTRL_SMPCLK_SEL |
705 ESDHC_MIX_CTRL_FBCLK_SEL;
706 writel(reg, host->ioaddr + ESDHC_MIX_CTRL);
707 writel(val << 8, host->ioaddr + ESDHC_TUNE_CTRL_STATUS);
708 dev_dbg(mmc_dev(host->mmc),
709 "tunning with delay 0x%x ESDHC_TUNE_CTRL_STATUS 0x%x\n",
710 val, readl(host->ioaddr + ESDHC_TUNE_CTRL_STATUS));
711}
712
Dong Aisheng03221912013-09-13 19:11:34 +0800713static void esdhc_post_tuning(struct sdhci_host *host)
714{
715 u32 reg;
716
717 reg = readl(host->ioaddr + ESDHC_MIX_CTRL);
718 reg &= ~ESDHC_MIX_CTRL_EXE_TUNE;
719 writel(reg, host->ioaddr + ESDHC_MIX_CTRL);
720}
721
722static int esdhc_executing_tuning(struct sdhci_host *host, u32 opcode)
723{
724 int min, max, avg, ret;
725
726 /* find the mininum delay first which can pass tuning */
727 min = ESDHC_TUNE_CTRL_MIN;
728 while (min < ESDHC_TUNE_CTRL_MAX) {
729 esdhc_prepare_tuning(host, min);
Ulf Hanssond1785322014-12-05 12:59:40 +0100730 if (!mmc_send_tuning(host->mmc))
Dong Aisheng03221912013-09-13 19:11:34 +0800731 break;
732 min += ESDHC_TUNE_CTRL_STEP;
733 }
734
735 /* find the maxinum delay which can not pass tuning */
736 max = min + ESDHC_TUNE_CTRL_STEP;
737 while (max < ESDHC_TUNE_CTRL_MAX) {
738 esdhc_prepare_tuning(host, max);
Ulf Hanssond1785322014-12-05 12:59:40 +0100739 if (mmc_send_tuning(host->mmc)) {
Dong Aisheng03221912013-09-13 19:11:34 +0800740 max -= ESDHC_TUNE_CTRL_STEP;
741 break;
742 }
743 max += ESDHC_TUNE_CTRL_STEP;
744 }
745
746 /* use average delay to get the best timing */
747 avg = (min + max) / 2;
748 esdhc_prepare_tuning(host, avg);
Ulf Hanssond1785322014-12-05 12:59:40 +0100749 ret = mmc_send_tuning(host->mmc);
Dong Aisheng03221912013-09-13 19:11:34 +0800750 esdhc_post_tuning(host);
751
752 dev_dbg(mmc_dev(host->mmc), "tunning %s at 0x%x ret %d\n",
753 ret ? "failed" : "passed", avg, ret);
754
755 return ret;
756}
757
Dong Aishengad932202013-09-13 19:11:35 +0800758static int esdhc_change_pinstate(struct sdhci_host *host,
759 unsigned int uhs)
760{
761 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
762 struct pltfm_imx_data *imx_data = pltfm_host->priv;
763 struct pinctrl_state *pinctrl;
764
765 dev_dbg(mmc_dev(host->mmc), "change pinctrl state for uhs %d\n", uhs);
766
767 if (IS_ERR(imx_data->pinctrl) ||
768 IS_ERR(imx_data->pins_default) ||
769 IS_ERR(imx_data->pins_100mhz) ||
770 IS_ERR(imx_data->pins_200mhz))
771 return -EINVAL;
772
773 switch (uhs) {
774 case MMC_TIMING_UHS_SDR50:
775 pinctrl = imx_data->pins_100mhz;
776 break;
777 case MMC_TIMING_UHS_SDR104:
Dong Aisheng429a5b42013-10-30 22:10:42 +0800778 case MMC_TIMING_MMC_HS200:
Dong Aishengad932202013-09-13 19:11:35 +0800779 pinctrl = imx_data->pins_200mhz;
780 break;
781 default:
782 /* back to default state for other legacy timing */
783 pinctrl = imx_data->pins_default;
784 }
785
786 return pinctrl_select_state(imx_data->pinctrl, pinctrl);
787}
788
Russell King850a29b2014-04-25 12:59:41 +0100789static void esdhc_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
Dong Aishengad932202013-09-13 19:11:35 +0800790{
791 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
792 struct pltfm_imx_data *imx_data = pltfm_host->priv;
Dong Aisheng602519b2013-10-18 19:48:47 +0800793 struct esdhc_platform_data *boarddata = &imx_data->boarddata;
Dong Aishengad932202013-09-13 19:11:35 +0800794
Russell King850a29b2014-04-25 12:59:41 +0100795 switch (timing) {
Dong Aishengad932202013-09-13 19:11:35 +0800796 case MMC_TIMING_UHS_SDR12:
Dong Aishengad932202013-09-13 19:11:35 +0800797 case MMC_TIMING_UHS_SDR25:
Dong Aishengad932202013-09-13 19:11:35 +0800798 case MMC_TIMING_UHS_SDR50:
Dong Aishengad932202013-09-13 19:11:35 +0800799 case MMC_TIMING_UHS_SDR104:
Dong Aisheng429a5b42013-10-30 22:10:42 +0800800 case MMC_TIMING_MMC_HS200:
Dong Aishengad932202013-09-13 19:11:35 +0800801 break;
802 case MMC_TIMING_UHS_DDR50:
Aisheng Dong69f5bf32014-05-09 14:53:15 +0800803 case MMC_TIMING_MMC_DDR52:
Dong Aishengde5bdbf2013-10-18 19:48:46 +0800804 writel(readl(host->ioaddr + ESDHC_MIX_CTRL) |
805 ESDHC_MIX_CTRL_DDREN,
806 host->ioaddr + ESDHC_MIX_CTRL);
807 imx_data->is_ddr = 1;
Dong Aisheng602519b2013-10-18 19:48:47 +0800808 if (boarddata->delay_line) {
809 u32 v;
810 v = boarddata->delay_line <<
811 ESDHC_DLL_OVERRIDE_VAL_SHIFT |
812 (1 << ESDHC_DLL_OVERRIDE_EN_SHIFT);
813 if (is_imx53_esdhc(imx_data))
814 v <<= 1;
815 writel(v, host->ioaddr + ESDHC_DLL_CTRL);
816 }
Dong Aishengad932202013-09-13 19:11:35 +0800817 break;
818 }
819
Russell King850a29b2014-04-25 12:59:41 +0100820 esdhc_change_pinstate(host, timing);
Dong Aishengad932202013-09-13 19:11:35 +0800821}
822
Russell King0718e592014-04-25 12:57:18 +0100823static void esdhc_reset(struct sdhci_host *host, u8 mask)
824{
825 sdhci_reset(host, mask);
826
827 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
828 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
829}
830
Aisheng Dong10fd0ad2014-08-27 15:26:28 +0800831static unsigned int esdhc_get_max_timeout_count(struct sdhci_host *host)
832{
833 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
834 struct pltfm_imx_data *imx_data = pltfm_host->priv;
835
836 return esdhc_is_usdhc(imx_data) ? 1 << 28 : 1 << 27;
837}
838
Aisheng Donge33eb8e22014-08-27 15:26:30 +0800839static void esdhc_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
840{
841 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
842 struct pltfm_imx_data *imx_data = pltfm_host->priv;
843
844 /* use maximum timeout counter */
845 sdhci_writeb(host, esdhc_is_usdhc(imx_data) ? 0xF : 0xE,
846 SDHCI_TIMEOUT_CONTROL);
847}
848
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800849static struct sdhci_ops sdhci_esdhc_ops = {
Richard Zhue1498602011-03-25 09:18:27 -0400850 .read_l = esdhc_readl_le,
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100851 .read_w = esdhc_readw_le,
Richard Zhue1498602011-03-25 09:18:27 -0400852 .write_l = esdhc_writel_le,
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100853 .write_w = esdhc_writew_le,
854 .write_b = esdhc_writeb_le,
Lucas Stach8ba95802013-06-05 15:13:25 +0200855 .set_clock = esdhc_pltfm_set_clock,
Lucas Stach0ddf03c2013-06-05 15:13:26 +0200856 .get_max_clock = esdhc_pltfm_get_max_clock,
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100857 .get_min_clock = esdhc_pltfm_get_min_clock,
Aisheng Dong10fd0ad2014-08-27 15:26:28 +0800858 .get_max_timeout_count = esdhc_get_max_timeout_count,
Shawn Guo913413c2011-06-21 22:41:51 +0800859 .get_ro = esdhc_pltfm_get_ro,
Aisheng Donge33eb8e22014-08-27 15:26:30 +0800860 .set_timeout = esdhc_set_timeout,
Russell King2317f562014-04-25 12:57:07 +0100861 .set_bus_width = esdhc_pltfm_set_bus_width,
Dong Aishengad932202013-09-13 19:11:35 +0800862 .set_uhs_signaling = esdhc_set_uhs_signaling,
Russell King0718e592014-04-25 12:57:18 +0100863 .reset = esdhc_reset,
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100864};
865
Lars-Peter Clausen1db5eeb2013-03-13 19:26:03 +0100866static const struct sdhci_pltfm_data sdhci_esdhc_imx_pdata = {
Richard Zhu97e4ba62011-08-11 16:51:46 -0400867 .quirks = ESDHC_DEFAULT_QUIRKS | SDHCI_QUIRK_NO_HISPD_BIT
868 | SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC
869 | SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC
Shawn Guo85d65092011-05-27 23:48:12 +0800870 | SDHCI_QUIRK_BROKEN_CARD_DETECTION,
Shawn Guo85d65092011-05-27 23:48:12 +0800871 .ops = &sdhci_esdhc_ops,
872};
873
Shawn Guoabfafc22011-06-30 15:44:44 +0800874#ifdef CONFIG_OF
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500875static int
Shawn Guoabfafc22011-06-30 15:44:44 +0800876sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
Sascha Hauer07bf2b52015-03-24 14:45:04 +0100877 struct sdhci_host *host,
Shawn Guoabfafc22011-06-30 15:44:44 +0800878 struct esdhc_platform_data *boarddata)
879{
880 struct device_node *np = pdev->dev.of_node;
881
882 if (!np)
883 return -ENODEV;
884
Arnd Bergmann7f217792012-05-13 00:14:24 -0400885 if (of_get_property(np, "non-removable", NULL))
Shawn Guoabfafc22011-06-30 15:44:44 +0800886 boarddata->cd_type = ESDHC_CD_PERMANENT;
887
888 if (of_get_property(np, "fsl,cd-controller", NULL))
889 boarddata->cd_type = ESDHC_CD_CONTROLLER;
890
891 if (of_get_property(np, "fsl,wp-controller", NULL))
892 boarddata->wp_type = ESDHC_WP_CONTROLLER;
893
894 boarddata->cd_gpio = of_get_named_gpio(np, "cd-gpios", 0);
895 if (gpio_is_valid(boarddata->cd_gpio))
896 boarddata->cd_type = ESDHC_CD_GPIO;
897
898 boarddata->wp_gpio = of_get_named_gpio(np, "wp-gpios", 0);
899 if (gpio_is_valid(boarddata->wp_gpio))
900 boarddata->wp_type = ESDHC_WP_GPIO;
901
Sascha Haueraf510792013-01-21 19:02:28 +0800902 of_property_read_u32(np, "bus-width", &boarddata->max_bus_width);
903
Lucas Stach0ddf03c2013-06-05 15:13:26 +0200904 of_property_read_u32(np, "max-frequency", &boarddata->f_max);
905
Dong Aishengad932202013-09-13 19:11:35 +0800906 if (of_find_property(np, "no-1-8-v", NULL))
907 boarddata->support_vsel = false;
908 else
909 boarddata->support_vsel = true;
910
Dong Aisheng602519b2013-10-18 19:48:47 +0800911 if (of_property_read_u32(np, "fsl,delay-line", &boarddata->delay_line))
912 boarddata->delay_line = 0;
913
Sascha Hauer07bf2b52015-03-24 14:45:04 +0100914 mmc_of_parse_voltage(np, &host->ocr_mask);
915
Fabio Estevam15064112015-05-09 09:57:08 -0300916 /* call to generic mmc_of_parse to support additional capabilities */
917 return mmc_of_parse(host->mmc);
Shawn Guoabfafc22011-06-30 15:44:44 +0800918}
919#else
920static inline int
921sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
Sascha Hauer07bf2b52015-03-24 14:45:04 +0100922 struct sdhci_host *host,
Shawn Guoabfafc22011-06-30 15:44:44 +0800923 struct esdhc_platform_data *boarddata)
924{
925 return -ENODEV;
926}
927#endif
928
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500929static int sdhci_esdhc_imx_probe(struct platform_device *pdev)
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200930{
Shawn Guoabfafc22011-06-30 15:44:44 +0800931 const struct of_device_id *of_id =
932 of_match_device(imx_esdhc_dt_ids, &pdev->dev);
Shawn Guo85d65092011-05-27 23:48:12 +0800933 struct sdhci_pltfm_host *pltfm_host;
934 struct sdhci_host *host;
935 struct esdhc_platform_data *boarddata;
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100936 int err;
Richard Zhue1498602011-03-25 09:18:27 -0400937 struct pltfm_imx_data *imx_data;
Fabio Estevam7ccddeb2015-05-09 09:57:09 -0300938 bool dt = true;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200939
Christian Daudt0e748232013-05-29 13:50:05 -0700940 host = sdhci_pltfm_init(pdev, &sdhci_esdhc_imx_pdata, 0);
Shawn Guo85d65092011-05-27 23:48:12 +0800941 if (IS_ERR(host))
942 return PTR_ERR(host);
943
944 pltfm_host = sdhci_priv(host);
945
Shawn Guoe3af31c2012-11-26 14:39:43 +0800946 imx_data = devm_kzalloc(&pdev->dev, sizeof(*imx_data), GFP_KERNEL);
Shawn Guoabfafc22011-06-30 15:44:44 +0800947 if (!imx_data) {
948 err = -ENOMEM;
Shawn Guoe3af31c2012-11-26 14:39:43 +0800949 goto free_sdhci;
Shawn Guoabfafc22011-06-30 15:44:44 +0800950 }
Shawn Guo57ed3312011-06-30 09:24:26 +0800951
Shawn Guof47c4bb2013-10-17 15:19:47 +0800952 imx_data->socdata = of_id ? of_id->data : (struct esdhc_soc_data *)
953 pdev->id_entry->driver_data;
Shawn Guo85d65092011-05-27 23:48:12 +0800954 pltfm_host->priv = imx_data;
955
Sascha Hauer52dac612012-03-07 09:31:34 +0100956 imx_data->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
957 if (IS_ERR(imx_data->clk_ipg)) {
958 err = PTR_ERR(imx_data->clk_ipg);
Shawn Guoe3af31c2012-11-26 14:39:43 +0800959 goto free_sdhci;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200960 }
Sascha Hauer52dac612012-03-07 09:31:34 +0100961
962 imx_data->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
963 if (IS_ERR(imx_data->clk_ahb)) {
964 err = PTR_ERR(imx_data->clk_ahb);
Shawn Guoe3af31c2012-11-26 14:39:43 +0800965 goto free_sdhci;
Sascha Hauer52dac612012-03-07 09:31:34 +0100966 }
967
968 imx_data->clk_per = devm_clk_get(&pdev->dev, "per");
969 if (IS_ERR(imx_data->clk_per)) {
970 err = PTR_ERR(imx_data->clk_per);
Shawn Guoe3af31c2012-11-26 14:39:43 +0800971 goto free_sdhci;
Sascha Hauer52dac612012-03-07 09:31:34 +0100972 }
973
974 pltfm_host->clk = imx_data->clk_per;
Dong Aishenga9748622013-12-26 15:23:53 +0800975 pltfm_host->clock = clk_get_rate(pltfm_host->clk);
Sascha Hauer52dac612012-03-07 09:31:34 +0100976 clk_prepare_enable(imx_data->clk_per);
977 clk_prepare_enable(imx_data->clk_ipg);
978 clk_prepare_enable(imx_data->clk_ahb);
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200979
Dong Aishengad932202013-09-13 19:11:35 +0800980 imx_data->pinctrl = devm_pinctrl_get(&pdev->dev);
Dong Aishenge62d8b82012-05-11 14:56:01 +0800981 if (IS_ERR(imx_data->pinctrl)) {
982 err = PTR_ERR(imx_data->pinctrl);
Shawn Guoe3af31c2012-11-26 14:39:43 +0800983 goto disable_clk;
Dong Aishenge62d8b82012-05-11 14:56:01 +0800984 }
985
Dong Aishengad932202013-09-13 19:11:35 +0800986 imx_data->pins_default = pinctrl_lookup_state(imx_data->pinctrl,
987 PINCTRL_STATE_DEFAULT);
Dirk Behmecd529af2014-10-01 04:25:32 -0500988 if (IS_ERR(imx_data->pins_default))
989 dev_warn(mmc_dev(host->mmc), "could not get default state\n");
Dong Aishengad932202013-09-13 19:11:35 +0800990
Eric Bénardb89152822012-04-18 02:30:20 +0200991 host->quirks |= SDHCI_QUIRK_BROKEN_TIMEOUT_VAL;
Eric Bénard37865fe2010-10-23 01:57:21 +0200992
Shawn Guof47c4bb2013-10-17 15:19:47 +0800993 if (imx_data->socdata->flags & ESDHC_FLAG_ENGCM07207)
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100994 /* Fix errata ENGcm07207 present on i.MX25 and i.MX35 */
Richard Zhu97e4ba62011-08-11 16:51:46 -0400995 host->quirks |= SDHCI_QUIRK_NO_MULTIBLOCK
996 | SDHCI_QUIRK_BROKEN_ADMA;
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100997
Shawn Guof750ba92011-11-10 16:39:32 +0800998 /*
999 * The imx6q ROM code will change the default watermark level setting
1000 * to something insane. Change it back here.
1001 */
Dong Aisheng69ed60e2013-10-18 19:48:49 +08001002 if (esdhc_is_usdhc(imx_data)) {
Shawn Guo60bf6392013-01-15 23:36:53 +08001003 writel(0x08100810, host->ioaddr + ESDHC_WTMK_LVL);
Dong Aisheng69ed60e2013-10-18 19:48:49 +08001004 host->quirks2 |= SDHCI_QUIRK2_PRESET_VALUE_BROKEN;
Dong Aishenge2997c92013-10-30 22:09:52 +08001005 host->mmc->caps |= MMC_CAP_1_8V_DDR;
Dong Aisheng18094432015-05-27 18:13:28 +08001006
1007 /*
1008 * errata ESDHC_FLAG_ERR004536 fix for MX6Q TO1.2 and MX6DL
1009 * TO1.1, it's harmless for MX6SL
1010 */
1011 writel(readl(host->ioaddr + 0x6c) | BIT(7),
1012 host->ioaddr + 0x6c);
Dong Aisheng69ed60e2013-10-18 19:48:49 +08001013 }
Shawn Guof750ba92011-11-10 16:39:32 +08001014
Dong Aisheng6e9fd282013-10-18 19:48:43 +08001015 if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING)
1016 sdhci_esdhc_ops.platform_execute_tuning =
1017 esdhc_executing_tuning;
Dong Aisheng8b2bb0ad2013-11-04 16:38:27 +08001018
1019 if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING)
1020 writel(readl(host->ioaddr + ESDHC_TUNING_CTRL) |
1021 ESDHC_STD_TUNING_EN | ESDHC_TUNING_START_TAP,
1022 host->ioaddr + ESDHC_TUNING_CTRL);
1023
Dong Aisheng18094432015-05-27 18:13:28 +08001024 if (imx_data->socdata->flags & ESDHC_FLAG_ERR004536)
1025 host->quirks |= SDHCI_QUIRK_BROKEN_ADMA;
1026
Shawn Guo842afc02011-07-06 22:57:48 +08001027 boarddata = &imx_data->boarddata;
Sascha Hauer07bf2b52015-03-24 14:45:04 +01001028 if (sdhci_esdhc_imx_probe_dt(pdev, host, boarddata) < 0) {
Shawn Guoabfafc22011-06-30 15:44:44 +08001029 if (!host->mmc->parent->platform_data) {
1030 dev_err(mmc_dev(host->mmc), "no board data!\n");
1031 err = -EINVAL;
Shawn Guoe3af31c2012-11-26 14:39:43 +08001032 goto disable_clk;
Shawn Guoabfafc22011-06-30 15:44:44 +08001033 }
1034 imx_data->boarddata = *((struct esdhc_platform_data *)
1035 host->mmc->parent->platform_data);
Fabio Estevam7ccddeb2015-05-09 09:57:09 -03001036 dt = false;
1037 }
1038 /* write_protect */
1039 if (boarddata->wp_type == ESDHC_WP_GPIO && !dt) {
1040 err = mmc_gpio_request_ro(host->mmc, boarddata->wp_gpio);
1041 if (err) {
1042 dev_err(mmc_dev(host->mmc),
1043 "failed to request write-protect gpio!\n");
1044 goto disable_clk;
1045 }
1046 host->mmc->caps2 |= MMC_CAP2_RO_ACTIVE_HIGH;
Shawn Guoabfafc22011-06-30 15:44:44 +08001047 }
Shawn Guo913413c2011-06-21 22:41:51 +08001048
Shawn Guo913413c2011-06-21 22:41:51 +08001049 /* card_detect */
Fabio Estevam7ccddeb2015-05-09 09:57:09 -03001050 switch (boarddata->cd_type) {
1051 case ESDHC_CD_GPIO:
1052 if (dt)
1053 break;
1054 err = mmc_gpio_request_cd(host->mmc, boarddata->cd_gpio, 0);
1055 if (err) {
1056 dev_err(mmc_dev(host->mmc),
1057 "failed to request card-detect gpio!\n");
1058 goto disable_clk;
1059 }
1060 /* fall through */
1061
1062 case ESDHC_CD_CONTROLLER:
1063 /* we have a working card_detect back */
Wolfram Sang7e29c302011-02-26 14:44:41 +01001064 host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;
Fabio Estevam7ccddeb2015-05-09 09:57:09 -03001065 break;
1066
1067 case ESDHC_CD_PERMANENT:
1068 host->mmc->caps |= MMC_CAP_NONREMOVABLE;
1069 break;
1070
1071 case ESDHC_CD_NONE:
1072 break;
1073 }
Eric Bénard16a790b2010-10-23 01:57:22 +02001074
Sascha Haueraf510792013-01-21 19:02:28 +08001075 switch (boarddata->max_bus_width) {
1076 case 8:
1077 host->mmc->caps |= MMC_CAP_8_BIT_DATA | MMC_CAP_4_BIT_DATA;
1078 break;
1079 case 4:
1080 host->mmc->caps |= MMC_CAP_4_BIT_DATA;
1081 break;
1082 case 1:
1083 default:
1084 host->quirks |= SDHCI_QUIRK_FORCE_1_BIT_DATA;
1085 break;
1086 }
1087
Dong Aishengad932202013-09-13 19:11:35 +08001088 /* sdr50 and sdr104 needs work on 1.8v signal voltage */
Dirk Behmecd529af2014-10-01 04:25:32 -05001089 if ((boarddata->support_vsel) && esdhc_is_usdhc(imx_data) &&
1090 !IS_ERR(imx_data->pins_default)) {
Dong Aishengad932202013-09-13 19:11:35 +08001091 imx_data->pins_100mhz = pinctrl_lookup_state(imx_data->pinctrl,
1092 ESDHC_PINCTRL_STATE_100MHZ);
1093 imx_data->pins_200mhz = pinctrl_lookup_state(imx_data->pinctrl,
1094 ESDHC_PINCTRL_STATE_200MHZ);
1095 if (IS_ERR(imx_data->pins_100mhz) ||
1096 IS_ERR(imx_data->pins_200mhz)) {
1097 dev_warn(mmc_dev(host->mmc),
1098 "could not get ultra high speed state, work on normal mode\n");
1099 /* fall back to not support uhs by specify no 1.8v quirk */
1100 host->quirks2 |= SDHCI_QUIRK2_NO_1_8_V;
1101 }
1102 } else {
1103 host->quirks2 |= SDHCI_QUIRK2_NO_1_8_V;
1104 }
1105
Shawn Guo85d65092011-05-27 23:48:12 +08001106 err = sdhci_add_host(host);
1107 if (err)
Shawn Guoe3af31c2012-11-26 14:39:43 +08001108 goto disable_clk;
Shawn Guo85d65092011-05-27 23:48:12 +08001109
Dong Aisheng89d7e5c2013-11-04 16:38:29 +08001110 pm_runtime_set_active(&pdev->dev);
Dong Aisheng89d7e5c2013-11-04 16:38:29 +08001111 pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
1112 pm_runtime_use_autosuspend(&pdev->dev);
1113 pm_suspend_ignore_children(&pdev->dev, 1);
Ulf Hansson77903c02014-12-11 15:12:25 +01001114 pm_runtime_enable(&pdev->dev);
Dong Aisheng89d7e5c2013-11-04 16:38:29 +08001115
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001116 return 0;
Wolfram Sang7e29c302011-02-26 14:44:41 +01001117
Shawn Guoe3af31c2012-11-26 14:39:43 +08001118disable_clk:
Sascha Hauer52dac612012-03-07 09:31:34 +01001119 clk_disable_unprepare(imx_data->clk_per);
1120 clk_disable_unprepare(imx_data->clk_ipg);
1121 clk_disable_unprepare(imx_data->clk_ahb);
Shawn Guoe3af31c2012-11-26 14:39:43 +08001122free_sdhci:
Shawn Guo85d65092011-05-27 23:48:12 +08001123 sdhci_pltfm_free(pdev);
1124 return err;
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001125}
1126
Bill Pemberton6e0ee712012-11-19 13:26:03 -05001127static int sdhci_esdhc_imx_remove(struct platform_device *pdev)
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001128{
Shawn Guo85d65092011-05-27 23:48:12 +08001129 struct sdhci_host *host = platform_get_drvdata(pdev);
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001130 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Richard Zhue1498602011-03-25 09:18:27 -04001131 struct pltfm_imx_data *imx_data = pltfm_host->priv;
Shawn Guo85d65092011-05-27 23:48:12 +08001132 int dead = (readl(host->ioaddr + SDHCI_INT_STATUS) == 0xffffffff);
1133
Ulf Hansson0b414362014-12-11 14:56:15 +01001134 pm_runtime_get_sync(&pdev->dev);
1135 pm_runtime_disable(&pdev->dev);
1136 pm_runtime_put_noidle(&pdev->dev);
1137
Shawn Guo85d65092011-05-27 23:48:12 +08001138 sdhci_remove_host(host, dead);
Wolfram Sang0c6d49c2011-02-26 14:44:39 +01001139
Ulf Hansson0b414362014-12-11 14:56:15 +01001140 clk_disable_unprepare(imx_data->clk_per);
1141 clk_disable_unprepare(imx_data->clk_ipg);
1142 clk_disable_unprepare(imx_data->clk_ahb);
Sascha Hauer52dac612012-03-07 09:31:34 +01001143
Shawn Guo85d65092011-05-27 23:48:12 +08001144 sdhci_pltfm_free(pdev);
1145
1146 return 0;
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001147}
1148
Rafael J. Wysocki162d6f92014-12-05 03:05:33 +01001149#ifdef CONFIG_PM
Dong Aisheng89d7e5c2013-11-04 16:38:29 +08001150static int sdhci_esdhc_runtime_suspend(struct device *dev)
1151{
1152 struct sdhci_host *host = dev_get_drvdata(dev);
1153 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1154 struct pltfm_imx_data *imx_data = pltfm_host->priv;
1155 int ret;
1156
1157 ret = sdhci_runtime_suspend_host(host);
1158
Russell Kingbe138552014-04-25 12:55:56 +01001159 if (!sdhci_sdio_irq_enabled(host)) {
1160 clk_disable_unprepare(imx_data->clk_per);
1161 clk_disable_unprepare(imx_data->clk_ipg);
1162 }
Dong Aisheng89d7e5c2013-11-04 16:38:29 +08001163 clk_disable_unprepare(imx_data->clk_ahb);
1164
1165 return ret;
1166}
1167
1168static int sdhci_esdhc_runtime_resume(struct device *dev)
1169{
1170 struct sdhci_host *host = dev_get_drvdata(dev);
1171 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1172 struct pltfm_imx_data *imx_data = pltfm_host->priv;
1173
Russell Kingbe138552014-04-25 12:55:56 +01001174 if (!sdhci_sdio_irq_enabled(host)) {
1175 clk_prepare_enable(imx_data->clk_per);
1176 clk_prepare_enable(imx_data->clk_ipg);
1177 }
Dong Aisheng89d7e5c2013-11-04 16:38:29 +08001178 clk_prepare_enable(imx_data->clk_ahb);
1179
1180 return sdhci_runtime_resume_host(host);
1181}
1182#endif
1183
1184static const struct dev_pm_ops sdhci_esdhc_pmops = {
1185 SET_SYSTEM_SLEEP_PM_OPS(sdhci_pltfm_suspend, sdhci_pltfm_resume)
1186 SET_RUNTIME_PM_OPS(sdhci_esdhc_runtime_suspend,
1187 sdhci_esdhc_runtime_resume, NULL)
1188};
1189
Shawn Guo85d65092011-05-27 23:48:12 +08001190static struct platform_driver sdhci_esdhc_imx_driver = {
1191 .driver = {
1192 .name = "sdhci-esdhc-imx",
Shawn Guoabfafc22011-06-30 15:44:44 +08001193 .of_match_table = imx_esdhc_dt_ids,
Dong Aisheng89d7e5c2013-11-04 16:38:29 +08001194 .pm = &sdhci_esdhc_pmops,
Shawn Guo85d65092011-05-27 23:48:12 +08001195 },
Shawn Guo57ed3312011-06-30 09:24:26 +08001196 .id_table = imx_esdhc_devtype,
Shawn Guo85d65092011-05-27 23:48:12 +08001197 .probe = sdhci_esdhc_imx_probe,
Bill Pemberton0433c142012-11-19 13:20:26 -05001198 .remove = sdhci_esdhc_imx_remove,
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001199};
Shawn Guo85d65092011-05-27 23:48:12 +08001200
Axel Lind1f81a62011-11-26 12:55:43 +08001201module_platform_driver(sdhci_esdhc_imx_driver);
Shawn Guo85d65092011-05-27 23:48:12 +08001202
1203MODULE_DESCRIPTION("SDHCI driver for Freescale i.MX eSDHC");
Wolfram Sang035ff832015-04-20 15:51:42 +02001204MODULE_AUTHOR("Wolfram Sang <kernel@pengutronix.de>");
Shawn Guo85d65092011-05-27 23:48:12 +08001205MODULE_LICENSE("GPL v2");