blob: db84498ddbd784a8aab5f61ceeac4b3f3d547bb3 [file] [log] [blame]
Michael Chanc0c050c2015-10-22 16:01:17 -04001/* Broadcom NetXtreme-C/E network driver.
2 *
Michael Chan11f15ed2016-04-05 14:08:55 -04003 * Copyright (c) 2014-2016 Broadcom Corporation
Michael Chanc0c050c2015-10-22 16:01:17 -04004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 */
9
10#include <linux/module.h>
11
12#include <linux/stringify.h>
13#include <linux/kernel.h>
14#include <linux/timer.h>
15#include <linux/errno.h>
16#include <linux/ioport.h>
17#include <linux/slab.h>
18#include <linux/vmalloc.h>
19#include <linux/interrupt.h>
20#include <linux/pci.h>
21#include <linux/netdevice.h>
22#include <linux/etherdevice.h>
23#include <linux/skbuff.h>
24#include <linux/dma-mapping.h>
25#include <linux/bitops.h>
26#include <linux/io.h>
27#include <linux/irq.h>
28#include <linux/delay.h>
29#include <asm/byteorder.h>
30#include <asm/page.h>
31#include <linux/time.h>
32#include <linux/mii.h>
33#include <linux/if.h>
34#include <linux/if_vlan.h>
35#include <net/ip.h>
36#include <net/tcp.h>
37#include <net/udp.h>
38#include <net/checksum.h>
39#include <net/ip6_checksum.h>
40#if defined(CONFIG_VXLAN) || defined(CONFIG_VXLAN_MODULE)
41#include <net/vxlan.h>
42#endif
43#ifdef CONFIG_NET_RX_BUSY_POLL
44#include <net/busy_poll.h>
45#endif
46#include <linux/workqueue.h>
47#include <linux/prefetch.h>
48#include <linux/cache.h>
49#include <linux/log2.h>
50#include <linux/aer.h>
51#include <linux/bitmap.h>
52#include <linux/cpu_rmap.h>
53
54#include "bnxt_hsi.h"
55#include "bnxt.h"
56#include "bnxt_sriov.h"
57#include "bnxt_ethtool.h"
58
59#define BNXT_TX_TIMEOUT (5 * HZ)
60
61static const char version[] =
62 "Broadcom NetXtreme-C/E driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION "\n";
63
64MODULE_LICENSE("GPL");
65MODULE_DESCRIPTION("Broadcom BCM573xx network driver");
66MODULE_VERSION(DRV_MODULE_VERSION);
67
68#define BNXT_RX_OFFSET (NET_SKB_PAD + NET_IP_ALIGN)
69#define BNXT_RX_DMA_OFFSET NET_SKB_PAD
70#define BNXT_RX_COPY_THRESH 256
71
Michael Chan4419dbe2016-02-10 17:33:49 -050072#define BNXT_TX_PUSH_THRESH 164
Michael Chanc0c050c2015-10-22 16:01:17 -040073
74enum board_idx {
David Christensenfbc9a522015-12-27 18:19:29 -050075 BCM57301,
Michael Chanc0c050c2015-10-22 16:01:17 -040076 BCM57302,
77 BCM57304,
David Christensenfbc9a522015-12-27 18:19:29 -050078 BCM57402,
Michael Chanc0c050c2015-10-22 16:01:17 -040079 BCM57404,
80 BCM57406,
81 BCM57304_VF,
82 BCM57404_VF,
83};
84
85/* indexed by enum above */
86static const struct {
87 char *name;
88} board_info[] = {
David Christensenfbc9a522015-12-27 18:19:29 -050089 { "Broadcom BCM57301 NetXtreme-C Single-port 10Gb Ethernet" },
90 { "Broadcom BCM57302 NetXtreme-C Dual-port 10Gb/25Gb Ethernet" },
Michael Chanc0c050c2015-10-22 16:01:17 -040091 { "Broadcom BCM57304 NetXtreme-C Dual-port 10Gb/25Gb/40Gb/50Gb Ethernet" },
David Christensenfbc9a522015-12-27 18:19:29 -050092 { "Broadcom BCM57402 NetXtreme-E Dual-port 10Gb Ethernet" },
Michael Chanc0c050c2015-10-22 16:01:17 -040093 { "Broadcom BCM57404 NetXtreme-E Dual-port 10Gb/25Gb Ethernet" },
David Christensenfbc9a522015-12-27 18:19:29 -050094 { "Broadcom BCM57406 NetXtreme-E Dual-port 10GBase-T Ethernet" },
Michael Chanc0c050c2015-10-22 16:01:17 -040095 { "Broadcom BCM57304 NetXtreme-C Ethernet Virtual Function" },
96 { "Broadcom BCM57404 NetXtreme-E Ethernet Virtual Function" },
97};
98
99static const struct pci_device_id bnxt_pci_tbl[] = {
David Christensenfbc9a522015-12-27 18:19:29 -0500100 { PCI_VDEVICE(BROADCOM, 0x16c8), .driver_data = BCM57301 },
Michael Chanc0c050c2015-10-22 16:01:17 -0400101 { PCI_VDEVICE(BROADCOM, 0x16c9), .driver_data = BCM57302 },
102 { PCI_VDEVICE(BROADCOM, 0x16ca), .driver_data = BCM57304 },
David Christensenfbc9a522015-12-27 18:19:29 -0500103 { PCI_VDEVICE(BROADCOM, 0x16d0), .driver_data = BCM57402 },
Michael Chanc0c050c2015-10-22 16:01:17 -0400104 { PCI_VDEVICE(BROADCOM, 0x16d1), .driver_data = BCM57404 },
105 { PCI_VDEVICE(BROADCOM, 0x16d2), .driver_data = BCM57406 },
106#ifdef CONFIG_BNXT_SRIOV
107 { PCI_VDEVICE(BROADCOM, 0x16cb), .driver_data = BCM57304_VF },
108 { PCI_VDEVICE(BROADCOM, 0x16d3), .driver_data = BCM57404_VF },
109#endif
110 { 0 }
111};
112
113MODULE_DEVICE_TABLE(pci, bnxt_pci_tbl);
114
115static const u16 bnxt_vf_req_snif[] = {
116 HWRM_FUNC_CFG,
117 HWRM_PORT_PHY_QCFG,
118 HWRM_CFA_L2_FILTER_ALLOC,
119};
120
Michael Chan25be8622016-04-05 14:09:00 -0400121static const u16 bnxt_async_events_arr[] = {
122 HWRM_ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE,
123 HWRM_ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD,
Michael Chan4bb13ab2016-04-05 14:09:01 -0400124 HWRM_ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED,
Michael Chan8cbde112016-04-11 04:11:14 -0400125 HWRM_ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE,
Michael Chan25be8622016-04-05 14:09:00 -0400126};
127
Michael Chanc0c050c2015-10-22 16:01:17 -0400128static bool bnxt_vf_pciid(enum board_idx idx)
129{
130 return (idx == BCM57304_VF || idx == BCM57404_VF);
131}
132
133#define DB_CP_REARM_FLAGS (DB_KEY_CP | DB_IDX_VALID)
134#define DB_CP_FLAGS (DB_KEY_CP | DB_IDX_VALID | DB_IRQ_DIS)
135#define DB_CP_IRQ_DIS_FLAGS (DB_KEY_CP | DB_IRQ_DIS)
136
137#define BNXT_CP_DB_REARM(db, raw_cons) \
138 writel(DB_CP_REARM_FLAGS | RING_CMP(raw_cons), db)
139
140#define BNXT_CP_DB(db, raw_cons) \
141 writel(DB_CP_FLAGS | RING_CMP(raw_cons), db)
142
143#define BNXT_CP_DB_IRQ_DIS(db) \
144 writel(DB_CP_IRQ_DIS_FLAGS, db)
145
146static inline u32 bnxt_tx_avail(struct bnxt *bp, struct bnxt_tx_ring_info *txr)
147{
148 /* Tell compiler to fetch tx indices from memory. */
149 barrier();
150
151 return bp->tx_ring_size -
152 ((txr->tx_prod - txr->tx_cons) & bp->tx_ring_mask);
153}
154
155static const u16 bnxt_lhint_arr[] = {
156 TX_BD_FLAGS_LHINT_512_AND_SMALLER,
157 TX_BD_FLAGS_LHINT_512_TO_1023,
158 TX_BD_FLAGS_LHINT_1024_TO_2047,
159 TX_BD_FLAGS_LHINT_1024_TO_2047,
160 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
161 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
162 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
163 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
164 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
165 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
166 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
167 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
168 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
169 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
170 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
171 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
172 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
173 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
174 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
175};
176
177static netdev_tx_t bnxt_start_xmit(struct sk_buff *skb, struct net_device *dev)
178{
179 struct bnxt *bp = netdev_priv(dev);
180 struct tx_bd *txbd;
181 struct tx_bd_ext *txbd1;
182 struct netdev_queue *txq;
183 int i;
184 dma_addr_t mapping;
185 unsigned int length, pad = 0;
186 u32 len, free_size, vlan_tag_flags, cfa_action, flags;
187 u16 prod, last_frag;
188 struct pci_dev *pdev = bp->pdev;
Michael Chanc0c050c2015-10-22 16:01:17 -0400189 struct bnxt_tx_ring_info *txr;
190 struct bnxt_sw_tx_bd *tx_buf;
191
192 i = skb_get_queue_mapping(skb);
193 if (unlikely(i >= bp->tx_nr_rings)) {
194 dev_kfree_skb_any(skb);
195 return NETDEV_TX_OK;
196 }
197
Michael Chanb6ab4b02016-01-02 23:44:59 -0500198 txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -0400199 txq = netdev_get_tx_queue(dev, i);
200 prod = txr->tx_prod;
201
202 free_size = bnxt_tx_avail(bp, txr);
203 if (unlikely(free_size < skb_shinfo(skb)->nr_frags + 2)) {
204 netif_tx_stop_queue(txq);
205 return NETDEV_TX_BUSY;
206 }
207
208 length = skb->len;
209 len = skb_headlen(skb);
210 last_frag = skb_shinfo(skb)->nr_frags;
211
212 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
213
214 txbd->tx_bd_opaque = prod;
215
216 tx_buf = &txr->tx_buf_ring[prod];
217 tx_buf->skb = skb;
218 tx_buf->nr_frags = last_frag;
219
220 vlan_tag_flags = 0;
221 cfa_action = 0;
222 if (skb_vlan_tag_present(skb)) {
223 vlan_tag_flags = TX_BD_CFA_META_KEY_VLAN |
224 skb_vlan_tag_get(skb);
225 /* Currently supports 8021Q, 8021AD vlan offloads
226 * QINQ1, QINQ2, QINQ3 vlan headers are deprecated
227 */
228 if (skb->vlan_proto == htons(ETH_P_8021Q))
229 vlan_tag_flags |= 1 << TX_BD_CFA_META_TPID_SHIFT;
230 }
231
232 if (free_size == bp->tx_ring_size && length <= bp->tx_push_thresh) {
Michael Chan4419dbe2016-02-10 17:33:49 -0500233 struct tx_push_buffer *tx_push_buf = txr->tx_push;
234 struct tx_push_bd *tx_push = &tx_push_buf->push_bd;
235 struct tx_bd_ext *tx_push1 = &tx_push->txbd2;
236 void *pdata = tx_push_buf->data;
237 u64 *end;
238 int j, push_len;
Michael Chanc0c050c2015-10-22 16:01:17 -0400239
240 /* Set COAL_NOW to be ready quickly for the next push */
241 tx_push->tx_bd_len_flags_type =
242 cpu_to_le32((length << TX_BD_LEN_SHIFT) |
243 TX_BD_TYPE_LONG_TX_BD |
244 TX_BD_FLAGS_LHINT_512_AND_SMALLER |
245 TX_BD_FLAGS_COAL_NOW |
246 TX_BD_FLAGS_PACKET_END |
247 (2 << TX_BD_FLAGS_BD_CNT_SHIFT));
248
249 if (skb->ip_summed == CHECKSUM_PARTIAL)
250 tx_push1->tx_bd_hsize_lflags =
251 cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
252 else
253 tx_push1->tx_bd_hsize_lflags = 0;
254
255 tx_push1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
256 tx_push1->tx_bd_cfa_action = cpu_to_le32(cfa_action);
257
Michael Chanfbb0fa82016-02-22 02:10:26 -0500258 end = pdata + length;
259 end = PTR_ALIGN(end, 8) - 1;
Michael Chan4419dbe2016-02-10 17:33:49 -0500260 *end = 0;
261
Michael Chanc0c050c2015-10-22 16:01:17 -0400262 skb_copy_from_linear_data(skb, pdata, len);
263 pdata += len;
264 for (j = 0; j < last_frag; j++) {
265 skb_frag_t *frag = &skb_shinfo(skb)->frags[j];
266 void *fptr;
267
268 fptr = skb_frag_address_safe(frag);
269 if (!fptr)
270 goto normal_tx;
271
272 memcpy(pdata, fptr, skb_frag_size(frag));
273 pdata += skb_frag_size(frag);
274 }
275
Michael Chan4419dbe2016-02-10 17:33:49 -0500276 txbd->tx_bd_len_flags_type = tx_push->tx_bd_len_flags_type;
277 txbd->tx_bd_haddr = txr->data_mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -0400278 prod = NEXT_TX(prod);
279 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
280 memcpy(txbd, tx_push1, sizeof(*txbd));
281 prod = NEXT_TX(prod);
Michael Chan4419dbe2016-02-10 17:33:49 -0500282 tx_push->doorbell =
Michael Chanc0c050c2015-10-22 16:01:17 -0400283 cpu_to_le32(DB_KEY_TX_PUSH | DB_LONG_TX_PUSH | prod);
284 txr->tx_prod = prod;
285
286 netdev_tx_sent_queue(txq, skb->len);
287
Michael Chan4419dbe2016-02-10 17:33:49 -0500288 push_len = (length + sizeof(*tx_push) + 7) / 8;
289 if (push_len > 16) {
290 __iowrite64_copy(txr->tx_doorbell, tx_push_buf, 16);
291 __iowrite64_copy(txr->tx_doorbell + 4, tx_push_buf + 1,
292 push_len - 16);
293 } else {
294 __iowrite64_copy(txr->tx_doorbell, tx_push_buf,
295 push_len);
296 }
Michael Chanc0c050c2015-10-22 16:01:17 -0400297
298 tx_buf->is_push = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -0400299 goto tx_done;
300 }
301
302normal_tx:
303 if (length < BNXT_MIN_PKT_SIZE) {
304 pad = BNXT_MIN_PKT_SIZE - length;
305 if (skb_pad(skb, pad)) {
306 /* SKB already freed. */
307 tx_buf->skb = NULL;
308 return NETDEV_TX_OK;
309 }
310 length = BNXT_MIN_PKT_SIZE;
311 }
312
313 mapping = dma_map_single(&pdev->dev, skb->data, len, DMA_TO_DEVICE);
314
315 if (unlikely(dma_mapping_error(&pdev->dev, mapping))) {
316 dev_kfree_skb_any(skb);
317 tx_buf->skb = NULL;
318 return NETDEV_TX_OK;
319 }
320
321 dma_unmap_addr_set(tx_buf, mapping, mapping);
322 flags = (len << TX_BD_LEN_SHIFT) | TX_BD_TYPE_LONG_TX_BD |
323 ((last_frag + 2) << TX_BD_FLAGS_BD_CNT_SHIFT);
324
325 txbd->tx_bd_haddr = cpu_to_le64(mapping);
326
327 prod = NEXT_TX(prod);
328 txbd1 = (struct tx_bd_ext *)
329 &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
330
331 txbd1->tx_bd_hsize_lflags = 0;
332 if (skb_is_gso(skb)) {
333 u32 hdr_len;
334
335 if (skb->encapsulation)
336 hdr_len = skb_inner_network_offset(skb) +
337 skb_inner_network_header_len(skb) +
338 inner_tcp_hdrlen(skb);
339 else
340 hdr_len = skb_transport_offset(skb) +
341 tcp_hdrlen(skb);
342
343 txbd1->tx_bd_hsize_lflags = cpu_to_le32(TX_BD_FLAGS_LSO |
344 TX_BD_FLAGS_T_IPID |
345 (hdr_len << (TX_BD_HSIZE_SHIFT - 1)));
346 length = skb_shinfo(skb)->gso_size;
347 txbd1->tx_bd_mss = cpu_to_le32(length);
348 length += hdr_len;
349 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
350 txbd1->tx_bd_hsize_lflags =
351 cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
352 txbd1->tx_bd_mss = 0;
353 }
354
355 length >>= 9;
356 flags |= bnxt_lhint_arr[length];
357 txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
358
359 txbd1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
360 txbd1->tx_bd_cfa_action = cpu_to_le32(cfa_action);
361 for (i = 0; i < last_frag; i++) {
362 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
363
364 prod = NEXT_TX(prod);
365 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
366
367 len = skb_frag_size(frag);
368 mapping = skb_frag_dma_map(&pdev->dev, frag, 0, len,
369 DMA_TO_DEVICE);
370
371 if (unlikely(dma_mapping_error(&pdev->dev, mapping)))
372 goto tx_dma_error;
373
374 tx_buf = &txr->tx_buf_ring[prod];
375 dma_unmap_addr_set(tx_buf, mapping, mapping);
376
377 txbd->tx_bd_haddr = cpu_to_le64(mapping);
378
379 flags = len << TX_BD_LEN_SHIFT;
380 txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
381 }
382
383 flags &= ~TX_BD_LEN;
384 txbd->tx_bd_len_flags_type =
385 cpu_to_le32(((len + pad) << TX_BD_LEN_SHIFT) | flags |
386 TX_BD_FLAGS_PACKET_END);
387
388 netdev_tx_sent_queue(txq, skb->len);
389
390 /* Sync BD data before updating doorbell */
391 wmb();
392
393 prod = NEXT_TX(prod);
394 txr->tx_prod = prod;
395
396 writel(DB_KEY_TX | prod, txr->tx_doorbell);
397 writel(DB_KEY_TX | prod, txr->tx_doorbell);
398
399tx_done:
400
401 mmiowb();
402
403 if (unlikely(bnxt_tx_avail(bp, txr) <= MAX_SKB_FRAGS + 1)) {
404 netif_tx_stop_queue(txq);
405
406 /* netif_tx_stop_queue() must be done before checking
407 * tx index in bnxt_tx_avail() below, because in
408 * bnxt_tx_int(), we update tx index before checking for
409 * netif_tx_queue_stopped().
410 */
411 smp_mb();
412 if (bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh)
413 netif_tx_wake_queue(txq);
414 }
415 return NETDEV_TX_OK;
416
417tx_dma_error:
418 last_frag = i;
419
420 /* start back at beginning and unmap skb */
421 prod = txr->tx_prod;
422 tx_buf = &txr->tx_buf_ring[prod];
423 tx_buf->skb = NULL;
424 dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
425 skb_headlen(skb), PCI_DMA_TODEVICE);
426 prod = NEXT_TX(prod);
427
428 /* unmap remaining mapped pages */
429 for (i = 0; i < last_frag; i++) {
430 prod = NEXT_TX(prod);
431 tx_buf = &txr->tx_buf_ring[prod];
432 dma_unmap_page(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
433 skb_frag_size(&skb_shinfo(skb)->frags[i]),
434 PCI_DMA_TODEVICE);
435 }
436
437 dev_kfree_skb_any(skb);
438 return NETDEV_TX_OK;
439}
440
441static void bnxt_tx_int(struct bnxt *bp, struct bnxt_napi *bnapi, int nr_pkts)
442{
Michael Chanb6ab4b02016-01-02 23:44:59 -0500443 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
Michael Chanb81a90d2016-01-02 23:45:01 -0500444 int index = txr - &bp->tx_ring[0];
Michael Chanc0c050c2015-10-22 16:01:17 -0400445 struct netdev_queue *txq = netdev_get_tx_queue(bp->dev, index);
446 u16 cons = txr->tx_cons;
447 struct pci_dev *pdev = bp->pdev;
448 int i;
449 unsigned int tx_bytes = 0;
450
451 for (i = 0; i < nr_pkts; i++) {
452 struct bnxt_sw_tx_bd *tx_buf;
453 struct sk_buff *skb;
454 int j, last;
455
456 tx_buf = &txr->tx_buf_ring[cons];
457 cons = NEXT_TX(cons);
458 skb = tx_buf->skb;
459 tx_buf->skb = NULL;
460
461 if (tx_buf->is_push) {
462 tx_buf->is_push = 0;
463 goto next_tx_int;
464 }
465
466 dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
467 skb_headlen(skb), PCI_DMA_TODEVICE);
468 last = tx_buf->nr_frags;
469
470 for (j = 0; j < last; j++) {
471 cons = NEXT_TX(cons);
472 tx_buf = &txr->tx_buf_ring[cons];
473 dma_unmap_page(
474 &pdev->dev,
475 dma_unmap_addr(tx_buf, mapping),
476 skb_frag_size(&skb_shinfo(skb)->frags[j]),
477 PCI_DMA_TODEVICE);
478 }
479
480next_tx_int:
481 cons = NEXT_TX(cons);
482
483 tx_bytes += skb->len;
484 dev_kfree_skb_any(skb);
485 }
486
487 netdev_tx_completed_queue(txq, nr_pkts, tx_bytes);
488 txr->tx_cons = cons;
489
490 /* Need to make the tx_cons update visible to bnxt_start_xmit()
491 * before checking for netif_tx_queue_stopped(). Without the
492 * memory barrier, there is a small possibility that bnxt_start_xmit()
493 * will miss it and cause the queue to be stopped forever.
494 */
495 smp_mb();
496
497 if (unlikely(netif_tx_queue_stopped(txq)) &&
498 (bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
499 __netif_tx_lock(txq, smp_processor_id());
500 if (netif_tx_queue_stopped(txq) &&
501 bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh &&
502 txr->dev_state != BNXT_DEV_STATE_CLOSING)
503 netif_tx_wake_queue(txq);
504 __netif_tx_unlock(txq);
505 }
506}
507
508static inline u8 *__bnxt_alloc_rx_data(struct bnxt *bp, dma_addr_t *mapping,
509 gfp_t gfp)
510{
511 u8 *data;
512 struct pci_dev *pdev = bp->pdev;
513
514 data = kmalloc(bp->rx_buf_size, gfp);
515 if (!data)
516 return NULL;
517
518 *mapping = dma_map_single(&pdev->dev, data + BNXT_RX_DMA_OFFSET,
519 bp->rx_buf_use_size, PCI_DMA_FROMDEVICE);
520
521 if (dma_mapping_error(&pdev->dev, *mapping)) {
522 kfree(data);
523 data = NULL;
524 }
525 return data;
526}
527
528static inline int bnxt_alloc_rx_data(struct bnxt *bp,
529 struct bnxt_rx_ring_info *rxr,
530 u16 prod, gfp_t gfp)
531{
532 struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
533 struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[prod];
534 u8 *data;
535 dma_addr_t mapping;
536
537 data = __bnxt_alloc_rx_data(bp, &mapping, gfp);
538 if (!data)
539 return -ENOMEM;
540
541 rx_buf->data = data;
542 dma_unmap_addr_set(rx_buf, mapping, mapping);
543
544 rxbd->rx_bd_haddr = cpu_to_le64(mapping);
545
546 return 0;
547}
548
549static void bnxt_reuse_rx_data(struct bnxt_rx_ring_info *rxr, u16 cons,
550 u8 *data)
551{
552 u16 prod = rxr->rx_prod;
553 struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
554 struct rx_bd *cons_bd, *prod_bd;
555
556 prod_rx_buf = &rxr->rx_buf_ring[prod];
557 cons_rx_buf = &rxr->rx_buf_ring[cons];
558
559 prod_rx_buf->data = data;
560
561 dma_unmap_addr_set(prod_rx_buf, mapping,
562 dma_unmap_addr(cons_rx_buf, mapping));
563
564 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
565 cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
566
567 prod_bd->rx_bd_haddr = cons_bd->rx_bd_haddr;
568}
569
570static inline u16 bnxt_find_next_agg_idx(struct bnxt_rx_ring_info *rxr, u16 idx)
571{
572 u16 next, max = rxr->rx_agg_bmap_size;
573
574 next = find_next_zero_bit(rxr->rx_agg_bmap, max, idx);
575 if (next >= max)
576 next = find_first_zero_bit(rxr->rx_agg_bmap, max);
577 return next;
578}
579
580static inline int bnxt_alloc_rx_page(struct bnxt *bp,
581 struct bnxt_rx_ring_info *rxr,
582 u16 prod, gfp_t gfp)
583{
584 struct rx_bd *rxbd =
585 &rxr->rx_agg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
586 struct bnxt_sw_rx_agg_bd *rx_agg_buf;
587 struct pci_dev *pdev = bp->pdev;
588 struct page *page;
589 dma_addr_t mapping;
590 u16 sw_prod = rxr->rx_sw_agg_prod;
Michael Chan89d0a062016-04-25 02:30:51 -0400591 unsigned int offset = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -0400592
Michael Chan89d0a062016-04-25 02:30:51 -0400593 if (PAGE_SIZE > BNXT_RX_PAGE_SIZE) {
594 page = rxr->rx_page;
595 if (!page) {
596 page = alloc_page(gfp);
597 if (!page)
598 return -ENOMEM;
599 rxr->rx_page = page;
600 rxr->rx_page_offset = 0;
601 }
602 offset = rxr->rx_page_offset;
603 rxr->rx_page_offset += BNXT_RX_PAGE_SIZE;
604 if (rxr->rx_page_offset == PAGE_SIZE)
605 rxr->rx_page = NULL;
606 else
607 get_page(page);
608 } else {
609 page = alloc_page(gfp);
610 if (!page)
611 return -ENOMEM;
612 }
Michael Chanc0c050c2015-10-22 16:01:17 -0400613
Michael Chan89d0a062016-04-25 02:30:51 -0400614 mapping = dma_map_page(&pdev->dev, page, offset, BNXT_RX_PAGE_SIZE,
Michael Chanc0c050c2015-10-22 16:01:17 -0400615 PCI_DMA_FROMDEVICE);
616 if (dma_mapping_error(&pdev->dev, mapping)) {
617 __free_page(page);
618 return -EIO;
619 }
620
621 if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
622 sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
623
624 __set_bit(sw_prod, rxr->rx_agg_bmap);
625 rx_agg_buf = &rxr->rx_agg_ring[sw_prod];
626 rxr->rx_sw_agg_prod = NEXT_RX_AGG(sw_prod);
627
628 rx_agg_buf->page = page;
Michael Chan89d0a062016-04-25 02:30:51 -0400629 rx_agg_buf->offset = offset;
Michael Chanc0c050c2015-10-22 16:01:17 -0400630 rx_agg_buf->mapping = mapping;
631 rxbd->rx_bd_haddr = cpu_to_le64(mapping);
632 rxbd->rx_bd_opaque = sw_prod;
633 return 0;
634}
635
636static void bnxt_reuse_rx_agg_bufs(struct bnxt_napi *bnapi, u16 cp_cons,
637 u32 agg_bufs)
638{
639 struct bnxt *bp = bnapi->bp;
640 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -0500641 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -0400642 u16 prod = rxr->rx_agg_prod;
643 u16 sw_prod = rxr->rx_sw_agg_prod;
644 u32 i;
645
646 for (i = 0; i < agg_bufs; i++) {
647 u16 cons;
648 struct rx_agg_cmp *agg;
649 struct bnxt_sw_rx_agg_bd *cons_rx_buf, *prod_rx_buf;
650 struct rx_bd *prod_bd;
651 struct page *page;
652
653 agg = (struct rx_agg_cmp *)
654 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
655 cons = agg->rx_agg_cmp_opaque;
656 __clear_bit(cons, rxr->rx_agg_bmap);
657
658 if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
659 sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
660
661 __set_bit(sw_prod, rxr->rx_agg_bmap);
662 prod_rx_buf = &rxr->rx_agg_ring[sw_prod];
663 cons_rx_buf = &rxr->rx_agg_ring[cons];
664
665 /* It is possible for sw_prod to be equal to cons, so
666 * set cons_rx_buf->page to NULL first.
667 */
668 page = cons_rx_buf->page;
669 cons_rx_buf->page = NULL;
670 prod_rx_buf->page = page;
Michael Chan89d0a062016-04-25 02:30:51 -0400671 prod_rx_buf->offset = cons_rx_buf->offset;
Michael Chanc0c050c2015-10-22 16:01:17 -0400672
673 prod_rx_buf->mapping = cons_rx_buf->mapping;
674
675 prod_bd = &rxr->rx_agg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
676
677 prod_bd->rx_bd_haddr = cpu_to_le64(cons_rx_buf->mapping);
678 prod_bd->rx_bd_opaque = sw_prod;
679
680 prod = NEXT_RX_AGG(prod);
681 sw_prod = NEXT_RX_AGG(sw_prod);
682 cp_cons = NEXT_CMP(cp_cons);
683 }
684 rxr->rx_agg_prod = prod;
685 rxr->rx_sw_agg_prod = sw_prod;
686}
687
688static struct sk_buff *bnxt_rx_skb(struct bnxt *bp,
689 struct bnxt_rx_ring_info *rxr, u16 cons,
690 u16 prod, u8 *data, dma_addr_t dma_addr,
691 unsigned int len)
692{
693 int err;
694 struct sk_buff *skb;
695
696 err = bnxt_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
697 if (unlikely(err)) {
698 bnxt_reuse_rx_data(rxr, cons, data);
699 return NULL;
700 }
701
702 skb = build_skb(data, 0);
703 dma_unmap_single(&bp->pdev->dev, dma_addr, bp->rx_buf_use_size,
704 PCI_DMA_FROMDEVICE);
705 if (!skb) {
706 kfree(data);
707 return NULL;
708 }
709
710 skb_reserve(skb, BNXT_RX_OFFSET);
711 skb_put(skb, len);
712 return skb;
713}
714
715static struct sk_buff *bnxt_rx_pages(struct bnxt *bp, struct bnxt_napi *bnapi,
716 struct sk_buff *skb, u16 cp_cons,
717 u32 agg_bufs)
718{
719 struct pci_dev *pdev = bp->pdev;
720 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -0500721 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -0400722 u16 prod = rxr->rx_agg_prod;
723 u32 i;
724
725 for (i = 0; i < agg_bufs; i++) {
726 u16 cons, frag_len;
727 struct rx_agg_cmp *agg;
728 struct bnxt_sw_rx_agg_bd *cons_rx_buf;
729 struct page *page;
730 dma_addr_t mapping;
731
732 agg = (struct rx_agg_cmp *)
733 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
734 cons = agg->rx_agg_cmp_opaque;
735 frag_len = (le32_to_cpu(agg->rx_agg_cmp_len_flags_type) &
736 RX_AGG_CMP_LEN) >> RX_AGG_CMP_LEN_SHIFT;
737
738 cons_rx_buf = &rxr->rx_agg_ring[cons];
Michael Chan89d0a062016-04-25 02:30:51 -0400739 skb_fill_page_desc(skb, i, cons_rx_buf->page,
740 cons_rx_buf->offset, frag_len);
Michael Chanc0c050c2015-10-22 16:01:17 -0400741 __clear_bit(cons, rxr->rx_agg_bmap);
742
743 /* It is possible for bnxt_alloc_rx_page() to allocate
744 * a sw_prod index that equals the cons index, so we
745 * need to clear the cons entry now.
746 */
747 mapping = dma_unmap_addr(cons_rx_buf, mapping);
748 page = cons_rx_buf->page;
749 cons_rx_buf->page = NULL;
750
751 if (bnxt_alloc_rx_page(bp, rxr, prod, GFP_ATOMIC) != 0) {
752 struct skb_shared_info *shinfo;
753 unsigned int nr_frags;
754
755 shinfo = skb_shinfo(skb);
756 nr_frags = --shinfo->nr_frags;
757 __skb_frag_set_page(&shinfo->frags[nr_frags], NULL);
758
759 dev_kfree_skb(skb);
760
761 cons_rx_buf->page = page;
762
763 /* Update prod since possibly some pages have been
764 * allocated already.
765 */
766 rxr->rx_agg_prod = prod;
767 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs - i);
768 return NULL;
769 }
770
Michael Chan2839f282016-04-25 02:30:50 -0400771 dma_unmap_page(&pdev->dev, mapping, BNXT_RX_PAGE_SIZE,
Michael Chanc0c050c2015-10-22 16:01:17 -0400772 PCI_DMA_FROMDEVICE);
773
774 skb->data_len += frag_len;
775 skb->len += frag_len;
776 skb->truesize += PAGE_SIZE;
777
778 prod = NEXT_RX_AGG(prod);
779 cp_cons = NEXT_CMP(cp_cons);
780 }
781 rxr->rx_agg_prod = prod;
782 return skb;
783}
784
785static int bnxt_agg_bufs_valid(struct bnxt *bp, struct bnxt_cp_ring_info *cpr,
786 u8 agg_bufs, u32 *raw_cons)
787{
788 u16 last;
789 struct rx_agg_cmp *agg;
790
791 *raw_cons = ADV_RAW_CMP(*raw_cons, agg_bufs);
792 last = RING_CMP(*raw_cons);
793 agg = (struct rx_agg_cmp *)
794 &cpr->cp_desc_ring[CP_RING(last)][CP_IDX(last)];
795 return RX_AGG_CMP_VALID(agg, *raw_cons);
796}
797
798static inline struct sk_buff *bnxt_copy_skb(struct bnxt_napi *bnapi, u8 *data,
799 unsigned int len,
800 dma_addr_t mapping)
801{
802 struct bnxt *bp = bnapi->bp;
803 struct pci_dev *pdev = bp->pdev;
804 struct sk_buff *skb;
805
806 skb = napi_alloc_skb(&bnapi->napi, len);
807 if (!skb)
808 return NULL;
809
810 dma_sync_single_for_cpu(&pdev->dev, mapping,
811 bp->rx_copy_thresh, PCI_DMA_FROMDEVICE);
812
813 memcpy(skb->data - BNXT_RX_OFFSET, data, len + BNXT_RX_OFFSET);
814
815 dma_sync_single_for_device(&pdev->dev, mapping,
816 bp->rx_copy_thresh,
817 PCI_DMA_FROMDEVICE);
818
819 skb_put(skb, len);
820 return skb;
821}
822
Michael Chanfa7e2812016-05-10 19:18:00 -0400823static int bnxt_discard_rx(struct bnxt *bp, struct bnxt_napi *bnapi,
824 u32 *raw_cons, void *cmp)
825{
826 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
827 struct rx_cmp *rxcmp = cmp;
828 u32 tmp_raw_cons = *raw_cons;
829 u8 cmp_type, agg_bufs = 0;
830
831 cmp_type = RX_CMP_TYPE(rxcmp);
832
833 if (cmp_type == CMP_TYPE_RX_L2_CMP) {
834 agg_bufs = (le32_to_cpu(rxcmp->rx_cmp_misc_v1) &
835 RX_CMP_AGG_BUFS) >>
836 RX_CMP_AGG_BUFS_SHIFT;
837 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
838 struct rx_tpa_end_cmp *tpa_end = cmp;
839
840 agg_bufs = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
841 RX_TPA_END_CMP_AGG_BUFS) >>
842 RX_TPA_END_CMP_AGG_BUFS_SHIFT;
843 }
844
845 if (agg_bufs) {
846 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, &tmp_raw_cons))
847 return -EBUSY;
848 }
849 *raw_cons = tmp_raw_cons;
850 return 0;
851}
852
853static void bnxt_sched_reset(struct bnxt *bp, struct bnxt_rx_ring_info *rxr)
854{
855 if (!rxr->bnapi->in_reset) {
856 rxr->bnapi->in_reset = true;
857 set_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event);
858 schedule_work(&bp->sp_task);
859 }
860 rxr->rx_next_cons = 0xffff;
861}
862
Michael Chanc0c050c2015-10-22 16:01:17 -0400863static void bnxt_tpa_start(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
864 struct rx_tpa_start_cmp *tpa_start,
865 struct rx_tpa_start_cmp_ext *tpa_start1)
866{
867 u8 agg_id = TPA_START_AGG_ID(tpa_start);
868 u16 cons, prod;
869 struct bnxt_tpa_info *tpa_info;
870 struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
871 struct rx_bd *prod_bd;
872 dma_addr_t mapping;
873
874 cons = tpa_start->rx_tpa_start_cmp_opaque;
875 prod = rxr->rx_prod;
876 cons_rx_buf = &rxr->rx_buf_ring[cons];
877 prod_rx_buf = &rxr->rx_buf_ring[prod];
878 tpa_info = &rxr->rx_tpa[agg_id];
879
Michael Chanfa7e2812016-05-10 19:18:00 -0400880 if (unlikely(cons != rxr->rx_next_cons)) {
881 bnxt_sched_reset(bp, rxr);
882 return;
883 }
884
Michael Chanc0c050c2015-10-22 16:01:17 -0400885 prod_rx_buf->data = tpa_info->data;
886
887 mapping = tpa_info->mapping;
888 dma_unmap_addr_set(prod_rx_buf, mapping, mapping);
889
890 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
891
892 prod_bd->rx_bd_haddr = cpu_to_le64(mapping);
893
894 tpa_info->data = cons_rx_buf->data;
895 cons_rx_buf->data = NULL;
896 tpa_info->mapping = dma_unmap_addr(cons_rx_buf, mapping);
897
898 tpa_info->len =
899 le32_to_cpu(tpa_start->rx_tpa_start_cmp_len_flags_type) >>
900 RX_TPA_START_CMP_LEN_SHIFT;
901 if (likely(TPA_START_HASH_VALID(tpa_start))) {
902 u32 hash_type = TPA_START_HASH_TYPE(tpa_start);
903
904 tpa_info->hash_type = PKT_HASH_TYPE_L4;
905 tpa_info->gso_type = SKB_GSO_TCPV4;
906 /* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
907 if (hash_type == 3)
908 tpa_info->gso_type = SKB_GSO_TCPV6;
909 tpa_info->rss_hash =
910 le32_to_cpu(tpa_start->rx_tpa_start_cmp_rss_hash);
911 } else {
912 tpa_info->hash_type = PKT_HASH_TYPE_NONE;
913 tpa_info->gso_type = 0;
914 if (netif_msg_rx_err(bp))
915 netdev_warn(bp->dev, "TPA packet without valid hash\n");
916 }
917 tpa_info->flags2 = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_flags2);
918 tpa_info->metadata = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_metadata);
919
920 rxr->rx_prod = NEXT_RX(prod);
921 cons = NEXT_RX(cons);
Michael Chan376a5b82016-05-10 19:17:59 -0400922 rxr->rx_next_cons = NEXT_RX(cons);
Michael Chanc0c050c2015-10-22 16:01:17 -0400923 cons_rx_buf = &rxr->rx_buf_ring[cons];
924
925 bnxt_reuse_rx_data(rxr, cons, cons_rx_buf->data);
926 rxr->rx_prod = NEXT_RX(rxr->rx_prod);
927 cons_rx_buf->data = NULL;
928}
929
930static void bnxt_abort_tpa(struct bnxt *bp, struct bnxt_napi *bnapi,
931 u16 cp_cons, u32 agg_bufs)
932{
933 if (agg_bufs)
934 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs);
935}
936
937#define BNXT_IPV4_HDR_SIZE (sizeof(struct iphdr) + sizeof(struct tcphdr))
938#define BNXT_IPV6_HDR_SIZE (sizeof(struct ipv6hdr) + sizeof(struct tcphdr))
939
940static inline struct sk_buff *bnxt_gro_skb(struct bnxt_tpa_info *tpa_info,
941 struct rx_tpa_end_cmp *tpa_end,
942 struct rx_tpa_end_cmp_ext *tpa_end1,
943 struct sk_buff *skb)
944{
Michael Chand1611c32015-10-25 22:27:57 -0400945#ifdef CONFIG_INET
Michael Chanc0c050c2015-10-22 16:01:17 -0400946 struct tcphdr *th;
947 int payload_off, tcp_opt_len = 0;
948 int len, nw_off;
Michael Chan27e24182015-12-27 18:19:23 -0500949 u16 segs;
Michael Chanc0c050c2015-10-22 16:01:17 -0400950
Michael Chan27e24182015-12-27 18:19:23 -0500951 segs = TPA_END_TPA_SEGS(tpa_end);
952 if (segs == 1)
953 return skb;
954
955 NAPI_GRO_CB(skb)->count = segs;
Michael Chanc0c050c2015-10-22 16:01:17 -0400956 skb_shinfo(skb)->gso_size =
957 le32_to_cpu(tpa_end1->rx_tpa_end_cmp_seg_len);
958 skb_shinfo(skb)->gso_type = tpa_info->gso_type;
959 payload_off = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
960 RX_TPA_END_CMP_PAYLOAD_OFFSET) >>
961 RX_TPA_END_CMP_PAYLOAD_OFFSET_SHIFT;
962 if (TPA_END_GRO_TS(tpa_end))
963 tcp_opt_len = 12;
964
Michael Chanc0c050c2015-10-22 16:01:17 -0400965 if (tpa_info->gso_type == SKB_GSO_TCPV4) {
966 struct iphdr *iph;
967
968 nw_off = payload_off - BNXT_IPV4_HDR_SIZE - tcp_opt_len -
969 ETH_HLEN;
970 skb_set_network_header(skb, nw_off);
971 iph = ip_hdr(skb);
972 skb_set_transport_header(skb, nw_off + sizeof(struct iphdr));
973 len = skb->len - skb_transport_offset(skb);
974 th = tcp_hdr(skb);
975 th->check = ~tcp_v4_check(len, iph->saddr, iph->daddr, 0);
976 } else if (tpa_info->gso_type == SKB_GSO_TCPV6) {
977 struct ipv6hdr *iph;
978
979 nw_off = payload_off - BNXT_IPV6_HDR_SIZE - tcp_opt_len -
980 ETH_HLEN;
981 skb_set_network_header(skb, nw_off);
982 iph = ipv6_hdr(skb);
983 skb_set_transport_header(skb, nw_off + sizeof(struct ipv6hdr));
984 len = skb->len - skb_transport_offset(skb);
985 th = tcp_hdr(skb);
986 th->check = ~tcp_v6_check(len, &iph->saddr, &iph->daddr, 0);
987 } else {
988 dev_kfree_skb_any(skb);
989 return NULL;
990 }
991 tcp_gro_complete(skb);
992
993 if (nw_off) { /* tunnel */
994 struct udphdr *uh = NULL;
995
996 if (skb->protocol == htons(ETH_P_IP)) {
997 struct iphdr *iph = (struct iphdr *)skb->data;
998
999 if (iph->protocol == IPPROTO_UDP)
1000 uh = (struct udphdr *)(iph + 1);
1001 } else {
1002 struct ipv6hdr *iph = (struct ipv6hdr *)skb->data;
1003
1004 if (iph->nexthdr == IPPROTO_UDP)
1005 uh = (struct udphdr *)(iph + 1);
1006 }
1007 if (uh) {
1008 if (uh->check)
1009 skb_shinfo(skb)->gso_type |=
1010 SKB_GSO_UDP_TUNNEL_CSUM;
1011 else
1012 skb_shinfo(skb)->gso_type |= SKB_GSO_UDP_TUNNEL;
1013 }
1014 }
1015#endif
1016 return skb;
1017}
1018
1019static inline struct sk_buff *bnxt_tpa_end(struct bnxt *bp,
1020 struct bnxt_napi *bnapi,
1021 u32 *raw_cons,
1022 struct rx_tpa_end_cmp *tpa_end,
1023 struct rx_tpa_end_cmp_ext *tpa_end1,
1024 bool *agg_event)
1025{
1026 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -05001027 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001028 u8 agg_id = TPA_END_AGG_ID(tpa_end);
1029 u8 *data, agg_bufs;
1030 u16 cp_cons = RING_CMP(*raw_cons);
1031 unsigned int len;
1032 struct bnxt_tpa_info *tpa_info;
1033 dma_addr_t mapping;
1034 struct sk_buff *skb;
1035
Michael Chanfa7e2812016-05-10 19:18:00 -04001036 if (unlikely(bnapi->in_reset)) {
1037 int rc = bnxt_discard_rx(bp, bnapi, raw_cons, tpa_end);
1038
1039 if (rc < 0)
1040 return ERR_PTR(-EBUSY);
1041 return NULL;
1042 }
1043
Michael Chanc0c050c2015-10-22 16:01:17 -04001044 tpa_info = &rxr->rx_tpa[agg_id];
1045 data = tpa_info->data;
1046 prefetch(data);
1047 len = tpa_info->len;
1048 mapping = tpa_info->mapping;
1049
1050 agg_bufs = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
1051 RX_TPA_END_CMP_AGG_BUFS) >> RX_TPA_END_CMP_AGG_BUFS_SHIFT;
1052
1053 if (agg_bufs) {
1054 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, raw_cons))
1055 return ERR_PTR(-EBUSY);
1056
1057 *agg_event = true;
1058 cp_cons = NEXT_CMP(cp_cons);
1059 }
1060
1061 if (unlikely(agg_bufs > MAX_SKB_FRAGS)) {
1062 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1063 netdev_warn(bp->dev, "TPA frags %d exceeded MAX_SKB_FRAGS %d\n",
1064 agg_bufs, (int)MAX_SKB_FRAGS);
1065 return NULL;
1066 }
1067
1068 if (len <= bp->rx_copy_thresh) {
1069 skb = bnxt_copy_skb(bnapi, data, len, mapping);
1070 if (!skb) {
1071 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1072 return NULL;
1073 }
1074 } else {
1075 u8 *new_data;
1076 dma_addr_t new_mapping;
1077
1078 new_data = __bnxt_alloc_rx_data(bp, &new_mapping, GFP_ATOMIC);
1079 if (!new_data) {
1080 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1081 return NULL;
1082 }
1083
1084 tpa_info->data = new_data;
1085 tpa_info->mapping = new_mapping;
1086
1087 skb = build_skb(data, 0);
1088 dma_unmap_single(&bp->pdev->dev, mapping, bp->rx_buf_use_size,
1089 PCI_DMA_FROMDEVICE);
1090
1091 if (!skb) {
1092 kfree(data);
1093 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1094 return NULL;
1095 }
1096 skb_reserve(skb, BNXT_RX_OFFSET);
1097 skb_put(skb, len);
1098 }
1099
1100 if (agg_bufs) {
1101 skb = bnxt_rx_pages(bp, bnapi, skb, cp_cons, agg_bufs);
1102 if (!skb) {
1103 /* Page reuse already handled by bnxt_rx_pages(). */
1104 return NULL;
1105 }
1106 }
1107 skb->protocol = eth_type_trans(skb, bp->dev);
1108
1109 if (tpa_info->hash_type != PKT_HASH_TYPE_NONE)
1110 skb_set_hash(skb, tpa_info->rss_hash, tpa_info->hash_type);
1111
1112 if (tpa_info->flags2 & RX_CMP_FLAGS2_META_FORMAT_VLAN) {
1113 netdev_features_t features = skb->dev->features;
1114 u16 vlan_proto = tpa_info->metadata >>
1115 RX_CMP_FLAGS2_METADATA_TPID_SFT;
1116
1117 if (((features & NETIF_F_HW_VLAN_CTAG_RX) &&
1118 vlan_proto == ETH_P_8021Q) ||
1119 ((features & NETIF_F_HW_VLAN_STAG_RX) &&
1120 vlan_proto == ETH_P_8021AD)) {
1121 __vlan_hwaccel_put_tag(skb, htons(vlan_proto),
1122 tpa_info->metadata &
1123 RX_CMP_FLAGS2_METADATA_VID_MASK);
1124 }
1125 }
1126
1127 skb_checksum_none_assert(skb);
1128 if (likely(tpa_info->flags2 & RX_TPA_START_CMP_FLAGS2_L4_CS_CALC)) {
1129 skb->ip_summed = CHECKSUM_UNNECESSARY;
1130 skb->csum_level =
1131 (tpa_info->flags2 & RX_CMP_FLAGS2_T_L4_CS_CALC) >> 3;
1132 }
1133
1134 if (TPA_END_GRO(tpa_end))
1135 skb = bnxt_gro_skb(tpa_info, tpa_end, tpa_end1, skb);
1136
1137 return skb;
1138}
1139
1140/* returns the following:
1141 * 1 - 1 packet successfully received
1142 * 0 - successful TPA_START, packet not completed yet
1143 * -EBUSY - completion ring does not have all the agg buffers yet
1144 * -ENOMEM - packet aborted due to out of memory
1145 * -EIO - packet aborted due to hw error indicated in BD
1146 */
1147static int bnxt_rx_pkt(struct bnxt *bp, struct bnxt_napi *bnapi, u32 *raw_cons,
1148 bool *agg_event)
1149{
1150 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -05001151 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001152 struct net_device *dev = bp->dev;
1153 struct rx_cmp *rxcmp;
1154 struct rx_cmp_ext *rxcmp1;
1155 u32 tmp_raw_cons = *raw_cons;
1156 u16 cons, prod, cp_cons = RING_CMP(tmp_raw_cons);
1157 struct bnxt_sw_rx_bd *rx_buf;
1158 unsigned int len;
1159 u8 *data, agg_bufs, cmp_type;
1160 dma_addr_t dma_addr;
1161 struct sk_buff *skb;
1162 int rc = 0;
1163
1164 rxcmp = (struct rx_cmp *)
1165 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1166
1167 tmp_raw_cons = NEXT_RAW_CMP(tmp_raw_cons);
1168 cp_cons = RING_CMP(tmp_raw_cons);
1169 rxcmp1 = (struct rx_cmp_ext *)
1170 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1171
1172 if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
1173 return -EBUSY;
1174
1175 cmp_type = RX_CMP_TYPE(rxcmp);
1176
1177 prod = rxr->rx_prod;
1178
1179 if (cmp_type == CMP_TYPE_RX_L2_TPA_START_CMP) {
1180 bnxt_tpa_start(bp, rxr, (struct rx_tpa_start_cmp *)rxcmp,
1181 (struct rx_tpa_start_cmp_ext *)rxcmp1);
1182
1183 goto next_rx_no_prod;
1184
1185 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
1186 skb = bnxt_tpa_end(bp, bnapi, &tmp_raw_cons,
1187 (struct rx_tpa_end_cmp *)rxcmp,
1188 (struct rx_tpa_end_cmp_ext *)rxcmp1,
1189 agg_event);
1190
1191 if (unlikely(IS_ERR(skb)))
1192 return -EBUSY;
1193
1194 rc = -ENOMEM;
1195 if (likely(skb)) {
1196 skb_record_rx_queue(skb, bnapi->index);
1197 skb_mark_napi_id(skb, &bnapi->napi);
1198 if (bnxt_busy_polling(bnapi))
1199 netif_receive_skb(skb);
1200 else
1201 napi_gro_receive(&bnapi->napi, skb);
1202 rc = 1;
1203 }
1204 goto next_rx_no_prod;
1205 }
1206
1207 cons = rxcmp->rx_cmp_opaque;
1208 rx_buf = &rxr->rx_buf_ring[cons];
1209 data = rx_buf->data;
Michael Chanfa7e2812016-05-10 19:18:00 -04001210 if (unlikely(cons != rxr->rx_next_cons)) {
1211 int rc1 = bnxt_discard_rx(bp, bnapi, raw_cons, rxcmp);
1212
1213 bnxt_sched_reset(bp, rxr);
1214 return rc1;
1215 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001216 prefetch(data);
1217
1218 agg_bufs = (le32_to_cpu(rxcmp->rx_cmp_misc_v1) & RX_CMP_AGG_BUFS) >>
1219 RX_CMP_AGG_BUFS_SHIFT;
1220
1221 if (agg_bufs) {
1222 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, &tmp_raw_cons))
1223 return -EBUSY;
1224
1225 cp_cons = NEXT_CMP(cp_cons);
1226 *agg_event = true;
1227 }
1228
1229 rx_buf->data = NULL;
1230 if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L2_ERRORS) {
1231 bnxt_reuse_rx_data(rxr, cons, data);
1232 if (agg_bufs)
1233 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs);
1234
1235 rc = -EIO;
1236 goto next_rx;
1237 }
1238
1239 len = le32_to_cpu(rxcmp->rx_cmp_len_flags_type) >> RX_CMP_LEN_SHIFT;
1240 dma_addr = dma_unmap_addr(rx_buf, mapping);
1241
1242 if (len <= bp->rx_copy_thresh) {
1243 skb = bnxt_copy_skb(bnapi, data, len, dma_addr);
1244 bnxt_reuse_rx_data(rxr, cons, data);
1245 if (!skb) {
1246 rc = -ENOMEM;
1247 goto next_rx;
1248 }
1249 } else {
1250 skb = bnxt_rx_skb(bp, rxr, cons, prod, data, dma_addr, len);
1251 if (!skb) {
1252 rc = -ENOMEM;
1253 goto next_rx;
1254 }
1255 }
1256
1257 if (agg_bufs) {
1258 skb = bnxt_rx_pages(bp, bnapi, skb, cp_cons, agg_bufs);
1259 if (!skb) {
1260 rc = -ENOMEM;
1261 goto next_rx;
1262 }
1263 }
1264
1265 if (RX_CMP_HASH_VALID(rxcmp)) {
1266 u32 hash_type = RX_CMP_HASH_TYPE(rxcmp);
1267 enum pkt_hash_types type = PKT_HASH_TYPE_L4;
1268
1269 /* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
1270 if (hash_type != 1 && hash_type != 3)
1271 type = PKT_HASH_TYPE_L3;
1272 skb_set_hash(skb, le32_to_cpu(rxcmp->rx_cmp_rss_hash), type);
1273 }
1274
1275 skb->protocol = eth_type_trans(skb, dev);
1276
1277 if (rxcmp1->rx_cmp_flags2 &
1278 cpu_to_le32(RX_CMP_FLAGS2_META_FORMAT_VLAN)) {
1279 netdev_features_t features = skb->dev->features;
1280 u32 meta_data = le32_to_cpu(rxcmp1->rx_cmp_meta_data);
1281 u16 vlan_proto = meta_data >> RX_CMP_FLAGS2_METADATA_TPID_SFT;
1282
1283 if (((features & NETIF_F_HW_VLAN_CTAG_RX) &&
1284 vlan_proto == ETH_P_8021Q) ||
1285 ((features & NETIF_F_HW_VLAN_STAG_RX) &&
1286 vlan_proto == ETH_P_8021AD))
1287 __vlan_hwaccel_put_tag(skb, htons(vlan_proto),
1288 meta_data &
1289 RX_CMP_FLAGS2_METADATA_VID_MASK);
1290 }
1291
1292 skb_checksum_none_assert(skb);
1293 if (RX_CMP_L4_CS_OK(rxcmp1)) {
1294 if (dev->features & NETIF_F_RXCSUM) {
1295 skb->ip_summed = CHECKSUM_UNNECESSARY;
1296 skb->csum_level = RX_CMP_ENCAP(rxcmp1);
1297 }
1298 } else {
Satish Baddipadige665e3502015-12-27 18:19:21 -05001299 if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L4_CS_ERR_BITS) {
1300 if (dev->features & NETIF_F_RXCSUM)
1301 cpr->rx_l4_csum_errors++;
1302 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001303 }
1304
1305 skb_record_rx_queue(skb, bnapi->index);
1306 skb_mark_napi_id(skb, &bnapi->napi);
1307 if (bnxt_busy_polling(bnapi))
1308 netif_receive_skb(skb);
1309 else
1310 napi_gro_receive(&bnapi->napi, skb);
1311 rc = 1;
1312
1313next_rx:
1314 rxr->rx_prod = NEXT_RX(prod);
Michael Chan376a5b82016-05-10 19:17:59 -04001315 rxr->rx_next_cons = NEXT_RX(cons);
Michael Chanc0c050c2015-10-22 16:01:17 -04001316
1317next_rx_no_prod:
1318 *raw_cons = tmp_raw_cons;
1319
1320 return rc;
1321}
1322
Michael Chan4bb13ab2016-04-05 14:09:01 -04001323#define BNXT_GET_EVENT_PORT(data) \
1324 ((data) & \
1325 HWRM_ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_PORT_ID_MASK)
1326
1327#define BNXT_EVENT_POLICY_MASK \
1328 HWRM_ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_MASK
1329
1330#define BNXT_EVENT_POLICY_SFT \
1331 HWRM_ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_SFT
1332
1333#define BNXT_GET_EVENT_POLICY(data) \
1334 (((data) & BNXT_EVENT_POLICY_MASK) >> BNXT_EVENT_POLICY_SFT)
1335
Michael Chanc0c050c2015-10-22 16:01:17 -04001336static int bnxt_async_event_process(struct bnxt *bp,
1337 struct hwrm_async_event_cmpl *cmpl)
1338{
1339 u16 event_id = le16_to_cpu(cmpl->event_id);
1340
1341 /* TODO CHIMP_FW: Define event id's for link change, error etc */
1342 switch (event_id) {
Michael Chan8cbde112016-04-11 04:11:14 -04001343 case HWRM_ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE: {
1344 u32 data1 = le32_to_cpu(cmpl->event_data1);
1345 struct bnxt_link_info *link_info = &bp->link_info;
1346
1347 if (BNXT_VF(bp))
1348 goto async_event_process_exit;
1349 if (data1 & 0x20000) {
1350 u16 fw_speed = link_info->force_link_speed;
1351 u32 speed = bnxt_fw_to_ethtool_speed(fw_speed);
1352
1353 netdev_warn(bp->dev, "Link speed %d no longer supported\n",
1354 speed);
1355 }
1356 /* fall thru */
1357 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001358 case HWRM_ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE:
1359 set_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event);
Jeffrey Huang19241362016-02-26 04:00:00 -05001360 break;
1361 case HWRM_ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD:
1362 set_bit(BNXT_HWRM_PF_UNLOAD_SP_EVENT, &bp->sp_event);
Michael Chanc0c050c2015-10-22 16:01:17 -04001363 break;
Michael Chan4bb13ab2016-04-05 14:09:01 -04001364 case HWRM_ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED: {
1365 u32 data1 = le32_to_cpu(cmpl->event_data1);
1366 u16 port_id = BNXT_GET_EVENT_PORT(data1);
1367
1368 if (BNXT_VF(bp))
1369 break;
1370
1371 if (bp->pf.port_id != port_id)
1372 break;
1373
1374 bp->link_info.last_port_module_event =
1375 BNXT_GET_EVENT_POLICY(data1);
1376
1377 set_bit(BNXT_HWRM_PORT_MODULE_SP_EVENT, &bp->sp_event);
1378 break;
1379 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001380 default:
1381 netdev_err(bp->dev, "unhandled ASYNC event (id 0x%x)\n",
1382 event_id);
Jeffrey Huang19241362016-02-26 04:00:00 -05001383 goto async_event_process_exit;
Michael Chanc0c050c2015-10-22 16:01:17 -04001384 }
Jeffrey Huang19241362016-02-26 04:00:00 -05001385 schedule_work(&bp->sp_task);
1386async_event_process_exit:
Michael Chanc0c050c2015-10-22 16:01:17 -04001387 return 0;
1388}
1389
1390static int bnxt_hwrm_handler(struct bnxt *bp, struct tx_cmp *txcmp)
1391{
1392 u16 cmpl_type = TX_CMP_TYPE(txcmp), vf_id, seq_id;
1393 struct hwrm_cmpl *h_cmpl = (struct hwrm_cmpl *)txcmp;
1394 struct hwrm_fwd_req_cmpl *fwd_req_cmpl =
1395 (struct hwrm_fwd_req_cmpl *)txcmp;
1396
1397 switch (cmpl_type) {
1398 case CMPL_BASE_TYPE_HWRM_DONE:
1399 seq_id = le16_to_cpu(h_cmpl->sequence_id);
1400 if (seq_id == bp->hwrm_intr_seq_id)
1401 bp->hwrm_intr_seq_id = HWRM_SEQ_ID_INVALID;
1402 else
1403 netdev_err(bp->dev, "Invalid hwrm seq id %d\n", seq_id);
1404 break;
1405
1406 case CMPL_BASE_TYPE_HWRM_FWD_REQ:
1407 vf_id = le16_to_cpu(fwd_req_cmpl->source_id);
1408
1409 if ((vf_id < bp->pf.first_vf_id) ||
1410 (vf_id >= bp->pf.first_vf_id + bp->pf.active_vfs)) {
1411 netdev_err(bp->dev, "Msg contains invalid VF id %x\n",
1412 vf_id);
1413 return -EINVAL;
1414 }
1415
1416 set_bit(vf_id - bp->pf.first_vf_id, bp->pf.vf_event_bmap);
1417 set_bit(BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT, &bp->sp_event);
1418 schedule_work(&bp->sp_task);
1419 break;
1420
1421 case CMPL_BASE_TYPE_HWRM_ASYNC_EVENT:
1422 bnxt_async_event_process(bp,
1423 (struct hwrm_async_event_cmpl *)txcmp);
1424
1425 default:
1426 break;
1427 }
1428
1429 return 0;
1430}
1431
1432static irqreturn_t bnxt_msix(int irq, void *dev_instance)
1433{
1434 struct bnxt_napi *bnapi = dev_instance;
1435 struct bnxt *bp = bnapi->bp;
1436 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1437 u32 cons = RING_CMP(cpr->cp_raw_cons);
1438
1439 prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
1440 napi_schedule(&bnapi->napi);
1441 return IRQ_HANDLED;
1442}
1443
1444static inline int bnxt_has_work(struct bnxt *bp, struct bnxt_cp_ring_info *cpr)
1445{
1446 u32 raw_cons = cpr->cp_raw_cons;
1447 u16 cons = RING_CMP(raw_cons);
1448 struct tx_cmp *txcmp;
1449
1450 txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
1451
1452 return TX_CMP_VALID(txcmp, raw_cons);
1453}
1454
Michael Chanc0c050c2015-10-22 16:01:17 -04001455static irqreturn_t bnxt_inta(int irq, void *dev_instance)
1456{
1457 struct bnxt_napi *bnapi = dev_instance;
1458 struct bnxt *bp = bnapi->bp;
1459 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1460 u32 cons = RING_CMP(cpr->cp_raw_cons);
1461 u32 int_status;
1462
1463 prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
1464
1465 if (!bnxt_has_work(bp, cpr)) {
Jeffrey Huang11809492015-11-05 16:25:49 -05001466 int_status = readl(bp->bar0 + BNXT_CAG_REG_LEGACY_INT_STATUS);
Michael Chanc0c050c2015-10-22 16:01:17 -04001467 /* return if erroneous interrupt */
1468 if (!(int_status & (0x10000 << cpr->cp_ring_struct.fw_ring_id)))
1469 return IRQ_NONE;
1470 }
1471
1472 /* disable ring IRQ */
1473 BNXT_CP_DB_IRQ_DIS(cpr->cp_doorbell);
1474
1475 /* Return here if interrupt is shared and is disabled. */
1476 if (unlikely(atomic_read(&bp->intr_sem) != 0))
1477 return IRQ_HANDLED;
1478
1479 napi_schedule(&bnapi->napi);
1480 return IRQ_HANDLED;
1481}
1482
1483static int bnxt_poll_work(struct bnxt *bp, struct bnxt_napi *bnapi, int budget)
1484{
1485 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1486 u32 raw_cons = cpr->cp_raw_cons;
1487 u32 cons;
1488 int tx_pkts = 0;
1489 int rx_pkts = 0;
1490 bool rx_event = false;
1491 bool agg_event = false;
1492 struct tx_cmp *txcmp;
1493
1494 while (1) {
1495 int rc;
1496
1497 cons = RING_CMP(raw_cons);
1498 txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
1499
1500 if (!TX_CMP_VALID(txcmp, raw_cons))
1501 break;
1502
Michael Chan67a95e22016-05-04 16:56:43 -04001503 /* The valid test of the entry must be done first before
1504 * reading any further.
1505 */
1506 rmb();
Michael Chanc0c050c2015-10-22 16:01:17 -04001507 if (TX_CMP_TYPE(txcmp) == CMP_TYPE_TX_L2_CMP) {
1508 tx_pkts++;
1509 /* return full budget so NAPI will complete. */
1510 if (unlikely(tx_pkts > bp->tx_wake_thresh))
1511 rx_pkts = budget;
1512 } else if ((TX_CMP_TYPE(txcmp) & 0x30) == 0x10) {
1513 rc = bnxt_rx_pkt(bp, bnapi, &raw_cons, &agg_event);
1514 if (likely(rc >= 0))
1515 rx_pkts += rc;
1516 else if (rc == -EBUSY) /* partial completion */
1517 break;
1518 rx_event = true;
1519 } else if (unlikely((TX_CMP_TYPE(txcmp) ==
1520 CMPL_BASE_TYPE_HWRM_DONE) ||
1521 (TX_CMP_TYPE(txcmp) ==
1522 CMPL_BASE_TYPE_HWRM_FWD_REQ) ||
1523 (TX_CMP_TYPE(txcmp) ==
1524 CMPL_BASE_TYPE_HWRM_ASYNC_EVENT))) {
1525 bnxt_hwrm_handler(bp, txcmp);
1526 }
1527 raw_cons = NEXT_RAW_CMP(raw_cons);
1528
1529 if (rx_pkts == budget)
1530 break;
1531 }
1532
1533 cpr->cp_raw_cons = raw_cons;
1534 /* ACK completion ring before freeing tx ring and producing new
1535 * buffers in rx/agg rings to prevent overflowing the completion
1536 * ring.
1537 */
1538 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
1539
1540 if (tx_pkts)
1541 bnxt_tx_int(bp, bnapi, tx_pkts);
1542
1543 if (rx_event) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001544 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001545
1546 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
1547 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
1548 if (agg_event) {
1549 writel(DB_KEY_RX | rxr->rx_agg_prod,
1550 rxr->rx_agg_doorbell);
1551 writel(DB_KEY_RX | rxr->rx_agg_prod,
1552 rxr->rx_agg_doorbell);
1553 }
1554 }
1555 return rx_pkts;
1556}
1557
1558static int bnxt_poll(struct napi_struct *napi, int budget)
1559{
1560 struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
1561 struct bnxt *bp = bnapi->bp;
1562 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1563 int work_done = 0;
1564
1565 if (!bnxt_lock_napi(bnapi))
1566 return budget;
1567
1568 while (1) {
1569 work_done += bnxt_poll_work(bp, bnapi, budget - work_done);
1570
1571 if (work_done >= budget)
1572 break;
1573
1574 if (!bnxt_has_work(bp, cpr)) {
1575 napi_complete(napi);
1576 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
1577 break;
1578 }
1579 }
1580 mmiowb();
1581 bnxt_unlock_napi(bnapi);
1582 return work_done;
1583}
1584
1585#ifdef CONFIG_NET_RX_BUSY_POLL
1586static int bnxt_busy_poll(struct napi_struct *napi)
1587{
1588 struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
1589 struct bnxt *bp = bnapi->bp;
1590 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1591 int rx_work, budget = 4;
1592
1593 if (atomic_read(&bp->intr_sem) != 0)
1594 return LL_FLUSH_FAILED;
1595
1596 if (!bnxt_lock_poll(bnapi))
1597 return LL_FLUSH_BUSY;
1598
1599 rx_work = bnxt_poll_work(bp, bnapi, budget);
1600
1601 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
1602
1603 bnxt_unlock_poll(bnapi);
1604 return rx_work;
1605}
1606#endif
1607
1608static void bnxt_free_tx_skbs(struct bnxt *bp)
1609{
1610 int i, max_idx;
1611 struct pci_dev *pdev = bp->pdev;
1612
Michael Chanb6ab4b02016-01-02 23:44:59 -05001613 if (!bp->tx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04001614 return;
1615
1616 max_idx = bp->tx_nr_pages * TX_DESC_CNT;
1617 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001618 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001619 int j;
1620
Michael Chanc0c050c2015-10-22 16:01:17 -04001621 for (j = 0; j < max_idx;) {
1622 struct bnxt_sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
1623 struct sk_buff *skb = tx_buf->skb;
1624 int k, last;
1625
1626 if (!skb) {
1627 j++;
1628 continue;
1629 }
1630
1631 tx_buf->skb = NULL;
1632
1633 if (tx_buf->is_push) {
1634 dev_kfree_skb(skb);
1635 j += 2;
1636 continue;
1637 }
1638
1639 dma_unmap_single(&pdev->dev,
1640 dma_unmap_addr(tx_buf, mapping),
1641 skb_headlen(skb),
1642 PCI_DMA_TODEVICE);
1643
1644 last = tx_buf->nr_frags;
1645 j += 2;
Michael Chand612a572016-01-28 03:11:22 -05001646 for (k = 0; k < last; k++, j++) {
1647 int ring_idx = j & bp->tx_ring_mask;
Michael Chanc0c050c2015-10-22 16:01:17 -04001648 skb_frag_t *frag = &skb_shinfo(skb)->frags[k];
1649
Michael Chand612a572016-01-28 03:11:22 -05001650 tx_buf = &txr->tx_buf_ring[ring_idx];
Michael Chanc0c050c2015-10-22 16:01:17 -04001651 dma_unmap_page(
1652 &pdev->dev,
1653 dma_unmap_addr(tx_buf, mapping),
1654 skb_frag_size(frag), PCI_DMA_TODEVICE);
1655 }
1656 dev_kfree_skb(skb);
1657 }
1658 netdev_tx_reset_queue(netdev_get_tx_queue(bp->dev, i));
1659 }
1660}
1661
1662static void bnxt_free_rx_skbs(struct bnxt *bp)
1663{
1664 int i, max_idx, max_agg_idx;
1665 struct pci_dev *pdev = bp->pdev;
1666
Michael Chanb6ab4b02016-01-02 23:44:59 -05001667 if (!bp->rx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04001668 return;
1669
1670 max_idx = bp->rx_nr_pages * RX_DESC_CNT;
1671 max_agg_idx = bp->rx_agg_nr_pages * RX_DESC_CNT;
1672 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001673 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001674 int j;
1675
Michael Chanc0c050c2015-10-22 16:01:17 -04001676 if (rxr->rx_tpa) {
1677 for (j = 0; j < MAX_TPA; j++) {
1678 struct bnxt_tpa_info *tpa_info =
1679 &rxr->rx_tpa[j];
1680 u8 *data = tpa_info->data;
1681
1682 if (!data)
1683 continue;
1684
1685 dma_unmap_single(
1686 &pdev->dev,
1687 dma_unmap_addr(tpa_info, mapping),
1688 bp->rx_buf_use_size,
1689 PCI_DMA_FROMDEVICE);
1690
1691 tpa_info->data = NULL;
1692
1693 kfree(data);
1694 }
1695 }
1696
1697 for (j = 0; j < max_idx; j++) {
1698 struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[j];
1699 u8 *data = rx_buf->data;
1700
1701 if (!data)
1702 continue;
1703
1704 dma_unmap_single(&pdev->dev,
1705 dma_unmap_addr(rx_buf, mapping),
1706 bp->rx_buf_use_size,
1707 PCI_DMA_FROMDEVICE);
1708
1709 rx_buf->data = NULL;
1710
1711 kfree(data);
1712 }
1713
1714 for (j = 0; j < max_agg_idx; j++) {
1715 struct bnxt_sw_rx_agg_bd *rx_agg_buf =
1716 &rxr->rx_agg_ring[j];
1717 struct page *page = rx_agg_buf->page;
1718
1719 if (!page)
1720 continue;
1721
1722 dma_unmap_page(&pdev->dev,
1723 dma_unmap_addr(rx_agg_buf, mapping),
Michael Chan2839f282016-04-25 02:30:50 -04001724 BNXT_RX_PAGE_SIZE, PCI_DMA_FROMDEVICE);
Michael Chanc0c050c2015-10-22 16:01:17 -04001725
1726 rx_agg_buf->page = NULL;
1727 __clear_bit(j, rxr->rx_agg_bmap);
1728
1729 __free_page(page);
1730 }
Michael Chan89d0a062016-04-25 02:30:51 -04001731 if (rxr->rx_page) {
1732 __free_page(rxr->rx_page);
1733 rxr->rx_page = NULL;
1734 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001735 }
1736}
1737
1738static void bnxt_free_skbs(struct bnxt *bp)
1739{
1740 bnxt_free_tx_skbs(bp);
1741 bnxt_free_rx_skbs(bp);
1742}
1743
1744static void bnxt_free_ring(struct bnxt *bp, struct bnxt_ring_struct *ring)
1745{
1746 struct pci_dev *pdev = bp->pdev;
1747 int i;
1748
1749 for (i = 0; i < ring->nr_pages; i++) {
1750 if (!ring->pg_arr[i])
1751 continue;
1752
1753 dma_free_coherent(&pdev->dev, ring->page_size,
1754 ring->pg_arr[i], ring->dma_arr[i]);
1755
1756 ring->pg_arr[i] = NULL;
1757 }
1758 if (ring->pg_tbl) {
1759 dma_free_coherent(&pdev->dev, ring->nr_pages * 8,
1760 ring->pg_tbl, ring->pg_tbl_map);
1761 ring->pg_tbl = NULL;
1762 }
1763 if (ring->vmem_size && *ring->vmem) {
1764 vfree(*ring->vmem);
1765 *ring->vmem = NULL;
1766 }
1767}
1768
1769static int bnxt_alloc_ring(struct bnxt *bp, struct bnxt_ring_struct *ring)
1770{
1771 int i;
1772 struct pci_dev *pdev = bp->pdev;
1773
1774 if (ring->nr_pages > 1) {
1775 ring->pg_tbl = dma_alloc_coherent(&pdev->dev,
1776 ring->nr_pages * 8,
1777 &ring->pg_tbl_map,
1778 GFP_KERNEL);
1779 if (!ring->pg_tbl)
1780 return -ENOMEM;
1781 }
1782
1783 for (i = 0; i < ring->nr_pages; i++) {
1784 ring->pg_arr[i] = dma_alloc_coherent(&pdev->dev,
1785 ring->page_size,
1786 &ring->dma_arr[i],
1787 GFP_KERNEL);
1788 if (!ring->pg_arr[i])
1789 return -ENOMEM;
1790
1791 if (ring->nr_pages > 1)
1792 ring->pg_tbl[i] = cpu_to_le64(ring->dma_arr[i]);
1793 }
1794
1795 if (ring->vmem_size) {
1796 *ring->vmem = vzalloc(ring->vmem_size);
1797 if (!(*ring->vmem))
1798 return -ENOMEM;
1799 }
1800 return 0;
1801}
1802
1803static void bnxt_free_rx_rings(struct bnxt *bp)
1804{
1805 int i;
1806
Michael Chanb6ab4b02016-01-02 23:44:59 -05001807 if (!bp->rx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04001808 return;
1809
1810 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001811 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001812 struct bnxt_ring_struct *ring;
1813
Michael Chanc0c050c2015-10-22 16:01:17 -04001814 kfree(rxr->rx_tpa);
1815 rxr->rx_tpa = NULL;
1816
1817 kfree(rxr->rx_agg_bmap);
1818 rxr->rx_agg_bmap = NULL;
1819
1820 ring = &rxr->rx_ring_struct;
1821 bnxt_free_ring(bp, ring);
1822
1823 ring = &rxr->rx_agg_ring_struct;
1824 bnxt_free_ring(bp, ring);
1825 }
1826}
1827
1828static int bnxt_alloc_rx_rings(struct bnxt *bp)
1829{
1830 int i, rc, agg_rings = 0, tpa_rings = 0;
1831
Michael Chanb6ab4b02016-01-02 23:44:59 -05001832 if (!bp->rx_ring)
1833 return -ENOMEM;
1834
Michael Chanc0c050c2015-10-22 16:01:17 -04001835 if (bp->flags & BNXT_FLAG_AGG_RINGS)
1836 agg_rings = 1;
1837
1838 if (bp->flags & BNXT_FLAG_TPA)
1839 tpa_rings = 1;
1840
1841 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001842 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001843 struct bnxt_ring_struct *ring;
1844
Michael Chanc0c050c2015-10-22 16:01:17 -04001845 ring = &rxr->rx_ring_struct;
1846
1847 rc = bnxt_alloc_ring(bp, ring);
1848 if (rc)
1849 return rc;
1850
1851 if (agg_rings) {
1852 u16 mem_size;
1853
1854 ring = &rxr->rx_agg_ring_struct;
1855 rc = bnxt_alloc_ring(bp, ring);
1856 if (rc)
1857 return rc;
1858
1859 rxr->rx_agg_bmap_size = bp->rx_agg_ring_mask + 1;
1860 mem_size = rxr->rx_agg_bmap_size / 8;
1861 rxr->rx_agg_bmap = kzalloc(mem_size, GFP_KERNEL);
1862 if (!rxr->rx_agg_bmap)
1863 return -ENOMEM;
1864
1865 if (tpa_rings) {
1866 rxr->rx_tpa = kcalloc(MAX_TPA,
1867 sizeof(struct bnxt_tpa_info),
1868 GFP_KERNEL);
1869 if (!rxr->rx_tpa)
1870 return -ENOMEM;
1871 }
1872 }
1873 }
1874 return 0;
1875}
1876
1877static void bnxt_free_tx_rings(struct bnxt *bp)
1878{
1879 int i;
1880 struct pci_dev *pdev = bp->pdev;
1881
Michael Chanb6ab4b02016-01-02 23:44:59 -05001882 if (!bp->tx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04001883 return;
1884
1885 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001886 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001887 struct bnxt_ring_struct *ring;
1888
Michael Chanc0c050c2015-10-22 16:01:17 -04001889 if (txr->tx_push) {
1890 dma_free_coherent(&pdev->dev, bp->tx_push_size,
1891 txr->tx_push, txr->tx_push_mapping);
1892 txr->tx_push = NULL;
1893 }
1894
1895 ring = &txr->tx_ring_struct;
1896
1897 bnxt_free_ring(bp, ring);
1898 }
1899}
1900
1901static int bnxt_alloc_tx_rings(struct bnxt *bp)
1902{
1903 int i, j, rc;
1904 struct pci_dev *pdev = bp->pdev;
1905
1906 bp->tx_push_size = 0;
1907 if (bp->tx_push_thresh) {
1908 int push_size;
1909
1910 push_size = L1_CACHE_ALIGN(sizeof(struct tx_push_bd) +
1911 bp->tx_push_thresh);
1912
Michael Chan4419dbe2016-02-10 17:33:49 -05001913 if (push_size > 256) {
Michael Chanc0c050c2015-10-22 16:01:17 -04001914 push_size = 0;
1915 bp->tx_push_thresh = 0;
1916 }
1917
1918 bp->tx_push_size = push_size;
1919 }
1920
1921 for (i = 0, j = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001922 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001923 struct bnxt_ring_struct *ring;
1924
Michael Chanc0c050c2015-10-22 16:01:17 -04001925 ring = &txr->tx_ring_struct;
1926
1927 rc = bnxt_alloc_ring(bp, ring);
1928 if (rc)
1929 return rc;
1930
1931 if (bp->tx_push_size) {
Michael Chanc0c050c2015-10-22 16:01:17 -04001932 dma_addr_t mapping;
1933
1934 /* One pre-allocated DMA buffer to backup
1935 * TX push operation
1936 */
1937 txr->tx_push = dma_alloc_coherent(&pdev->dev,
1938 bp->tx_push_size,
1939 &txr->tx_push_mapping,
1940 GFP_KERNEL);
1941
1942 if (!txr->tx_push)
1943 return -ENOMEM;
1944
Michael Chanc0c050c2015-10-22 16:01:17 -04001945 mapping = txr->tx_push_mapping +
1946 sizeof(struct tx_push_bd);
Michael Chan4419dbe2016-02-10 17:33:49 -05001947 txr->data_mapping = cpu_to_le64(mapping);
Michael Chanc0c050c2015-10-22 16:01:17 -04001948
Michael Chan4419dbe2016-02-10 17:33:49 -05001949 memset(txr->tx_push, 0, sizeof(struct tx_push_bd));
Michael Chanc0c050c2015-10-22 16:01:17 -04001950 }
1951 ring->queue_id = bp->q_info[j].queue_id;
1952 if (i % bp->tx_nr_rings_per_tc == (bp->tx_nr_rings_per_tc - 1))
1953 j++;
1954 }
1955 return 0;
1956}
1957
1958static void bnxt_free_cp_rings(struct bnxt *bp)
1959{
1960 int i;
1961
1962 if (!bp->bnapi)
1963 return;
1964
1965 for (i = 0; i < bp->cp_nr_rings; i++) {
1966 struct bnxt_napi *bnapi = bp->bnapi[i];
1967 struct bnxt_cp_ring_info *cpr;
1968 struct bnxt_ring_struct *ring;
1969
1970 if (!bnapi)
1971 continue;
1972
1973 cpr = &bnapi->cp_ring;
1974 ring = &cpr->cp_ring_struct;
1975
1976 bnxt_free_ring(bp, ring);
1977 }
1978}
1979
1980static int bnxt_alloc_cp_rings(struct bnxt *bp)
1981{
1982 int i, rc;
1983
1984 for (i = 0; i < bp->cp_nr_rings; i++) {
1985 struct bnxt_napi *bnapi = bp->bnapi[i];
1986 struct bnxt_cp_ring_info *cpr;
1987 struct bnxt_ring_struct *ring;
1988
1989 if (!bnapi)
1990 continue;
1991
1992 cpr = &bnapi->cp_ring;
1993 ring = &cpr->cp_ring_struct;
1994
1995 rc = bnxt_alloc_ring(bp, ring);
1996 if (rc)
1997 return rc;
1998 }
1999 return 0;
2000}
2001
2002static void bnxt_init_ring_struct(struct bnxt *bp)
2003{
2004 int i;
2005
2006 for (i = 0; i < bp->cp_nr_rings; i++) {
2007 struct bnxt_napi *bnapi = bp->bnapi[i];
2008 struct bnxt_cp_ring_info *cpr;
2009 struct bnxt_rx_ring_info *rxr;
2010 struct bnxt_tx_ring_info *txr;
2011 struct bnxt_ring_struct *ring;
2012
2013 if (!bnapi)
2014 continue;
2015
2016 cpr = &bnapi->cp_ring;
2017 ring = &cpr->cp_ring_struct;
2018 ring->nr_pages = bp->cp_nr_pages;
2019 ring->page_size = HW_CMPD_RING_SIZE;
2020 ring->pg_arr = (void **)cpr->cp_desc_ring;
2021 ring->dma_arr = cpr->cp_desc_mapping;
2022 ring->vmem_size = 0;
2023
Michael Chanb6ab4b02016-01-02 23:44:59 -05002024 rxr = bnapi->rx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002025 if (!rxr)
2026 goto skip_rx;
2027
Michael Chanc0c050c2015-10-22 16:01:17 -04002028 ring = &rxr->rx_ring_struct;
2029 ring->nr_pages = bp->rx_nr_pages;
2030 ring->page_size = HW_RXBD_RING_SIZE;
2031 ring->pg_arr = (void **)rxr->rx_desc_ring;
2032 ring->dma_arr = rxr->rx_desc_mapping;
2033 ring->vmem_size = SW_RXBD_RING_SIZE * bp->rx_nr_pages;
2034 ring->vmem = (void **)&rxr->rx_buf_ring;
2035
2036 ring = &rxr->rx_agg_ring_struct;
2037 ring->nr_pages = bp->rx_agg_nr_pages;
2038 ring->page_size = HW_RXBD_RING_SIZE;
2039 ring->pg_arr = (void **)rxr->rx_agg_desc_ring;
2040 ring->dma_arr = rxr->rx_agg_desc_mapping;
2041 ring->vmem_size = SW_RXBD_AGG_RING_SIZE * bp->rx_agg_nr_pages;
2042 ring->vmem = (void **)&rxr->rx_agg_ring;
2043
Michael Chan3b2b7d92016-01-02 23:45:00 -05002044skip_rx:
Michael Chanb6ab4b02016-01-02 23:44:59 -05002045 txr = bnapi->tx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002046 if (!txr)
2047 continue;
2048
Michael Chanc0c050c2015-10-22 16:01:17 -04002049 ring = &txr->tx_ring_struct;
2050 ring->nr_pages = bp->tx_nr_pages;
2051 ring->page_size = HW_RXBD_RING_SIZE;
2052 ring->pg_arr = (void **)txr->tx_desc_ring;
2053 ring->dma_arr = txr->tx_desc_mapping;
2054 ring->vmem_size = SW_TXBD_RING_SIZE * bp->tx_nr_pages;
2055 ring->vmem = (void **)&txr->tx_buf_ring;
2056 }
2057}
2058
2059static void bnxt_init_rxbd_pages(struct bnxt_ring_struct *ring, u32 type)
2060{
2061 int i;
2062 u32 prod;
2063 struct rx_bd **rx_buf_ring;
2064
2065 rx_buf_ring = (struct rx_bd **)ring->pg_arr;
2066 for (i = 0, prod = 0; i < ring->nr_pages; i++) {
2067 int j;
2068 struct rx_bd *rxbd;
2069
2070 rxbd = rx_buf_ring[i];
2071 if (!rxbd)
2072 continue;
2073
2074 for (j = 0; j < RX_DESC_CNT; j++, rxbd++, prod++) {
2075 rxbd->rx_bd_len_flags_type = cpu_to_le32(type);
2076 rxbd->rx_bd_opaque = prod;
2077 }
2078 }
2079}
2080
2081static int bnxt_init_one_rx_ring(struct bnxt *bp, int ring_nr)
2082{
2083 struct net_device *dev = bp->dev;
Michael Chanc0c050c2015-10-22 16:01:17 -04002084 struct bnxt_rx_ring_info *rxr;
2085 struct bnxt_ring_struct *ring;
2086 u32 prod, type;
2087 int i;
2088
Michael Chanc0c050c2015-10-22 16:01:17 -04002089 type = (bp->rx_buf_use_size << RX_BD_LEN_SHIFT) |
2090 RX_BD_TYPE_RX_PACKET_BD | RX_BD_FLAGS_EOP;
2091
2092 if (NET_IP_ALIGN == 2)
2093 type |= RX_BD_FLAGS_SOP;
2094
Michael Chanb6ab4b02016-01-02 23:44:59 -05002095 rxr = &bp->rx_ring[ring_nr];
Michael Chanc0c050c2015-10-22 16:01:17 -04002096 ring = &rxr->rx_ring_struct;
2097 bnxt_init_rxbd_pages(ring, type);
2098
2099 prod = rxr->rx_prod;
2100 for (i = 0; i < bp->rx_ring_size; i++) {
2101 if (bnxt_alloc_rx_data(bp, rxr, prod, GFP_KERNEL) != 0) {
2102 netdev_warn(dev, "init'ed rx ring %d with %d/%d skbs only\n",
2103 ring_nr, i, bp->rx_ring_size);
2104 break;
2105 }
2106 prod = NEXT_RX(prod);
2107 }
2108 rxr->rx_prod = prod;
2109 ring->fw_ring_id = INVALID_HW_RING_ID;
2110
Michael Chanedd0c2c2015-12-27 18:19:19 -05002111 ring = &rxr->rx_agg_ring_struct;
2112 ring->fw_ring_id = INVALID_HW_RING_ID;
2113
Michael Chanc0c050c2015-10-22 16:01:17 -04002114 if (!(bp->flags & BNXT_FLAG_AGG_RINGS))
2115 return 0;
2116
Michael Chan2839f282016-04-25 02:30:50 -04002117 type = ((u32)BNXT_RX_PAGE_SIZE << RX_BD_LEN_SHIFT) |
Michael Chanc0c050c2015-10-22 16:01:17 -04002118 RX_BD_TYPE_RX_AGG_BD | RX_BD_FLAGS_SOP;
2119
2120 bnxt_init_rxbd_pages(ring, type);
2121
2122 prod = rxr->rx_agg_prod;
2123 for (i = 0; i < bp->rx_agg_ring_size; i++) {
2124 if (bnxt_alloc_rx_page(bp, rxr, prod, GFP_KERNEL) != 0) {
2125 netdev_warn(dev, "init'ed rx ring %d with %d/%d pages only\n",
2126 ring_nr, i, bp->rx_ring_size);
2127 break;
2128 }
2129 prod = NEXT_RX_AGG(prod);
2130 }
2131 rxr->rx_agg_prod = prod;
Michael Chanc0c050c2015-10-22 16:01:17 -04002132
2133 if (bp->flags & BNXT_FLAG_TPA) {
2134 if (rxr->rx_tpa) {
2135 u8 *data;
2136 dma_addr_t mapping;
2137
2138 for (i = 0; i < MAX_TPA; i++) {
2139 data = __bnxt_alloc_rx_data(bp, &mapping,
2140 GFP_KERNEL);
2141 if (!data)
2142 return -ENOMEM;
2143
2144 rxr->rx_tpa[i].data = data;
2145 rxr->rx_tpa[i].mapping = mapping;
2146 }
2147 } else {
2148 netdev_err(bp->dev, "No resource allocated for LRO/GRO\n");
2149 return -ENOMEM;
2150 }
2151 }
2152
2153 return 0;
2154}
2155
2156static int bnxt_init_rx_rings(struct bnxt *bp)
2157{
2158 int i, rc = 0;
2159
2160 for (i = 0; i < bp->rx_nr_rings; i++) {
2161 rc = bnxt_init_one_rx_ring(bp, i);
2162 if (rc)
2163 break;
2164 }
2165
2166 return rc;
2167}
2168
2169static int bnxt_init_tx_rings(struct bnxt *bp)
2170{
2171 u16 i;
2172
2173 bp->tx_wake_thresh = max_t(int, bp->tx_ring_size / 2,
2174 MAX_SKB_FRAGS + 1);
2175
2176 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002177 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002178 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
2179
2180 ring->fw_ring_id = INVALID_HW_RING_ID;
2181 }
2182
2183 return 0;
2184}
2185
2186static void bnxt_free_ring_grps(struct bnxt *bp)
2187{
2188 kfree(bp->grp_info);
2189 bp->grp_info = NULL;
2190}
2191
2192static int bnxt_init_ring_grps(struct bnxt *bp, bool irq_re_init)
2193{
2194 int i;
2195
2196 if (irq_re_init) {
2197 bp->grp_info = kcalloc(bp->cp_nr_rings,
2198 sizeof(struct bnxt_ring_grp_info),
2199 GFP_KERNEL);
2200 if (!bp->grp_info)
2201 return -ENOMEM;
2202 }
2203 for (i = 0; i < bp->cp_nr_rings; i++) {
2204 if (irq_re_init)
2205 bp->grp_info[i].fw_stats_ctx = INVALID_HW_RING_ID;
2206 bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
2207 bp->grp_info[i].rx_fw_ring_id = INVALID_HW_RING_ID;
2208 bp->grp_info[i].agg_fw_ring_id = INVALID_HW_RING_ID;
2209 bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
2210 }
2211 return 0;
2212}
2213
2214static void bnxt_free_vnics(struct bnxt *bp)
2215{
2216 kfree(bp->vnic_info);
2217 bp->vnic_info = NULL;
2218 bp->nr_vnics = 0;
2219}
2220
2221static int bnxt_alloc_vnics(struct bnxt *bp)
2222{
2223 int num_vnics = 1;
2224
2225#ifdef CONFIG_RFS_ACCEL
2226 if (bp->flags & BNXT_FLAG_RFS)
2227 num_vnics += bp->rx_nr_rings;
2228#endif
2229
2230 bp->vnic_info = kcalloc(num_vnics, sizeof(struct bnxt_vnic_info),
2231 GFP_KERNEL);
2232 if (!bp->vnic_info)
2233 return -ENOMEM;
2234
2235 bp->nr_vnics = num_vnics;
2236 return 0;
2237}
2238
2239static void bnxt_init_vnics(struct bnxt *bp)
2240{
2241 int i;
2242
2243 for (i = 0; i < bp->nr_vnics; i++) {
2244 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
2245
2246 vnic->fw_vnic_id = INVALID_HW_RING_ID;
2247 vnic->fw_rss_cos_lb_ctx = INVALID_HW_RING_ID;
2248 vnic->fw_l2_ctx_id = INVALID_HW_RING_ID;
2249
2250 if (bp->vnic_info[i].rss_hash_key) {
2251 if (i == 0)
2252 prandom_bytes(vnic->rss_hash_key,
2253 HW_HASH_KEY_SIZE);
2254 else
2255 memcpy(vnic->rss_hash_key,
2256 bp->vnic_info[0].rss_hash_key,
2257 HW_HASH_KEY_SIZE);
2258 }
2259 }
2260}
2261
2262static int bnxt_calc_nr_ring_pages(u32 ring_size, int desc_per_pg)
2263{
2264 int pages;
2265
2266 pages = ring_size / desc_per_pg;
2267
2268 if (!pages)
2269 return 1;
2270
2271 pages++;
2272
2273 while (pages & (pages - 1))
2274 pages++;
2275
2276 return pages;
2277}
2278
2279static void bnxt_set_tpa_flags(struct bnxt *bp)
2280{
2281 bp->flags &= ~BNXT_FLAG_TPA;
2282 if (bp->dev->features & NETIF_F_LRO)
2283 bp->flags |= BNXT_FLAG_LRO;
2284 if ((bp->dev->features & NETIF_F_GRO) && (bp->pdev->revision > 0))
2285 bp->flags |= BNXT_FLAG_GRO;
2286}
2287
2288/* bp->rx_ring_size, bp->tx_ring_size, dev->mtu, BNXT_FLAG_{G|L}RO flags must
2289 * be set on entry.
2290 */
2291void bnxt_set_ring_params(struct bnxt *bp)
2292{
2293 u32 ring_size, rx_size, rx_space;
2294 u32 agg_factor = 0, agg_ring_size = 0;
2295
2296 /* 8 for CRC and VLAN */
2297 rx_size = SKB_DATA_ALIGN(bp->dev->mtu + ETH_HLEN + NET_IP_ALIGN + 8);
2298
2299 rx_space = rx_size + NET_SKB_PAD +
2300 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
2301
2302 bp->rx_copy_thresh = BNXT_RX_COPY_THRESH;
2303 ring_size = bp->rx_ring_size;
2304 bp->rx_agg_ring_size = 0;
2305 bp->rx_agg_nr_pages = 0;
2306
2307 if (bp->flags & BNXT_FLAG_TPA)
Michael Chan2839f282016-04-25 02:30:50 -04002308 agg_factor = min_t(u32, 4, 65536 / BNXT_RX_PAGE_SIZE);
Michael Chanc0c050c2015-10-22 16:01:17 -04002309
2310 bp->flags &= ~BNXT_FLAG_JUMBO;
2311 if (rx_space > PAGE_SIZE) {
2312 u32 jumbo_factor;
2313
2314 bp->flags |= BNXT_FLAG_JUMBO;
2315 jumbo_factor = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
2316 if (jumbo_factor > agg_factor)
2317 agg_factor = jumbo_factor;
2318 }
2319 agg_ring_size = ring_size * agg_factor;
2320
2321 if (agg_ring_size) {
2322 bp->rx_agg_nr_pages = bnxt_calc_nr_ring_pages(agg_ring_size,
2323 RX_DESC_CNT);
2324 if (bp->rx_agg_nr_pages > MAX_RX_AGG_PAGES) {
2325 u32 tmp = agg_ring_size;
2326
2327 bp->rx_agg_nr_pages = MAX_RX_AGG_PAGES;
2328 agg_ring_size = MAX_RX_AGG_PAGES * RX_DESC_CNT - 1;
2329 netdev_warn(bp->dev, "rx agg ring size %d reduced to %d.\n",
2330 tmp, agg_ring_size);
2331 }
2332 bp->rx_agg_ring_size = agg_ring_size;
2333 bp->rx_agg_ring_mask = (bp->rx_agg_nr_pages * RX_DESC_CNT) - 1;
2334 rx_size = SKB_DATA_ALIGN(BNXT_RX_COPY_THRESH + NET_IP_ALIGN);
2335 rx_space = rx_size + NET_SKB_PAD +
2336 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
2337 }
2338
2339 bp->rx_buf_use_size = rx_size;
2340 bp->rx_buf_size = rx_space;
2341
2342 bp->rx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, RX_DESC_CNT);
2343 bp->rx_ring_mask = (bp->rx_nr_pages * RX_DESC_CNT) - 1;
2344
2345 ring_size = bp->tx_ring_size;
2346 bp->tx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, TX_DESC_CNT);
2347 bp->tx_ring_mask = (bp->tx_nr_pages * TX_DESC_CNT) - 1;
2348
2349 ring_size = bp->rx_ring_size * (2 + agg_factor) + bp->tx_ring_size;
2350 bp->cp_ring_size = ring_size;
2351
2352 bp->cp_nr_pages = bnxt_calc_nr_ring_pages(ring_size, CP_DESC_CNT);
2353 if (bp->cp_nr_pages > MAX_CP_PAGES) {
2354 bp->cp_nr_pages = MAX_CP_PAGES;
2355 bp->cp_ring_size = MAX_CP_PAGES * CP_DESC_CNT - 1;
2356 netdev_warn(bp->dev, "completion ring size %d reduced to %d.\n",
2357 ring_size, bp->cp_ring_size);
2358 }
2359 bp->cp_bit = bp->cp_nr_pages * CP_DESC_CNT;
2360 bp->cp_ring_mask = bp->cp_bit - 1;
2361}
2362
2363static void bnxt_free_vnic_attributes(struct bnxt *bp)
2364{
2365 int i;
2366 struct bnxt_vnic_info *vnic;
2367 struct pci_dev *pdev = bp->pdev;
2368
2369 if (!bp->vnic_info)
2370 return;
2371
2372 for (i = 0; i < bp->nr_vnics; i++) {
2373 vnic = &bp->vnic_info[i];
2374
2375 kfree(vnic->fw_grp_ids);
2376 vnic->fw_grp_ids = NULL;
2377
2378 kfree(vnic->uc_list);
2379 vnic->uc_list = NULL;
2380
2381 if (vnic->mc_list) {
2382 dma_free_coherent(&pdev->dev, vnic->mc_list_size,
2383 vnic->mc_list, vnic->mc_list_mapping);
2384 vnic->mc_list = NULL;
2385 }
2386
2387 if (vnic->rss_table) {
2388 dma_free_coherent(&pdev->dev, PAGE_SIZE,
2389 vnic->rss_table,
2390 vnic->rss_table_dma_addr);
2391 vnic->rss_table = NULL;
2392 }
2393
2394 vnic->rss_hash_key = NULL;
2395 vnic->flags = 0;
2396 }
2397}
2398
2399static int bnxt_alloc_vnic_attributes(struct bnxt *bp)
2400{
2401 int i, rc = 0, size;
2402 struct bnxt_vnic_info *vnic;
2403 struct pci_dev *pdev = bp->pdev;
2404 int max_rings;
2405
2406 for (i = 0; i < bp->nr_vnics; i++) {
2407 vnic = &bp->vnic_info[i];
2408
2409 if (vnic->flags & BNXT_VNIC_UCAST_FLAG) {
2410 int mem_size = (BNXT_MAX_UC_ADDRS - 1) * ETH_ALEN;
2411
2412 if (mem_size > 0) {
2413 vnic->uc_list = kmalloc(mem_size, GFP_KERNEL);
2414 if (!vnic->uc_list) {
2415 rc = -ENOMEM;
2416 goto out;
2417 }
2418 }
2419 }
2420
2421 if (vnic->flags & BNXT_VNIC_MCAST_FLAG) {
2422 vnic->mc_list_size = BNXT_MAX_MC_ADDRS * ETH_ALEN;
2423 vnic->mc_list =
2424 dma_alloc_coherent(&pdev->dev,
2425 vnic->mc_list_size,
2426 &vnic->mc_list_mapping,
2427 GFP_KERNEL);
2428 if (!vnic->mc_list) {
2429 rc = -ENOMEM;
2430 goto out;
2431 }
2432 }
2433
2434 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
2435 max_rings = bp->rx_nr_rings;
2436 else
2437 max_rings = 1;
2438
2439 vnic->fw_grp_ids = kcalloc(max_rings, sizeof(u16), GFP_KERNEL);
2440 if (!vnic->fw_grp_ids) {
2441 rc = -ENOMEM;
2442 goto out;
2443 }
2444
2445 /* Allocate rss table and hash key */
2446 vnic->rss_table = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
2447 &vnic->rss_table_dma_addr,
2448 GFP_KERNEL);
2449 if (!vnic->rss_table) {
2450 rc = -ENOMEM;
2451 goto out;
2452 }
2453
2454 size = L1_CACHE_ALIGN(HW_HASH_INDEX_SIZE * sizeof(u16));
2455
2456 vnic->rss_hash_key = ((void *)vnic->rss_table) + size;
2457 vnic->rss_hash_key_dma_addr = vnic->rss_table_dma_addr + size;
2458 }
2459 return 0;
2460
2461out:
2462 return rc;
2463}
2464
2465static void bnxt_free_hwrm_resources(struct bnxt *bp)
2466{
2467 struct pci_dev *pdev = bp->pdev;
2468
2469 dma_free_coherent(&pdev->dev, PAGE_SIZE, bp->hwrm_cmd_resp_addr,
2470 bp->hwrm_cmd_resp_dma_addr);
2471
2472 bp->hwrm_cmd_resp_addr = NULL;
2473 if (bp->hwrm_dbg_resp_addr) {
2474 dma_free_coherent(&pdev->dev, HWRM_DBG_REG_BUF_SIZE,
2475 bp->hwrm_dbg_resp_addr,
2476 bp->hwrm_dbg_resp_dma_addr);
2477
2478 bp->hwrm_dbg_resp_addr = NULL;
2479 }
2480}
2481
2482static int bnxt_alloc_hwrm_resources(struct bnxt *bp)
2483{
2484 struct pci_dev *pdev = bp->pdev;
2485
2486 bp->hwrm_cmd_resp_addr = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
2487 &bp->hwrm_cmd_resp_dma_addr,
2488 GFP_KERNEL);
2489 if (!bp->hwrm_cmd_resp_addr)
2490 return -ENOMEM;
2491 bp->hwrm_dbg_resp_addr = dma_alloc_coherent(&pdev->dev,
2492 HWRM_DBG_REG_BUF_SIZE,
2493 &bp->hwrm_dbg_resp_dma_addr,
2494 GFP_KERNEL);
2495 if (!bp->hwrm_dbg_resp_addr)
2496 netdev_warn(bp->dev, "fail to alloc debug register dma mem\n");
2497
2498 return 0;
2499}
2500
2501static void bnxt_free_stats(struct bnxt *bp)
2502{
2503 u32 size, i;
2504 struct pci_dev *pdev = bp->pdev;
2505
Michael Chan3bdf56c2016-03-07 15:38:45 -05002506 if (bp->hw_rx_port_stats) {
2507 dma_free_coherent(&pdev->dev, bp->hw_port_stats_size,
2508 bp->hw_rx_port_stats,
2509 bp->hw_rx_port_stats_map);
2510 bp->hw_rx_port_stats = NULL;
2511 bp->flags &= ~BNXT_FLAG_PORT_STATS;
2512 }
2513
Michael Chanc0c050c2015-10-22 16:01:17 -04002514 if (!bp->bnapi)
2515 return;
2516
2517 size = sizeof(struct ctx_hw_stats);
2518
2519 for (i = 0; i < bp->cp_nr_rings; i++) {
2520 struct bnxt_napi *bnapi = bp->bnapi[i];
2521 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2522
2523 if (cpr->hw_stats) {
2524 dma_free_coherent(&pdev->dev, size, cpr->hw_stats,
2525 cpr->hw_stats_map);
2526 cpr->hw_stats = NULL;
2527 }
2528 }
2529}
2530
2531static int bnxt_alloc_stats(struct bnxt *bp)
2532{
2533 u32 size, i;
2534 struct pci_dev *pdev = bp->pdev;
2535
2536 size = sizeof(struct ctx_hw_stats);
2537
2538 for (i = 0; i < bp->cp_nr_rings; i++) {
2539 struct bnxt_napi *bnapi = bp->bnapi[i];
2540 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2541
2542 cpr->hw_stats = dma_alloc_coherent(&pdev->dev, size,
2543 &cpr->hw_stats_map,
2544 GFP_KERNEL);
2545 if (!cpr->hw_stats)
2546 return -ENOMEM;
2547
2548 cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
2549 }
Michael Chan3bdf56c2016-03-07 15:38:45 -05002550
2551 if (BNXT_PF(bp)) {
2552 bp->hw_port_stats_size = sizeof(struct rx_port_stats) +
2553 sizeof(struct tx_port_stats) + 1024;
2554
2555 bp->hw_rx_port_stats =
2556 dma_alloc_coherent(&pdev->dev, bp->hw_port_stats_size,
2557 &bp->hw_rx_port_stats_map,
2558 GFP_KERNEL);
2559 if (!bp->hw_rx_port_stats)
2560 return -ENOMEM;
2561
2562 bp->hw_tx_port_stats = (void *)(bp->hw_rx_port_stats + 1) +
2563 512;
2564 bp->hw_tx_port_stats_map = bp->hw_rx_port_stats_map +
2565 sizeof(struct rx_port_stats) + 512;
2566 bp->flags |= BNXT_FLAG_PORT_STATS;
2567 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002568 return 0;
2569}
2570
2571static void bnxt_clear_ring_indices(struct bnxt *bp)
2572{
2573 int i;
2574
2575 if (!bp->bnapi)
2576 return;
2577
2578 for (i = 0; i < bp->cp_nr_rings; i++) {
2579 struct bnxt_napi *bnapi = bp->bnapi[i];
2580 struct bnxt_cp_ring_info *cpr;
2581 struct bnxt_rx_ring_info *rxr;
2582 struct bnxt_tx_ring_info *txr;
2583
2584 if (!bnapi)
2585 continue;
2586
2587 cpr = &bnapi->cp_ring;
2588 cpr->cp_raw_cons = 0;
2589
Michael Chanb6ab4b02016-01-02 23:44:59 -05002590 txr = bnapi->tx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002591 if (txr) {
2592 txr->tx_prod = 0;
2593 txr->tx_cons = 0;
2594 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002595
Michael Chanb6ab4b02016-01-02 23:44:59 -05002596 rxr = bnapi->rx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002597 if (rxr) {
2598 rxr->rx_prod = 0;
2599 rxr->rx_agg_prod = 0;
2600 rxr->rx_sw_agg_prod = 0;
Michael Chan376a5b82016-05-10 19:17:59 -04002601 rxr->rx_next_cons = 0;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002602 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002603 }
2604}
2605
2606static void bnxt_free_ntp_fltrs(struct bnxt *bp, bool irq_reinit)
2607{
2608#ifdef CONFIG_RFS_ACCEL
2609 int i;
2610
2611 /* Under rtnl_lock and all our NAPIs have been disabled. It's
2612 * safe to delete the hash table.
2613 */
2614 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
2615 struct hlist_head *head;
2616 struct hlist_node *tmp;
2617 struct bnxt_ntuple_filter *fltr;
2618
2619 head = &bp->ntp_fltr_hash_tbl[i];
2620 hlist_for_each_entry_safe(fltr, tmp, head, hash) {
2621 hlist_del(&fltr->hash);
2622 kfree(fltr);
2623 }
2624 }
2625 if (irq_reinit) {
2626 kfree(bp->ntp_fltr_bmap);
2627 bp->ntp_fltr_bmap = NULL;
2628 }
2629 bp->ntp_fltr_count = 0;
2630#endif
2631}
2632
2633static int bnxt_alloc_ntp_fltrs(struct bnxt *bp)
2634{
2635#ifdef CONFIG_RFS_ACCEL
2636 int i, rc = 0;
2637
2638 if (!(bp->flags & BNXT_FLAG_RFS))
2639 return 0;
2640
2641 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++)
2642 INIT_HLIST_HEAD(&bp->ntp_fltr_hash_tbl[i]);
2643
2644 bp->ntp_fltr_count = 0;
2645 bp->ntp_fltr_bmap = kzalloc(BITS_TO_LONGS(BNXT_NTP_FLTR_MAX_FLTR),
2646 GFP_KERNEL);
2647
2648 if (!bp->ntp_fltr_bmap)
2649 rc = -ENOMEM;
2650
2651 return rc;
2652#else
2653 return 0;
2654#endif
2655}
2656
2657static void bnxt_free_mem(struct bnxt *bp, bool irq_re_init)
2658{
2659 bnxt_free_vnic_attributes(bp);
2660 bnxt_free_tx_rings(bp);
2661 bnxt_free_rx_rings(bp);
2662 bnxt_free_cp_rings(bp);
2663 bnxt_free_ntp_fltrs(bp, irq_re_init);
2664 if (irq_re_init) {
2665 bnxt_free_stats(bp);
2666 bnxt_free_ring_grps(bp);
2667 bnxt_free_vnics(bp);
Michael Chanb6ab4b02016-01-02 23:44:59 -05002668 kfree(bp->tx_ring);
2669 bp->tx_ring = NULL;
2670 kfree(bp->rx_ring);
2671 bp->rx_ring = NULL;
Michael Chanc0c050c2015-10-22 16:01:17 -04002672 kfree(bp->bnapi);
2673 bp->bnapi = NULL;
2674 } else {
2675 bnxt_clear_ring_indices(bp);
2676 }
2677}
2678
2679static int bnxt_alloc_mem(struct bnxt *bp, bool irq_re_init)
2680{
Michael Chan01657bc2016-01-02 23:45:03 -05002681 int i, j, rc, size, arr_size;
Michael Chanc0c050c2015-10-22 16:01:17 -04002682 void *bnapi;
2683
2684 if (irq_re_init) {
2685 /* Allocate bnapi mem pointer array and mem block for
2686 * all queues
2687 */
2688 arr_size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi *) *
2689 bp->cp_nr_rings);
2690 size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi));
2691 bnapi = kzalloc(arr_size + size * bp->cp_nr_rings, GFP_KERNEL);
2692 if (!bnapi)
2693 return -ENOMEM;
2694
2695 bp->bnapi = bnapi;
2696 bnapi += arr_size;
2697 for (i = 0; i < bp->cp_nr_rings; i++, bnapi += size) {
2698 bp->bnapi[i] = bnapi;
2699 bp->bnapi[i]->index = i;
2700 bp->bnapi[i]->bp = bp;
2701 }
2702
Michael Chanb6ab4b02016-01-02 23:44:59 -05002703 bp->rx_ring = kcalloc(bp->rx_nr_rings,
2704 sizeof(struct bnxt_rx_ring_info),
2705 GFP_KERNEL);
2706 if (!bp->rx_ring)
2707 return -ENOMEM;
2708
2709 for (i = 0; i < bp->rx_nr_rings; i++) {
2710 bp->rx_ring[i].bnapi = bp->bnapi[i];
2711 bp->bnapi[i]->rx_ring = &bp->rx_ring[i];
2712 }
2713
2714 bp->tx_ring = kcalloc(bp->tx_nr_rings,
2715 sizeof(struct bnxt_tx_ring_info),
2716 GFP_KERNEL);
2717 if (!bp->tx_ring)
2718 return -ENOMEM;
2719
Michael Chan01657bc2016-01-02 23:45:03 -05002720 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
2721 j = 0;
2722 else
2723 j = bp->rx_nr_rings;
2724
2725 for (i = 0; i < bp->tx_nr_rings; i++, j++) {
2726 bp->tx_ring[i].bnapi = bp->bnapi[j];
2727 bp->bnapi[j]->tx_ring = &bp->tx_ring[i];
Michael Chanb6ab4b02016-01-02 23:44:59 -05002728 }
2729
Michael Chanc0c050c2015-10-22 16:01:17 -04002730 rc = bnxt_alloc_stats(bp);
2731 if (rc)
2732 goto alloc_mem_err;
2733
2734 rc = bnxt_alloc_ntp_fltrs(bp);
2735 if (rc)
2736 goto alloc_mem_err;
2737
2738 rc = bnxt_alloc_vnics(bp);
2739 if (rc)
2740 goto alloc_mem_err;
2741 }
2742
2743 bnxt_init_ring_struct(bp);
2744
2745 rc = bnxt_alloc_rx_rings(bp);
2746 if (rc)
2747 goto alloc_mem_err;
2748
2749 rc = bnxt_alloc_tx_rings(bp);
2750 if (rc)
2751 goto alloc_mem_err;
2752
2753 rc = bnxt_alloc_cp_rings(bp);
2754 if (rc)
2755 goto alloc_mem_err;
2756
2757 bp->vnic_info[0].flags |= BNXT_VNIC_RSS_FLAG | BNXT_VNIC_MCAST_FLAG |
2758 BNXT_VNIC_UCAST_FLAG;
2759 rc = bnxt_alloc_vnic_attributes(bp);
2760 if (rc)
2761 goto alloc_mem_err;
2762 return 0;
2763
2764alloc_mem_err:
2765 bnxt_free_mem(bp, true);
2766 return rc;
2767}
2768
2769void bnxt_hwrm_cmd_hdr_init(struct bnxt *bp, void *request, u16 req_type,
2770 u16 cmpl_ring, u16 target_id)
2771{
Michael Chana8643e12016-02-26 04:00:05 -05002772 struct input *req = request;
Michael Chanc0c050c2015-10-22 16:01:17 -04002773
Michael Chana8643e12016-02-26 04:00:05 -05002774 req->req_type = cpu_to_le16(req_type);
2775 req->cmpl_ring = cpu_to_le16(cmpl_ring);
2776 req->target_id = cpu_to_le16(target_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04002777 req->resp_addr = cpu_to_le64(bp->hwrm_cmd_resp_dma_addr);
2778}
2779
Michael Chanfbfbc482016-02-26 04:00:07 -05002780static int bnxt_hwrm_do_send_msg(struct bnxt *bp, void *msg, u32 msg_len,
2781 int timeout, bool silent)
Michael Chanc0c050c2015-10-22 16:01:17 -04002782{
2783 int i, intr_process, rc;
Michael Chana8643e12016-02-26 04:00:05 -05002784 struct input *req = msg;
Michael Chanc0c050c2015-10-22 16:01:17 -04002785 u32 *data = msg;
2786 __le32 *resp_len, *valid;
2787 u16 cp_ring_id, len = 0;
2788 struct hwrm_err_output *resp = bp->hwrm_cmd_resp_addr;
2789
Michael Chana8643e12016-02-26 04:00:05 -05002790 req->seq_id = cpu_to_le16(bp->hwrm_cmd_seq++);
Michael Chanc0c050c2015-10-22 16:01:17 -04002791 memset(resp, 0, PAGE_SIZE);
Michael Chana8643e12016-02-26 04:00:05 -05002792 cp_ring_id = le16_to_cpu(req->cmpl_ring);
Michael Chanc0c050c2015-10-22 16:01:17 -04002793 intr_process = (cp_ring_id == INVALID_HW_RING_ID) ? 0 : 1;
2794
2795 /* Write request msg to hwrm channel */
2796 __iowrite32_copy(bp->bar0, data, msg_len / 4);
2797
Michael Chane6ef2692016-03-28 19:46:05 -04002798 for (i = msg_len; i < BNXT_HWRM_MAX_REQ_LEN; i += 4)
Michael Chand79979a2016-01-07 19:56:57 -05002799 writel(0, bp->bar0 + i);
2800
Michael Chanc0c050c2015-10-22 16:01:17 -04002801 /* currently supports only one outstanding message */
2802 if (intr_process)
Michael Chana8643e12016-02-26 04:00:05 -05002803 bp->hwrm_intr_seq_id = le16_to_cpu(req->seq_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04002804
2805 /* Ring channel doorbell */
2806 writel(1, bp->bar0 + 0x100);
2807
Michael Chanff4fe812016-02-26 04:00:04 -05002808 if (!timeout)
2809 timeout = DFLT_HWRM_CMD_TIMEOUT;
2810
Michael Chanc0c050c2015-10-22 16:01:17 -04002811 i = 0;
2812 if (intr_process) {
2813 /* Wait until hwrm response cmpl interrupt is processed */
2814 while (bp->hwrm_intr_seq_id != HWRM_SEQ_ID_INVALID &&
2815 i++ < timeout) {
2816 usleep_range(600, 800);
2817 }
2818
2819 if (bp->hwrm_intr_seq_id != HWRM_SEQ_ID_INVALID) {
2820 netdev_err(bp->dev, "Resp cmpl intr err msg: 0x%x\n",
Michael Chana8643e12016-02-26 04:00:05 -05002821 le16_to_cpu(req->req_type));
Michael Chanc0c050c2015-10-22 16:01:17 -04002822 return -1;
2823 }
2824 } else {
2825 /* Check if response len is updated */
2826 resp_len = bp->hwrm_cmd_resp_addr + HWRM_RESP_LEN_OFFSET;
2827 for (i = 0; i < timeout; i++) {
2828 len = (le32_to_cpu(*resp_len) & HWRM_RESP_LEN_MASK) >>
2829 HWRM_RESP_LEN_SFT;
2830 if (len)
2831 break;
2832 usleep_range(600, 800);
2833 }
2834
2835 if (i >= timeout) {
2836 netdev_err(bp->dev, "Error (timeout: %d) msg {0x%x 0x%x} len:%d\n",
Michael Chana8643e12016-02-26 04:00:05 -05002837 timeout, le16_to_cpu(req->req_type),
2838 le16_to_cpu(req->seq_id), *resp_len);
Michael Chanc0c050c2015-10-22 16:01:17 -04002839 return -1;
2840 }
2841
2842 /* Last word of resp contains valid bit */
2843 valid = bp->hwrm_cmd_resp_addr + len - 4;
2844 for (i = 0; i < timeout; i++) {
2845 if (le32_to_cpu(*valid) & HWRM_RESP_VALID_MASK)
2846 break;
2847 usleep_range(600, 800);
2848 }
2849
2850 if (i >= timeout) {
2851 netdev_err(bp->dev, "Error (timeout: %d) msg {0x%x 0x%x} len:%d v:%d\n",
Michael Chana8643e12016-02-26 04:00:05 -05002852 timeout, le16_to_cpu(req->req_type),
2853 le16_to_cpu(req->seq_id), len, *valid);
Michael Chanc0c050c2015-10-22 16:01:17 -04002854 return -1;
2855 }
2856 }
2857
2858 rc = le16_to_cpu(resp->error_code);
Michael Chanfbfbc482016-02-26 04:00:07 -05002859 if (rc && !silent)
Michael Chanc0c050c2015-10-22 16:01:17 -04002860 netdev_err(bp->dev, "hwrm req_type 0x%x seq id 0x%x error 0x%x\n",
2861 le16_to_cpu(resp->req_type),
2862 le16_to_cpu(resp->seq_id), rc);
Michael Chanfbfbc482016-02-26 04:00:07 -05002863 return rc;
2864}
2865
2866int _hwrm_send_message(struct bnxt *bp, void *msg, u32 msg_len, int timeout)
2867{
2868 return bnxt_hwrm_do_send_msg(bp, msg, msg_len, timeout, false);
Michael Chanc0c050c2015-10-22 16:01:17 -04002869}
2870
2871int hwrm_send_message(struct bnxt *bp, void *msg, u32 msg_len, int timeout)
2872{
2873 int rc;
2874
2875 mutex_lock(&bp->hwrm_cmd_lock);
2876 rc = _hwrm_send_message(bp, msg, msg_len, timeout);
2877 mutex_unlock(&bp->hwrm_cmd_lock);
2878 return rc;
2879}
2880
Michael Chan90e209212016-02-26 04:00:08 -05002881int hwrm_send_message_silent(struct bnxt *bp, void *msg, u32 msg_len,
2882 int timeout)
2883{
2884 int rc;
2885
2886 mutex_lock(&bp->hwrm_cmd_lock);
2887 rc = bnxt_hwrm_do_send_msg(bp, msg, msg_len, timeout, true);
2888 mutex_unlock(&bp->hwrm_cmd_lock);
2889 return rc;
2890}
2891
Michael Chanc0c050c2015-10-22 16:01:17 -04002892static int bnxt_hwrm_func_drv_rgtr(struct bnxt *bp)
2893{
2894 struct hwrm_func_drv_rgtr_input req = {0};
2895 int i;
Michael Chan25be8622016-04-05 14:09:00 -04002896 DECLARE_BITMAP(async_events_bmap, 256);
2897 u32 *events = (u32 *)async_events_bmap;
Michael Chanc0c050c2015-10-22 16:01:17 -04002898
2899 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_RGTR, -1, -1);
2900
2901 req.enables =
2902 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_OS_TYPE |
2903 FUNC_DRV_RGTR_REQ_ENABLES_VER |
2904 FUNC_DRV_RGTR_REQ_ENABLES_ASYNC_EVENT_FWD);
2905
Michael Chan25be8622016-04-05 14:09:00 -04002906 memset(async_events_bmap, 0, sizeof(async_events_bmap));
2907 for (i = 0; i < ARRAY_SIZE(bnxt_async_events_arr); i++)
2908 __set_bit(bnxt_async_events_arr[i], async_events_bmap);
2909
2910 for (i = 0; i < 8; i++)
2911 req.async_event_fwd[i] |= cpu_to_le32(events[i]);
2912
Michael Chan11f15ed2016-04-05 14:08:55 -04002913 req.os_type = cpu_to_le16(FUNC_DRV_RGTR_REQ_OS_TYPE_LINUX);
Michael Chanc0c050c2015-10-22 16:01:17 -04002914 req.ver_maj = DRV_VER_MAJ;
2915 req.ver_min = DRV_VER_MIN;
2916 req.ver_upd = DRV_VER_UPD;
2917
2918 if (BNXT_PF(bp)) {
Michael Chande68f5de2015-12-09 19:35:41 -05002919 DECLARE_BITMAP(vf_req_snif_bmap, 256);
Michael Chanc0c050c2015-10-22 16:01:17 -04002920 u32 *data = (u32 *)vf_req_snif_bmap;
2921
Michael Chande68f5de2015-12-09 19:35:41 -05002922 memset(vf_req_snif_bmap, 0, sizeof(vf_req_snif_bmap));
Michael Chanc0c050c2015-10-22 16:01:17 -04002923 for (i = 0; i < ARRAY_SIZE(bnxt_vf_req_snif); i++)
2924 __set_bit(bnxt_vf_req_snif[i], vf_req_snif_bmap);
2925
Michael Chande68f5de2015-12-09 19:35:41 -05002926 for (i = 0; i < 8; i++)
2927 req.vf_req_fwd[i] = cpu_to_le32(data[i]);
2928
Michael Chanc0c050c2015-10-22 16:01:17 -04002929 req.enables |=
2930 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_VF_REQ_FWD);
2931 }
2932
2933 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2934}
2935
Jeffrey Huangbe58a0d2015-12-27 18:19:18 -05002936static int bnxt_hwrm_func_drv_unrgtr(struct bnxt *bp)
2937{
2938 struct hwrm_func_drv_unrgtr_input req = {0};
2939
2940 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_UNRGTR, -1, -1);
2941 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2942}
2943
Michael Chanc0c050c2015-10-22 16:01:17 -04002944static int bnxt_hwrm_tunnel_dst_port_free(struct bnxt *bp, u8 tunnel_type)
2945{
2946 u32 rc = 0;
2947 struct hwrm_tunnel_dst_port_free_input req = {0};
2948
2949 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TUNNEL_DST_PORT_FREE, -1, -1);
2950 req.tunnel_type = tunnel_type;
2951
2952 switch (tunnel_type) {
2953 case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN:
2954 req.tunnel_dst_port_id = bp->vxlan_fw_dst_port_id;
2955 break;
2956 case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE:
2957 req.tunnel_dst_port_id = bp->nge_fw_dst_port_id;
2958 break;
2959 default:
2960 break;
2961 }
2962
2963 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2964 if (rc)
2965 netdev_err(bp->dev, "hwrm_tunnel_dst_port_free failed. rc:%d\n",
2966 rc);
2967 return rc;
2968}
2969
2970static int bnxt_hwrm_tunnel_dst_port_alloc(struct bnxt *bp, __be16 port,
2971 u8 tunnel_type)
2972{
2973 u32 rc = 0;
2974 struct hwrm_tunnel_dst_port_alloc_input req = {0};
2975 struct hwrm_tunnel_dst_port_alloc_output *resp = bp->hwrm_cmd_resp_addr;
2976
2977 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TUNNEL_DST_PORT_ALLOC, -1, -1);
2978
2979 req.tunnel_type = tunnel_type;
2980 req.tunnel_dst_port_val = port;
2981
2982 mutex_lock(&bp->hwrm_cmd_lock);
2983 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2984 if (rc) {
2985 netdev_err(bp->dev, "hwrm_tunnel_dst_port_alloc failed. rc:%d\n",
2986 rc);
2987 goto err_out;
2988 }
2989
2990 if (tunnel_type & TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_VXLAN)
2991 bp->vxlan_fw_dst_port_id = resp->tunnel_dst_port_id;
2992
2993 else if (tunnel_type & TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_GENEVE)
2994 bp->nge_fw_dst_port_id = resp->tunnel_dst_port_id;
2995err_out:
2996 mutex_unlock(&bp->hwrm_cmd_lock);
2997 return rc;
2998}
2999
3000static int bnxt_hwrm_cfa_l2_set_rx_mask(struct bnxt *bp, u16 vnic_id)
3001{
3002 struct hwrm_cfa_l2_set_rx_mask_input req = {0};
3003 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3004
3005 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_SET_RX_MASK, -1, -1);
Michael Chanc1935542015-12-27 18:19:28 -05003006 req.vnic_id = cpu_to_le32(vnic->fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003007
3008 req.num_mc_entries = cpu_to_le32(vnic->mc_list_count);
3009 req.mc_tbl_addr = cpu_to_le64(vnic->mc_list_mapping);
3010 req.mask = cpu_to_le32(vnic->rx_mask);
3011 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3012}
3013
3014#ifdef CONFIG_RFS_ACCEL
3015static int bnxt_hwrm_cfa_ntuple_filter_free(struct bnxt *bp,
3016 struct bnxt_ntuple_filter *fltr)
3017{
3018 struct hwrm_cfa_ntuple_filter_free_input req = {0};
3019
3020 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_NTUPLE_FILTER_FREE, -1, -1);
3021 req.ntuple_filter_id = fltr->filter_id;
3022 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3023}
3024
3025#define BNXT_NTP_FLTR_FLAGS \
3026 (CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_L2_FILTER_ID | \
3027 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_ETHERTYPE | \
3028 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_MACADDR | \
3029 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IPADDR_TYPE | \
3030 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR | \
3031 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR_MASK | \
3032 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR | \
3033 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR_MASK | \
3034 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IP_PROTOCOL | \
3035 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT | \
3036 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT_MASK | \
3037 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT | \
3038 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT_MASK | \
Michael Chanc1935542015-12-27 18:19:28 -05003039 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_ID)
Michael Chanc0c050c2015-10-22 16:01:17 -04003040
3041static int bnxt_hwrm_cfa_ntuple_filter_alloc(struct bnxt *bp,
3042 struct bnxt_ntuple_filter *fltr)
3043{
3044 int rc = 0;
3045 struct hwrm_cfa_ntuple_filter_alloc_input req = {0};
3046 struct hwrm_cfa_ntuple_filter_alloc_output *resp =
3047 bp->hwrm_cmd_resp_addr;
3048 struct flow_keys *keys = &fltr->fkeys;
3049 struct bnxt_vnic_info *vnic = &bp->vnic_info[fltr->rxq + 1];
3050
3051 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_NTUPLE_FILTER_ALLOC, -1, -1);
3052 req.l2_filter_id = bp->vnic_info[0].fw_l2_filter_id[0];
3053
3054 req.enables = cpu_to_le32(BNXT_NTP_FLTR_FLAGS);
3055
3056 req.ethertype = htons(ETH_P_IP);
3057 memcpy(req.src_macaddr, fltr->src_mac_addr, ETH_ALEN);
Michael Chanc1935542015-12-27 18:19:28 -05003058 req.ip_addr_type = CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV4;
Michael Chanc0c050c2015-10-22 16:01:17 -04003059 req.ip_protocol = keys->basic.ip_proto;
3060
3061 req.src_ipaddr[0] = keys->addrs.v4addrs.src;
3062 req.src_ipaddr_mask[0] = cpu_to_be32(0xffffffff);
3063 req.dst_ipaddr[0] = keys->addrs.v4addrs.dst;
3064 req.dst_ipaddr_mask[0] = cpu_to_be32(0xffffffff);
3065
3066 req.src_port = keys->ports.src;
3067 req.src_port_mask = cpu_to_be16(0xffff);
3068 req.dst_port = keys->ports.dst;
3069 req.dst_port_mask = cpu_to_be16(0xffff);
3070
Michael Chanc1935542015-12-27 18:19:28 -05003071 req.dst_id = cpu_to_le16(vnic->fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003072 mutex_lock(&bp->hwrm_cmd_lock);
3073 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3074 if (!rc)
3075 fltr->filter_id = resp->ntuple_filter_id;
3076 mutex_unlock(&bp->hwrm_cmd_lock);
3077 return rc;
3078}
3079#endif
3080
3081static int bnxt_hwrm_set_vnic_filter(struct bnxt *bp, u16 vnic_id, u16 idx,
3082 u8 *mac_addr)
3083{
3084 u32 rc = 0;
3085 struct hwrm_cfa_l2_filter_alloc_input req = {0};
3086 struct hwrm_cfa_l2_filter_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3087
3088 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_FILTER_ALLOC, -1, -1);
3089 req.flags = cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_RX |
3090 CFA_L2_FILTER_ALLOC_REQ_FLAGS_OUTERMOST);
Michael Chanc1935542015-12-27 18:19:28 -05003091 req.dst_id = cpu_to_le16(bp->vnic_info[vnic_id].fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003092 req.enables =
3093 cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR |
Michael Chanc1935542015-12-27 18:19:28 -05003094 CFA_L2_FILTER_ALLOC_REQ_ENABLES_DST_ID |
Michael Chanc0c050c2015-10-22 16:01:17 -04003095 CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR_MASK);
3096 memcpy(req.l2_addr, mac_addr, ETH_ALEN);
3097 req.l2_addr_mask[0] = 0xff;
3098 req.l2_addr_mask[1] = 0xff;
3099 req.l2_addr_mask[2] = 0xff;
3100 req.l2_addr_mask[3] = 0xff;
3101 req.l2_addr_mask[4] = 0xff;
3102 req.l2_addr_mask[5] = 0xff;
3103
3104 mutex_lock(&bp->hwrm_cmd_lock);
3105 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3106 if (!rc)
3107 bp->vnic_info[vnic_id].fw_l2_filter_id[idx] =
3108 resp->l2_filter_id;
3109 mutex_unlock(&bp->hwrm_cmd_lock);
3110 return rc;
3111}
3112
3113static int bnxt_hwrm_clear_vnic_filter(struct bnxt *bp)
3114{
3115 u16 i, j, num_of_vnics = 1; /* only vnic 0 supported */
3116 int rc = 0;
3117
3118 /* Any associated ntuple filters will also be cleared by firmware. */
3119 mutex_lock(&bp->hwrm_cmd_lock);
3120 for (i = 0; i < num_of_vnics; i++) {
3121 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
3122
3123 for (j = 0; j < vnic->uc_filter_count; j++) {
3124 struct hwrm_cfa_l2_filter_free_input req = {0};
3125
3126 bnxt_hwrm_cmd_hdr_init(bp, &req,
3127 HWRM_CFA_L2_FILTER_FREE, -1, -1);
3128
3129 req.l2_filter_id = vnic->fw_l2_filter_id[j];
3130
3131 rc = _hwrm_send_message(bp, &req, sizeof(req),
3132 HWRM_CMD_TIMEOUT);
3133 }
3134 vnic->uc_filter_count = 0;
3135 }
3136 mutex_unlock(&bp->hwrm_cmd_lock);
3137
3138 return rc;
3139}
3140
3141static int bnxt_hwrm_vnic_set_tpa(struct bnxt *bp, u16 vnic_id, u32 tpa_flags)
3142{
3143 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3144 struct hwrm_vnic_tpa_cfg_input req = {0};
3145
3146 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_TPA_CFG, -1, -1);
3147
3148 if (tpa_flags) {
3149 u16 mss = bp->dev->mtu - 40;
3150 u32 nsegs, n, segs = 0, flags;
3151
3152 flags = VNIC_TPA_CFG_REQ_FLAGS_TPA |
3153 VNIC_TPA_CFG_REQ_FLAGS_ENCAP_TPA |
3154 VNIC_TPA_CFG_REQ_FLAGS_RSC_WND_UPDATE |
3155 VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_ECN |
3156 VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_SAME_GRE_SEQ;
3157 if (tpa_flags & BNXT_FLAG_GRO)
3158 flags |= VNIC_TPA_CFG_REQ_FLAGS_GRO;
3159
3160 req.flags = cpu_to_le32(flags);
3161
3162 req.enables =
3163 cpu_to_le32(VNIC_TPA_CFG_REQ_ENABLES_MAX_AGG_SEGS |
Michael Chanc1935542015-12-27 18:19:28 -05003164 VNIC_TPA_CFG_REQ_ENABLES_MAX_AGGS |
3165 VNIC_TPA_CFG_REQ_ENABLES_MIN_AGG_LEN);
Michael Chanc0c050c2015-10-22 16:01:17 -04003166
3167 /* Number of segs are log2 units, and first packet is not
3168 * included as part of this units.
3169 */
Michael Chan2839f282016-04-25 02:30:50 -04003170 if (mss <= BNXT_RX_PAGE_SIZE) {
3171 n = BNXT_RX_PAGE_SIZE / mss;
Michael Chanc0c050c2015-10-22 16:01:17 -04003172 nsegs = (MAX_SKB_FRAGS - 1) * n;
3173 } else {
Michael Chan2839f282016-04-25 02:30:50 -04003174 n = mss / BNXT_RX_PAGE_SIZE;
3175 if (mss & (BNXT_RX_PAGE_SIZE - 1))
Michael Chanc0c050c2015-10-22 16:01:17 -04003176 n++;
3177 nsegs = (MAX_SKB_FRAGS - n) / n;
3178 }
3179
3180 segs = ilog2(nsegs);
3181 req.max_agg_segs = cpu_to_le16(segs);
3182 req.max_aggs = cpu_to_le16(VNIC_TPA_CFG_REQ_MAX_AGGS_MAX);
Michael Chanc1935542015-12-27 18:19:28 -05003183
3184 req.min_agg_len = cpu_to_le32(512);
Michael Chanc0c050c2015-10-22 16:01:17 -04003185 }
3186 req.vnic_id = cpu_to_le16(vnic->fw_vnic_id);
3187
3188 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3189}
3190
3191static int bnxt_hwrm_vnic_set_rss(struct bnxt *bp, u16 vnic_id, bool set_rss)
3192{
3193 u32 i, j, max_rings;
3194 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3195 struct hwrm_vnic_rss_cfg_input req = {0};
3196
3197 if (vnic->fw_rss_cos_lb_ctx == INVALID_HW_RING_ID)
3198 return 0;
3199
3200 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_CFG, -1, -1);
3201 if (set_rss) {
3202 vnic->hash_type = BNXT_RSS_HASH_TYPE_FLAG_IPV4 |
3203 BNXT_RSS_HASH_TYPE_FLAG_TCP_IPV4 |
3204 BNXT_RSS_HASH_TYPE_FLAG_IPV6 |
3205 BNXT_RSS_HASH_TYPE_FLAG_TCP_IPV6;
3206
3207 req.hash_type = cpu_to_le32(vnic->hash_type);
3208
3209 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
3210 max_rings = bp->rx_nr_rings;
3211 else
3212 max_rings = 1;
3213
3214 /* Fill the RSS indirection table with ring group ids */
3215 for (i = 0, j = 0; i < HW_HASH_INDEX_SIZE; i++, j++) {
3216 if (j == max_rings)
3217 j = 0;
3218 vnic->rss_table[i] = cpu_to_le16(vnic->fw_grp_ids[j]);
3219 }
3220
3221 req.ring_grp_tbl_addr = cpu_to_le64(vnic->rss_table_dma_addr);
3222 req.hash_key_tbl_addr =
3223 cpu_to_le64(vnic->rss_hash_key_dma_addr);
3224 }
3225 req.rss_ctx_idx = cpu_to_le16(vnic->fw_rss_cos_lb_ctx);
3226 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3227}
3228
3229static int bnxt_hwrm_vnic_set_hds(struct bnxt *bp, u16 vnic_id)
3230{
3231 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3232 struct hwrm_vnic_plcmodes_cfg_input req = {0};
3233
3234 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_PLCMODES_CFG, -1, -1);
3235 req.flags = cpu_to_le32(VNIC_PLCMODES_CFG_REQ_FLAGS_JUMBO_PLACEMENT |
3236 VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV4 |
3237 VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV6);
3238 req.enables =
3239 cpu_to_le32(VNIC_PLCMODES_CFG_REQ_ENABLES_JUMBO_THRESH_VALID |
3240 VNIC_PLCMODES_CFG_REQ_ENABLES_HDS_THRESHOLD_VALID);
3241 /* thresholds not implemented in firmware yet */
3242 req.jumbo_thresh = cpu_to_le16(bp->rx_copy_thresh);
3243 req.hds_threshold = cpu_to_le16(bp->rx_copy_thresh);
3244 req.vnic_id = cpu_to_le32(vnic->fw_vnic_id);
3245 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3246}
3247
3248static void bnxt_hwrm_vnic_ctx_free_one(struct bnxt *bp, u16 vnic_id)
3249{
3250 struct hwrm_vnic_rss_cos_lb_ctx_free_input req = {0};
3251
3252 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_COS_LB_CTX_FREE, -1, -1);
3253 req.rss_cos_lb_ctx_id =
3254 cpu_to_le16(bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx);
3255
3256 hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3257 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx = INVALID_HW_RING_ID;
3258}
3259
3260static void bnxt_hwrm_vnic_ctx_free(struct bnxt *bp)
3261{
3262 int i;
3263
3264 for (i = 0; i < bp->nr_vnics; i++) {
3265 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
3266
3267 if (vnic->fw_rss_cos_lb_ctx != INVALID_HW_RING_ID)
3268 bnxt_hwrm_vnic_ctx_free_one(bp, i);
3269 }
3270 bp->rsscos_nr_ctxs = 0;
3271}
3272
3273static int bnxt_hwrm_vnic_ctx_alloc(struct bnxt *bp, u16 vnic_id)
3274{
3275 int rc;
3276 struct hwrm_vnic_rss_cos_lb_ctx_alloc_input req = {0};
3277 struct hwrm_vnic_rss_cos_lb_ctx_alloc_output *resp =
3278 bp->hwrm_cmd_resp_addr;
3279
3280 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_COS_LB_CTX_ALLOC, -1,
3281 -1);
3282
3283 mutex_lock(&bp->hwrm_cmd_lock);
3284 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3285 if (!rc)
3286 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx =
3287 le16_to_cpu(resp->rss_cos_lb_ctx_id);
3288 mutex_unlock(&bp->hwrm_cmd_lock);
3289
3290 return rc;
3291}
3292
3293static int bnxt_hwrm_vnic_cfg(struct bnxt *bp, u16 vnic_id)
3294{
Michael Chanb81a90d2016-01-02 23:45:01 -05003295 unsigned int ring = 0, grp_idx;
Michael Chanc0c050c2015-10-22 16:01:17 -04003296 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3297 struct hwrm_vnic_cfg_input req = {0};
3298
3299 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_CFG, -1, -1);
3300 /* Only RSS support for now TBD: COS & LB */
3301 req.enables = cpu_to_le32(VNIC_CFG_REQ_ENABLES_DFLT_RING_GRP |
3302 VNIC_CFG_REQ_ENABLES_RSS_RULE);
3303 req.rss_rule = cpu_to_le16(vnic->fw_rss_cos_lb_ctx);
3304 req.cos_rule = cpu_to_le16(0xffff);
3305 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
Michael Chanb81a90d2016-01-02 23:45:01 -05003306 ring = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04003307 else if (vnic->flags & BNXT_VNIC_RFS_FLAG)
Michael Chanb81a90d2016-01-02 23:45:01 -05003308 ring = vnic_id - 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04003309
Michael Chanb81a90d2016-01-02 23:45:01 -05003310 grp_idx = bp->rx_ring[ring].bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04003311 req.vnic_id = cpu_to_le16(vnic->fw_vnic_id);
3312 req.dflt_ring_grp = cpu_to_le16(bp->grp_info[grp_idx].fw_grp_id);
3313
3314 req.lb_rule = cpu_to_le16(0xffff);
3315 req.mru = cpu_to_le16(bp->dev->mtu + ETH_HLEN + ETH_FCS_LEN +
3316 VLAN_HLEN);
3317
3318 if (bp->flags & BNXT_FLAG_STRIP_VLAN)
3319 req.flags |= cpu_to_le32(VNIC_CFG_REQ_FLAGS_VLAN_STRIP_MODE);
3320
3321 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3322}
3323
3324static int bnxt_hwrm_vnic_free_one(struct bnxt *bp, u16 vnic_id)
3325{
3326 u32 rc = 0;
3327
3328 if (bp->vnic_info[vnic_id].fw_vnic_id != INVALID_HW_RING_ID) {
3329 struct hwrm_vnic_free_input req = {0};
3330
3331 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_FREE, -1, -1);
3332 req.vnic_id =
3333 cpu_to_le32(bp->vnic_info[vnic_id].fw_vnic_id);
3334
3335 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3336 if (rc)
3337 return rc;
3338 bp->vnic_info[vnic_id].fw_vnic_id = INVALID_HW_RING_ID;
3339 }
3340 return rc;
3341}
3342
3343static void bnxt_hwrm_vnic_free(struct bnxt *bp)
3344{
3345 u16 i;
3346
3347 for (i = 0; i < bp->nr_vnics; i++)
3348 bnxt_hwrm_vnic_free_one(bp, i);
3349}
3350
Michael Chanb81a90d2016-01-02 23:45:01 -05003351static int bnxt_hwrm_vnic_alloc(struct bnxt *bp, u16 vnic_id,
3352 unsigned int start_rx_ring_idx,
3353 unsigned int nr_rings)
Michael Chanc0c050c2015-10-22 16:01:17 -04003354{
Michael Chanb81a90d2016-01-02 23:45:01 -05003355 int rc = 0;
3356 unsigned int i, j, grp_idx, end_idx = start_rx_ring_idx + nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04003357 struct hwrm_vnic_alloc_input req = {0};
3358 struct hwrm_vnic_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3359
3360 /* map ring groups to this vnic */
Michael Chanb81a90d2016-01-02 23:45:01 -05003361 for (i = start_rx_ring_idx, j = 0; i < end_idx; i++, j++) {
3362 grp_idx = bp->rx_ring[i].bnapi->index;
3363 if (bp->grp_info[grp_idx].fw_grp_id == INVALID_HW_RING_ID) {
Michael Chanc0c050c2015-10-22 16:01:17 -04003364 netdev_err(bp->dev, "Not enough ring groups avail:%x req:%x\n",
Michael Chanb81a90d2016-01-02 23:45:01 -05003365 j, nr_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04003366 break;
3367 }
3368 bp->vnic_info[vnic_id].fw_grp_ids[j] =
Michael Chanb81a90d2016-01-02 23:45:01 -05003369 bp->grp_info[grp_idx].fw_grp_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003370 }
3371
3372 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx = INVALID_HW_RING_ID;
3373 if (vnic_id == 0)
3374 req.flags = cpu_to_le32(VNIC_ALLOC_REQ_FLAGS_DEFAULT);
3375
3376 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_ALLOC, -1, -1);
3377
3378 mutex_lock(&bp->hwrm_cmd_lock);
3379 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3380 if (!rc)
3381 bp->vnic_info[vnic_id].fw_vnic_id = le32_to_cpu(resp->vnic_id);
3382 mutex_unlock(&bp->hwrm_cmd_lock);
3383 return rc;
3384}
3385
3386static int bnxt_hwrm_ring_grp_alloc(struct bnxt *bp)
3387{
3388 u16 i;
3389 u32 rc = 0;
3390
3391 mutex_lock(&bp->hwrm_cmd_lock);
3392 for (i = 0; i < bp->rx_nr_rings; i++) {
3393 struct hwrm_ring_grp_alloc_input req = {0};
3394 struct hwrm_ring_grp_alloc_output *resp =
3395 bp->hwrm_cmd_resp_addr;
Michael Chanb81a90d2016-01-02 23:45:01 -05003396 unsigned int grp_idx = bp->rx_ring[i].bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04003397
3398 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_GRP_ALLOC, -1, -1);
3399
Michael Chanb81a90d2016-01-02 23:45:01 -05003400 req.cr = cpu_to_le16(bp->grp_info[grp_idx].cp_fw_ring_id);
3401 req.rr = cpu_to_le16(bp->grp_info[grp_idx].rx_fw_ring_id);
3402 req.ar = cpu_to_le16(bp->grp_info[grp_idx].agg_fw_ring_id);
3403 req.sc = cpu_to_le16(bp->grp_info[grp_idx].fw_stats_ctx);
Michael Chanc0c050c2015-10-22 16:01:17 -04003404
3405 rc = _hwrm_send_message(bp, &req, sizeof(req),
3406 HWRM_CMD_TIMEOUT);
3407 if (rc)
3408 break;
3409
Michael Chanb81a90d2016-01-02 23:45:01 -05003410 bp->grp_info[grp_idx].fw_grp_id =
3411 le32_to_cpu(resp->ring_group_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003412 }
3413 mutex_unlock(&bp->hwrm_cmd_lock);
3414 return rc;
3415}
3416
3417static int bnxt_hwrm_ring_grp_free(struct bnxt *bp)
3418{
3419 u16 i;
3420 u32 rc = 0;
3421 struct hwrm_ring_grp_free_input req = {0};
3422
3423 if (!bp->grp_info)
3424 return 0;
3425
3426 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_GRP_FREE, -1, -1);
3427
3428 mutex_lock(&bp->hwrm_cmd_lock);
3429 for (i = 0; i < bp->cp_nr_rings; i++) {
3430 if (bp->grp_info[i].fw_grp_id == INVALID_HW_RING_ID)
3431 continue;
3432 req.ring_group_id =
3433 cpu_to_le32(bp->grp_info[i].fw_grp_id);
3434
3435 rc = _hwrm_send_message(bp, &req, sizeof(req),
3436 HWRM_CMD_TIMEOUT);
3437 if (rc)
3438 break;
3439 bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
3440 }
3441 mutex_unlock(&bp->hwrm_cmd_lock);
3442 return rc;
3443}
3444
3445static int hwrm_ring_alloc_send_msg(struct bnxt *bp,
3446 struct bnxt_ring_struct *ring,
3447 u32 ring_type, u32 map_index,
3448 u32 stats_ctx_id)
3449{
3450 int rc = 0, err = 0;
3451 struct hwrm_ring_alloc_input req = {0};
3452 struct hwrm_ring_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3453 u16 ring_id;
3454
3455 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_ALLOC, -1, -1);
3456
3457 req.enables = 0;
3458 if (ring->nr_pages > 1) {
3459 req.page_tbl_addr = cpu_to_le64(ring->pg_tbl_map);
3460 /* Page size is in log2 units */
3461 req.page_size = BNXT_PAGE_SHIFT;
3462 req.page_tbl_depth = 1;
3463 } else {
3464 req.page_tbl_addr = cpu_to_le64(ring->dma_arr[0]);
3465 }
3466 req.fbo = 0;
3467 /* Association of ring index with doorbell index and MSIX number */
3468 req.logical_id = cpu_to_le16(map_index);
3469
3470 switch (ring_type) {
3471 case HWRM_RING_ALLOC_TX:
3472 req.ring_type = RING_ALLOC_REQ_RING_TYPE_TX;
3473 /* Association of transmit ring with completion ring */
3474 req.cmpl_ring_id =
3475 cpu_to_le16(bp->grp_info[map_index].cp_fw_ring_id);
3476 req.length = cpu_to_le32(bp->tx_ring_mask + 1);
3477 req.stat_ctx_id = cpu_to_le32(stats_ctx_id);
3478 req.queue_id = cpu_to_le16(ring->queue_id);
3479 break;
3480 case HWRM_RING_ALLOC_RX:
3481 req.ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
3482 req.length = cpu_to_le32(bp->rx_ring_mask + 1);
3483 break;
3484 case HWRM_RING_ALLOC_AGG:
3485 req.ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
3486 req.length = cpu_to_le32(bp->rx_agg_ring_mask + 1);
3487 break;
3488 case HWRM_RING_ALLOC_CMPL:
3489 req.ring_type = RING_ALLOC_REQ_RING_TYPE_CMPL;
3490 req.length = cpu_to_le32(bp->cp_ring_mask + 1);
3491 if (bp->flags & BNXT_FLAG_USING_MSIX)
3492 req.int_mode = RING_ALLOC_REQ_INT_MODE_MSIX;
3493 break;
3494 default:
3495 netdev_err(bp->dev, "hwrm alloc invalid ring type %d\n",
3496 ring_type);
3497 return -1;
3498 }
3499
3500 mutex_lock(&bp->hwrm_cmd_lock);
3501 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3502 err = le16_to_cpu(resp->error_code);
3503 ring_id = le16_to_cpu(resp->ring_id);
3504 mutex_unlock(&bp->hwrm_cmd_lock);
3505
3506 if (rc || err) {
3507 switch (ring_type) {
3508 case RING_FREE_REQ_RING_TYPE_CMPL:
3509 netdev_err(bp->dev, "hwrm_ring_alloc cp failed. rc:%x err:%x\n",
3510 rc, err);
3511 return -1;
3512
3513 case RING_FREE_REQ_RING_TYPE_RX:
3514 netdev_err(bp->dev, "hwrm_ring_alloc rx failed. rc:%x err:%x\n",
3515 rc, err);
3516 return -1;
3517
3518 case RING_FREE_REQ_RING_TYPE_TX:
3519 netdev_err(bp->dev, "hwrm_ring_alloc tx failed. rc:%x err:%x\n",
3520 rc, err);
3521 return -1;
3522
3523 default:
3524 netdev_err(bp->dev, "Invalid ring\n");
3525 return -1;
3526 }
3527 }
3528 ring->fw_ring_id = ring_id;
3529 return rc;
3530}
3531
3532static int bnxt_hwrm_ring_alloc(struct bnxt *bp)
3533{
3534 int i, rc = 0;
3535
Michael Chanedd0c2c2015-12-27 18:19:19 -05003536 for (i = 0; i < bp->cp_nr_rings; i++) {
3537 struct bnxt_napi *bnapi = bp->bnapi[i];
3538 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3539 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
Michael Chanc0c050c2015-10-22 16:01:17 -04003540
Prashant Sreedharan33e52d82016-03-28 19:46:04 -04003541 cpr->cp_doorbell = bp->bar1 + i * 0x80;
Michael Chanedd0c2c2015-12-27 18:19:19 -05003542 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_CMPL, i,
3543 INVALID_STATS_CTX_ID);
3544 if (rc)
3545 goto err_out;
Michael Chanedd0c2c2015-12-27 18:19:19 -05003546 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
3547 bp->grp_info[i].cp_fw_ring_id = ring->fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003548 }
3549
Michael Chanedd0c2c2015-12-27 18:19:19 -05003550 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003551 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05003552 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003553 u32 map_idx = txr->bnapi->index;
3554 u16 fw_stats_ctx = bp->grp_info[map_idx].fw_stats_ctx;
Michael Chanc0c050c2015-10-22 16:01:17 -04003555
Michael Chanb81a90d2016-01-02 23:45:01 -05003556 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_TX,
3557 map_idx, fw_stats_ctx);
Michael Chanedd0c2c2015-12-27 18:19:19 -05003558 if (rc)
3559 goto err_out;
Michael Chanb81a90d2016-01-02 23:45:01 -05003560 txr->tx_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanc0c050c2015-10-22 16:01:17 -04003561 }
3562
Michael Chanedd0c2c2015-12-27 18:19:19 -05003563 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003564 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05003565 struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003566 u32 map_idx = rxr->bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04003567
Michael Chanb81a90d2016-01-02 23:45:01 -05003568 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_RX,
3569 map_idx, INVALID_STATS_CTX_ID);
Michael Chanedd0c2c2015-12-27 18:19:19 -05003570 if (rc)
3571 goto err_out;
Michael Chanb81a90d2016-01-02 23:45:01 -05003572 rxr->rx_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanedd0c2c2015-12-27 18:19:19 -05003573 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
Michael Chanb81a90d2016-01-02 23:45:01 -05003574 bp->grp_info[map_idx].rx_fw_ring_id = ring->fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003575 }
3576
3577 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
3578 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003579 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04003580 struct bnxt_ring_struct *ring =
3581 &rxr->rx_agg_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003582 u32 grp_idx = rxr->bnapi->index;
3583 u32 map_idx = grp_idx + bp->rx_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04003584
3585 rc = hwrm_ring_alloc_send_msg(bp, ring,
3586 HWRM_RING_ALLOC_AGG,
Michael Chanb81a90d2016-01-02 23:45:01 -05003587 map_idx,
Michael Chanc0c050c2015-10-22 16:01:17 -04003588 INVALID_STATS_CTX_ID);
3589 if (rc)
3590 goto err_out;
3591
Michael Chanb81a90d2016-01-02 23:45:01 -05003592 rxr->rx_agg_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanc0c050c2015-10-22 16:01:17 -04003593 writel(DB_KEY_RX | rxr->rx_agg_prod,
3594 rxr->rx_agg_doorbell);
Michael Chanb81a90d2016-01-02 23:45:01 -05003595 bp->grp_info[grp_idx].agg_fw_ring_id = ring->fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003596 }
3597 }
3598err_out:
3599 return rc;
3600}
3601
3602static int hwrm_ring_free_send_msg(struct bnxt *bp,
3603 struct bnxt_ring_struct *ring,
3604 u32 ring_type, int cmpl_ring_id)
3605{
3606 int rc;
3607 struct hwrm_ring_free_input req = {0};
3608 struct hwrm_ring_free_output *resp = bp->hwrm_cmd_resp_addr;
3609 u16 error_code;
3610
Prashant Sreedharan74608fc2016-01-28 03:11:20 -05003611 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_FREE, cmpl_ring_id, -1);
Michael Chanc0c050c2015-10-22 16:01:17 -04003612 req.ring_type = ring_type;
3613 req.ring_id = cpu_to_le16(ring->fw_ring_id);
3614
3615 mutex_lock(&bp->hwrm_cmd_lock);
3616 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3617 error_code = le16_to_cpu(resp->error_code);
3618 mutex_unlock(&bp->hwrm_cmd_lock);
3619
3620 if (rc || error_code) {
3621 switch (ring_type) {
3622 case RING_FREE_REQ_RING_TYPE_CMPL:
3623 netdev_err(bp->dev, "hwrm_ring_free cp failed. rc:%d\n",
3624 rc);
3625 return rc;
3626 case RING_FREE_REQ_RING_TYPE_RX:
3627 netdev_err(bp->dev, "hwrm_ring_free rx failed. rc:%d\n",
3628 rc);
3629 return rc;
3630 case RING_FREE_REQ_RING_TYPE_TX:
3631 netdev_err(bp->dev, "hwrm_ring_free tx failed. rc:%d\n",
3632 rc);
3633 return rc;
3634 default:
3635 netdev_err(bp->dev, "Invalid ring\n");
3636 return -1;
3637 }
3638 }
3639 return 0;
3640}
3641
Michael Chanedd0c2c2015-12-27 18:19:19 -05003642static void bnxt_hwrm_ring_free(struct bnxt *bp, bool close_path)
Michael Chanc0c050c2015-10-22 16:01:17 -04003643{
Michael Chanedd0c2c2015-12-27 18:19:19 -05003644 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04003645
3646 if (!bp->bnapi)
Michael Chanedd0c2c2015-12-27 18:19:19 -05003647 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04003648
Michael Chanedd0c2c2015-12-27 18:19:19 -05003649 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003650 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05003651 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003652 u32 grp_idx = txr->bnapi->index;
3653 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003654
Michael Chanedd0c2c2015-12-27 18:19:19 -05003655 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
3656 hwrm_ring_free_send_msg(bp, ring,
3657 RING_FREE_REQ_RING_TYPE_TX,
3658 close_path ? cmpl_ring_id :
3659 INVALID_HW_RING_ID);
3660 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003661 }
3662 }
3663
Michael Chanedd0c2c2015-12-27 18:19:19 -05003664 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003665 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05003666 struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003667 u32 grp_idx = rxr->bnapi->index;
3668 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003669
Michael Chanedd0c2c2015-12-27 18:19:19 -05003670 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
3671 hwrm_ring_free_send_msg(bp, ring,
3672 RING_FREE_REQ_RING_TYPE_RX,
3673 close_path ? cmpl_ring_id :
3674 INVALID_HW_RING_ID);
3675 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanb81a90d2016-01-02 23:45:01 -05003676 bp->grp_info[grp_idx].rx_fw_ring_id =
3677 INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003678 }
3679 }
3680
Michael Chanedd0c2c2015-12-27 18:19:19 -05003681 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003682 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05003683 struct bnxt_ring_struct *ring = &rxr->rx_agg_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003684 u32 grp_idx = rxr->bnapi->index;
3685 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003686
Michael Chanedd0c2c2015-12-27 18:19:19 -05003687 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
3688 hwrm_ring_free_send_msg(bp, ring,
3689 RING_FREE_REQ_RING_TYPE_RX,
3690 close_path ? cmpl_ring_id :
3691 INVALID_HW_RING_ID);
3692 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanb81a90d2016-01-02 23:45:01 -05003693 bp->grp_info[grp_idx].agg_fw_ring_id =
3694 INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003695 }
3696 }
3697
Michael Chanedd0c2c2015-12-27 18:19:19 -05003698 for (i = 0; i < bp->cp_nr_rings; i++) {
3699 struct bnxt_napi *bnapi = bp->bnapi[i];
3700 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3701 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
Michael Chanc0c050c2015-10-22 16:01:17 -04003702
Michael Chanedd0c2c2015-12-27 18:19:19 -05003703 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
3704 hwrm_ring_free_send_msg(bp, ring,
3705 RING_FREE_REQ_RING_TYPE_CMPL,
3706 INVALID_HW_RING_ID);
3707 ring->fw_ring_id = INVALID_HW_RING_ID;
3708 bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003709 }
3710 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003711}
3712
Michael Chanbb053f52016-02-26 04:00:02 -05003713static void bnxt_hwrm_set_coal_params(struct bnxt *bp, u32 max_bufs,
3714 u32 buf_tmrs, u16 flags,
3715 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input *req)
3716{
3717 req->flags = cpu_to_le16(flags);
3718 req->num_cmpl_dma_aggr = cpu_to_le16((u16)max_bufs);
3719 req->num_cmpl_dma_aggr_during_int = cpu_to_le16(max_bufs >> 16);
3720 req->cmpl_aggr_dma_tmr = cpu_to_le16((u16)buf_tmrs);
3721 req->cmpl_aggr_dma_tmr_during_int = cpu_to_le16(buf_tmrs >> 16);
3722 /* Minimum time between 2 interrupts set to buf_tmr x 2 */
3723 req->int_lat_tmr_min = cpu_to_le16((u16)buf_tmrs * 2);
3724 req->int_lat_tmr_max = cpu_to_le16((u16)buf_tmrs * 4);
3725 req->num_cmpl_aggr_int = cpu_to_le16((u16)max_bufs * 4);
3726}
3727
Michael Chanc0c050c2015-10-22 16:01:17 -04003728int bnxt_hwrm_set_coal(struct bnxt *bp)
3729{
3730 int i, rc = 0;
Michael Chandfc9c942016-02-26 04:00:03 -05003731 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input req_rx = {0},
3732 req_tx = {0}, *req;
Michael Chanc0c050c2015-10-22 16:01:17 -04003733 u16 max_buf, max_buf_irq;
3734 u16 buf_tmr, buf_tmr_irq;
3735 u32 flags;
3736
Michael Chandfc9c942016-02-26 04:00:03 -05003737 bnxt_hwrm_cmd_hdr_init(bp, &req_rx,
3738 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS, -1, -1);
3739 bnxt_hwrm_cmd_hdr_init(bp, &req_tx,
3740 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS, -1, -1);
Michael Chanc0c050c2015-10-22 16:01:17 -04003741
Michael Chandfb5b892016-02-26 04:00:01 -05003742 /* Each rx completion (2 records) should be DMAed immediately.
3743 * DMA 1/4 of the completion buffers at a time.
3744 */
3745 max_buf = min_t(u16, bp->rx_coal_bufs / 4, 2);
Michael Chanc0c050c2015-10-22 16:01:17 -04003746 /* max_buf must not be zero */
3747 max_buf = clamp_t(u16, max_buf, 1, 63);
Michael Chandfb5b892016-02-26 04:00:01 -05003748 max_buf_irq = clamp_t(u16, bp->rx_coal_bufs_irq, 1, 63);
3749 buf_tmr = BNXT_USEC_TO_COAL_TIMER(bp->rx_coal_ticks);
3750 /* buf timer set to 1/4 of interrupt timer */
3751 buf_tmr = max_t(u16, buf_tmr / 4, 1);
3752 buf_tmr_irq = BNXT_USEC_TO_COAL_TIMER(bp->rx_coal_ticks_irq);
3753 buf_tmr_irq = max_t(u16, buf_tmr_irq, 1);
Michael Chanc0c050c2015-10-22 16:01:17 -04003754
3755 flags = RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_TIMER_RESET;
3756
3757 /* RING_IDLE generates more IRQs for lower latency. Enable it only
3758 * if coal_ticks is less than 25 us.
3759 */
Michael Chandfb5b892016-02-26 04:00:01 -05003760 if (bp->rx_coal_ticks < 25)
Michael Chanc0c050c2015-10-22 16:01:17 -04003761 flags |= RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_RING_IDLE;
3762
Michael Chanbb053f52016-02-26 04:00:02 -05003763 bnxt_hwrm_set_coal_params(bp, max_buf_irq << 16 | max_buf,
Michael Chandfc9c942016-02-26 04:00:03 -05003764 buf_tmr_irq << 16 | buf_tmr, flags, &req_rx);
3765
3766 /* max_buf must not be zero */
3767 max_buf = clamp_t(u16, bp->tx_coal_bufs, 1, 63);
3768 max_buf_irq = clamp_t(u16, bp->tx_coal_bufs_irq, 1, 63);
3769 buf_tmr = BNXT_USEC_TO_COAL_TIMER(bp->tx_coal_ticks);
3770 /* buf timer set to 1/4 of interrupt timer */
3771 buf_tmr = max_t(u16, buf_tmr / 4, 1);
3772 buf_tmr_irq = BNXT_USEC_TO_COAL_TIMER(bp->tx_coal_ticks_irq);
3773 buf_tmr_irq = max_t(u16, buf_tmr_irq, 1);
3774
3775 flags = RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_TIMER_RESET;
3776 bnxt_hwrm_set_coal_params(bp, max_buf_irq << 16 | max_buf,
3777 buf_tmr_irq << 16 | buf_tmr, flags, &req_tx);
Michael Chanc0c050c2015-10-22 16:01:17 -04003778
3779 mutex_lock(&bp->hwrm_cmd_lock);
3780 for (i = 0; i < bp->cp_nr_rings; i++) {
Michael Chandfc9c942016-02-26 04:00:03 -05003781 struct bnxt_napi *bnapi = bp->bnapi[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04003782
Michael Chandfc9c942016-02-26 04:00:03 -05003783 req = &req_rx;
3784 if (!bnapi->rx_ring)
3785 req = &req_tx;
3786 req->ring_id = cpu_to_le16(bp->grp_info[i].cp_fw_ring_id);
3787
3788 rc = _hwrm_send_message(bp, req, sizeof(*req),
Michael Chanc0c050c2015-10-22 16:01:17 -04003789 HWRM_CMD_TIMEOUT);
3790 if (rc)
3791 break;
3792 }
3793 mutex_unlock(&bp->hwrm_cmd_lock);
3794 return rc;
3795}
3796
3797static int bnxt_hwrm_stat_ctx_free(struct bnxt *bp)
3798{
3799 int rc = 0, i;
3800 struct hwrm_stat_ctx_free_input req = {0};
3801
3802 if (!bp->bnapi)
3803 return 0;
3804
3805 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_STAT_CTX_FREE, -1, -1);
3806
3807 mutex_lock(&bp->hwrm_cmd_lock);
3808 for (i = 0; i < bp->cp_nr_rings; i++) {
3809 struct bnxt_napi *bnapi = bp->bnapi[i];
3810 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3811
3812 if (cpr->hw_stats_ctx_id != INVALID_STATS_CTX_ID) {
3813 req.stat_ctx_id = cpu_to_le32(cpr->hw_stats_ctx_id);
3814
3815 rc = _hwrm_send_message(bp, &req, sizeof(req),
3816 HWRM_CMD_TIMEOUT);
3817 if (rc)
3818 break;
3819
3820 cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
3821 }
3822 }
3823 mutex_unlock(&bp->hwrm_cmd_lock);
3824 return rc;
3825}
3826
3827static int bnxt_hwrm_stat_ctx_alloc(struct bnxt *bp)
3828{
3829 int rc = 0, i;
3830 struct hwrm_stat_ctx_alloc_input req = {0};
3831 struct hwrm_stat_ctx_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3832
3833 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_STAT_CTX_ALLOC, -1, -1);
3834
3835 req.update_period_ms = cpu_to_le32(1000);
3836
3837 mutex_lock(&bp->hwrm_cmd_lock);
3838 for (i = 0; i < bp->cp_nr_rings; i++) {
3839 struct bnxt_napi *bnapi = bp->bnapi[i];
3840 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3841
3842 req.stats_dma_addr = cpu_to_le64(cpr->hw_stats_map);
3843
3844 rc = _hwrm_send_message(bp, &req, sizeof(req),
3845 HWRM_CMD_TIMEOUT);
3846 if (rc)
3847 break;
3848
3849 cpr->hw_stats_ctx_id = le32_to_cpu(resp->stat_ctx_id);
3850
3851 bp->grp_info[i].fw_stats_ctx = cpr->hw_stats_ctx_id;
3852 }
3853 mutex_unlock(&bp->hwrm_cmd_lock);
3854 return 0;
3855}
3856
Michael Chan4a21b492015-12-27 18:19:26 -05003857int bnxt_hwrm_func_qcaps(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04003858{
3859 int rc = 0;
3860 struct hwrm_func_qcaps_input req = {0};
3861 struct hwrm_func_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
3862
3863 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCAPS, -1, -1);
3864 req.fid = cpu_to_le16(0xffff);
3865
3866 mutex_lock(&bp->hwrm_cmd_lock);
3867 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3868 if (rc)
3869 goto hwrm_func_qcaps_exit;
3870
3871 if (BNXT_PF(bp)) {
3872 struct bnxt_pf_info *pf = &bp->pf;
3873
3874 pf->fw_fid = le16_to_cpu(resp->fid);
3875 pf->port_id = le16_to_cpu(resp->port_id);
Michael Chan11f15ed2016-04-05 14:08:55 -04003876 memcpy(pf->mac_addr, resp->mac_address, ETH_ALEN);
Jeffrey Huangbdd43472015-12-02 01:54:07 -05003877 memcpy(bp->dev->dev_addr, pf->mac_addr, ETH_ALEN);
Michael Chanc0c050c2015-10-22 16:01:17 -04003878 pf->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
3879 pf->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
3880 pf->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04003881 pf->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
Michael Chanb72d4a62015-12-27 18:19:27 -05003882 pf->max_hw_ring_grps = le32_to_cpu(resp->max_hw_ring_grps);
3883 if (!pf->max_hw_ring_grps)
3884 pf->max_hw_ring_grps = pf->max_tx_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04003885 pf->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
3886 pf->max_vnics = le16_to_cpu(resp->max_vnics);
3887 pf->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
3888 pf->first_vf_id = le16_to_cpu(resp->first_vf_id);
3889 pf->max_vfs = le16_to_cpu(resp->max_vfs);
3890 pf->max_encap_records = le32_to_cpu(resp->max_encap_records);
3891 pf->max_decap_records = le32_to_cpu(resp->max_decap_records);
3892 pf->max_tx_em_flows = le32_to_cpu(resp->max_tx_em_flows);
3893 pf->max_tx_wm_flows = le32_to_cpu(resp->max_tx_wm_flows);
3894 pf->max_rx_em_flows = le32_to_cpu(resp->max_rx_em_flows);
3895 pf->max_rx_wm_flows = le32_to_cpu(resp->max_rx_wm_flows);
3896 } else {
Michael Chan379a80a2015-10-23 15:06:19 -04003897#ifdef CONFIG_BNXT_SRIOV
Michael Chanc0c050c2015-10-22 16:01:17 -04003898 struct bnxt_vf_info *vf = &bp->vf;
3899
3900 vf->fw_fid = le16_to_cpu(resp->fid);
Michael Chan11f15ed2016-04-05 14:08:55 -04003901 memcpy(vf->mac_addr, resp->mac_address, ETH_ALEN);
Jeffrey Huangbdd43472015-12-02 01:54:07 -05003902 if (is_valid_ether_addr(vf->mac_addr))
3903 /* overwrite netdev dev_adr with admin VF MAC */
3904 memcpy(bp->dev->dev_addr, vf->mac_addr, ETH_ALEN);
3905 else
3906 random_ether_addr(bp->dev->dev_addr);
Michael Chanc0c050c2015-10-22 16:01:17 -04003907
3908 vf->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
3909 vf->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
3910 vf->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
3911 vf->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
Michael Chanb72d4a62015-12-27 18:19:27 -05003912 vf->max_hw_ring_grps = le32_to_cpu(resp->max_hw_ring_grps);
3913 if (!vf->max_hw_ring_grps)
3914 vf->max_hw_ring_grps = vf->max_tx_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04003915 vf->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
3916 vf->max_vnics = le16_to_cpu(resp->max_vnics);
3917 vf->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
Michael Chan379a80a2015-10-23 15:06:19 -04003918#endif
Michael Chanc0c050c2015-10-22 16:01:17 -04003919 }
3920
3921 bp->tx_push_thresh = 0;
3922 if (resp->flags &
3923 cpu_to_le32(FUNC_QCAPS_RESP_FLAGS_PUSH_MODE_SUPPORTED))
3924 bp->tx_push_thresh = BNXT_TX_PUSH_THRESH;
3925
3926hwrm_func_qcaps_exit:
3927 mutex_unlock(&bp->hwrm_cmd_lock);
3928 return rc;
3929}
3930
3931static int bnxt_hwrm_func_reset(struct bnxt *bp)
3932{
3933 struct hwrm_func_reset_input req = {0};
3934
3935 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_RESET, -1, -1);
3936 req.enables = 0;
3937
3938 return hwrm_send_message(bp, &req, sizeof(req), HWRM_RESET_TIMEOUT);
3939}
3940
3941static int bnxt_hwrm_queue_qportcfg(struct bnxt *bp)
3942{
3943 int rc = 0;
3944 struct hwrm_queue_qportcfg_input req = {0};
3945 struct hwrm_queue_qportcfg_output *resp = bp->hwrm_cmd_resp_addr;
3946 u8 i, *qptr;
3947
3948 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_QUEUE_QPORTCFG, -1, -1);
3949
3950 mutex_lock(&bp->hwrm_cmd_lock);
3951 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3952 if (rc)
3953 goto qportcfg_exit;
3954
3955 if (!resp->max_configurable_queues) {
3956 rc = -EINVAL;
3957 goto qportcfg_exit;
3958 }
3959 bp->max_tc = resp->max_configurable_queues;
3960 if (bp->max_tc > BNXT_MAX_QUEUE)
3961 bp->max_tc = BNXT_MAX_QUEUE;
3962
3963 qptr = &resp->queue_id0;
3964 for (i = 0; i < bp->max_tc; i++) {
3965 bp->q_info[i].queue_id = *qptr++;
3966 bp->q_info[i].queue_profile = *qptr++;
3967 }
3968
3969qportcfg_exit:
3970 mutex_unlock(&bp->hwrm_cmd_lock);
3971 return rc;
3972}
3973
3974static int bnxt_hwrm_ver_get(struct bnxt *bp)
3975{
3976 int rc;
3977 struct hwrm_ver_get_input req = {0};
3978 struct hwrm_ver_get_output *resp = bp->hwrm_cmd_resp_addr;
3979
Michael Chane6ef2692016-03-28 19:46:05 -04003980 bp->hwrm_max_req_len = HWRM_MAX_REQ_LEN;
Michael Chanc0c050c2015-10-22 16:01:17 -04003981 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VER_GET, -1, -1);
3982 req.hwrm_intf_maj = HWRM_VERSION_MAJOR;
3983 req.hwrm_intf_min = HWRM_VERSION_MINOR;
3984 req.hwrm_intf_upd = HWRM_VERSION_UPDATE;
3985 mutex_lock(&bp->hwrm_cmd_lock);
3986 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3987 if (rc)
3988 goto hwrm_ver_get_exit;
3989
3990 memcpy(&bp->ver_resp, resp, sizeof(struct hwrm_ver_get_output));
3991
Michael Chan11f15ed2016-04-05 14:08:55 -04003992 bp->hwrm_spec_code = resp->hwrm_intf_maj << 16 |
3993 resp->hwrm_intf_min << 8 | resp->hwrm_intf_upd;
Michael Chanc1935542015-12-27 18:19:28 -05003994 if (resp->hwrm_intf_maj < 1) {
3995 netdev_warn(bp->dev, "HWRM interface %d.%d.%d is older than 1.0.0.\n",
Michael Chanc0c050c2015-10-22 16:01:17 -04003996 resp->hwrm_intf_maj, resp->hwrm_intf_min,
Michael Chanc1935542015-12-27 18:19:28 -05003997 resp->hwrm_intf_upd);
3998 netdev_warn(bp->dev, "Please update firmware with HWRM interface 1.0.0 or newer.\n");
Michael Chanc0c050c2015-10-22 16:01:17 -04003999 }
Rob Swindell3ebf6f02016-02-26 04:00:06 -05004000 snprintf(bp->fw_ver_str, BC_HWRM_STR_LEN, "%d.%d.%d/%d.%d.%d",
Michael Chanc0c050c2015-10-22 16:01:17 -04004001 resp->hwrm_fw_maj, resp->hwrm_fw_min, resp->hwrm_fw_bld,
4002 resp->hwrm_intf_maj, resp->hwrm_intf_min, resp->hwrm_intf_upd);
4003
Michael Chanff4fe812016-02-26 04:00:04 -05004004 bp->hwrm_cmd_timeout = le16_to_cpu(resp->def_req_timeout);
4005 if (!bp->hwrm_cmd_timeout)
4006 bp->hwrm_cmd_timeout = DFLT_HWRM_CMD_TIMEOUT;
4007
Michael Chane6ef2692016-03-28 19:46:05 -04004008 if (resp->hwrm_intf_maj >= 1)
4009 bp->hwrm_max_req_len = le16_to_cpu(resp->max_req_win_len);
4010
Michael Chanc0c050c2015-10-22 16:01:17 -04004011hwrm_ver_get_exit:
4012 mutex_unlock(&bp->hwrm_cmd_lock);
4013 return rc;
4014}
4015
Michael Chan3bdf56c2016-03-07 15:38:45 -05004016static int bnxt_hwrm_port_qstats(struct bnxt *bp)
4017{
4018 int rc;
4019 struct bnxt_pf_info *pf = &bp->pf;
4020 struct hwrm_port_qstats_input req = {0};
4021
4022 if (!(bp->flags & BNXT_FLAG_PORT_STATS))
4023 return 0;
4024
4025 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_QSTATS, -1, -1);
4026 req.port_id = cpu_to_le16(pf->port_id);
4027 req.tx_stat_host_addr = cpu_to_le64(bp->hw_tx_port_stats_map);
4028 req.rx_stat_host_addr = cpu_to_le64(bp->hw_rx_port_stats_map);
4029 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4030 return rc;
4031}
4032
Michael Chanc0c050c2015-10-22 16:01:17 -04004033static void bnxt_hwrm_free_tunnel_ports(struct bnxt *bp)
4034{
4035 if (bp->vxlan_port_cnt) {
4036 bnxt_hwrm_tunnel_dst_port_free(
4037 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
4038 }
4039 bp->vxlan_port_cnt = 0;
4040 if (bp->nge_port_cnt) {
4041 bnxt_hwrm_tunnel_dst_port_free(
4042 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
4043 }
4044 bp->nge_port_cnt = 0;
4045}
4046
4047static int bnxt_set_tpa(struct bnxt *bp, bool set_tpa)
4048{
4049 int rc, i;
4050 u32 tpa_flags = 0;
4051
4052 if (set_tpa)
4053 tpa_flags = bp->flags & BNXT_FLAG_TPA;
4054 for (i = 0; i < bp->nr_vnics; i++) {
4055 rc = bnxt_hwrm_vnic_set_tpa(bp, i, tpa_flags);
4056 if (rc) {
4057 netdev_err(bp->dev, "hwrm vnic set tpa failure rc for vnic %d: %x\n",
4058 rc, i);
4059 return rc;
4060 }
4061 }
4062 return 0;
4063}
4064
4065static void bnxt_hwrm_clear_vnic_rss(struct bnxt *bp)
4066{
4067 int i;
4068
4069 for (i = 0; i < bp->nr_vnics; i++)
4070 bnxt_hwrm_vnic_set_rss(bp, i, false);
4071}
4072
4073static void bnxt_hwrm_resource_free(struct bnxt *bp, bool close_path,
4074 bool irq_re_init)
4075{
4076 if (bp->vnic_info) {
4077 bnxt_hwrm_clear_vnic_filter(bp);
4078 /* clear all RSS setting before free vnic ctx */
4079 bnxt_hwrm_clear_vnic_rss(bp);
4080 bnxt_hwrm_vnic_ctx_free(bp);
4081 /* before free the vnic, undo the vnic tpa settings */
4082 if (bp->flags & BNXT_FLAG_TPA)
4083 bnxt_set_tpa(bp, false);
4084 bnxt_hwrm_vnic_free(bp);
4085 }
4086 bnxt_hwrm_ring_free(bp, close_path);
4087 bnxt_hwrm_ring_grp_free(bp);
4088 if (irq_re_init) {
4089 bnxt_hwrm_stat_ctx_free(bp);
4090 bnxt_hwrm_free_tunnel_ports(bp);
4091 }
4092}
4093
4094static int bnxt_setup_vnic(struct bnxt *bp, u16 vnic_id)
4095{
4096 int rc;
4097
4098 /* allocate context for vnic */
4099 rc = bnxt_hwrm_vnic_ctx_alloc(bp, vnic_id);
4100 if (rc) {
4101 netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
4102 vnic_id, rc);
4103 goto vnic_setup_err;
4104 }
4105 bp->rsscos_nr_ctxs++;
4106
4107 /* configure default vnic, ring grp */
4108 rc = bnxt_hwrm_vnic_cfg(bp, vnic_id);
4109 if (rc) {
4110 netdev_err(bp->dev, "hwrm vnic %d cfg failure rc: %x\n",
4111 vnic_id, rc);
4112 goto vnic_setup_err;
4113 }
4114
4115 /* Enable RSS hashing on vnic */
4116 rc = bnxt_hwrm_vnic_set_rss(bp, vnic_id, true);
4117 if (rc) {
4118 netdev_err(bp->dev, "hwrm vnic %d set rss failure rc: %x\n",
4119 vnic_id, rc);
4120 goto vnic_setup_err;
4121 }
4122
4123 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
4124 rc = bnxt_hwrm_vnic_set_hds(bp, vnic_id);
4125 if (rc) {
4126 netdev_err(bp->dev, "hwrm vnic %d set hds failure rc: %x\n",
4127 vnic_id, rc);
4128 }
4129 }
4130
4131vnic_setup_err:
4132 return rc;
4133}
4134
4135static int bnxt_alloc_rfs_vnics(struct bnxt *bp)
4136{
4137#ifdef CONFIG_RFS_ACCEL
4138 int i, rc = 0;
4139
4140 for (i = 0; i < bp->rx_nr_rings; i++) {
4141 u16 vnic_id = i + 1;
4142 u16 ring_id = i;
4143
4144 if (vnic_id >= bp->nr_vnics)
4145 break;
4146
4147 bp->vnic_info[vnic_id].flags |= BNXT_VNIC_RFS_FLAG;
Michael Chanb81a90d2016-01-02 23:45:01 -05004148 rc = bnxt_hwrm_vnic_alloc(bp, vnic_id, ring_id, 1);
Michael Chanc0c050c2015-10-22 16:01:17 -04004149 if (rc) {
4150 netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
4151 vnic_id, rc);
4152 break;
4153 }
4154 rc = bnxt_setup_vnic(bp, vnic_id);
4155 if (rc)
4156 break;
4157 }
4158 return rc;
4159#else
4160 return 0;
4161#endif
4162}
4163
Michael Chanb664f002015-12-02 01:54:08 -05004164static int bnxt_cfg_rx_mode(struct bnxt *);
Michael Chan7d2837d2016-05-04 16:56:44 -04004165static bool bnxt_mc_list_updated(struct bnxt *, u32 *);
Michael Chanb664f002015-12-02 01:54:08 -05004166
Michael Chanc0c050c2015-10-22 16:01:17 -04004167static int bnxt_init_chip(struct bnxt *bp, bool irq_re_init)
4168{
Michael Chan7d2837d2016-05-04 16:56:44 -04004169 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
Michael Chanc0c050c2015-10-22 16:01:17 -04004170 int rc = 0;
4171
4172 if (irq_re_init) {
4173 rc = bnxt_hwrm_stat_ctx_alloc(bp);
4174 if (rc) {
4175 netdev_err(bp->dev, "hwrm stat ctx alloc failure rc: %x\n",
4176 rc);
4177 goto err_out;
4178 }
4179 }
4180
4181 rc = bnxt_hwrm_ring_alloc(bp);
4182 if (rc) {
4183 netdev_err(bp->dev, "hwrm ring alloc failure rc: %x\n", rc);
4184 goto err_out;
4185 }
4186
4187 rc = bnxt_hwrm_ring_grp_alloc(bp);
4188 if (rc) {
4189 netdev_err(bp->dev, "hwrm_ring_grp alloc failure: %x\n", rc);
4190 goto err_out;
4191 }
4192
4193 /* default vnic 0 */
4194 rc = bnxt_hwrm_vnic_alloc(bp, 0, 0, bp->rx_nr_rings);
4195 if (rc) {
4196 netdev_err(bp->dev, "hwrm vnic alloc failure rc: %x\n", rc);
4197 goto err_out;
4198 }
4199
4200 rc = bnxt_setup_vnic(bp, 0);
4201 if (rc)
4202 goto err_out;
4203
4204 if (bp->flags & BNXT_FLAG_RFS) {
4205 rc = bnxt_alloc_rfs_vnics(bp);
4206 if (rc)
4207 goto err_out;
4208 }
4209
4210 if (bp->flags & BNXT_FLAG_TPA) {
4211 rc = bnxt_set_tpa(bp, true);
4212 if (rc)
4213 goto err_out;
4214 }
4215
4216 if (BNXT_VF(bp))
4217 bnxt_update_vf_mac(bp);
4218
4219 /* Filter for default vnic 0 */
4220 rc = bnxt_hwrm_set_vnic_filter(bp, 0, 0, bp->dev->dev_addr);
4221 if (rc) {
4222 netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n", rc);
4223 goto err_out;
4224 }
Michael Chan7d2837d2016-05-04 16:56:44 -04004225 vnic->uc_filter_count = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04004226
Michael Chan7d2837d2016-05-04 16:56:44 -04004227 vnic->rx_mask = CFA_L2_SET_RX_MASK_REQ_MASK_BCAST;
Michael Chanc0c050c2015-10-22 16:01:17 -04004228
4229 if ((bp->dev->flags & IFF_PROMISC) && BNXT_PF(bp))
Michael Chan7d2837d2016-05-04 16:56:44 -04004230 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
4231
4232 if (bp->dev->flags & IFF_ALLMULTI) {
4233 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
4234 vnic->mc_list_count = 0;
4235 } else {
4236 u32 mask = 0;
4237
4238 bnxt_mc_list_updated(bp, &mask);
4239 vnic->rx_mask |= mask;
4240 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004241
Michael Chanb664f002015-12-02 01:54:08 -05004242 rc = bnxt_cfg_rx_mode(bp);
4243 if (rc)
Michael Chanc0c050c2015-10-22 16:01:17 -04004244 goto err_out;
Michael Chanc0c050c2015-10-22 16:01:17 -04004245
4246 rc = bnxt_hwrm_set_coal(bp);
4247 if (rc)
4248 netdev_warn(bp->dev, "HWRM set coalescing failure rc: %x\n",
4249 rc);
4250
4251 return 0;
4252
4253err_out:
4254 bnxt_hwrm_resource_free(bp, 0, true);
4255
4256 return rc;
4257}
4258
4259static int bnxt_shutdown_nic(struct bnxt *bp, bool irq_re_init)
4260{
4261 bnxt_hwrm_resource_free(bp, 1, irq_re_init);
4262 return 0;
4263}
4264
4265static int bnxt_init_nic(struct bnxt *bp, bool irq_re_init)
4266{
4267 bnxt_init_rx_rings(bp);
4268 bnxt_init_tx_rings(bp);
4269 bnxt_init_ring_grps(bp, irq_re_init);
4270 bnxt_init_vnics(bp);
4271
4272 return bnxt_init_chip(bp, irq_re_init);
4273}
4274
4275static void bnxt_disable_int(struct bnxt *bp)
4276{
4277 int i;
4278
4279 if (!bp->bnapi)
4280 return;
4281
4282 for (i = 0; i < bp->cp_nr_rings; i++) {
4283 struct bnxt_napi *bnapi = bp->bnapi[i];
4284 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4285
4286 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
4287 }
4288}
4289
4290static void bnxt_enable_int(struct bnxt *bp)
4291{
4292 int i;
4293
4294 atomic_set(&bp->intr_sem, 0);
4295 for (i = 0; i < bp->cp_nr_rings; i++) {
4296 struct bnxt_napi *bnapi = bp->bnapi[i];
4297 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4298
4299 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
4300 }
4301}
4302
4303static int bnxt_set_real_num_queues(struct bnxt *bp)
4304{
4305 int rc;
4306 struct net_device *dev = bp->dev;
4307
4308 rc = netif_set_real_num_tx_queues(dev, bp->tx_nr_rings);
4309 if (rc)
4310 return rc;
4311
4312 rc = netif_set_real_num_rx_queues(dev, bp->rx_nr_rings);
4313 if (rc)
4314 return rc;
4315
4316#ifdef CONFIG_RFS_ACCEL
Michael Chan45019a12015-12-27 18:19:22 -05004317 if (bp->flags & BNXT_FLAG_RFS)
Michael Chanc0c050c2015-10-22 16:01:17 -04004318 dev->rx_cpu_rmap = alloc_irq_cpu_rmap(bp->rx_nr_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04004319#endif
4320
4321 return rc;
4322}
4323
Michael Chan6e6c5a52016-01-02 23:45:02 -05004324static int bnxt_trim_rings(struct bnxt *bp, int *rx, int *tx, int max,
4325 bool shared)
4326{
4327 int _rx = *rx, _tx = *tx;
4328
4329 if (shared) {
4330 *rx = min_t(int, _rx, max);
4331 *tx = min_t(int, _tx, max);
4332 } else {
4333 if (max < 2)
4334 return -ENOMEM;
4335
4336 while (_rx + _tx > max) {
4337 if (_rx > _tx && _rx > 1)
4338 _rx--;
4339 else if (_tx > 1)
4340 _tx--;
4341 }
4342 *rx = _rx;
4343 *tx = _tx;
4344 }
4345 return 0;
4346}
4347
Michael Chanc0c050c2015-10-22 16:01:17 -04004348static int bnxt_setup_msix(struct bnxt *bp)
4349{
4350 struct msix_entry *msix_ent;
4351 struct net_device *dev = bp->dev;
Michael Chan01657bc2016-01-02 23:45:03 -05004352 int i, total_vecs, rc = 0, min = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04004353 const int len = sizeof(bp->irq_tbl[0].name);
4354
4355 bp->flags &= ~BNXT_FLAG_USING_MSIX;
4356 total_vecs = bp->cp_nr_rings;
4357
4358 msix_ent = kcalloc(total_vecs, sizeof(struct msix_entry), GFP_KERNEL);
4359 if (!msix_ent)
4360 return -ENOMEM;
4361
4362 for (i = 0; i < total_vecs; i++) {
4363 msix_ent[i].entry = i;
4364 msix_ent[i].vector = 0;
4365 }
4366
Michael Chan01657bc2016-01-02 23:45:03 -05004367 if (!(bp->flags & BNXT_FLAG_SHARED_RINGS))
4368 min = 2;
4369
4370 total_vecs = pci_enable_msix_range(bp->pdev, msix_ent, min, total_vecs);
Michael Chanc0c050c2015-10-22 16:01:17 -04004371 if (total_vecs < 0) {
4372 rc = -ENODEV;
4373 goto msix_setup_exit;
4374 }
4375
4376 bp->irq_tbl = kcalloc(total_vecs, sizeof(struct bnxt_irq), GFP_KERNEL);
4377 if (bp->irq_tbl) {
4378 int tcs;
4379
4380 /* Trim rings based upon num of vectors allocated */
Michael Chan6e6c5a52016-01-02 23:45:02 -05004381 rc = bnxt_trim_rings(bp, &bp->rx_nr_rings, &bp->tx_nr_rings,
Michael Chan01657bc2016-01-02 23:45:03 -05004382 total_vecs, min == 1);
Michael Chan6e6c5a52016-01-02 23:45:02 -05004383 if (rc)
4384 goto msix_setup_exit;
4385
Michael Chanc0c050c2015-10-22 16:01:17 -04004386 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
4387 tcs = netdev_get_num_tc(dev);
4388 if (tcs > 1) {
4389 bp->tx_nr_rings_per_tc = bp->tx_nr_rings / tcs;
4390 if (bp->tx_nr_rings_per_tc == 0) {
4391 netdev_reset_tc(dev);
4392 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
4393 } else {
4394 int i, off, count;
4395
4396 bp->tx_nr_rings = bp->tx_nr_rings_per_tc * tcs;
4397 for (i = 0; i < tcs; i++) {
4398 count = bp->tx_nr_rings_per_tc;
4399 off = i * count;
4400 netdev_set_tc_queue(dev, i, count, off);
4401 }
4402 }
4403 }
Michael Chan01657bc2016-01-02 23:45:03 -05004404 bp->cp_nr_rings = total_vecs;
Michael Chanc0c050c2015-10-22 16:01:17 -04004405
4406 for (i = 0; i < bp->cp_nr_rings; i++) {
Michael Chan01657bc2016-01-02 23:45:03 -05004407 char *attr;
4408
Michael Chanc0c050c2015-10-22 16:01:17 -04004409 bp->irq_tbl[i].vector = msix_ent[i].vector;
Michael Chan01657bc2016-01-02 23:45:03 -05004410 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
4411 attr = "TxRx";
4412 else if (i < bp->rx_nr_rings)
4413 attr = "rx";
4414 else
4415 attr = "tx";
4416
Michael Chanc0c050c2015-10-22 16:01:17 -04004417 snprintf(bp->irq_tbl[i].name, len,
Michael Chan01657bc2016-01-02 23:45:03 -05004418 "%s-%s-%d", dev->name, attr, i);
Michael Chanc0c050c2015-10-22 16:01:17 -04004419 bp->irq_tbl[i].handler = bnxt_msix;
4420 }
4421 rc = bnxt_set_real_num_queues(bp);
4422 if (rc)
4423 goto msix_setup_exit;
4424 } else {
4425 rc = -ENOMEM;
4426 goto msix_setup_exit;
4427 }
4428 bp->flags |= BNXT_FLAG_USING_MSIX;
4429 kfree(msix_ent);
4430 return 0;
4431
4432msix_setup_exit:
4433 netdev_err(bp->dev, "bnxt_setup_msix err: %x\n", rc);
4434 pci_disable_msix(bp->pdev);
4435 kfree(msix_ent);
4436 return rc;
4437}
4438
4439static int bnxt_setup_inta(struct bnxt *bp)
4440{
4441 int rc;
4442 const int len = sizeof(bp->irq_tbl[0].name);
4443
4444 if (netdev_get_num_tc(bp->dev))
4445 netdev_reset_tc(bp->dev);
4446
4447 bp->irq_tbl = kcalloc(1, sizeof(struct bnxt_irq), GFP_KERNEL);
4448 if (!bp->irq_tbl) {
4449 rc = -ENOMEM;
4450 return rc;
4451 }
4452 bp->rx_nr_rings = 1;
4453 bp->tx_nr_rings = 1;
4454 bp->cp_nr_rings = 1;
4455 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
Michael Chan01657bc2016-01-02 23:45:03 -05004456 bp->flags |= BNXT_FLAG_SHARED_RINGS;
Michael Chanc0c050c2015-10-22 16:01:17 -04004457 bp->irq_tbl[0].vector = bp->pdev->irq;
4458 snprintf(bp->irq_tbl[0].name, len,
4459 "%s-%s-%d", bp->dev->name, "TxRx", 0);
4460 bp->irq_tbl[0].handler = bnxt_inta;
4461 rc = bnxt_set_real_num_queues(bp);
4462 return rc;
4463}
4464
4465static int bnxt_setup_int_mode(struct bnxt *bp)
4466{
4467 int rc = 0;
4468
4469 if (bp->flags & BNXT_FLAG_MSIX_CAP)
4470 rc = bnxt_setup_msix(bp);
4471
Michael Chan1fa72e22016-04-25 02:30:49 -04004472 if (!(bp->flags & BNXT_FLAG_USING_MSIX) && BNXT_PF(bp)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04004473 /* fallback to INTA */
4474 rc = bnxt_setup_inta(bp);
4475 }
4476 return rc;
4477}
4478
4479static void bnxt_free_irq(struct bnxt *bp)
4480{
4481 struct bnxt_irq *irq;
4482 int i;
4483
4484#ifdef CONFIG_RFS_ACCEL
4485 free_irq_cpu_rmap(bp->dev->rx_cpu_rmap);
4486 bp->dev->rx_cpu_rmap = NULL;
4487#endif
4488 if (!bp->irq_tbl)
4489 return;
4490
4491 for (i = 0; i < bp->cp_nr_rings; i++) {
4492 irq = &bp->irq_tbl[i];
4493 if (irq->requested)
4494 free_irq(irq->vector, bp->bnapi[i]);
4495 irq->requested = 0;
4496 }
4497 if (bp->flags & BNXT_FLAG_USING_MSIX)
4498 pci_disable_msix(bp->pdev);
4499 kfree(bp->irq_tbl);
4500 bp->irq_tbl = NULL;
4501}
4502
4503static int bnxt_request_irq(struct bnxt *bp)
4504{
Michael Chanb81a90d2016-01-02 23:45:01 -05004505 int i, j, rc = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04004506 unsigned long flags = 0;
4507#ifdef CONFIG_RFS_ACCEL
4508 struct cpu_rmap *rmap = bp->dev->rx_cpu_rmap;
4509#endif
4510
4511 if (!(bp->flags & BNXT_FLAG_USING_MSIX))
4512 flags = IRQF_SHARED;
4513
Michael Chanb81a90d2016-01-02 23:45:01 -05004514 for (i = 0, j = 0; i < bp->cp_nr_rings; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04004515 struct bnxt_irq *irq = &bp->irq_tbl[i];
4516#ifdef CONFIG_RFS_ACCEL
Michael Chanb81a90d2016-01-02 23:45:01 -05004517 if (rmap && bp->bnapi[i]->rx_ring) {
Michael Chanc0c050c2015-10-22 16:01:17 -04004518 rc = irq_cpu_rmap_add(rmap, irq->vector);
4519 if (rc)
4520 netdev_warn(bp->dev, "failed adding irq rmap for ring %d\n",
Michael Chanb81a90d2016-01-02 23:45:01 -05004521 j);
4522 j++;
Michael Chanc0c050c2015-10-22 16:01:17 -04004523 }
4524#endif
4525 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
4526 bp->bnapi[i]);
4527 if (rc)
4528 break;
4529
4530 irq->requested = 1;
4531 }
4532 return rc;
4533}
4534
4535static void bnxt_del_napi(struct bnxt *bp)
4536{
4537 int i;
4538
4539 if (!bp->bnapi)
4540 return;
4541
4542 for (i = 0; i < bp->cp_nr_rings; i++) {
4543 struct bnxt_napi *bnapi = bp->bnapi[i];
4544
4545 napi_hash_del(&bnapi->napi);
4546 netif_napi_del(&bnapi->napi);
4547 }
4548}
4549
4550static void bnxt_init_napi(struct bnxt *bp)
4551{
4552 int i;
4553 struct bnxt_napi *bnapi;
4554
4555 if (bp->flags & BNXT_FLAG_USING_MSIX) {
4556 for (i = 0; i < bp->cp_nr_rings; i++) {
4557 bnapi = bp->bnapi[i];
4558 netif_napi_add(bp->dev, &bnapi->napi,
4559 bnxt_poll, 64);
Michael Chanc0c050c2015-10-22 16:01:17 -04004560 }
4561 } else {
4562 bnapi = bp->bnapi[0];
4563 netif_napi_add(bp->dev, &bnapi->napi, bnxt_poll, 64);
Michael Chanc0c050c2015-10-22 16:01:17 -04004564 }
4565}
4566
4567static void bnxt_disable_napi(struct bnxt *bp)
4568{
4569 int i;
4570
4571 if (!bp->bnapi)
4572 return;
4573
4574 for (i = 0; i < bp->cp_nr_rings; i++) {
4575 napi_disable(&bp->bnapi[i]->napi);
4576 bnxt_disable_poll(bp->bnapi[i]);
4577 }
4578}
4579
4580static void bnxt_enable_napi(struct bnxt *bp)
4581{
4582 int i;
4583
4584 for (i = 0; i < bp->cp_nr_rings; i++) {
Michael Chanfa7e2812016-05-10 19:18:00 -04004585 bp->bnapi[i]->in_reset = false;
Michael Chanc0c050c2015-10-22 16:01:17 -04004586 bnxt_enable_poll(bp->bnapi[i]);
4587 napi_enable(&bp->bnapi[i]->napi);
4588 }
4589}
4590
4591static void bnxt_tx_disable(struct bnxt *bp)
4592{
4593 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04004594 struct bnxt_tx_ring_info *txr;
4595 struct netdev_queue *txq;
4596
Michael Chanb6ab4b02016-01-02 23:44:59 -05004597 if (bp->tx_ring) {
Michael Chanc0c050c2015-10-22 16:01:17 -04004598 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004599 txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04004600 txq = netdev_get_tx_queue(bp->dev, i);
4601 __netif_tx_lock(txq, smp_processor_id());
4602 txr->dev_state = BNXT_DEV_STATE_CLOSING;
4603 __netif_tx_unlock(txq);
4604 }
4605 }
4606 /* Stop all TX queues */
4607 netif_tx_disable(bp->dev);
4608 netif_carrier_off(bp->dev);
4609}
4610
4611static void bnxt_tx_enable(struct bnxt *bp)
4612{
4613 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04004614 struct bnxt_tx_ring_info *txr;
4615 struct netdev_queue *txq;
4616
4617 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004618 txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04004619 txq = netdev_get_tx_queue(bp->dev, i);
4620 txr->dev_state = 0;
4621 }
4622 netif_tx_wake_all_queues(bp->dev);
4623 if (bp->link_info.link_up)
4624 netif_carrier_on(bp->dev);
4625}
4626
4627static void bnxt_report_link(struct bnxt *bp)
4628{
4629 if (bp->link_info.link_up) {
4630 const char *duplex;
4631 const char *flow_ctrl;
4632 u16 speed;
4633
4634 netif_carrier_on(bp->dev);
4635 if (bp->link_info.duplex == BNXT_LINK_DUPLEX_FULL)
4636 duplex = "full";
4637 else
4638 duplex = "half";
4639 if (bp->link_info.pause == BNXT_LINK_PAUSE_BOTH)
4640 flow_ctrl = "ON - receive & transmit";
4641 else if (bp->link_info.pause == BNXT_LINK_PAUSE_TX)
4642 flow_ctrl = "ON - transmit";
4643 else if (bp->link_info.pause == BNXT_LINK_PAUSE_RX)
4644 flow_ctrl = "ON - receive";
4645 else
4646 flow_ctrl = "none";
4647 speed = bnxt_fw_to_ethtool_speed(bp->link_info.link_speed);
4648 netdev_info(bp->dev, "NIC Link is Up, %d Mbps %s duplex, Flow control: %s\n",
4649 speed, duplex, flow_ctrl);
Michael Chan170ce012016-04-05 14:08:57 -04004650 if (bp->flags & BNXT_FLAG_EEE_CAP)
4651 netdev_info(bp->dev, "EEE is %s\n",
4652 bp->eee.eee_active ? "active" :
4653 "not active");
Michael Chanc0c050c2015-10-22 16:01:17 -04004654 } else {
4655 netif_carrier_off(bp->dev);
4656 netdev_err(bp->dev, "NIC Link is Down\n");
4657 }
4658}
4659
Michael Chan170ce012016-04-05 14:08:57 -04004660static int bnxt_hwrm_phy_qcaps(struct bnxt *bp)
4661{
4662 int rc = 0;
4663 struct hwrm_port_phy_qcaps_input req = {0};
4664 struct hwrm_port_phy_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
4665
4666 if (bp->hwrm_spec_code < 0x10201)
4667 return 0;
4668
4669 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_QCAPS, -1, -1);
4670
4671 mutex_lock(&bp->hwrm_cmd_lock);
4672 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4673 if (rc)
4674 goto hwrm_phy_qcaps_exit;
4675
4676 if (resp->eee_supported & PORT_PHY_QCAPS_RESP_EEE_SUPPORTED) {
4677 struct ethtool_eee *eee = &bp->eee;
4678 u16 fw_speeds = le16_to_cpu(resp->supported_speeds_eee_mode);
4679
4680 bp->flags |= BNXT_FLAG_EEE_CAP;
4681 eee->supported = _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
4682 bp->lpi_tmr_lo = le32_to_cpu(resp->tx_lpi_timer_low) &
4683 PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_LOW_MASK;
4684 bp->lpi_tmr_hi = le32_to_cpu(resp->valid_tx_lpi_timer_high) &
4685 PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_HIGH_MASK;
4686 }
4687
4688hwrm_phy_qcaps_exit:
4689 mutex_unlock(&bp->hwrm_cmd_lock);
4690 return rc;
4691}
4692
Michael Chanc0c050c2015-10-22 16:01:17 -04004693static int bnxt_update_link(struct bnxt *bp, bool chng_link_state)
4694{
4695 int rc = 0;
4696 struct bnxt_link_info *link_info = &bp->link_info;
4697 struct hwrm_port_phy_qcfg_input req = {0};
4698 struct hwrm_port_phy_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
4699 u8 link_up = link_info->link_up;
4700
4701 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_QCFG, -1, -1);
4702
4703 mutex_lock(&bp->hwrm_cmd_lock);
4704 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4705 if (rc) {
4706 mutex_unlock(&bp->hwrm_cmd_lock);
4707 return rc;
4708 }
4709
4710 memcpy(&link_info->phy_qcfg_resp, resp, sizeof(*resp));
4711 link_info->phy_link_status = resp->link;
4712 link_info->duplex = resp->duplex;
4713 link_info->pause = resp->pause;
4714 link_info->auto_mode = resp->auto_mode;
4715 link_info->auto_pause_setting = resp->auto_pause;
Michael Chan32773602016-03-07 15:38:42 -05004716 link_info->lp_pause = resp->link_partner_adv_pause;
Michael Chanc0c050c2015-10-22 16:01:17 -04004717 link_info->force_pause_setting = resp->force_pause;
Michael Chanc1935542015-12-27 18:19:28 -05004718 link_info->duplex_setting = resp->duplex;
Michael Chanc0c050c2015-10-22 16:01:17 -04004719 if (link_info->phy_link_status == BNXT_LINK_LINK)
4720 link_info->link_speed = le16_to_cpu(resp->link_speed);
4721 else
4722 link_info->link_speed = 0;
4723 link_info->force_link_speed = le16_to_cpu(resp->force_link_speed);
Michael Chanc0c050c2015-10-22 16:01:17 -04004724 link_info->support_speeds = le16_to_cpu(resp->support_speeds);
4725 link_info->auto_link_speeds = le16_to_cpu(resp->auto_link_speed_mask);
Michael Chan32773602016-03-07 15:38:42 -05004726 link_info->lp_auto_link_speeds =
4727 le16_to_cpu(resp->link_partner_adv_speeds);
Michael Chanc0c050c2015-10-22 16:01:17 -04004728 link_info->preemphasis = le32_to_cpu(resp->preemphasis);
4729 link_info->phy_ver[0] = resp->phy_maj;
4730 link_info->phy_ver[1] = resp->phy_min;
4731 link_info->phy_ver[2] = resp->phy_bld;
4732 link_info->media_type = resp->media_type;
Michael Chan03efbec2016-04-11 04:11:11 -04004733 link_info->phy_type = resp->phy_type;
Michael Chan11f15ed2016-04-05 14:08:55 -04004734 link_info->transceiver = resp->xcvr_pkg_type;
Michael Chan170ce012016-04-05 14:08:57 -04004735 link_info->phy_addr = resp->eee_config_phy_addr &
4736 PORT_PHY_QCFG_RESP_PHY_ADDR_MASK;
Michael Chanc0c050c2015-10-22 16:01:17 -04004737
Michael Chan170ce012016-04-05 14:08:57 -04004738 if (bp->flags & BNXT_FLAG_EEE_CAP) {
4739 struct ethtool_eee *eee = &bp->eee;
4740 u16 fw_speeds;
4741
4742 eee->eee_active = 0;
4743 if (resp->eee_config_phy_addr &
4744 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ACTIVE) {
4745 eee->eee_active = 1;
4746 fw_speeds = le16_to_cpu(
4747 resp->link_partner_adv_eee_link_speed_mask);
4748 eee->lp_advertised =
4749 _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
4750 }
4751
4752 /* Pull initial EEE config */
4753 if (!chng_link_state) {
4754 if (resp->eee_config_phy_addr &
4755 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ENABLED)
4756 eee->eee_enabled = 1;
4757
4758 fw_speeds = le16_to_cpu(resp->adv_eee_link_speed_mask);
4759 eee->advertised =
4760 _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
4761
4762 if (resp->eee_config_phy_addr &
4763 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_TX_LPI) {
4764 __le32 tmr;
4765
4766 eee->tx_lpi_enabled = 1;
4767 tmr = resp->xcvr_identifier_type_tx_lpi_timer;
4768 eee->tx_lpi_timer = le32_to_cpu(tmr) &
4769 PORT_PHY_QCFG_RESP_TX_LPI_TIMER_MASK;
4770 }
4771 }
4772 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004773 /* TODO: need to add more logic to report VF link */
4774 if (chng_link_state) {
4775 if (link_info->phy_link_status == BNXT_LINK_LINK)
4776 link_info->link_up = 1;
4777 else
4778 link_info->link_up = 0;
4779 if (link_up != link_info->link_up)
4780 bnxt_report_link(bp);
4781 } else {
4782 /* alwasy link down if not require to update link state */
4783 link_info->link_up = 0;
4784 }
4785 mutex_unlock(&bp->hwrm_cmd_lock);
4786 return 0;
4787}
4788
4789static void
4790bnxt_hwrm_set_pause_common(struct bnxt *bp, struct hwrm_port_phy_cfg_input *req)
4791{
4792 if (bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) {
Michael Chanc9ee9512016-04-05 14:08:56 -04004793 if (bp->hwrm_spec_code >= 0x10201)
4794 req->auto_pause =
4795 PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE;
Michael Chanc0c050c2015-10-22 16:01:17 -04004796 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
4797 req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_RX;
4798 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
Michael Chan49b5c7a2016-03-28 19:46:06 -04004799 req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_TX;
Michael Chanc0c050c2015-10-22 16:01:17 -04004800 req->enables |=
4801 cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE);
4802 } else {
4803 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
4804 req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_RX;
4805 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
4806 req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_TX;
4807 req->enables |=
4808 cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_FORCE_PAUSE);
Michael Chanc9ee9512016-04-05 14:08:56 -04004809 if (bp->hwrm_spec_code >= 0x10201) {
4810 req->auto_pause = req->force_pause;
4811 req->enables |= cpu_to_le32(
4812 PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE);
4813 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004814 }
4815}
4816
4817static void bnxt_hwrm_set_link_common(struct bnxt *bp,
4818 struct hwrm_port_phy_cfg_input *req)
4819{
4820 u8 autoneg = bp->link_info.autoneg;
4821 u16 fw_link_speed = bp->link_info.req_link_speed;
4822 u32 advertising = bp->link_info.advertising;
4823
4824 if (autoneg & BNXT_AUTONEG_SPEED) {
4825 req->auto_mode |=
Michael Chan11f15ed2016-04-05 14:08:55 -04004826 PORT_PHY_CFG_REQ_AUTO_MODE_SPEED_MASK;
Michael Chanc0c050c2015-10-22 16:01:17 -04004827
4828 req->enables |= cpu_to_le32(
4829 PORT_PHY_CFG_REQ_ENABLES_AUTO_LINK_SPEED_MASK);
4830 req->auto_link_speed_mask = cpu_to_le16(advertising);
4831
4832 req->enables |= cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_MODE);
4833 req->flags |=
4834 cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESTART_AUTONEG);
4835 } else {
4836 req->force_link_speed = cpu_to_le16(fw_link_speed);
4837 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_FORCE);
4838 }
4839
Michael Chanc0c050c2015-10-22 16:01:17 -04004840 /* tell chimp that the setting takes effect immediately */
4841 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESET_PHY);
4842}
4843
4844int bnxt_hwrm_set_pause(struct bnxt *bp)
4845{
4846 struct hwrm_port_phy_cfg_input req = {0};
4847 int rc;
4848
4849 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
4850 bnxt_hwrm_set_pause_common(bp, &req);
4851
4852 if ((bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) ||
4853 bp->link_info.force_link_chng)
4854 bnxt_hwrm_set_link_common(bp, &req);
4855
4856 mutex_lock(&bp->hwrm_cmd_lock);
4857 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4858 if (!rc && !(bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL)) {
4859 /* since changing of pause setting doesn't trigger any link
4860 * change event, the driver needs to update the current pause
4861 * result upon successfully return of the phy_cfg command
4862 */
4863 bp->link_info.pause =
4864 bp->link_info.force_pause_setting = bp->link_info.req_flow_ctrl;
4865 bp->link_info.auto_pause_setting = 0;
4866 if (!bp->link_info.force_link_chng)
4867 bnxt_report_link(bp);
4868 }
4869 bp->link_info.force_link_chng = false;
4870 mutex_unlock(&bp->hwrm_cmd_lock);
4871 return rc;
4872}
4873
Michael Chan939f7f02016-04-05 14:08:58 -04004874static void bnxt_hwrm_set_eee(struct bnxt *bp,
4875 struct hwrm_port_phy_cfg_input *req)
4876{
4877 struct ethtool_eee *eee = &bp->eee;
4878
4879 if (eee->eee_enabled) {
4880 u16 eee_speeds;
4881 u32 flags = PORT_PHY_CFG_REQ_FLAGS_EEE_ENABLE;
4882
4883 if (eee->tx_lpi_enabled)
4884 flags |= PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_ENABLE;
4885 else
4886 flags |= PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_DISABLE;
4887
4888 req->flags |= cpu_to_le32(flags);
4889 eee_speeds = bnxt_get_fw_auto_link_speeds(eee->advertised);
4890 req->eee_link_speed_mask = cpu_to_le16(eee_speeds);
4891 req->tx_lpi_timer = cpu_to_le32(eee->tx_lpi_timer);
4892 } else {
4893 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_EEE_DISABLE);
4894 }
4895}
4896
4897int bnxt_hwrm_set_link_setting(struct bnxt *bp, bool set_pause, bool set_eee)
Michael Chanc0c050c2015-10-22 16:01:17 -04004898{
4899 struct hwrm_port_phy_cfg_input req = {0};
4900
4901 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
4902 if (set_pause)
4903 bnxt_hwrm_set_pause_common(bp, &req);
4904
4905 bnxt_hwrm_set_link_common(bp, &req);
Michael Chan939f7f02016-04-05 14:08:58 -04004906
4907 if (set_eee)
4908 bnxt_hwrm_set_eee(bp, &req);
Michael Chanc0c050c2015-10-22 16:01:17 -04004909 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4910}
4911
Michael Chan33f7d552016-04-11 04:11:12 -04004912static int bnxt_hwrm_shutdown_link(struct bnxt *bp)
4913{
4914 struct hwrm_port_phy_cfg_input req = {0};
4915
4916 if (BNXT_VF(bp))
4917 return 0;
4918
4919 if (pci_num_vf(bp->pdev))
4920 return 0;
4921
4922 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
4923 req.flags = cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_FORCE_LINK_DOWN);
4924 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4925}
4926
Michael Chan939f7f02016-04-05 14:08:58 -04004927static bool bnxt_eee_config_ok(struct bnxt *bp)
4928{
4929 struct ethtool_eee *eee = &bp->eee;
4930 struct bnxt_link_info *link_info = &bp->link_info;
4931
4932 if (!(bp->flags & BNXT_FLAG_EEE_CAP))
4933 return true;
4934
4935 if (eee->eee_enabled) {
4936 u32 advertising =
4937 _bnxt_fw_to_ethtool_adv_spds(link_info->advertising, 0);
4938
4939 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED)) {
4940 eee->eee_enabled = 0;
4941 return false;
4942 }
4943 if (eee->advertised & ~advertising) {
4944 eee->advertised = advertising & eee->supported;
4945 return false;
4946 }
4947 }
4948 return true;
4949}
4950
Michael Chanc0c050c2015-10-22 16:01:17 -04004951static int bnxt_update_phy_setting(struct bnxt *bp)
4952{
4953 int rc;
4954 bool update_link = false;
4955 bool update_pause = false;
Michael Chan939f7f02016-04-05 14:08:58 -04004956 bool update_eee = false;
Michael Chanc0c050c2015-10-22 16:01:17 -04004957 struct bnxt_link_info *link_info = &bp->link_info;
4958
4959 rc = bnxt_update_link(bp, true);
4960 if (rc) {
4961 netdev_err(bp->dev, "failed to update link (rc: %x)\n",
4962 rc);
4963 return rc;
4964 }
4965 if ((link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
Michael Chanc9ee9512016-04-05 14:08:56 -04004966 (link_info->auto_pause_setting & BNXT_LINK_PAUSE_BOTH) !=
4967 link_info->req_flow_ctrl)
Michael Chanc0c050c2015-10-22 16:01:17 -04004968 update_pause = true;
4969 if (!(link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
4970 link_info->force_pause_setting != link_info->req_flow_ctrl)
4971 update_pause = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04004972 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED)) {
4973 if (BNXT_AUTO_MODE(link_info->auto_mode))
4974 update_link = true;
4975 if (link_info->req_link_speed != link_info->force_link_speed)
4976 update_link = true;
Michael Chande730182016-02-19 19:43:20 -05004977 if (link_info->req_duplex != link_info->duplex_setting)
4978 update_link = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04004979 } else {
4980 if (link_info->auto_mode == BNXT_LINK_AUTO_NONE)
4981 update_link = true;
4982 if (link_info->advertising != link_info->auto_link_speeds)
4983 update_link = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04004984 }
4985
Michael Chan939f7f02016-04-05 14:08:58 -04004986 if (!bnxt_eee_config_ok(bp))
4987 update_eee = true;
4988
Michael Chanc0c050c2015-10-22 16:01:17 -04004989 if (update_link)
Michael Chan939f7f02016-04-05 14:08:58 -04004990 rc = bnxt_hwrm_set_link_setting(bp, update_pause, update_eee);
Michael Chanc0c050c2015-10-22 16:01:17 -04004991 else if (update_pause)
4992 rc = bnxt_hwrm_set_pause(bp);
4993 if (rc) {
4994 netdev_err(bp->dev, "failed to update phy setting (rc: %x)\n",
4995 rc);
4996 return rc;
4997 }
4998
4999 return rc;
5000}
5001
Jeffrey Huang11809492015-11-05 16:25:49 -05005002/* Common routine to pre-map certain register block to different GRC window.
5003 * A PF has 16 4K windows and a VF has 4 4K windows. However, only 15 windows
5004 * in PF and 3 windows in VF that can be customized to map in different
5005 * register blocks.
5006 */
5007static void bnxt_preset_reg_win(struct bnxt *bp)
5008{
5009 if (BNXT_PF(bp)) {
5010 /* CAG registers map to GRC window #4 */
5011 writel(BNXT_CAG_REG_BASE,
5012 bp->bar0 + BNXT_GRCPF_REG_WINDOW_BASE_OUT + 12);
5013 }
5014}
5015
Michael Chanc0c050c2015-10-22 16:01:17 -04005016static int __bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
5017{
5018 int rc = 0;
5019
Jeffrey Huang11809492015-11-05 16:25:49 -05005020 bnxt_preset_reg_win(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005021 netif_carrier_off(bp->dev);
5022 if (irq_re_init) {
5023 rc = bnxt_setup_int_mode(bp);
5024 if (rc) {
5025 netdev_err(bp->dev, "bnxt_setup_int_mode err: %x\n",
5026 rc);
5027 return rc;
5028 }
5029 }
5030 if ((bp->flags & BNXT_FLAG_RFS) &&
5031 !(bp->flags & BNXT_FLAG_USING_MSIX)) {
5032 /* disable RFS if falling back to INTA */
5033 bp->dev->hw_features &= ~NETIF_F_NTUPLE;
5034 bp->flags &= ~BNXT_FLAG_RFS;
5035 }
5036
5037 rc = bnxt_alloc_mem(bp, irq_re_init);
5038 if (rc) {
5039 netdev_err(bp->dev, "bnxt_alloc_mem err: %x\n", rc);
5040 goto open_err_free_mem;
5041 }
5042
5043 if (irq_re_init) {
5044 bnxt_init_napi(bp);
5045 rc = bnxt_request_irq(bp);
5046 if (rc) {
5047 netdev_err(bp->dev, "bnxt_request_irq err: %x\n", rc);
5048 goto open_err;
5049 }
5050 }
5051
5052 bnxt_enable_napi(bp);
5053
5054 rc = bnxt_init_nic(bp, irq_re_init);
5055 if (rc) {
5056 netdev_err(bp->dev, "bnxt_init_nic err: %x\n", rc);
5057 goto open_err;
5058 }
5059
5060 if (link_re_init) {
5061 rc = bnxt_update_phy_setting(bp);
5062 if (rc)
Michael Chanba41d462016-02-19 19:43:21 -05005063 netdev_warn(bp->dev, "failed to update phy settings\n");
Michael Chanc0c050c2015-10-22 16:01:17 -04005064 }
5065
5066 if (irq_re_init) {
5067#if defined(CONFIG_VXLAN) || defined(CONFIG_VXLAN_MODULE)
5068 vxlan_get_rx_port(bp->dev);
5069#endif
5070 if (!bnxt_hwrm_tunnel_dst_port_alloc(
5071 bp, htons(0x17c1),
5072 TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE))
5073 bp->nge_port_cnt = 1;
5074 }
5075
Michael Chancaefe522015-12-09 19:35:42 -05005076 set_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04005077 bnxt_enable_int(bp);
5078 /* Enable TX queues */
5079 bnxt_tx_enable(bp);
5080 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chan035a1532016-02-19 19:43:19 -05005081 bnxt_update_link(bp, true);
Michael Chanc0c050c2015-10-22 16:01:17 -04005082
5083 return 0;
5084
5085open_err:
5086 bnxt_disable_napi(bp);
5087 bnxt_del_napi(bp);
5088
5089open_err_free_mem:
5090 bnxt_free_skbs(bp);
5091 bnxt_free_irq(bp);
5092 bnxt_free_mem(bp, true);
5093 return rc;
5094}
5095
5096/* rtnl_lock held */
5097int bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
5098{
5099 int rc = 0;
5100
5101 rc = __bnxt_open_nic(bp, irq_re_init, link_re_init);
5102 if (rc) {
5103 netdev_err(bp->dev, "nic open fail (rc: %x)\n", rc);
5104 dev_close(bp->dev);
5105 }
5106 return rc;
5107}
5108
5109static int bnxt_open(struct net_device *dev)
5110{
5111 struct bnxt *bp = netdev_priv(dev);
5112 int rc = 0;
5113
5114 rc = bnxt_hwrm_func_reset(bp);
5115 if (rc) {
5116 netdev_err(bp->dev, "hwrm chip reset failure rc: %x\n",
5117 rc);
5118 rc = -1;
5119 return rc;
5120 }
5121 return __bnxt_open_nic(bp, true, true);
5122}
5123
5124static void bnxt_disable_int_sync(struct bnxt *bp)
5125{
5126 int i;
5127
5128 atomic_inc(&bp->intr_sem);
5129 if (!netif_running(bp->dev))
5130 return;
5131
5132 bnxt_disable_int(bp);
5133 for (i = 0; i < bp->cp_nr_rings; i++)
5134 synchronize_irq(bp->irq_tbl[i].vector);
5135}
5136
5137int bnxt_close_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
5138{
5139 int rc = 0;
5140
5141#ifdef CONFIG_BNXT_SRIOV
5142 if (bp->sriov_cfg) {
5143 rc = wait_event_interruptible_timeout(bp->sriov_cfg_wait,
5144 !bp->sriov_cfg,
5145 BNXT_SRIOV_CFG_WAIT_TMO);
5146 if (rc)
5147 netdev_warn(bp->dev, "timeout waiting for SRIOV config operation to complete!\n");
5148 }
5149#endif
5150 /* Change device state to avoid TX queue wake up's */
5151 bnxt_tx_disable(bp);
5152
Michael Chancaefe522015-12-09 19:35:42 -05005153 clear_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chan4cebdce2015-12-09 19:35:43 -05005154 smp_mb__after_atomic();
5155 while (test_bit(BNXT_STATE_IN_SP_TASK, &bp->state))
5156 msleep(20);
Michael Chanc0c050c2015-10-22 16:01:17 -04005157
5158 /* Flush rings before disabling interrupts */
5159 bnxt_shutdown_nic(bp, irq_re_init);
5160
5161 /* TODO CHIMP_FW: Link/PHY related cleanup if (link_re_init) */
5162
5163 bnxt_disable_napi(bp);
5164 bnxt_disable_int_sync(bp);
5165 del_timer_sync(&bp->timer);
5166 bnxt_free_skbs(bp);
5167
5168 if (irq_re_init) {
5169 bnxt_free_irq(bp);
5170 bnxt_del_napi(bp);
5171 }
5172 bnxt_free_mem(bp, irq_re_init);
5173 return rc;
5174}
5175
5176static int bnxt_close(struct net_device *dev)
5177{
5178 struct bnxt *bp = netdev_priv(dev);
5179
5180 bnxt_close_nic(bp, true, true);
Michael Chan33f7d552016-04-11 04:11:12 -04005181 bnxt_hwrm_shutdown_link(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005182 return 0;
5183}
5184
5185/* rtnl_lock held */
5186static int bnxt_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
5187{
5188 switch (cmd) {
5189 case SIOCGMIIPHY:
5190 /* fallthru */
5191 case SIOCGMIIREG: {
5192 if (!netif_running(dev))
5193 return -EAGAIN;
5194
5195 return 0;
5196 }
5197
5198 case SIOCSMIIREG:
5199 if (!netif_running(dev))
5200 return -EAGAIN;
5201
5202 return 0;
5203
5204 default:
5205 /* do nothing */
5206 break;
5207 }
5208 return -EOPNOTSUPP;
5209}
5210
5211static struct rtnl_link_stats64 *
5212bnxt_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
5213{
5214 u32 i;
5215 struct bnxt *bp = netdev_priv(dev);
5216
5217 memset(stats, 0, sizeof(struct rtnl_link_stats64));
5218
5219 if (!bp->bnapi)
5220 return stats;
5221
5222 /* TODO check if we need to synchronize with bnxt_close path */
5223 for (i = 0; i < bp->cp_nr_rings; i++) {
5224 struct bnxt_napi *bnapi = bp->bnapi[i];
5225 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
5226 struct ctx_hw_stats *hw_stats = cpr->hw_stats;
5227
5228 stats->rx_packets += le64_to_cpu(hw_stats->rx_ucast_pkts);
5229 stats->rx_packets += le64_to_cpu(hw_stats->rx_mcast_pkts);
5230 stats->rx_packets += le64_to_cpu(hw_stats->rx_bcast_pkts);
5231
5232 stats->tx_packets += le64_to_cpu(hw_stats->tx_ucast_pkts);
5233 stats->tx_packets += le64_to_cpu(hw_stats->tx_mcast_pkts);
5234 stats->tx_packets += le64_to_cpu(hw_stats->tx_bcast_pkts);
5235
5236 stats->rx_bytes += le64_to_cpu(hw_stats->rx_ucast_bytes);
5237 stats->rx_bytes += le64_to_cpu(hw_stats->rx_mcast_bytes);
5238 stats->rx_bytes += le64_to_cpu(hw_stats->rx_bcast_bytes);
5239
5240 stats->tx_bytes += le64_to_cpu(hw_stats->tx_ucast_bytes);
5241 stats->tx_bytes += le64_to_cpu(hw_stats->tx_mcast_bytes);
5242 stats->tx_bytes += le64_to_cpu(hw_stats->tx_bcast_bytes);
5243
5244 stats->rx_missed_errors +=
5245 le64_to_cpu(hw_stats->rx_discard_pkts);
5246
5247 stats->multicast += le64_to_cpu(hw_stats->rx_mcast_pkts);
5248
Michael Chanc0c050c2015-10-22 16:01:17 -04005249 stats->tx_dropped += le64_to_cpu(hw_stats->tx_drop_pkts);
5250 }
5251
Michael Chan9947f832016-03-07 15:38:46 -05005252 if (bp->flags & BNXT_FLAG_PORT_STATS) {
5253 struct rx_port_stats *rx = bp->hw_rx_port_stats;
5254 struct tx_port_stats *tx = bp->hw_tx_port_stats;
5255
5256 stats->rx_crc_errors = le64_to_cpu(rx->rx_fcs_err_frames);
5257 stats->rx_frame_errors = le64_to_cpu(rx->rx_align_err_frames);
5258 stats->rx_length_errors = le64_to_cpu(rx->rx_undrsz_frames) +
5259 le64_to_cpu(rx->rx_ovrsz_frames) +
5260 le64_to_cpu(rx->rx_runt_frames);
5261 stats->rx_errors = le64_to_cpu(rx->rx_false_carrier_frames) +
5262 le64_to_cpu(rx->rx_jbr_frames);
5263 stats->collisions = le64_to_cpu(tx->tx_total_collisions);
5264 stats->tx_fifo_errors = le64_to_cpu(tx->tx_fifo_underruns);
5265 stats->tx_errors = le64_to_cpu(tx->tx_err);
5266 }
5267
Michael Chanc0c050c2015-10-22 16:01:17 -04005268 return stats;
5269}
5270
5271static bool bnxt_mc_list_updated(struct bnxt *bp, u32 *rx_mask)
5272{
5273 struct net_device *dev = bp->dev;
5274 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
5275 struct netdev_hw_addr *ha;
5276 u8 *haddr;
5277 int mc_count = 0;
5278 bool update = false;
5279 int off = 0;
5280
5281 netdev_for_each_mc_addr(ha, dev) {
5282 if (mc_count >= BNXT_MAX_MC_ADDRS) {
5283 *rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
5284 vnic->mc_list_count = 0;
5285 return false;
5286 }
5287 haddr = ha->addr;
5288 if (!ether_addr_equal(haddr, vnic->mc_list + off)) {
5289 memcpy(vnic->mc_list + off, haddr, ETH_ALEN);
5290 update = true;
5291 }
5292 off += ETH_ALEN;
5293 mc_count++;
5294 }
5295 if (mc_count)
5296 *rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_MCAST;
5297
5298 if (mc_count != vnic->mc_list_count) {
5299 vnic->mc_list_count = mc_count;
5300 update = true;
5301 }
5302 return update;
5303}
5304
5305static bool bnxt_uc_list_updated(struct bnxt *bp)
5306{
5307 struct net_device *dev = bp->dev;
5308 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
5309 struct netdev_hw_addr *ha;
5310 int off = 0;
5311
5312 if (netdev_uc_count(dev) != (vnic->uc_filter_count - 1))
5313 return true;
5314
5315 netdev_for_each_uc_addr(ha, dev) {
5316 if (!ether_addr_equal(ha->addr, vnic->uc_list + off))
5317 return true;
5318
5319 off += ETH_ALEN;
5320 }
5321 return false;
5322}
5323
5324static void bnxt_set_rx_mode(struct net_device *dev)
5325{
5326 struct bnxt *bp = netdev_priv(dev);
5327 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
5328 u32 mask = vnic->rx_mask;
5329 bool mc_update = false;
5330 bool uc_update;
5331
5332 if (!netif_running(dev))
5333 return;
5334
5335 mask &= ~(CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS |
5336 CFA_L2_SET_RX_MASK_REQ_MASK_MCAST |
5337 CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST);
5338
5339 /* Only allow PF to be in promiscuous mode */
5340 if ((dev->flags & IFF_PROMISC) && BNXT_PF(bp))
5341 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
5342
5343 uc_update = bnxt_uc_list_updated(bp);
5344
5345 if (dev->flags & IFF_ALLMULTI) {
5346 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
5347 vnic->mc_list_count = 0;
5348 } else {
5349 mc_update = bnxt_mc_list_updated(bp, &mask);
5350 }
5351
5352 if (mask != vnic->rx_mask || uc_update || mc_update) {
5353 vnic->rx_mask = mask;
5354
5355 set_bit(BNXT_RX_MASK_SP_EVENT, &bp->sp_event);
5356 schedule_work(&bp->sp_task);
5357 }
5358}
5359
Michael Chanb664f002015-12-02 01:54:08 -05005360static int bnxt_cfg_rx_mode(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04005361{
5362 struct net_device *dev = bp->dev;
5363 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
5364 struct netdev_hw_addr *ha;
5365 int i, off = 0, rc;
5366 bool uc_update;
5367
5368 netif_addr_lock_bh(dev);
5369 uc_update = bnxt_uc_list_updated(bp);
5370 netif_addr_unlock_bh(dev);
5371
5372 if (!uc_update)
5373 goto skip_uc;
5374
5375 mutex_lock(&bp->hwrm_cmd_lock);
5376 for (i = 1; i < vnic->uc_filter_count; i++) {
5377 struct hwrm_cfa_l2_filter_free_input req = {0};
5378
5379 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_FILTER_FREE, -1,
5380 -1);
5381
5382 req.l2_filter_id = vnic->fw_l2_filter_id[i];
5383
5384 rc = _hwrm_send_message(bp, &req, sizeof(req),
5385 HWRM_CMD_TIMEOUT);
5386 }
5387 mutex_unlock(&bp->hwrm_cmd_lock);
5388
5389 vnic->uc_filter_count = 1;
5390
5391 netif_addr_lock_bh(dev);
5392 if (netdev_uc_count(dev) > (BNXT_MAX_UC_ADDRS - 1)) {
5393 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
5394 } else {
5395 netdev_for_each_uc_addr(ha, dev) {
5396 memcpy(vnic->uc_list + off, ha->addr, ETH_ALEN);
5397 off += ETH_ALEN;
5398 vnic->uc_filter_count++;
5399 }
5400 }
5401 netif_addr_unlock_bh(dev);
5402
5403 for (i = 1, off = 0; i < vnic->uc_filter_count; i++, off += ETH_ALEN) {
5404 rc = bnxt_hwrm_set_vnic_filter(bp, 0, i, vnic->uc_list + off);
5405 if (rc) {
5406 netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n",
5407 rc);
5408 vnic->uc_filter_count = i;
Michael Chanb664f002015-12-02 01:54:08 -05005409 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04005410 }
5411 }
5412
5413skip_uc:
5414 rc = bnxt_hwrm_cfa_l2_set_rx_mask(bp, 0);
5415 if (rc)
5416 netdev_err(bp->dev, "HWRM cfa l2 rx mask failure rc: %x\n",
5417 rc);
Michael Chanb664f002015-12-02 01:54:08 -05005418
5419 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04005420}
5421
Michael Chan2bcfa6f2015-12-27 18:19:24 -05005422static bool bnxt_rfs_capable(struct bnxt *bp)
5423{
5424#ifdef CONFIG_RFS_ACCEL
5425 struct bnxt_pf_info *pf = &bp->pf;
5426 int vnics;
5427
5428 if (BNXT_VF(bp) || !(bp->flags & BNXT_FLAG_MSIX_CAP))
5429 return false;
5430
5431 vnics = 1 + bp->rx_nr_rings;
5432 if (vnics > pf->max_rsscos_ctxs || vnics > pf->max_vnics)
5433 return false;
5434
5435 return true;
5436#else
5437 return false;
5438#endif
5439}
5440
Michael Chanc0c050c2015-10-22 16:01:17 -04005441static netdev_features_t bnxt_fix_features(struct net_device *dev,
5442 netdev_features_t features)
5443{
Michael Chan2bcfa6f2015-12-27 18:19:24 -05005444 struct bnxt *bp = netdev_priv(dev);
5445
5446 if (!bnxt_rfs_capable(bp))
5447 features &= ~NETIF_F_NTUPLE;
Michael Chanc0c050c2015-10-22 16:01:17 -04005448 return features;
5449}
5450
5451static int bnxt_set_features(struct net_device *dev, netdev_features_t features)
5452{
5453 struct bnxt *bp = netdev_priv(dev);
5454 u32 flags = bp->flags;
5455 u32 changes;
5456 int rc = 0;
5457 bool re_init = false;
5458 bool update_tpa = false;
5459
5460 flags &= ~BNXT_FLAG_ALL_CONFIG_FEATS;
5461 if ((features & NETIF_F_GRO) && (bp->pdev->revision > 0))
5462 flags |= BNXT_FLAG_GRO;
5463 if (features & NETIF_F_LRO)
5464 flags |= BNXT_FLAG_LRO;
5465
5466 if (features & NETIF_F_HW_VLAN_CTAG_RX)
5467 flags |= BNXT_FLAG_STRIP_VLAN;
5468
5469 if (features & NETIF_F_NTUPLE)
5470 flags |= BNXT_FLAG_RFS;
5471
5472 changes = flags ^ bp->flags;
5473 if (changes & BNXT_FLAG_TPA) {
5474 update_tpa = true;
5475 if ((bp->flags & BNXT_FLAG_TPA) == 0 ||
5476 (flags & BNXT_FLAG_TPA) == 0)
5477 re_init = true;
5478 }
5479
5480 if (changes & ~BNXT_FLAG_TPA)
5481 re_init = true;
5482
5483 if (flags != bp->flags) {
5484 u32 old_flags = bp->flags;
5485
5486 bp->flags = flags;
5487
Michael Chan2bcfa6f2015-12-27 18:19:24 -05005488 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04005489 if (update_tpa)
5490 bnxt_set_ring_params(bp);
5491 return rc;
5492 }
5493
5494 if (re_init) {
5495 bnxt_close_nic(bp, false, false);
5496 if (update_tpa)
5497 bnxt_set_ring_params(bp);
5498
5499 return bnxt_open_nic(bp, false, false);
5500 }
5501 if (update_tpa) {
5502 rc = bnxt_set_tpa(bp,
5503 (flags & BNXT_FLAG_TPA) ?
5504 true : false);
5505 if (rc)
5506 bp->flags = old_flags;
5507 }
5508 }
5509 return rc;
5510}
5511
Michael Chan9f554592016-01-02 23:44:58 -05005512static void bnxt_dump_tx_sw_state(struct bnxt_napi *bnapi)
5513{
Michael Chanb6ab4b02016-01-02 23:44:59 -05005514 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
Michael Chan9f554592016-01-02 23:44:58 -05005515 int i = bnapi->index;
5516
Michael Chan3b2b7d92016-01-02 23:45:00 -05005517 if (!txr)
5518 return;
5519
Michael Chan9f554592016-01-02 23:44:58 -05005520 netdev_info(bnapi->bp->dev, "[%d]: tx{fw_ring: %d prod: %x cons: %x}\n",
5521 i, txr->tx_ring_struct.fw_ring_id, txr->tx_prod,
5522 txr->tx_cons);
5523}
5524
5525static void bnxt_dump_rx_sw_state(struct bnxt_napi *bnapi)
5526{
Michael Chanb6ab4b02016-01-02 23:44:59 -05005527 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chan9f554592016-01-02 23:44:58 -05005528 int i = bnapi->index;
5529
Michael Chan3b2b7d92016-01-02 23:45:00 -05005530 if (!rxr)
5531 return;
5532
Michael Chan9f554592016-01-02 23:44:58 -05005533 netdev_info(bnapi->bp->dev, "[%d]: rx{fw_ring: %d prod: %x} rx_agg{fw_ring: %d agg_prod: %x sw_agg_prod: %x}\n",
5534 i, rxr->rx_ring_struct.fw_ring_id, rxr->rx_prod,
5535 rxr->rx_agg_ring_struct.fw_ring_id, rxr->rx_agg_prod,
5536 rxr->rx_sw_agg_prod);
5537}
5538
5539static void bnxt_dump_cp_sw_state(struct bnxt_napi *bnapi)
5540{
5541 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
5542 int i = bnapi->index;
5543
5544 netdev_info(bnapi->bp->dev, "[%d]: cp{fw_ring: %d raw_cons: %x}\n",
5545 i, cpr->cp_ring_struct.fw_ring_id, cpr->cp_raw_cons);
5546}
5547
Michael Chanc0c050c2015-10-22 16:01:17 -04005548static void bnxt_dbg_dump_states(struct bnxt *bp)
5549{
5550 int i;
5551 struct bnxt_napi *bnapi;
Michael Chanc0c050c2015-10-22 16:01:17 -04005552
5553 for (i = 0; i < bp->cp_nr_rings; i++) {
5554 bnapi = bp->bnapi[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04005555 if (netif_msg_drv(bp)) {
Michael Chan9f554592016-01-02 23:44:58 -05005556 bnxt_dump_tx_sw_state(bnapi);
5557 bnxt_dump_rx_sw_state(bnapi);
5558 bnxt_dump_cp_sw_state(bnapi);
Michael Chanc0c050c2015-10-22 16:01:17 -04005559 }
5560 }
5561}
5562
5563static void bnxt_reset_task(struct bnxt *bp)
5564{
5565 bnxt_dbg_dump_states(bp);
Michael Chan028de142015-12-09 19:35:44 -05005566 if (netif_running(bp->dev)) {
5567 bnxt_close_nic(bp, false, false);
5568 bnxt_open_nic(bp, false, false);
5569 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005570}
5571
5572static void bnxt_tx_timeout(struct net_device *dev)
5573{
5574 struct bnxt *bp = netdev_priv(dev);
5575
5576 netdev_err(bp->dev, "TX timeout detected, starting reset task!\n");
5577 set_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event);
5578 schedule_work(&bp->sp_task);
5579}
5580
5581#ifdef CONFIG_NET_POLL_CONTROLLER
5582static void bnxt_poll_controller(struct net_device *dev)
5583{
5584 struct bnxt *bp = netdev_priv(dev);
5585 int i;
5586
5587 for (i = 0; i < bp->cp_nr_rings; i++) {
5588 struct bnxt_irq *irq = &bp->irq_tbl[i];
5589
5590 disable_irq(irq->vector);
5591 irq->handler(irq->vector, bp->bnapi[i]);
5592 enable_irq(irq->vector);
5593 }
5594}
5595#endif
5596
5597static void bnxt_timer(unsigned long data)
5598{
5599 struct bnxt *bp = (struct bnxt *)data;
5600 struct net_device *dev = bp->dev;
5601
5602 if (!netif_running(dev))
5603 return;
5604
5605 if (atomic_read(&bp->intr_sem) != 0)
5606 goto bnxt_restart_timer;
5607
Michael Chan3bdf56c2016-03-07 15:38:45 -05005608 if (bp->link_info.link_up && (bp->flags & BNXT_FLAG_PORT_STATS)) {
5609 set_bit(BNXT_PERIODIC_STATS_SP_EVENT, &bp->sp_event);
5610 schedule_work(&bp->sp_task);
5611 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005612bnxt_restart_timer:
5613 mod_timer(&bp->timer, jiffies + bp->current_interval);
5614}
5615
Michael Chan4bb13ab2016-04-05 14:09:01 -04005616static void bnxt_port_module_event(struct bnxt *bp)
5617{
5618 struct bnxt_link_info *link_info = &bp->link_info;
5619 struct hwrm_port_phy_qcfg_output *resp = &link_info->phy_qcfg_resp;
5620
5621 if (bnxt_update_link(bp, true))
5622 return;
5623
5624 if (link_info->last_port_module_event != 0) {
5625 netdev_warn(bp->dev, "Unqualified SFP+ module detected on port %d\n",
5626 bp->pf.port_id);
5627 if (bp->hwrm_spec_code >= 0x10201) {
5628 netdev_warn(bp->dev, "Module part number %s\n",
5629 resp->phy_vendor_partnumber);
5630 }
5631 }
5632 if (link_info->last_port_module_event == 1)
5633 netdev_warn(bp->dev, "TX is disabled\n");
5634 if (link_info->last_port_module_event == 3)
5635 netdev_warn(bp->dev, "Shutdown SFP+ module\n");
5636}
5637
Michael Chanc0c050c2015-10-22 16:01:17 -04005638static void bnxt_cfg_ntp_filters(struct bnxt *);
5639
5640static void bnxt_sp_task(struct work_struct *work)
5641{
5642 struct bnxt *bp = container_of(work, struct bnxt, sp_task);
5643 int rc;
5644
Michael Chan4cebdce2015-12-09 19:35:43 -05005645 set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
5646 smp_mb__after_atomic();
5647 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
5648 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04005649 return;
Michael Chan4cebdce2015-12-09 19:35:43 -05005650 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005651
5652 if (test_and_clear_bit(BNXT_RX_MASK_SP_EVENT, &bp->sp_event))
5653 bnxt_cfg_rx_mode(bp);
5654
5655 if (test_and_clear_bit(BNXT_RX_NTP_FLTR_SP_EVENT, &bp->sp_event))
5656 bnxt_cfg_ntp_filters(bp);
5657 if (test_and_clear_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event)) {
5658 rc = bnxt_update_link(bp, true);
5659 if (rc)
5660 netdev_err(bp->dev, "SP task can't update link (rc: %x)\n",
5661 rc);
5662 }
5663 if (test_and_clear_bit(BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT, &bp->sp_event))
5664 bnxt_hwrm_exec_fwd_req(bp);
5665 if (test_and_clear_bit(BNXT_VXLAN_ADD_PORT_SP_EVENT, &bp->sp_event)) {
5666 bnxt_hwrm_tunnel_dst_port_alloc(
5667 bp, bp->vxlan_port,
5668 TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
5669 }
5670 if (test_and_clear_bit(BNXT_VXLAN_DEL_PORT_SP_EVENT, &bp->sp_event)) {
5671 bnxt_hwrm_tunnel_dst_port_free(
5672 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
5673 }
Michael Chan028de142015-12-09 19:35:44 -05005674 if (test_and_clear_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event)) {
5675 /* bnxt_reset_task() calls bnxt_close_nic() which waits
5676 * for BNXT_STATE_IN_SP_TASK to clear.
5677 */
5678 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
5679 rtnl_lock();
Michael Chanc0c050c2015-10-22 16:01:17 -04005680 bnxt_reset_task(bp);
Michael Chan028de142015-12-09 19:35:44 -05005681 set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
5682 rtnl_unlock();
5683 }
Michael Chan4cebdce2015-12-09 19:35:43 -05005684
Michael Chan4bb13ab2016-04-05 14:09:01 -04005685 if (test_and_clear_bit(BNXT_HWRM_PORT_MODULE_SP_EVENT, &bp->sp_event))
5686 bnxt_port_module_event(bp);
5687
Michael Chan3bdf56c2016-03-07 15:38:45 -05005688 if (test_and_clear_bit(BNXT_PERIODIC_STATS_SP_EVENT, &bp->sp_event))
5689 bnxt_hwrm_port_qstats(bp);
5690
Michael Chan4cebdce2015-12-09 19:35:43 -05005691 smp_mb__before_atomic();
5692 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04005693}
5694
5695static int bnxt_init_board(struct pci_dev *pdev, struct net_device *dev)
5696{
5697 int rc;
5698 struct bnxt *bp = netdev_priv(dev);
5699
5700 SET_NETDEV_DEV(dev, &pdev->dev);
5701
5702 /* enable device (incl. PCI PM wakeup), and bus-mastering */
5703 rc = pci_enable_device(pdev);
5704 if (rc) {
5705 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
5706 goto init_err;
5707 }
5708
5709 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
5710 dev_err(&pdev->dev,
5711 "Cannot find PCI device base address, aborting\n");
5712 rc = -ENODEV;
5713 goto init_err_disable;
5714 }
5715
5716 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
5717 if (rc) {
5718 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
5719 goto init_err_disable;
5720 }
5721
5722 if (dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)) != 0 &&
5723 dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)) != 0) {
5724 dev_err(&pdev->dev, "System does not support DMA, aborting\n");
5725 goto init_err_disable;
5726 }
5727
5728 pci_set_master(pdev);
5729
5730 bp->dev = dev;
5731 bp->pdev = pdev;
5732
5733 bp->bar0 = pci_ioremap_bar(pdev, 0);
5734 if (!bp->bar0) {
5735 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
5736 rc = -ENOMEM;
5737 goto init_err_release;
5738 }
5739
5740 bp->bar1 = pci_ioremap_bar(pdev, 2);
5741 if (!bp->bar1) {
5742 dev_err(&pdev->dev, "Cannot map doorbell registers, aborting\n");
5743 rc = -ENOMEM;
5744 goto init_err_release;
5745 }
5746
5747 bp->bar2 = pci_ioremap_bar(pdev, 4);
5748 if (!bp->bar2) {
5749 dev_err(&pdev->dev, "Cannot map bar4 registers, aborting\n");
5750 rc = -ENOMEM;
5751 goto init_err_release;
5752 }
5753
Satish Baddipadige6316ea62016-03-07 15:38:48 -05005754 pci_enable_pcie_error_reporting(pdev);
5755
Michael Chanc0c050c2015-10-22 16:01:17 -04005756 INIT_WORK(&bp->sp_task, bnxt_sp_task);
5757
5758 spin_lock_init(&bp->ntp_fltr_lock);
5759
5760 bp->rx_ring_size = BNXT_DEFAULT_RX_RING_SIZE;
5761 bp->tx_ring_size = BNXT_DEFAULT_TX_RING_SIZE;
5762
Michael Chandfb5b892016-02-26 04:00:01 -05005763 /* tick values in micro seconds */
Michael Chandfc9c942016-02-26 04:00:03 -05005764 bp->rx_coal_ticks = 12;
5765 bp->rx_coal_bufs = 30;
Michael Chandfb5b892016-02-26 04:00:01 -05005766 bp->rx_coal_ticks_irq = 1;
5767 bp->rx_coal_bufs_irq = 2;
Michael Chanc0c050c2015-10-22 16:01:17 -04005768
Michael Chandfc9c942016-02-26 04:00:03 -05005769 bp->tx_coal_ticks = 25;
5770 bp->tx_coal_bufs = 30;
5771 bp->tx_coal_ticks_irq = 2;
5772 bp->tx_coal_bufs_irq = 2;
5773
Michael Chanc0c050c2015-10-22 16:01:17 -04005774 init_timer(&bp->timer);
5775 bp->timer.data = (unsigned long)bp;
5776 bp->timer.function = bnxt_timer;
5777 bp->current_interval = BNXT_TIMER_INTERVAL;
5778
Michael Chancaefe522015-12-09 19:35:42 -05005779 clear_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04005780
5781 return 0;
5782
5783init_err_release:
5784 if (bp->bar2) {
5785 pci_iounmap(pdev, bp->bar2);
5786 bp->bar2 = NULL;
5787 }
5788
5789 if (bp->bar1) {
5790 pci_iounmap(pdev, bp->bar1);
5791 bp->bar1 = NULL;
5792 }
5793
5794 if (bp->bar0) {
5795 pci_iounmap(pdev, bp->bar0);
5796 bp->bar0 = NULL;
5797 }
5798
5799 pci_release_regions(pdev);
5800
5801init_err_disable:
5802 pci_disable_device(pdev);
5803
5804init_err:
5805 return rc;
5806}
5807
5808/* rtnl_lock held */
5809static int bnxt_change_mac_addr(struct net_device *dev, void *p)
5810{
5811 struct sockaddr *addr = p;
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05005812 struct bnxt *bp = netdev_priv(dev);
5813 int rc = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04005814
5815 if (!is_valid_ether_addr(addr->sa_data))
5816 return -EADDRNOTAVAIL;
5817
Michael Chan84c33dd2016-04-11 04:11:13 -04005818 rc = bnxt_approve_mac(bp, addr->sa_data);
5819 if (rc)
5820 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04005821
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05005822 if (ether_addr_equal(addr->sa_data, dev->dev_addr))
5823 return 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04005824
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05005825 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
5826 if (netif_running(dev)) {
5827 bnxt_close_nic(bp, false, false);
5828 rc = bnxt_open_nic(bp, false, false);
5829 }
5830
5831 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04005832}
5833
5834/* rtnl_lock held */
5835static int bnxt_change_mtu(struct net_device *dev, int new_mtu)
5836{
5837 struct bnxt *bp = netdev_priv(dev);
5838
5839 if (new_mtu < 60 || new_mtu > 9000)
5840 return -EINVAL;
5841
5842 if (netif_running(dev))
5843 bnxt_close_nic(bp, false, false);
5844
5845 dev->mtu = new_mtu;
5846 bnxt_set_ring_params(bp);
5847
5848 if (netif_running(dev))
5849 return bnxt_open_nic(bp, false, false);
5850
5851 return 0;
5852}
5853
John Fastabend16e5cc62016-02-16 21:16:43 -08005854static int bnxt_setup_tc(struct net_device *dev, u32 handle, __be16 proto,
5855 struct tc_to_netdev *ntc)
Michael Chanc0c050c2015-10-22 16:01:17 -04005856{
5857 struct bnxt *bp = netdev_priv(dev);
John Fastabend16e5cc62016-02-16 21:16:43 -08005858 u8 tc;
Michael Chanc0c050c2015-10-22 16:01:17 -04005859
John Fastabend5eb4dce2016-02-29 11:26:13 -08005860 if (ntc->type != TC_SETUP_MQPRIO)
John Fastabende4c67342016-02-16 21:16:15 -08005861 return -EINVAL;
5862
John Fastabend16e5cc62016-02-16 21:16:43 -08005863 tc = ntc->tc;
5864
Michael Chanc0c050c2015-10-22 16:01:17 -04005865 if (tc > bp->max_tc) {
5866 netdev_err(dev, "too many traffic classes requested: %d Max supported is %d\n",
5867 tc, bp->max_tc);
5868 return -EINVAL;
5869 }
5870
5871 if (netdev_get_num_tc(dev) == tc)
5872 return 0;
5873
5874 if (tc) {
Michael Chan6e6c5a52016-01-02 23:45:02 -05005875 int max_rx_rings, max_tx_rings, rc;
Michael Chan01657bc2016-01-02 23:45:03 -05005876 bool sh = false;
Michael Chanc0c050c2015-10-22 16:01:17 -04005877
Michael Chan01657bc2016-01-02 23:45:03 -05005878 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
5879 sh = true;
5880
5881 rc = bnxt_get_max_rings(bp, &max_rx_rings, &max_tx_rings, sh);
Michael Chan6e6c5a52016-01-02 23:45:02 -05005882 if (rc || bp->tx_nr_rings_per_tc * tc > max_tx_rings)
Michael Chanc0c050c2015-10-22 16:01:17 -04005883 return -ENOMEM;
5884 }
5885
5886 /* Needs to close the device and do hw resource re-allocations */
5887 if (netif_running(bp->dev))
5888 bnxt_close_nic(bp, true, false);
5889
5890 if (tc) {
5891 bp->tx_nr_rings = bp->tx_nr_rings_per_tc * tc;
5892 netdev_set_num_tc(dev, tc);
5893 } else {
5894 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
5895 netdev_reset_tc(dev);
5896 }
5897 bp->cp_nr_rings = max_t(int, bp->tx_nr_rings, bp->rx_nr_rings);
5898 bp->num_stat_ctxs = bp->cp_nr_rings;
5899
5900 if (netif_running(bp->dev))
5901 return bnxt_open_nic(bp, true, false);
5902
5903 return 0;
5904}
5905
5906#ifdef CONFIG_RFS_ACCEL
5907static bool bnxt_fltr_match(struct bnxt_ntuple_filter *f1,
5908 struct bnxt_ntuple_filter *f2)
5909{
5910 struct flow_keys *keys1 = &f1->fkeys;
5911 struct flow_keys *keys2 = &f2->fkeys;
5912
5913 if (keys1->addrs.v4addrs.src == keys2->addrs.v4addrs.src &&
5914 keys1->addrs.v4addrs.dst == keys2->addrs.v4addrs.dst &&
5915 keys1->ports.ports == keys2->ports.ports &&
5916 keys1->basic.ip_proto == keys2->basic.ip_proto &&
5917 keys1->basic.n_proto == keys2->basic.n_proto &&
5918 ether_addr_equal(f1->src_mac_addr, f2->src_mac_addr))
5919 return true;
5920
5921 return false;
5922}
5923
5924static int bnxt_rx_flow_steer(struct net_device *dev, const struct sk_buff *skb,
5925 u16 rxq_index, u32 flow_id)
5926{
5927 struct bnxt *bp = netdev_priv(dev);
5928 struct bnxt_ntuple_filter *fltr, *new_fltr;
5929 struct flow_keys *fkeys;
5930 struct ethhdr *eth = (struct ethhdr *)skb_mac_header(skb);
Michael Chan84e86b92015-11-05 16:25:50 -05005931 int rc = 0, idx, bit_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04005932 struct hlist_head *head;
5933
5934 if (skb->encapsulation)
5935 return -EPROTONOSUPPORT;
5936
5937 new_fltr = kzalloc(sizeof(*new_fltr), GFP_ATOMIC);
5938 if (!new_fltr)
5939 return -ENOMEM;
5940
5941 fkeys = &new_fltr->fkeys;
5942 if (!skb_flow_dissect_flow_keys(skb, fkeys, 0)) {
5943 rc = -EPROTONOSUPPORT;
5944 goto err_free;
5945 }
5946
5947 if ((fkeys->basic.n_proto != htons(ETH_P_IP)) ||
5948 ((fkeys->basic.ip_proto != IPPROTO_TCP) &&
5949 (fkeys->basic.ip_proto != IPPROTO_UDP))) {
5950 rc = -EPROTONOSUPPORT;
5951 goto err_free;
5952 }
5953
5954 memcpy(new_fltr->src_mac_addr, eth->h_source, ETH_ALEN);
5955
5956 idx = skb_get_hash_raw(skb) & BNXT_NTP_FLTR_HASH_MASK;
5957 head = &bp->ntp_fltr_hash_tbl[idx];
5958 rcu_read_lock();
5959 hlist_for_each_entry_rcu(fltr, head, hash) {
5960 if (bnxt_fltr_match(fltr, new_fltr)) {
5961 rcu_read_unlock();
5962 rc = 0;
5963 goto err_free;
5964 }
5965 }
5966 rcu_read_unlock();
5967
5968 spin_lock_bh(&bp->ntp_fltr_lock);
Michael Chan84e86b92015-11-05 16:25:50 -05005969 bit_id = bitmap_find_free_region(bp->ntp_fltr_bmap,
5970 BNXT_NTP_FLTR_MAX_FLTR, 0);
5971 if (bit_id < 0) {
Michael Chanc0c050c2015-10-22 16:01:17 -04005972 spin_unlock_bh(&bp->ntp_fltr_lock);
5973 rc = -ENOMEM;
5974 goto err_free;
5975 }
5976
Michael Chan84e86b92015-11-05 16:25:50 -05005977 new_fltr->sw_id = (u16)bit_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04005978 new_fltr->flow_id = flow_id;
5979 new_fltr->rxq = rxq_index;
5980 hlist_add_head_rcu(&new_fltr->hash, head);
5981 bp->ntp_fltr_count++;
5982 spin_unlock_bh(&bp->ntp_fltr_lock);
5983
5984 set_bit(BNXT_RX_NTP_FLTR_SP_EVENT, &bp->sp_event);
5985 schedule_work(&bp->sp_task);
5986
5987 return new_fltr->sw_id;
5988
5989err_free:
5990 kfree(new_fltr);
5991 return rc;
5992}
5993
5994static void bnxt_cfg_ntp_filters(struct bnxt *bp)
5995{
5996 int i;
5997
5998 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
5999 struct hlist_head *head;
6000 struct hlist_node *tmp;
6001 struct bnxt_ntuple_filter *fltr;
6002 int rc;
6003
6004 head = &bp->ntp_fltr_hash_tbl[i];
6005 hlist_for_each_entry_safe(fltr, tmp, head, hash) {
6006 bool del = false;
6007
6008 if (test_bit(BNXT_FLTR_VALID, &fltr->state)) {
6009 if (rps_may_expire_flow(bp->dev, fltr->rxq,
6010 fltr->flow_id,
6011 fltr->sw_id)) {
6012 bnxt_hwrm_cfa_ntuple_filter_free(bp,
6013 fltr);
6014 del = true;
6015 }
6016 } else {
6017 rc = bnxt_hwrm_cfa_ntuple_filter_alloc(bp,
6018 fltr);
6019 if (rc)
6020 del = true;
6021 else
6022 set_bit(BNXT_FLTR_VALID, &fltr->state);
6023 }
6024
6025 if (del) {
6026 spin_lock_bh(&bp->ntp_fltr_lock);
6027 hlist_del_rcu(&fltr->hash);
6028 bp->ntp_fltr_count--;
6029 spin_unlock_bh(&bp->ntp_fltr_lock);
6030 synchronize_rcu();
6031 clear_bit(fltr->sw_id, bp->ntp_fltr_bmap);
6032 kfree(fltr);
6033 }
6034 }
6035 }
Jeffrey Huang19241362016-02-26 04:00:00 -05006036 if (test_and_clear_bit(BNXT_HWRM_PF_UNLOAD_SP_EVENT, &bp->sp_event))
6037 netdev_info(bp->dev, "Receive PF driver unload event!");
Michael Chanc0c050c2015-10-22 16:01:17 -04006038}
6039
6040#else
6041
6042static void bnxt_cfg_ntp_filters(struct bnxt *bp)
6043{
6044}
6045
6046#endif /* CONFIG_RFS_ACCEL */
6047
6048static void bnxt_add_vxlan_port(struct net_device *dev, sa_family_t sa_family,
6049 __be16 port)
6050{
6051 struct bnxt *bp = netdev_priv(dev);
6052
6053 if (!netif_running(dev))
6054 return;
6055
6056 if (sa_family != AF_INET6 && sa_family != AF_INET)
6057 return;
6058
6059 if (bp->vxlan_port_cnt && bp->vxlan_port != port)
6060 return;
6061
6062 bp->vxlan_port_cnt++;
6063 if (bp->vxlan_port_cnt == 1) {
6064 bp->vxlan_port = port;
6065 set_bit(BNXT_VXLAN_ADD_PORT_SP_EVENT, &bp->sp_event);
6066 schedule_work(&bp->sp_task);
6067 }
6068}
6069
6070static void bnxt_del_vxlan_port(struct net_device *dev, sa_family_t sa_family,
6071 __be16 port)
6072{
6073 struct bnxt *bp = netdev_priv(dev);
6074
6075 if (!netif_running(dev))
6076 return;
6077
6078 if (sa_family != AF_INET6 && sa_family != AF_INET)
6079 return;
6080
6081 if (bp->vxlan_port_cnt && bp->vxlan_port == port) {
6082 bp->vxlan_port_cnt--;
6083
6084 if (bp->vxlan_port_cnt == 0) {
6085 set_bit(BNXT_VXLAN_DEL_PORT_SP_EVENT, &bp->sp_event);
6086 schedule_work(&bp->sp_task);
6087 }
6088 }
6089}
6090
6091static const struct net_device_ops bnxt_netdev_ops = {
6092 .ndo_open = bnxt_open,
6093 .ndo_start_xmit = bnxt_start_xmit,
6094 .ndo_stop = bnxt_close,
6095 .ndo_get_stats64 = bnxt_get_stats64,
6096 .ndo_set_rx_mode = bnxt_set_rx_mode,
6097 .ndo_do_ioctl = bnxt_ioctl,
6098 .ndo_validate_addr = eth_validate_addr,
6099 .ndo_set_mac_address = bnxt_change_mac_addr,
6100 .ndo_change_mtu = bnxt_change_mtu,
6101 .ndo_fix_features = bnxt_fix_features,
6102 .ndo_set_features = bnxt_set_features,
6103 .ndo_tx_timeout = bnxt_tx_timeout,
6104#ifdef CONFIG_BNXT_SRIOV
6105 .ndo_get_vf_config = bnxt_get_vf_config,
6106 .ndo_set_vf_mac = bnxt_set_vf_mac,
6107 .ndo_set_vf_vlan = bnxt_set_vf_vlan,
6108 .ndo_set_vf_rate = bnxt_set_vf_bw,
6109 .ndo_set_vf_link_state = bnxt_set_vf_link_state,
6110 .ndo_set_vf_spoofchk = bnxt_set_vf_spoofchk,
6111#endif
6112#ifdef CONFIG_NET_POLL_CONTROLLER
6113 .ndo_poll_controller = bnxt_poll_controller,
6114#endif
6115 .ndo_setup_tc = bnxt_setup_tc,
6116#ifdef CONFIG_RFS_ACCEL
6117 .ndo_rx_flow_steer = bnxt_rx_flow_steer,
6118#endif
6119 .ndo_add_vxlan_port = bnxt_add_vxlan_port,
6120 .ndo_del_vxlan_port = bnxt_del_vxlan_port,
6121#ifdef CONFIG_NET_RX_BUSY_POLL
6122 .ndo_busy_poll = bnxt_busy_poll,
6123#endif
6124};
6125
6126static void bnxt_remove_one(struct pci_dev *pdev)
6127{
6128 struct net_device *dev = pci_get_drvdata(pdev);
6129 struct bnxt *bp = netdev_priv(dev);
6130
6131 if (BNXT_PF(bp))
6132 bnxt_sriov_disable(bp);
6133
Satish Baddipadige6316ea62016-03-07 15:38:48 -05006134 pci_disable_pcie_error_reporting(pdev);
Michael Chanc0c050c2015-10-22 16:01:17 -04006135 unregister_netdev(dev);
6136 cancel_work_sync(&bp->sp_task);
6137 bp->sp_event = 0;
6138
Jeffrey Huangbe58a0d2015-12-27 18:19:18 -05006139 bnxt_hwrm_func_drv_unrgtr(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006140 bnxt_free_hwrm_resources(bp);
6141 pci_iounmap(pdev, bp->bar2);
6142 pci_iounmap(pdev, bp->bar1);
6143 pci_iounmap(pdev, bp->bar0);
6144 free_netdev(dev);
6145
6146 pci_release_regions(pdev);
6147 pci_disable_device(pdev);
6148}
6149
6150static int bnxt_probe_phy(struct bnxt *bp)
6151{
6152 int rc = 0;
6153 struct bnxt_link_info *link_info = &bp->link_info;
Michael Chanc0c050c2015-10-22 16:01:17 -04006154
Michael Chan170ce012016-04-05 14:08:57 -04006155 rc = bnxt_hwrm_phy_qcaps(bp);
6156 if (rc) {
6157 netdev_err(bp->dev, "Probe phy can't get phy capabilities (rc: %x)\n",
6158 rc);
6159 return rc;
6160 }
6161
Michael Chanc0c050c2015-10-22 16:01:17 -04006162 rc = bnxt_update_link(bp, false);
6163 if (rc) {
6164 netdev_err(bp->dev, "Probe phy can't update link (rc: %x)\n",
6165 rc);
6166 return rc;
6167 }
6168
6169 /*initialize the ethool setting copy with NVM settings */
Michael Chan0d8abf02016-02-10 17:33:47 -05006170 if (BNXT_AUTO_MODE(link_info->auto_mode)) {
Michael Chanc9ee9512016-04-05 14:08:56 -04006171 link_info->autoneg = BNXT_AUTONEG_SPEED;
6172 if (bp->hwrm_spec_code >= 0x10201) {
6173 if (link_info->auto_pause_setting &
6174 PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE)
6175 link_info->autoneg |= BNXT_AUTONEG_FLOW_CTRL;
6176 } else {
6177 link_info->autoneg |= BNXT_AUTONEG_FLOW_CTRL;
6178 }
Michael Chan0d8abf02016-02-10 17:33:47 -05006179 link_info->advertising = link_info->auto_link_speeds;
Michael Chan0d8abf02016-02-10 17:33:47 -05006180 } else {
6181 link_info->req_link_speed = link_info->force_link_speed;
6182 link_info->req_duplex = link_info->duplex_setting;
Michael Chanc0c050c2015-10-22 16:01:17 -04006183 }
Michael Chanc9ee9512016-04-05 14:08:56 -04006184 if (link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL)
6185 link_info->req_flow_ctrl =
6186 link_info->auto_pause_setting & BNXT_LINK_PAUSE_BOTH;
6187 else
6188 link_info->req_flow_ctrl = link_info->force_pause_setting;
Michael Chanc0c050c2015-10-22 16:01:17 -04006189 return rc;
6190}
6191
6192static int bnxt_get_max_irq(struct pci_dev *pdev)
6193{
6194 u16 ctrl;
6195
6196 if (!pdev->msix_cap)
6197 return 1;
6198
6199 pci_read_config_word(pdev, pdev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
6200 return (ctrl & PCI_MSIX_FLAGS_QSIZE) + 1;
6201}
6202
Michael Chan6e6c5a52016-01-02 23:45:02 -05006203static void _bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx,
6204 int *max_cp)
Michael Chanc0c050c2015-10-22 16:01:17 -04006205{
Michael Chan6e6c5a52016-01-02 23:45:02 -05006206 int max_ring_grps = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04006207
Michael Chan379a80a2015-10-23 15:06:19 -04006208#ifdef CONFIG_BNXT_SRIOV
Arnd Bergmann415b6f12016-01-12 16:05:08 +01006209 if (!BNXT_PF(bp)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04006210 *max_tx = bp->vf.max_tx_rings;
6211 *max_rx = bp->vf.max_rx_rings;
Michael Chan6e6c5a52016-01-02 23:45:02 -05006212 *max_cp = min_t(int, bp->vf.max_irqs, bp->vf.max_cp_rings);
6213 *max_cp = min_t(int, *max_cp, bp->vf.max_stat_ctxs);
Michael Chanb72d4a62015-12-27 18:19:27 -05006214 max_ring_grps = bp->vf.max_hw_ring_grps;
Arnd Bergmann415b6f12016-01-12 16:05:08 +01006215 } else
Michael Chan379a80a2015-10-23 15:06:19 -04006216#endif
Arnd Bergmann415b6f12016-01-12 16:05:08 +01006217 {
6218 *max_tx = bp->pf.max_tx_rings;
6219 *max_rx = bp->pf.max_rx_rings;
6220 *max_cp = min_t(int, bp->pf.max_irqs, bp->pf.max_cp_rings);
6221 *max_cp = min_t(int, *max_cp, bp->pf.max_stat_ctxs);
6222 max_ring_grps = bp->pf.max_hw_ring_grps;
Michael Chanc0c050c2015-10-22 16:01:17 -04006223 }
Arnd Bergmann415b6f12016-01-12 16:05:08 +01006224
Michael Chanc0c050c2015-10-22 16:01:17 -04006225 if (bp->flags & BNXT_FLAG_AGG_RINGS)
6226 *max_rx >>= 1;
Michael Chanb72d4a62015-12-27 18:19:27 -05006227 *max_rx = min_t(int, *max_rx, max_ring_grps);
Michael Chan6e6c5a52016-01-02 23:45:02 -05006228}
6229
6230int bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx, bool shared)
6231{
6232 int rx, tx, cp;
6233
6234 _bnxt_get_max_rings(bp, &rx, &tx, &cp);
6235 if (!rx || !tx || !cp)
6236 return -ENOMEM;
6237
6238 *max_rx = rx;
6239 *max_tx = tx;
6240 return bnxt_trim_rings(bp, max_rx, max_tx, cp, shared);
6241}
6242
6243static int bnxt_set_dflt_rings(struct bnxt *bp)
6244{
6245 int dflt_rings, max_rx_rings, max_tx_rings, rc;
6246 bool sh = true;
6247
6248 if (sh)
6249 bp->flags |= BNXT_FLAG_SHARED_RINGS;
6250 dflt_rings = netif_get_num_default_rss_queues();
6251 rc = bnxt_get_max_rings(bp, &max_rx_rings, &max_tx_rings, sh);
6252 if (rc)
6253 return rc;
6254 bp->rx_nr_rings = min_t(int, dflt_rings, max_rx_rings);
6255 bp->tx_nr_rings_per_tc = min_t(int, dflt_rings, max_tx_rings);
6256 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
6257 bp->cp_nr_rings = sh ? max_t(int, bp->tx_nr_rings, bp->rx_nr_rings) :
6258 bp->tx_nr_rings + bp->rx_nr_rings;
6259 bp->num_stat_ctxs = bp->cp_nr_rings;
6260 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04006261}
6262
6263static int bnxt_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
6264{
6265 static int version_printed;
6266 struct net_device *dev;
6267 struct bnxt *bp;
Michael Chan6e6c5a52016-01-02 23:45:02 -05006268 int rc, max_irqs;
Michael Chanc0c050c2015-10-22 16:01:17 -04006269
6270 if (version_printed++ == 0)
6271 pr_info("%s", version);
6272
6273 max_irqs = bnxt_get_max_irq(pdev);
6274 dev = alloc_etherdev_mq(sizeof(*bp), max_irqs);
6275 if (!dev)
6276 return -ENOMEM;
6277
6278 bp = netdev_priv(dev);
6279
6280 if (bnxt_vf_pciid(ent->driver_data))
6281 bp->flags |= BNXT_FLAG_VF;
6282
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006283 if (pdev->msix_cap)
Michael Chanc0c050c2015-10-22 16:01:17 -04006284 bp->flags |= BNXT_FLAG_MSIX_CAP;
Michael Chanc0c050c2015-10-22 16:01:17 -04006285
6286 rc = bnxt_init_board(pdev, dev);
6287 if (rc < 0)
6288 goto init_err_free;
6289
6290 dev->netdev_ops = &bnxt_netdev_ops;
6291 dev->watchdog_timeo = BNXT_TX_TIMEOUT;
6292 dev->ethtool_ops = &bnxt_ethtool_ops;
6293
6294 pci_set_drvdata(pdev, dev);
6295
6296 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
6297 NETIF_F_TSO | NETIF_F_TSO6 |
6298 NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
6299 NETIF_F_GSO_IPIP | NETIF_F_GSO_SIT |
Alexander Duyck152971e2016-05-02 09:38:55 -07006300 NETIF_F_GSO_UDP_TUNNEL_CSUM | NETIF_F_GSO_GRE_CSUM |
6301 NETIF_F_GSO_PARTIAL | NETIF_F_RXHASH |
Michael Chanc0c050c2015-10-22 16:01:17 -04006302 NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO;
6303
Michael Chanc0c050c2015-10-22 16:01:17 -04006304 dev->hw_enc_features =
6305 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
6306 NETIF_F_TSO | NETIF_F_TSO6 |
6307 NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
Alexander Duyck152971e2016-05-02 09:38:55 -07006308 NETIF_F_GSO_UDP_TUNNEL_CSUM | NETIF_F_GSO_GRE_CSUM |
6309 NETIF_F_GSO_IPIP | NETIF_F_GSO_SIT |
6310 NETIF_F_GSO_PARTIAL;
6311 dev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM |
6312 NETIF_F_GSO_GRE_CSUM;
Michael Chanc0c050c2015-10-22 16:01:17 -04006313 dev->vlan_features = dev->hw_features | NETIF_F_HIGHDMA;
6314 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_CTAG_TX |
6315 NETIF_F_HW_VLAN_STAG_RX | NETIF_F_HW_VLAN_STAG_TX;
6316 dev->features |= dev->hw_features | NETIF_F_HIGHDMA;
6317 dev->priv_flags |= IFF_UNICAST_FLT;
6318
6319#ifdef CONFIG_BNXT_SRIOV
6320 init_waitqueue_head(&bp->sriov_cfg_wait);
6321#endif
6322 rc = bnxt_alloc_hwrm_resources(bp);
6323 if (rc)
6324 goto init_err;
6325
6326 mutex_init(&bp->hwrm_cmd_lock);
6327 bnxt_hwrm_ver_get(bp);
6328
6329 rc = bnxt_hwrm_func_drv_rgtr(bp);
6330 if (rc)
6331 goto init_err;
6332
6333 /* Get the MAX capabilities for this function */
6334 rc = bnxt_hwrm_func_qcaps(bp);
6335 if (rc) {
6336 netdev_err(bp->dev, "hwrm query capability failure rc: %x\n",
6337 rc);
6338 rc = -1;
6339 goto init_err;
6340 }
6341
6342 rc = bnxt_hwrm_queue_qportcfg(bp);
6343 if (rc) {
6344 netdev_err(bp->dev, "hwrm query qportcfg failure rc: %x\n",
6345 rc);
6346 rc = -1;
6347 goto init_err;
6348 }
6349
6350 bnxt_set_tpa_flags(bp);
6351 bnxt_set_ring_params(bp);
Jeffrey Huangbdd43472015-12-02 01:54:07 -05006352 if (BNXT_PF(bp))
Michael Chanc0c050c2015-10-22 16:01:17 -04006353 bp->pf.max_irqs = max_irqs;
Michael Chan379a80a2015-10-23 15:06:19 -04006354#if defined(CONFIG_BNXT_SRIOV)
Jeffrey Huangbdd43472015-12-02 01:54:07 -05006355 else
Michael Chanc0c050c2015-10-22 16:01:17 -04006356 bp->vf.max_irqs = max_irqs;
Michael Chan379a80a2015-10-23 15:06:19 -04006357#endif
Michael Chan6e6c5a52016-01-02 23:45:02 -05006358 bnxt_set_dflt_rings(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006359
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006360 if (BNXT_PF(bp)) {
6361 dev->hw_features |= NETIF_F_NTUPLE;
6362 if (bnxt_rfs_capable(bp)) {
6363 bp->flags |= BNXT_FLAG_RFS;
6364 dev->features |= NETIF_F_NTUPLE;
6365 }
6366 }
6367
Michael Chanc0c050c2015-10-22 16:01:17 -04006368 if (dev->hw_features & NETIF_F_HW_VLAN_CTAG_RX)
6369 bp->flags |= BNXT_FLAG_STRIP_VLAN;
6370
6371 rc = bnxt_probe_phy(bp);
6372 if (rc)
6373 goto init_err;
6374
6375 rc = register_netdev(dev);
6376 if (rc)
6377 goto init_err;
6378
6379 netdev_info(dev, "%s found at mem %lx, node addr %pM\n",
6380 board_info[ent->driver_data].name,
6381 (long)pci_resource_start(pdev, 0), dev->dev_addr);
6382
6383 return 0;
6384
6385init_err:
6386 pci_iounmap(pdev, bp->bar0);
6387 pci_release_regions(pdev);
6388 pci_disable_device(pdev);
6389
6390init_err_free:
6391 free_netdev(dev);
6392 return rc;
6393}
6394
Satish Baddipadige6316ea62016-03-07 15:38:48 -05006395/**
6396 * bnxt_io_error_detected - called when PCI error is detected
6397 * @pdev: Pointer to PCI device
6398 * @state: The current pci connection state
6399 *
6400 * This function is called after a PCI bus error affecting
6401 * this device has been detected.
6402 */
6403static pci_ers_result_t bnxt_io_error_detected(struct pci_dev *pdev,
6404 pci_channel_state_t state)
6405{
6406 struct net_device *netdev = pci_get_drvdata(pdev);
6407
6408 netdev_info(netdev, "PCI I/O error detected\n");
6409
6410 rtnl_lock();
6411 netif_device_detach(netdev);
6412
6413 if (state == pci_channel_io_perm_failure) {
6414 rtnl_unlock();
6415 return PCI_ERS_RESULT_DISCONNECT;
6416 }
6417
6418 if (netif_running(netdev))
6419 bnxt_close(netdev);
6420
6421 pci_disable_device(pdev);
6422 rtnl_unlock();
6423
6424 /* Request a slot slot reset. */
6425 return PCI_ERS_RESULT_NEED_RESET;
6426}
6427
6428/**
6429 * bnxt_io_slot_reset - called after the pci bus has been reset.
6430 * @pdev: Pointer to PCI device
6431 *
6432 * Restart the card from scratch, as if from a cold-boot.
6433 * At this point, the card has exprienced a hard reset,
6434 * followed by fixups by BIOS, and has its config space
6435 * set up identically to what it was at cold boot.
6436 */
6437static pci_ers_result_t bnxt_io_slot_reset(struct pci_dev *pdev)
6438{
6439 struct net_device *netdev = pci_get_drvdata(pdev);
6440 struct bnxt *bp = netdev_priv(netdev);
6441 int err = 0;
6442 pci_ers_result_t result = PCI_ERS_RESULT_DISCONNECT;
6443
6444 netdev_info(bp->dev, "PCI Slot Reset\n");
6445
6446 rtnl_lock();
6447
6448 if (pci_enable_device(pdev)) {
6449 dev_err(&pdev->dev,
6450 "Cannot re-enable PCI device after reset.\n");
6451 } else {
6452 pci_set_master(pdev);
6453
6454 if (netif_running(netdev))
6455 err = bnxt_open(netdev);
6456
6457 if (!err)
6458 result = PCI_ERS_RESULT_RECOVERED;
6459 }
6460
6461 if (result != PCI_ERS_RESULT_RECOVERED && netif_running(netdev))
6462 dev_close(netdev);
6463
6464 rtnl_unlock();
6465
6466 err = pci_cleanup_aer_uncorrect_error_status(pdev);
6467 if (err) {
6468 dev_err(&pdev->dev,
6469 "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
6470 err); /* non-fatal, continue */
6471 }
6472
6473 return PCI_ERS_RESULT_RECOVERED;
6474}
6475
6476/**
6477 * bnxt_io_resume - called when traffic can start flowing again.
6478 * @pdev: Pointer to PCI device
6479 *
6480 * This callback is called when the error recovery driver tells
6481 * us that its OK to resume normal operation.
6482 */
6483static void bnxt_io_resume(struct pci_dev *pdev)
6484{
6485 struct net_device *netdev = pci_get_drvdata(pdev);
6486
6487 rtnl_lock();
6488
6489 netif_device_attach(netdev);
6490
6491 rtnl_unlock();
6492}
6493
6494static const struct pci_error_handlers bnxt_err_handler = {
6495 .error_detected = bnxt_io_error_detected,
6496 .slot_reset = bnxt_io_slot_reset,
6497 .resume = bnxt_io_resume
6498};
6499
Michael Chanc0c050c2015-10-22 16:01:17 -04006500static struct pci_driver bnxt_pci_driver = {
6501 .name = DRV_MODULE_NAME,
6502 .id_table = bnxt_pci_tbl,
6503 .probe = bnxt_init_one,
6504 .remove = bnxt_remove_one,
Satish Baddipadige6316ea62016-03-07 15:38:48 -05006505 .err_handler = &bnxt_err_handler,
Michael Chanc0c050c2015-10-22 16:01:17 -04006506#if defined(CONFIG_BNXT_SRIOV)
6507 .sriov_configure = bnxt_sriov_configure,
6508#endif
6509};
6510
6511module_pci_driver(bnxt_pci_driver);