blob: 13bc26a83159441bd3313c0acd504fa06e620cca [file] [log] [blame]
Glenn Streiff3c2d7742008-02-04 20:20:45 -08001/*
Chien Tungcd6853d2009-03-06 15:12:10 -08002* Copyright (c) 2006 - 2009 Intel-NE, Inc. All rights reserved.
Glenn Streiff3c2d7742008-02-04 20:20:45 -08003*
4* This software is available to you under a choice of one of two
5* licenses. You may choose to be licensed under the terms of the GNU
6* General Public License (GPL) Version 2, available from the file
7* COPYING in the main directory of this source tree, or the
8* OpenIB.org BSD license below:
9*
10* Redistribution and use in source and binary forms, with or
11* without modification, are permitted provided that the following
12* conditions are met:
13*
14* - Redistributions of source code must retain the above
15* copyright notice, this list of conditions and the following
16* disclaimer.
17*
18* - Redistributions in binary form must reproduce the above
19* copyright notice, this list of conditions and the following
20* disclaimer in the documentation and/or other materials
21* provided with the distribution.
22*
23* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24* EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26* NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27* BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28* ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29* CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30* SOFTWARE.
31*/
32
33#ifndef __NES_HW_H
34#define __NES_HW_H
35
Faisal Latif37dab412008-04-29 13:46:54 -070036#include <linux/inet_lro.h>
37
Chien Tunga4849fc2009-04-08 14:27:18 -070038#define NES_PHY_TYPE_CX4 1
Eric Schneider0e1de5d2008-04-29 13:46:54 -070039#define NES_PHY_TYPE_1G 2
40#define NES_PHY_TYPE_IRIS 3
41#define NES_PHY_TYPE_ARGUS 4
42#define NES_PHY_TYPE_PUMA_1G 5
Glenn Streiff3c2d7742008-02-04 20:20:45 -080043#define NES_PHY_TYPE_PUMA_10G 6
Chien Tung63369362008-11-02 21:40:55 -080044#define NES_PHY_TYPE_GLADIUS 7
Glenn Streiff3c2d7742008-02-04 20:20:45 -080045
46#define NES_MULTICAST_PF_MAX 8
47
48enum pci_regs {
49 NES_INT_STAT = 0x0000,
50 NES_INT_MASK = 0x0004,
51 NES_INT_PENDING = 0x0008,
52 NES_INTF_INT_STAT = 0x000C,
53 NES_INTF_INT_MASK = 0x0010,
54 NES_TIMER_STAT = 0x0014,
55 NES_PERIODIC_CONTROL = 0x0018,
56 NES_ONE_SHOT_CONTROL = 0x001C,
57 NES_EEPROM_COMMAND = 0x0020,
58 NES_EEPROM_DATA = 0x0024,
59 NES_FLASH_COMMAND = 0x0028,
60 NES_FLASH_DATA = 0x002C,
61 NES_SOFTWARE_RESET = 0x0030,
62 NES_CQ_ACK = 0x0034,
63 NES_WQE_ALLOC = 0x0040,
64 NES_CQE_ALLOC = 0x0044,
Don Woodfd877782009-03-06 15:12:11 -080065 NES_AEQ_ALLOC = 0x0048
Glenn Streiff3c2d7742008-02-04 20:20:45 -080066};
67
68enum indexed_regs {
69 NES_IDX_CREATE_CQP_LOW = 0x0000,
70 NES_IDX_CREATE_CQP_HIGH = 0x0004,
71 NES_IDX_QP_CONTROL = 0x0040,
72 NES_IDX_FLM_CONTROL = 0x0080,
73 NES_IDX_INT_CPU_STATUS = 0x00a0,
74 NES_IDX_GPIO_CONTROL = 0x00f0,
75 NES_IDX_GPIO_DATA = 0x00f4,
76 NES_IDX_TCP_CONFIG0 = 0x01e4,
77 NES_IDX_TCP_TIMER_CONFIG = 0x01ec,
78 NES_IDX_TCP_NOW = 0x01f0,
79 NES_IDX_QP_MAX_CFG_SIZES = 0x0200,
80 NES_IDX_QP_CTX_SIZE = 0x0218,
81 NES_IDX_TCP_TIMER_SIZE0 = 0x0238,
82 NES_IDX_TCP_TIMER_SIZE1 = 0x0240,
83 NES_IDX_ARP_CACHE_SIZE = 0x0258,
84 NES_IDX_CQ_CTX_SIZE = 0x0260,
85 NES_IDX_MRT_SIZE = 0x0278,
86 NES_IDX_PBL_REGION_SIZE = 0x0280,
87 NES_IDX_IRRQ_COUNT = 0x02b0,
88 NES_IDX_RX_WINDOW_BUFFER_PAGE_TABLE_SIZE = 0x02f0,
89 NES_IDX_RX_WINDOW_BUFFER_SIZE = 0x0300,
90 NES_IDX_DST_IP_ADDR = 0x0400,
91 NES_IDX_PCIX_DIAG = 0x08e8,
92 NES_IDX_MPP_DEBUG = 0x0a00,
93 NES_IDX_PORT_RX_DISCARDS = 0x0a30,
94 NES_IDX_PORT_TX_DISCARDS = 0x0a34,
95 NES_IDX_MPP_LB_DEBUG = 0x0b00,
96 NES_IDX_DENALI_CTL_22 = 0x1058,
97 NES_IDX_MAC_TX_CONTROL = 0x2000,
98 NES_IDX_MAC_TX_CONFIG = 0x2004,
99 NES_IDX_MAC_TX_PAUSE_QUANTA = 0x2008,
100 NES_IDX_MAC_RX_CONTROL = 0x200c,
101 NES_IDX_MAC_RX_CONFIG = 0x2010,
102 NES_IDX_MAC_EXACT_MATCH_BOTTOM = 0x201c,
103 NES_IDX_MAC_MDIO_CONTROL = 0x2084,
104 NES_IDX_MAC_TX_OCTETS_LOW = 0x2100,
105 NES_IDX_MAC_TX_OCTETS_HIGH = 0x2104,
106 NES_IDX_MAC_TX_FRAMES_LOW = 0x2108,
107 NES_IDX_MAC_TX_FRAMES_HIGH = 0x210c,
108 NES_IDX_MAC_TX_PAUSE_FRAMES = 0x2118,
109 NES_IDX_MAC_TX_ERRORS = 0x2138,
110 NES_IDX_MAC_RX_OCTETS_LOW = 0x213c,
111 NES_IDX_MAC_RX_OCTETS_HIGH = 0x2140,
112 NES_IDX_MAC_RX_FRAMES_LOW = 0x2144,
113 NES_IDX_MAC_RX_FRAMES_HIGH = 0x2148,
114 NES_IDX_MAC_RX_BC_FRAMES_LOW = 0x214c,
115 NES_IDX_MAC_RX_MC_FRAMES_HIGH = 0x2150,
116 NES_IDX_MAC_RX_PAUSE_FRAMES = 0x2154,
117 NES_IDX_MAC_RX_SHORT_FRAMES = 0x2174,
118 NES_IDX_MAC_RX_OVERSIZED_FRAMES = 0x2178,
119 NES_IDX_MAC_RX_JABBER_FRAMES = 0x217c,
120 NES_IDX_MAC_RX_CRC_ERR_FRAMES = 0x2180,
121 NES_IDX_MAC_RX_LENGTH_ERR_FRAMES = 0x2184,
122 NES_IDX_MAC_RX_SYMBOL_ERR_FRAMES = 0x2188,
123 NES_IDX_MAC_INT_STATUS = 0x21f0,
124 NES_IDX_MAC_INT_MASK = 0x21f4,
125 NES_IDX_PHY_PCS_CONTROL_STATUS0 = 0x2800,
126 NES_IDX_PHY_PCS_CONTROL_STATUS1 = 0x2a00,
127 NES_IDX_ETH_SERDES_COMMON_CONTROL0 = 0x2808,
128 NES_IDX_ETH_SERDES_COMMON_CONTROL1 = 0x2a08,
129 NES_IDX_ETH_SERDES_COMMON_STATUS0 = 0x280c,
130 NES_IDX_ETH_SERDES_COMMON_STATUS1 = 0x2a0c,
131 NES_IDX_ETH_SERDES_TX_EMP0 = 0x2810,
132 NES_IDX_ETH_SERDES_TX_EMP1 = 0x2a10,
133 NES_IDX_ETH_SERDES_TX_DRIVE0 = 0x2814,
134 NES_IDX_ETH_SERDES_TX_DRIVE1 = 0x2a14,
135 NES_IDX_ETH_SERDES_RX_MODE0 = 0x2818,
136 NES_IDX_ETH_SERDES_RX_MODE1 = 0x2a18,
137 NES_IDX_ETH_SERDES_RX_SIGDET0 = 0x281c,
138 NES_IDX_ETH_SERDES_RX_SIGDET1 = 0x2a1c,
139 NES_IDX_ETH_SERDES_BYPASS0 = 0x2820,
140 NES_IDX_ETH_SERDES_BYPASS1 = 0x2a20,
141 NES_IDX_ETH_SERDES_LOOPBACK_CONTROL0 = 0x2824,
142 NES_IDX_ETH_SERDES_LOOPBACK_CONTROL1 = 0x2a24,
143 NES_IDX_ETH_SERDES_RX_EQ_CONTROL0 = 0x2828,
144 NES_IDX_ETH_SERDES_RX_EQ_CONTROL1 = 0x2a28,
145 NES_IDX_ETH_SERDES_RX_EQ_STATUS0 = 0x282c,
146 NES_IDX_ETH_SERDES_RX_EQ_STATUS1 = 0x2a2c,
147 NES_IDX_ETH_SERDES_CDR_RESET0 = 0x2830,
148 NES_IDX_ETH_SERDES_CDR_RESET1 = 0x2a30,
149 NES_IDX_ETH_SERDES_CDR_CONTROL0 = 0x2834,
150 NES_IDX_ETH_SERDES_CDR_CONTROL1 = 0x2a34,
151 NES_IDX_ETH_SERDES_TX_HIGHZ_LANE_MODE0 = 0x2838,
152 NES_IDX_ETH_SERDES_TX_HIGHZ_LANE_MODE1 = 0x2a38,
153 NES_IDX_ENDNODE0_NSTAT_RX_DISCARD = 0x3080,
154 NES_IDX_ENDNODE0_NSTAT_RX_OCTETS_LO = 0x3000,
155 NES_IDX_ENDNODE0_NSTAT_RX_OCTETS_HI = 0x3004,
156 NES_IDX_ENDNODE0_NSTAT_RX_FRAMES_LO = 0x3008,
157 NES_IDX_ENDNODE0_NSTAT_RX_FRAMES_HI = 0x300c,
158 NES_IDX_ENDNODE0_NSTAT_TX_OCTETS_LO = 0x7000,
159 NES_IDX_ENDNODE0_NSTAT_TX_OCTETS_HI = 0x7004,
160 NES_IDX_ENDNODE0_NSTAT_TX_FRAMES_LO = 0x7008,
161 NES_IDX_ENDNODE0_NSTAT_TX_FRAMES_HI = 0x700c,
Chien Tung2b537c22008-09-26 15:08:10 -0500162 NES_IDX_WQM_CONFIG1 = 0x5004,
Glenn Streiff3c2d7742008-02-04 20:20:45 -0800163 NES_IDX_CM_CONFIG = 0x5100,
164 NES_IDX_NIC_LOGPORT_TO_PHYPORT = 0x6000,
165 NES_IDX_NIC_PHYPORT_TO_USW = 0x6008,
166 NES_IDX_NIC_ACTIVE = 0x6010,
167 NES_IDX_NIC_UNICAST_ALL = 0x6018,
168 NES_IDX_NIC_MULTICAST_ALL = 0x6020,
169 NES_IDX_NIC_MULTICAST_ENABLE = 0x6028,
170 NES_IDX_NIC_BROADCAST_ON = 0x6030,
171 NES_IDX_USED_CHUNKS_TX = 0x60b0,
172 NES_IDX_TX_POOL_SIZE = 0x60b8,
173 NES_IDX_QUAD_HASH_TABLE_SIZE = 0x6148,
174 NES_IDX_PERFECT_FILTER_LOW = 0x6200,
175 NES_IDX_PERFECT_FILTER_HIGH = 0x6204,
176 NES_IDX_IPV4_TCP_REXMITS = 0x7080,
177 NES_IDX_DEBUG_ERROR_CONTROL_STATUS = 0x913c,
178 NES_IDX_DEBUG_ERROR_MASKS0 = 0x9140,
179 NES_IDX_DEBUG_ERROR_MASKS1 = 0x9144,
180 NES_IDX_DEBUG_ERROR_MASKS2 = 0x9148,
181 NES_IDX_DEBUG_ERROR_MASKS3 = 0x914c,
182 NES_IDX_DEBUG_ERROR_MASKS4 = 0x9150,
183 NES_IDX_DEBUG_ERROR_MASKS5 = 0x9154,
184};
185
186#define NES_IDX_MAC_TX_CONFIG_ENABLE_PAUSE 1
187#define NES_IDX_MPP_DEBUG_PORT_DISABLE_PAUSE (1 << 17)
188
189enum nes_cqp_opcodes {
190 NES_CQP_CREATE_QP = 0x00,
191 NES_CQP_MODIFY_QP = 0x01,
192 NES_CQP_DESTROY_QP = 0x02,
193 NES_CQP_CREATE_CQ = 0x03,
194 NES_CQP_MODIFY_CQ = 0x04,
195 NES_CQP_DESTROY_CQ = 0x05,
196 NES_CQP_ALLOCATE_STAG = 0x09,
197 NES_CQP_REGISTER_STAG = 0x0a,
198 NES_CQP_QUERY_STAG = 0x0b,
199 NES_CQP_REGISTER_SHARED_STAG = 0x0c,
200 NES_CQP_DEALLOCATE_STAG = 0x0d,
201 NES_CQP_MANAGE_ARP_CACHE = 0x0f,
202 NES_CQP_SUSPEND_QPS = 0x11,
203 NES_CQP_UPLOAD_CONTEXT = 0x13,
204 NES_CQP_CREATE_CEQ = 0x16,
205 NES_CQP_DESTROY_CEQ = 0x18,
206 NES_CQP_CREATE_AEQ = 0x19,
207 NES_CQP_DESTROY_AEQ = 0x1b,
208 NES_CQP_LMI_ACCESS = 0x20,
209 NES_CQP_FLUSH_WQES = 0x22,
210 NES_CQP_MANAGE_APBVT = 0x23
211};
212
213enum nes_cqp_wqe_word_idx {
214 NES_CQP_WQE_OPCODE_IDX = 0,
215 NES_CQP_WQE_ID_IDX = 1,
216 NES_CQP_WQE_COMP_CTX_LOW_IDX = 2,
217 NES_CQP_WQE_COMP_CTX_HIGH_IDX = 3,
218 NES_CQP_WQE_COMP_SCRATCH_LOW_IDX = 4,
219 NES_CQP_WQE_COMP_SCRATCH_HIGH_IDX = 5,
220};
221
222enum nes_cqp_cq_wqeword_idx {
223 NES_CQP_CQ_WQE_PBL_LOW_IDX = 6,
224 NES_CQP_CQ_WQE_PBL_HIGH_IDX = 7,
225 NES_CQP_CQ_WQE_CQ_CONTEXT_LOW_IDX = 8,
226 NES_CQP_CQ_WQE_CQ_CONTEXT_HIGH_IDX = 9,
227 NES_CQP_CQ_WQE_DOORBELL_INDEX_HIGH_IDX = 10,
228};
229
230enum nes_cqp_stag_wqeword_idx {
231 NES_CQP_STAG_WQE_PBL_BLK_COUNT_IDX = 1,
232 NES_CQP_STAG_WQE_LEN_HIGH_PD_IDX = 6,
233 NES_CQP_STAG_WQE_LEN_LOW_IDX = 7,
234 NES_CQP_STAG_WQE_STAG_IDX = 8,
235 NES_CQP_STAG_WQE_VA_LOW_IDX = 10,
236 NES_CQP_STAG_WQE_VA_HIGH_IDX = 11,
237 NES_CQP_STAG_WQE_PA_LOW_IDX = 12,
238 NES_CQP_STAG_WQE_PA_HIGH_IDX = 13,
239 NES_CQP_STAG_WQE_PBL_LEN_IDX = 14
240};
241
242#define NES_CQP_OP_IWARP_STATE_SHIFT 28
243
244enum nes_cqp_qp_bits {
245 NES_CQP_QP_ARP_VALID = (1<<8),
246 NES_CQP_QP_WINBUF_VALID = (1<<9),
247 NES_CQP_QP_CONTEXT_VALID = (1<<10),
248 NES_CQP_QP_ORD_VALID = (1<<11),
249 NES_CQP_QP_WINBUF_DATAIND_EN = (1<<12),
250 NES_CQP_QP_VIRT_WQS = (1<<13),
251 NES_CQP_QP_DEL_HTE = (1<<14),
252 NES_CQP_QP_CQS_VALID = (1<<15),
253 NES_CQP_QP_TYPE_TSA = 0,
254 NES_CQP_QP_TYPE_IWARP = (1<<16),
255 NES_CQP_QP_TYPE_CQP = (4<<16),
256 NES_CQP_QP_TYPE_NIC = (5<<16),
257 NES_CQP_QP_MSS_CHG = (1<<20),
258 NES_CQP_QP_STATIC_RESOURCES = (1<<21),
259 NES_CQP_QP_IGNORE_MW_BOUND = (1<<22),
260 NES_CQP_QP_VWQ_USE_LMI = (1<<23),
261 NES_CQP_QP_IWARP_STATE_IDLE = (1<<NES_CQP_OP_IWARP_STATE_SHIFT),
262 NES_CQP_QP_IWARP_STATE_RTS = (2<<NES_CQP_OP_IWARP_STATE_SHIFT),
263 NES_CQP_QP_IWARP_STATE_CLOSING = (3<<NES_CQP_OP_IWARP_STATE_SHIFT),
264 NES_CQP_QP_IWARP_STATE_TERMINATE = (5<<NES_CQP_OP_IWARP_STATE_SHIFT),
265 NES_CQP_QP_IWARP_STATE_ERROR = (6<<NES_CQP_OP_IWARP_STATE_SHIFT),
266 NES_CQP_QP_IWARP_STATE_MASK = (7<<NES_CQP_OP_IWARP_STATE_SHIFT),
267 NES_CQP_QP_RESET = (1<<31),
268};
269
270enum nes_cqp_qp_wqe_word_idx {
271 NES_CQP_QP_WQE_CONTEXT_LOW_IDX = 6,
272 NES_CQP_QP_WQE_CONTEXT_HIGH_IDX = 7,
273 NES_CQP_QP_WQE_NEW_MSS_IDX = 15,
274};
275
276enum nes_nic_ctx_bits {
277 NES_NIC_CTX_RQ_SIZE_32 = (3<<8),
278 NES_NIC_CTX_RQ_SIZE_512 = (3<<8),
279 NES_NIC_CTX_SQ_SIZE_32 = (1<<10),
280 NES_NIC_CTX_SQ_SIZE_512 = (3<<10),
281};
282
283enum nes_nic_qp_ctx_word_idx {
284 NES_NIC_CTX_MISC_IDX = 0,
285 NES_NIC_CTX_SQ_LOW_IDX = 2,
286 NES_NIC_CTX_SQ_HIGH_IDX = 3,
287 NES_NIC_CTX_RQ_LOW_IDX = 4,
288 NES_NIC_CTX_RQ_HIGH_IDX = 5,
289};
290
291enum nes_cqp_cq_bits {
292 NES_CQP_CQ_CEQE_MASK = (1<<9),
293 NES_CQP_CQ_CEQ_VALID = (1<<10),
294 NES_CQP_CQ_RESIZE = (1<<11),
295 NES_CQP_CQ_CHK_OVERFLOW = (1<<12),
296 NES_CQP_CQ_4KB_CHUNK = (1<<14),
297 NES_CQP_CQ_VIRT = (1<<15),
298};
299
300enum nes_cqp_stag_bits {
301 NES_CQP_STAG_VA_TO = (1<<9),
302 NES_CQP_STAG_DEALLOC_PBLS = (1<<10),
303 NES_CQP_STAG_PBL_BLK_SIZE = (1<<11),
304 NES_CQP_STAG_MR = (1<<13),
305 NES_CQP_STAG_RIGHTS_LOCAL_READ = (1<<16),
306 NES_CQP_STAG_RIGHTS_LOCAL_WRITE = (1<<17),
307 NES_CQP_STAG_RIGHTS_REMOTE_READ = (1<<18),
308 NES_CQP_STAG_RIGHTS_REMOTE_WRITE = (1<<19),
309 NES_CQP_STAG_RIGHTS_WINDOW_BIND = (1<<20),
310 NES_CQP_STAG_REM_ACC_EN = (1<<21),
311 NES_CQP_STAG_LEAVE_PENDING = (1<<31),
312};
313
314enum nes_cqp_ceq_wqeword_idx {
315 NES_CQP_CEQ_WQE_ELEMENT_COUNT_IDX = 1,
316 NES_CQP_CEQ_WQE_PBL_LOW_IDX = 6,
317 NES_CQP_CEQ_WQE_PBL_HIGH_IDX = 7,
318};
319
320enum nes_cqp_ceq_bits {
321 NES_CQP_CEQ_4KB_CHUNK = (1<<14),
322 NES_CQP_CEQ_VIRT = (1<<15),
323};
324
325enum nes_cqp_aeq_wqeword_idx {
326 NES_CQP_AEQ_WQE_ELEMENT_COUNT_IDX = 1,
327 NES_CQP_AEQ_WQE_PBL_LOW_IDX = 6,
328 NES_CQP_AEQ_WQE_PBL_HIGH_IDX = 7,
329};
330
331enum nes_cqp_aeq_bits {
332 NES_CQP_AEQ_4KB_CHUNK = (1<<14),
333 NES_CQP_AEQ_VIRT = (1<<15),
334};
335
336enum nes_cqp_lmi_wqeword_idx {
337 NES_CQP_LMI_WQE_LMI_OFFSET_IDX = 1,
338 NES_CQP_LMI_WQE_FRAG_LOW_IDX = 8,
339 NES_CQP_LMI_WQE_FRAG_HIGH_IDX = 9,
340 NES_CQP_LMI_WQE_FRAG_LEN_IDX = 10,
341};
342
343enum nes_cqp_arp_wqeword_idx {
344 NES_CQP_ARP_WQE_MAC_ADDR_LOW_IDX = 6,
345 NES_CQP_ARP_WQE_MAC_HIGH_IDX = 7,
346 NES_CQP_ARP_WQE_REACHABILITY_MAX_IDX = 1,
347};
348
349enum nes_cqp_upload_wqeword_idx {
350 NES_CQP_UPLOAD_WQE_CTXT_LOW_IDX = 6,
351 NES_CQP_UPLOAD_WQE_CTXT_HIGH_IDX = 7,
352 NES_CQP_UPLOAD_WQE_HTE_IDX = 8,
353};
354
355enum nes_cqp_arp_bits {
356 NES_CQP_ARP_VALID = (1<<8),
357 NES_CQP_ARP_PERM = (1<<9),
358};
359
360enum nes_cqp_flush_bits {
361 NES_CQP_FLUSH_SQ = (1<<30),
362 NES_CQP_FLUSH_RQ = (1<<31),
363};
364
365enum nes_cqe_opcode_bits {
366 NES_CQE_STAG_VALID = (1<<6),
367 NES_CQE_ERROR = (1<<7),
368 NES_CQE_SQ = (1<<8),
369 NES_CQE_SE = (1<<9),
370 NES_CQE_PSH = (1<<29),
371 NES_CQE_FIN = (1<<30),
372 NES_CQE_VALID = (1<<31),
373};
374
375
376enum nes_cqe_word_idx {
377 NES_CQE_PAYLOAD_LENGTH_IDX = 0,
378 NES_CQE_COMP_COMP_CTX_LOW_IDX = 2,
379 NES_CQE_COMP_COMP_CTX_HIGH_IDX = 3,
380 NES_CQE_INV_STAG_IDX = 4,
381 NES_CQE_QP_ID_IDX = 5,
382 NES_CQE_ERROR_CODE_IDX = 6,
383 NES_CQE_OPCODE_IDX = 7,
384};
385
386enum nes_ceqe_word_idx {
387 NES_CEQE_CQ_CTX_LOW_IDX = 0,
388 NES_CEQE_CQ_CTX_HIGH_IDX = 1,
389};
390
391enum nes_ceqe_status_bit {
392 NES_CEQE_VALID = (1<<31),
393};
394
395enum nes_int_bits {
396 NES_INT_CEQ0 = (1<<0),
397 NES_INT_CEQ1 = (1<<1),
398 NES_INT_CEQ2 = (1<<2),
399 NES_INT_CEQ3 = (1<<3),
400 NES_INT_CEQ4 = (1<<4),
401 NES_INT_CEQ5 = (1<<5),
402 NES_INT_CEQ6 = (1<<6),
403 NES_INT_CEQ7 = (1<<7),
404 NES_INT_CEQ8 = (1<<8),
405 NES_INT_CEQ9 = (1<<9),
406 NES_INT_CEQ10 = (1<<10),
407 NES_INT_CEQ11 = (1<<11),
408 NES_INT_CEQ12 = (1<<12),
409 NES_INT_CEQ13 = (1<<13),
410 NES_INT_CEQ14 = (1<<14),
411 NES_INT_CEQ15 = (1<<15),
412 NES_INT_AEQ0 = (1<<16),
413 NES_INT_AEQ1 = (1<<17),
414 NES_INT_AEQ2 = (1<<18),
415 NES_INT_AEQ3 = (1<<19),
416 NES_INT_AEQ4 = (1<<20),
417 NES_INT_AEQ5 = (1<<21),
418 NES_INT_AEQ6 = (1<<22),
419 NES_INT_AEQ7 = (1<<23),
420 NES_INT_MAC0 = (1<<24),
421 NES_INT_MAC1 = (1<<25),
422 NES_INT_MAC2 = (1<<26),
423 NES_INT_MAC3 = (1<<27),
424 NES_INT_TSW = (1<<28),
425 NES_INT_TIMER = (1<<29),
426 NES_INT_INTF = (1<<30),
427};
428
429enum nes_intf_int_bits {
430 NES_INTF_INT_PCIERR = (1<<0),
431 NES_INTF_PERIODIC_TIMER = (1<<2),
432 NES_INTF_ONE_SHOT_TIMER = (1<<3),
433 NES_INTF_INT_CRITERR = (1<<14),
434 NES_INTF_INT_AEQ0_OFLOW = (1<<16),
435 NES_INTF_INT_AEQ1_OFLOW = (1<<17),
436 NES_INTF_INT_AEQ2_OFLOW = (1<<18),
437 NES_INTF_INT_AEQ3_OFLOW = (1<<19),
438 NES_INTF_INT_AEQ4_OFLOW = (1<<20),
439 NES_INTF_INT_AEQ5_OFLOW = (1<<21),
440 NES_INTF_INT_AEQ6_OFLOW = (1<<22),
441 NES_INTF_INT_AEQ7_OFLOW = (1<<23),
442 NES_INTF_INT_AEQ_OFLOW = (0xff<<16),
443};
444
445enum nes_mac_int_bits {
446 NES_MAC_INT_LINK_STAT_CHG = (1<<1),
447 NES_MAC_INT_XGMII_EXT = (1<<2),
448 NES_MAC_INT_TX_UNDERFLOW = (1<<6),
449 NES_MAC_INT_TX_ERROR = (1<<7),
450};
451
452enum nes_cqe_allocate_bits {
453 NES_CQE_ALLOC_INC_SELECT = (1<<28),
454 NES_CQE_ALLOC_NOTIFY_NEXT = (1<<29),
455 NES_CQE_ALLOC_NOTIFY_SE = (1<<30),
456 NES_CQE_ALLOC_RESET = (1<<31),
457};
458
459enum nes_nic_rq_wqe_word_idx {
460 NES_NIC_RQ_WQE_LENGTH_1_0_IDX = 0,
461 NES_NIC_RQ_WQE_LENGTH_3_2_IDX = 1,
462 NES_NIC_RQ_WQE_FRAG0_LOW_IDX = 2,
463 NES_NIC_RQ_WQE_FRAG0_HIGH_IDX = 3,
464 NES_NIC_RQ_WQE_FRAG1_LOW_IDX = 4,
465 NES_NIC_RQ_WQE_FRAG1_HIGH_IDX = 5,
466 NES_NIC_RQ_WQE_FRAG2_LOW_IDX = 6,
467 NES_NIC_RQ_WQE_FRAG2_HIGH_IDX = 7,
468 NES_NIC_RQ_WQE_FRAG3_LOW_IDX = 8,
469 NES_NIC_RQ_WQE_FRAG3_HIGH_IDX = 9,
470};
471
472enum nes_nic_sq_wqe_word_idx {
473 NES_NIC_SQ_WQE_MISC_IDX = 0,
474 NES_NIC_SQ_WQE_TOTAL_LENGTH_IDX = 1,
475 NES_NIC_SQ_WQE_LSO_INFO_IDX = 2,
476 NES_NIC_SQ_WQE_LENGTH_0_TAG_IDX = 3,
477 NES_NIC_SQ_WQE_LENGTH_2_1_IDX = 4,
478 NES_NIC_SQ_WQE_LENGTH_4_3_IDX = 5,
479 NES_NIC_SQ_WQE_FRAG0_LOW_IDX = 6,
480 NES_NIC_SQ_WQE_FRAG0_HIGH_IDX = 7,
481 NES_NIC_SQ_WQE_FRAG1_LOW_IDX = 8,
482 NES_NIC_SQ_WQE_FRAG1_HIGH_IDX = 9,
483 NES_NIC_SQ_WQE_FRAG2_LOW_IDX = 10,
484 NES_NIC_SQ_WQE_FRAG2_HIGH_IDX = 11,
485 NES_NIC_SQ_WQE_FRAG3_LOW_IDX = 12,
486 NES_NIC_SQ_WQE_FRAG3_HIGH_IDX = 13,
487 NES_NIC_SQ_WQE_FRAG4_LOW_IDX = 14,
488 NES_NIC_SQ_WQE_FRAG4_HIGH_IDX = 15,
489};
490
491enum nes_iwarp_sq_wqe_word_idx {
492 NES_IWARP_SQ_WQE_MISC_IDX = 0,
493 NES_IWARP_SQ_WQE_TOTAL_PAYLOAD_IDX = 1,
494 NES_IWARP_SQ_WQE_COMP_CTX_LOW_IDX = 2,
495 NES_IWARP_SQ_WQE_COMP_CTX_HIGH_IDX = 3,
496 NES_IWARP_SQ_WQE_COMP_SCRATCH_LOW_IDX = 4,
497 NES_IWARP_SQ_WQE_COMP_SCRATCH_HIGH_IDX = 5,
498 NES_IWARP_SQ_WQE_INV_STAG_LOW_IDX = 7,
499 NES_IWARP_SQ_WQE_RDMA_TO_LOW_IDX = 8,
500 NES_IWARP_SQ_WQE_RDMA_TO_HIGH_IDX = 9,
501 NES_IWARP_SQ_WQE_RDMA_LENGTH_IDX = 10,
502 NES_IWARP_SQ_WQE_RDMA_STAG_IDX = 11,
503 NES_IWARP_SQ_WQE_IMM_DATA_START_IDX = 12,
504 NES_IWARP_SQ_WQE_FRAG0_LOW_IDX = 16,
505 NES_IWARP_SQ_WQE_FRAG0_HIGH_IDX = 17,
506 NES_IWARP_SQ_WQE_LENGTH0_IDX = 18,
507 NES_IWARP_SQ_WQE_STAG0_IDX = 19,
508 NES_IWARP_SQ_WQE_FRAG1_LOW_IDX = 20,
509 NES_IWARP_SQ_WQE_FRAG1_HIGH_IDX = 21,
510 NES_IWARP_SQ_WQE_LENGTH1_IDX = 22,
511 NES_IWARP_SQ_WQE_STAG1_IDX = 23,
512 NES_IWARP_SQ_WQE_FRAG2_LOW_IDX = 24,
513 NES_IWARP_SQ_WQE_FRAG2_HIGH_IDX = 25,
514 NES_IWARP_SQ_WQE_LENGTH2_IDX = 26,
515 NES_IWARP_SQ_WQE_STAG2_IDX = 27,
516 NES_IWARP_SQ_WQE_FRAG3_LOW_IDX = 28,
517 NES_IWARP_SQ_WQE_FRAG3_HIGH_IDX = 29,
518 NES_IWARP_SQ_WQE_LENGTH3_IDX = 30,
519 NES_IWARP_SQ_WQE_STAG3_IDX = 31,
520};
521
522enum nes_iwarp_sq_bind_wqe_word_idx {
523 NES_IWARP_SQ_BIND_WQE_MR_IDX = 6,
524 NES_IWARP_SQ_BIND_WQE_MW_IDX = 7,
525 NES_IWARP_SQ_BIND_WQE_LENGTH_LOW_IDX = 8,
526 NES_IWARP_SQ_BIND_WQE_LENGTH_HIGH_IDX = 9,
527 NES_IWARP_SQ_BIND_WQE_VA_FBO_LOW_IDX = 10,
528 NES_IWARP_SQ_BIND_WQE_VA_FBO_HIGH_IDX = 11,
529};
530
531enum nes_iwarp_sq_fmr_wqe_word_idx {
532 NES_IWARP_SQ_FMR_WQE_MR_STAG_IDX = 7,
533 NES_IWARP_SQ_FMR_WQE_LENGTH_LOW_IDX = 8,
534 NES_IWARP_SQ_FMR_WQE_LENGTH_HIGH_IDX = 9,
535 NES_IWARP_SQ_FMR_WQE_VA_FBO_LOW_IDX = 10,
536 NES_IWARP_SQ_FMR_WQE_VA_FBO_HIGH_IDX = 11,
537 NES_IWARP_SQ_FMR_WQE_PBL_ADDR_LOW_IDX = 12,
538 NES_IWARP_SQ_FMR_WQE_PBL_ADDR_HIGH_IDX = 13,
539 NES_IWARP_SQ_FMR_WQE_PBL_LENGTH_IDX = 14,
540};
541
542enum nes_iwarp_sq_locinv_wqe_word_idx {
543 NES_IWARP_SQ_LOCINV_WQE_INV_STAG_IDX = 6,
544};
545
546
547enum nes_iwarp_rq_wqe_word_idx {
548 NES_IWARP_RQ_WQE_TOTAL_PAYLOAD_IDX = 1,
549 NES_IWARP_RQ_WQE_COMP_CTX_LOW_IDX = 2,
550 NES_IWARP_RQ_WQE_COMP_CTX_HIGH_IDX = 3,
551 NES_IWARP_RQ_WQE_COMP_SCRATCH_LOW_IDX = 4,
552 NES_IWARP_RQ_WQE_COMP_SCRATCH_HIGH_IDX = 5,
553 NES_IWARP_RQ_WQE_FRAG0_LOW_IDX = 8,
554 NES_IWARP_RQ_WQE_FRAG0_HIGH_IDX = 9,
555 NES_IWARP_RQ_WQE_LENGTH0_IDX = 10,
556 NES_IWARP_RQ_WQE_STAG0_IDX = 11,
557 NES_IWARP_RQ_WQE_FRAG1_LOW_IDX = 12,
558 NES_IWARP_RQ_WQE_FRAG1_HIGH_IDX = 13,
559 NES_IWARP_RQ_WQE_LENGTH1_IDX = 14,
560 NES_IWARP_RQ_WQE_STAG1_IDX = 15,
561 NES_IWARP_RQ_WQE_FRAG2_LOW_IDX = 16,
562 NES_IWARP_RQ_WQE_FRAG2_HIGH_IDX = 17,
563 NES_IWARP_RQ_WQE_LENGTH2_IDX = 18,
564 NES_IWARP_RQ_WQE_STAG2_IDX = 19,
565 NES_IWARP_RQ_WQE_FRAG3_LOW_IDX = 20,
566 NES_IWARP_RQ_WQE_FRAG3_HIGH_IDX = 21,
567 NES_IWARP_RQ_WQE_LENGTH3_IDX = 22,
568 NES_IWARP_RQ_WQE_STAG3_IDX = 23,
569};
570
571enum nes_nic_sq_wqe_bits {
572 NES_NIC_SQ_WQE_PHDR_CS_READY = (1<<21),
573 NES_NIC_SQ_WQE_LSO_ENABLE = (1<<22),
574 NES_NIC_SQ_WQE_TAGVALUE_ENABLE = (1<<23),
575 NES_NIC_SQ_WQE_DISABLE_CHKSUM = (1<<30),
576 NES_NIC_SQ_WQE_COMPLETION = (1<<31),
577};
578
579enum nes_nic_cqe_word_idx {
580 NES_NIC_CQE_ACCQP_ID_IDX = 0,
581 NES_NIC_CQE_TAG_PKT_TYPE_IDX = 2,
582 NES_NIC_CQE_MISC_IDX = 3,
583};
584
585#define NES_PKT_TYPE_APBVT_BITS 0xC112
586#define NES_PKT_TYPE_APBVT_MASK 0xff3e
587
588#define NES_PKT_TYPE_PVALID_BITS 0x10000000
589#define NES_PKT_TYPE_PVALID_MASK 0x30000000
590
591#define NES_PKT_TYPE_TCPV4_BITS 0x0110
592#define NES_PKT_TYPE_TCPV4_MASK 0x3f30
593
594#define NES_PKT_TYPE_UDPV4_BITS 0x0210
595#define NES_PKT_TYPE_UDPV4_MASK 0x3f30
596
597#define NES_PKT_TYPE_IPV4_BITS 0x0010
598#define NES_PKT_TYPE_IPV4_MASK 0x3f30
599
600#define NES_PKT_TYPE_OTHER_BITS 0x0000
601#define NES_PKT_TYPE_OTHER_MASK 0x0030
602
603#define NES_NIC_CQE_ERRV_SHIFT 16
604enum nes_nic_ev_bits {
605 NES_NIC_ERRV_BITS_MODE = (1<<0),
606 NES_NIC_ERRV_BITS_IPV4_CSUM_ERR = (1<<1),
607 NES_NIC_ERRV_BITS_TCPUDP_CSUM_ERR = (1<<2),
608 NES_NIC_ERRV_BITS_WQE_OVERRUN = (1<<3),
609 NES_NIC_ERRV_BITS_IPH_ERR = (1<<4),
610};
611
612enum nes_nic_cqe_bits {
613 NES_NIC_CQE_ERRV_MASK = (0xff<<NES_NIC_CQE_ERRV_SHIFT),
614 NES_NIC_CQE_SQ = (1<<24),
615 NES_NIC_CQE_ACCQP_PORT = (1<<28),
616 NES_NIC_CQE_ACCQP_VALID = (1<<29),
617 NES_NIC_CQE_TAG_VALID = (1<<30),
618 NES_NIC_CQE_VALID = (1<<31),
619};
620
621enum nes_aeqe_word_idx {
622 NES_AEQE_COMP_CTXT_LOW_IDX = 0,
623 NES_AEQE_COMP_CTXT_HIGH_IDX = 1,
624 NES_AEQE_COMP_QP_CQ_ID_IDX = 2,
625 NES_AEQE_MISC_IDX = 3,
626};
627
628enum nes_aeqe_bits {
629 NES_AEQE_QP = (1<<16),
630 NES_AEQE_CQ = (1<<17),
631 NES_AEQE_SQ = (1<<18),
632 NES_AEQE_INBOUND_RDMA = (1<<19),
633 NES_AEQE_IWARP_STATE_MASK = (7<<20),
634 NES_AEQE_TCP_STATE_MASK = (0xf<<24),
635 NES_AEQE_VALID = (1<<31),
636};
637
638#define NES_AEQE_IWARP_STATE_SHIFT 20
639#define NES_AEQE_TCP_STATE_SHIFT 24
640
641enum nes_aeqe_iwarp_state {
642 NES_AEQE_IWARP_STATE_NON_EXISTANT = 0,
643 NES_AEQE_IWARP_STATE_IDLE = 1,
644 NES_AEQE_IWARP_STATE_RTS = 2,
645 NES_AEQE_IWARP_STATE_CLOSING = 3,
646 NES_AEQE_IWARP_STATE_TERMINATE = 5,
647 NES_AEQE_IWARP_STATE_ERROR = 6
648};
649
650enum nes_aeqe_tcp_state {
651 NES_AEQE_TCP_STATE_NON_EXISTANT = 0,
652 NES_AEQE_TCP_STATE_CLOSED = 1,
653 NES_AEQE_TCP_STATE_LISTEN = 2,
654 NES_AEQE_TCP_STATE_SYN_SENT = 3,
655 NES_AEQE_TCP_STATE_SYN_RCVD = 4,
656 NES_AEQE_TCP_STATE_ESTABLISHED = 5,
657 NES_AEQE_TCP_STATE_CLOSE_WAIT = 6,
658 NES_AEQE_TCP_STATE_FIN_WAIT_1 = 7,
659 NES_AEQE_TCP_STATE_CLOSING = 8,
660 NES_AEQE_TCP_STATE_LAST_ACK = 9,
661 NES_AEQE_TCP_STATE_FIN_WAIT_2 = 10,
662 NES_AEQE_TCP_STATE_TIME_WAIT = 11
663};
664
665enum nes_aeqe_aeid {
666 NES_AEQE_AEID_AMP_UNALLOCATED_STAG = 0x0102,
667 NES_AEQE_AEID_AMP_INVALID_STAG = 0x0103,
668 NES_AEQE_AEID_AMP_BAD_QP = 0x0104,
669 NES_AEQE_AEID_AMP_BAD_PD = 0x0105,
670 NES_AEQE_AEID_AMP_BAD_STAG_KEY = 0x0106,
671 NES_AEQE_AEID_AMP_BAD_STAG_INDEX = 0x0107,
672 NES_AEQE_AEID_AMP_BOUNDS_VIOLATION = 0x0108,
673 NES_AEQE_AEID_AMP_RIGHTS_VIOLATION = 0x0109,
674 NES_AEQE_AEID_AMP_TO_WRAP = 0x010a,
675 NES_AEQE_AEID_AMP_FASTREG_SHARED = 0x010b,
676 NES_AEQE_AEID_AMP_FASTREG_VALID_STAG = 0x010c,
677 NES_AEQE_AEID_AMP_FASTREG_MW_STAG = 0x010d,
678 NES_AEQE_AEID_AMP_FASTREG_INVALID_RIGHTS = 0x010e,
679 NES_AEQE_AEID_AMP_FASTREG_PBL_TABLE_OVERFLOW = 0x010f,
680 NES_AEQE_AEID_AMP_FASTREG_INVALID_LENGTH = 0x0110,
681 NES_AEQE_AEID_AMP_INVALIDATE_SHARED = 0x0111,
682 NES_AEQE_AEID_AMP_INVALIDATE_NO_REMOTE_ACCESS_RIGHTS = 0x0112,
683 NES_AEQE_AEID_AMP_INVALIDATE_MR_WITH_BOUND_WINDOWS = 0x0113,
684 NES_AEQE_AEID_AMP_MWBIND_VALID_STAG = 0x0114,
685 NES_AEQE_AEID_AMP_MWBIND_OF_MR_STAG = 0x0115,
686 NES_AEQE_AEID_AMP_MWBIND_TO_ZERO_BASED_STAG = 0x0116,
687 NES_AEQE_AEID_AMP_MWBIND_TO_MW_STAG = 0x0117,
688 NES_AEQE_AEID_AMP_MWBIND_INVALID_RIGHTS = 0x0118,
689 NES_AEQE_AEID_AMP_MWBIND_INVALID_BOUNDS = 0x0119,
690 NES_AEQE_AEID_AMP_MWBIND_TO_INVALID_PARENT = 0x011a,
691 NES_AEQE_AEID_AMP_MWBIND_BIND_DISABLED = 0x011b,
692 NES_AEQE_AEID_BAD_CLOSE = 0x0201,
693 NES_AEQE_AEID_RDMAP_ROE_BAD_LLP_CLOSE = 0x0202,
694 NES_AEQE_AEID_CQ_OPERATION_ERROR = 0x0203,
695 NES_AEQE_AEID_PRIV_OPERATION_DENIED = 0x0204,
696 NES_AEQE_AEID_RDMA_READ_WHILE_ORD_ZERO = 0x0205,
697 NES_AEQE_AEID_STAG_ZERO_INVALID = 0x0206,
698 NES_AEQE_AEID_DDP_INVALID_MSN_GAP_IN_MSN = 0x0301,
699 NES_AEQE_AEID_DDP_INVALID_MSN_RANGE_IS_NOT_VALID = 0x0302,
700 NES_AEQE_AEID_DDP_UBE_DDP_MESSAGE_TOO_LONG_FOR_AVAILABLE_BUFFER = 0x0303,
701 NES_AEQE_AEID_DDP_UBE_INVALID_DDP_VERSION = 0x0304,
702 NES_AEQE_AEID_DDP_UBE_INVALID_MO = 0x0305,
703 NES_AEQE_AEID_DDP_UBE_INVALID_MSN_NO_BUFFER_AVAILABLE = 0x0306,
704 NES_AEQE_AEID_DDP_UBE_INVALID_QN = 0x0307,
705 NES_AEQE_AEID_DDP_NO_L_BIT = 0x0308,
706 NES_AEQE_AEID_RDMAP_ROE_INVALID_RDMAP_VERSION = 0x0311,
707 NES_AEQE_AEID_RDMAP_ROE_UNEXPECTED_OPCODE = 0x0312,
708 NES_AEQE_AEID_ROE_INVALID_RDMA_READ_REQUEST = 0x0313,
709 NES_AEQE_AEID_ROE_INVALID_RDMA_WRITE_OR_READ_RESP = 0x0314,
710 NES_AEQE_AEID_INVALID_ARP_ENTRY = 0x0401,
711 NES_AEQE_AEID_INVALID_TCP_OPTION_RCVD = 0x0402,
712 NES_AEQE_AEID_STALE_ARP_ENTRY = 0x0403,
713 NES_AEQE_AEID_LLP_CLOSE_COMPLETE = 0x0501,
714 NES_AEQE_AEID_LLP_CONNECTION_RESET = 0x0502,
715 NES_AEQE_AEID_LLP_FIN_RECEIVED = 0x0503,
716 NES_AEQE_AEID_LLP_RECEIVED_MARKER_AND_LENGTH_FIELDS_DONT_MATCH = 0x0504,
717 NES_AEQE_AEID_LLP_RECEIVED_MPA_CRC_ERROR = 0x0505,
718 NES_AEQE_AEID_LLP_SEGMENT_TOO_LARGE = 0x0506,
719 NES_AEQE_AEID_LLP_SEGMENT_TOO_SMALL = 0x0507,
720 NES_AEQE_AEID_LLP_SYN_RECEIVED = 0x0508,
721 NES_AEQE_AEID_LLP_TERMINATE_RECEIVED = 0x0509,
722 NES_AEQE_AEID_LLP_TOO_MANY_RETRIES = 0x050a,
723 NES_AEQE_AEID_LLP_TOO_MANY_KEEPALIVE_RETRIES = 0x050b,
724 NES_AEQE_AEID_RESET_SENT = 0x0601,
725 NES_AEQE_AEID_TERMINATE_SENT = 0x0602,
726 NES_AEQE_AEID_DDP_LCE_LOCAL_CATASTROPHIC = 0x0700
727};
728
729enum nes_iwarp_sq_opcodes {
730 NES_IWARP_SQ_WQE_WRPDU = (1<<15),
731 NES_IWARP_SQ_WQE_PSH = (1<<21),
732 NES_IWARP_SQ_WQE_STREAMING = (1<<23),
733 NES_IWARP_SQ_WQE_IMM_DATA = (1<<28),
734 NES_IWARP_SQ_WQE_READ_FENCE = (1<<29),
735 NES_IWARP_SQ_WQE_LOCAL_FENCE = (1<<30),
736 NES_IWARP_SQ_WQE_SIGNALED_COMPL = (1<<31),
737};
738
739enum nes_iwarp_sq_wqe_bits {
740 NES_IWARP_SQ_OP_RDMAW = 0,
741 NES_IWARP_SQ_OP_RDMAR = 1,
742 NES_IWARP_SQ_OP_SEND = 3,
743 NES_IWARP_SQ_OP_SENDINV = 4,
744 NES_IWARP_SQ_OP_SENDSE = 5,
745 NES_IWARP_SQ_OP_SENDSEINV = 6,
746 NES_IWARP_SQ_OP_BIND = 8,
747 NES_IWARP_SQ_OP_FAST_REG = 9,
748 NES_IWARP_SQ_OP_LOCINV = 10,
749 NES_IWARP_SQ_OP_RDMAR_LOCINV = 11,
750 NES_IWARP_SQ_OP_NOP = 12,
751};
752
753#define NES_EEPROM_READ_REQUEST (1<<16)
754#define NES_MAC_ADDR_VALID (1<<20)
755
756/*
757 * NES index registers init values.
758 */
759struct nes_init_values {
760 u32 index;
761 u32 data;
762 u8 wrt;
763};
764
765/*
766 * NES registers in BAR0.
767 */
768struct nes_pci_regs {
769 u32 int_status;
770 u32 int_mask;
771 u32 int_pending;
772 u32 intf_int_status;
773 u32 intf_int_mask;
774 u32 other_regs[59]; /* pad out to 256 bytes for now */
775};
776
777#define NES_CQP_SQ_SIZE 128
778#define NES_CCQ_SIZE 128
779#define NES_NIC_WQ_SIZE 512
780#define NES_NIC_CTX_SIZE ((NES_NIC_CTX_RQ_SIZE_512) | (NES_NIC_CTX_SQ_SIZE_512))
781#define NES_NIC_BACK_STORE 0x00038000
782
783struct nes_device;
784
785struct nes_hw_nic_qp_context {
786 __le32 context_words[6];
787};
788
789struct nes_hw_nic_sq_wqe {
790 __le32 wqe_words[16];
791};
792
793struct nes_hw_nic_rq_wqe {
794 __le32 wqe_words[16];
795};
796
797struct nes_hw_nic_cqe {
798 __le32 cqe_words[4];
799};
800
801struct nes_hw_cqp_qp_context {
802 __le32 context_words[4];
803};
804
805struct nes_hw_cqp_wqe {
806 __le32 wqe_words[16];
807};
808
809struct nes_hw_qp_wqe {
810 __le32 wqe_words[32];
811};
812
813struct nes_hw_cqe {
814 __le32 cqe_words[8];
815};
816
817struct nes_hw_ceqe {
818 __le32 ceqe_words[2];
819};
820
821struct nes_hw_aeqe {
822 __le32 aeqe_words[4];
823};
824
825struct nes_cqp_request {
826 union {
827 u64 cqp_callback_context;
828 void *cqp_callback_pointer;
829 };
830 wait_queue_head_t waitq;
831 struct nes_hw_cqp_wqe cqp_wqe;
832 struct list_head list;
833 atomic_t refcount;
834 void (*cqp_callback)(struct nes_device *nesdev, struct nes_cqp_request *cqp_request);
835 u16 major_code;
836 u16 minor_code;
837 u8 waiting;
838 u8 request_done;
839 u8 dynamic;
840 u8 callback;
841};
842
843struct nes_hw_cqp {
844 struct nes_hw_cqp_wqe *sq_vbase;
845 dma_addr_t sq_pbase;
846 spinlock_t lock;
847 wait_queue_head_t waitq;
848 u16 qp_id;
849 u16 sq_head;
850 u16 sq_tail;
851 u16 sq_size;
852};
853
854#define NES_FIRST_FRAG_SIZE 128
855struct nes_first_frag {
856 u8 buffer[NES_FIRST_FRAG_SIZE];
857};
858
859struct nes_hw_nic {
860 struct nes_first_frag *first_frag_vbase; /* virtual address of first frags */
861 struct nes_hw_nic_sq_wqe *sq_vbase; /* virtual address of sq */
862 struct nes_hw_nic_rq_wqe *rq_vbase; /* virtual address of rq */
863 struct sk_buff *tx_skb[NES_NIC_WQ_SIZE];
864 struct sk_buff *rx_skb[NES_NIC_WQ_SIZE];
865 dma_addr_t frag_paddr[NES_NIC_WQ_SIZE];
866 unsigned long first_frag_overflow[BITS_TO_LONGS(NES_NIC_WQ_SIZE)];
867 dma_addr_t sq_pbase; /* PCI memory for host rings */
868 dma_addr_t rq_pbase; /* PCI memory for host rings */
869
870 u16 qp_id;
871 u16 sq_head;
872 u16 sq_tail;
873 u16 sq_size;
874 u16 rq_head;
875 u16 rq_tail;
876 u16 rq_size;
877 u8 replenishing_rq;
878 u8 reserved;
879
Glenn Streiff3c2d7742008-02-04 20:20:45 -0800880 spinlock_t rq_lock;
881};
882
883struct nes_hw_nic_cq {
884 struct nes_hw_nic_cqe volatile *cq_vbase; /* PCI memory for host rings */
885 void (*ce_handler)(struct nes_device *nesdev, struct nes_hw_nic_cq *cq);
886 dma_addr_t cq_pbase; /* PCI memory for host rings */
887 int rx_cqes_completed;
888 int cqe_allocs_pending;
889 int rx_pkts_indicated;
890 u16 cq_head;
891 u16 cq_size;
892 u16 cq_number;
893 u8 cqes_pending;
894};
895
896struct nes_hw_qp {
897 struct nes_hw_qp_wqe *sq_vbase; /* PCI memory for host rings */
898 struct nes_hw_qp_wqe *rq_vbase; /* PCI memory for host rings */
899 void *q2_vbase; /* PCI memory for host rings */
900 dma_addr_t sq_pbase; /* PCI memory for host rings */
901 dma_addr_t rq_pbase; /* PCI memory for host rings */
902 dma_addr_t q2_pbase; /* PCI memory for host rings */
903 u32 qp_id;
904 u16 sq_head;
905 u16 sq_tail;
906 u16 sq_size;
907 u16 rq_head;
908 u16 rq_tail;
909 u16 rq_size;
910 u8 rq_encoded_size;
911 u8 sq_encoded_size;
912};
913
914struct nes_hw_cq {
Roland Dreier31d1e342008-04-23 11:55:45 -0700915 struct nes_hw_cqe *cq_vbase; /* PCI memory for host rings */
Glenn Streiff3c2d7742008-02-04 20:20:45 -0800916 void (*ce_handler)(struct nes_device *nesdev, struct nes_hw_cq *cq);
917 dma_addr_t cq_pbase; /* PCI memory for host rings */
918 u16 cq_head;
919 u16 cq_size;
920 u16 cq_number;
921};
922
923struct nes_hw_ceq {
924 struct nes_hw_ceqe volatile *ceq_vbase; /* PCI memory for host rings */
925 dma_addr_t ceq_pbase; /* PCI memory for host rings */
926 u16 ceq_head;
927 u16 ceq_size;
928};
929
930struct nes_hw_aeq {
931 struct nes_hw_aeqe volatile *aeq_vbase; /* PCI memory for host rings */
932 dma_addr_t aeq_pbase; /* PCI memory for host rings */
933 u16 aeq_head;
934 u16 aeq_size;
935};
936
937struct nic_qp_map {
938 u8 qpid;
939 u8 nic_index;
940 u8 logical_port;
941 u8 is_hnic;
942};
943
944#define NES_CQP_ARP_AEQ_INDEX_MASK 0x000f0000
945#define NES_CQP_ARP_AEQ_INDEX_SHIFT 16
946
947#define NES_CQP_APBVT_ADD 0x00008000
948#define NES_CQP_APBVT_NIC_SHIFT 16
949
950#define NES_ARP_ADD 1
951#define NES_ARP_DELETE 2
952#define NES_ARP_RESOLVE 3
953
954#define NES_MAC_SW_IDLE 0
955#define NES_MAC_SW_INTERRUPT 1
956#define NES_MAC_SW_MH 2
957
958struct nes_arp_entry {
959 u32 ip_addr;
960 u8 mac_addr[ETH_ALEN];
961};
962
963#define NES_NIC_FAST_TIMER 96
964#define NES_NIC_FAST_TIMER_LOW 40
965#define NES_NIC_FAST_TIMER_HIGH 1000
966#define DEFAULT_NES_QL_HIGH 256
967#define DEFAULT_NES_QL_LOW 16
968#define DEFAULT_NES_QL_TARGET 64
969#define DEFAULT_JUMBO_NES_QL_LOW 12
970#define DEFAULT_JUMBO_NES_QL_TARGET 40
971#define DEFAULT_JUMBO_NES_QL_HIGH 128
John Lacombe4b1cc7e2008-02-21 08:34:58 -0600972#define NES_NIC_CQ_DOWNWARD_TREND 16
Vadim Makhervaks7e36d3d2008-10-03 12:21:18 -0700973#define NES_PFT_SIZE 48
Glenn Streiff3c2d7742008-02-04 20:20:45 -0800974
975struct nes_hw_tune_timer {
Glenn Streiff7495ab62008-04-29 13:46:54 -0700976 /* u16 cq_count; */
Glenn Streiff3c2d7742008-02-04 20:20:45 -0800977 u16 threshold_low;
978 u16 threshold_target;
979 u16 threshold_high;
980 u16 timer_in_use;
981 u16 timer_in_use_old;
982 u16 timer_in_use_min;
983 u16 timer_in_use_max;
984 u8 timer_direction_upward;
985 u8 timer_direction_downward;
986 u16 cq_count_old;
987 u8 cq_direction_downward;
988};
989
990#define NES_TIMER_INT_LIMIT 2
991#define NES_TIMER_INT_LIMIT_DYNAMIC 10
992#define NES_TIMER_ENABLE_LIMIT 4
Faisal Latif37dab412008-04-29 13:46:54 -0700993#define NES_MAX_LINK_INTERRUPTS 128
994#define NES_MAX_LINK_CHECK 200
995#define NES_MAX_LRO_DESCRIPTORS 32
996#define NES_LRO_MAX_AGGR 64
Glenn Streiff3c2d7742008-02-04 20:20:45 -0800997
998struct nes_adapter {
999 u64 fw_ver;
1000 unsigned long *allocated_qps;
1001 unsigned long *allocated_cqs;
1002 unsigned long *allocated_mrs;
1003 unsigned long *allocated_pds;
1004 unsigned long *allocated_arps;
1005 struct nes_qp **qp_table;
1006 struct workqueue_struct *work_q;
1007
1008 struct list_head list;
1009 struct list_head active_listeners;
1010 /* list of the netdev's associated with each logical port */
1011 struct list_head nesvnic_list[4];
1012
1013 struct timer_list mh_timer;
1014 struct timer_list lc_timer;
1015 struct work_struct work;
1016 spinlock_t resource_lock;
1017 spinlock_t phy_lock;
1018 spinlock_t pbl_lock;
1019 spinlock_t periodic_timer_lock;
1020
1021 struct nes_arp_entry arp_table[NES_MAX_ARP_TABLE_SIZE];
1022
1023 /* Adapter CEQ and AEQs */
1024 struct nes_hw_ceq ceq[16];
1025 struct nes_hw_aeq aeq[8];
1026
1027 struct nes_hw_tune_timer tune_timer;
1028
1029 unsigned long doorbell_start;
1030
1031 u32 hw_rev;
1032 u32 vendor_id;
1033 u32 vendor_part_id;
1034 u32 device_cap_flags;
1035 u32 tick_delta;
1036 u32 timer_int_req;
1037 u32 arp_table_size;
1038 u32 next_arp_index;
1039
1040 u32 max_mr;
1041 u32 max_256pbl;
1042 u32 max_4kpbl;
1043 u32 free_256pbl;
1044 u32 free_4kpbl;
1045 u32 max_mr_size;
1046 u32 max_qp;
1047 u32 next_qp;
1048 u32 max_irrq;
1049 u32 max_qp_wr;
1050 u32 max_sge;
1051 u32 max_cq;
1052 u32 next_cq;
1053 u32 max_cqe;
1054 u32 max_pd;
1055 u32 base_pd;
1056 u32 next_pd;
1057 u32 hte_index_mask;
1058
1059 /* EEPROM information */
1060 u32 rx_pool_size;
1061 u32 tx_pool_size;
1062 u32 rx_threshold;
1063 u32 tcp_timer_core_clk_divisor;
1064 u32 iwarp_config;
1065 u32 cm_config;
1066 u32 sws_timer_config;
1067 u32 tcp_config1;
1068 u32 wqm_wat;
1069 u32 core_clock;
1070 u32 firmware_version;
1071
1072 u32 nic_rx_eth_route_err;
1073
1074 u32 et_rx_coalesce_usecs;
1075 u32 et_rx_max_coalesced_frames;
1076 u32 et_rx_coalesce_usecs_irq;
1077 u32 et_rx_max_coalesced_frames_irq;
1078 u32 et_pkt_rate_low;
1079 u32 et_rx_coalesce_usecs_low;
1080 u32 et_rx_max_coalesced_frames_low;
1081 u32 et_pkt_rate_high;
1082 u32 et_rx_coalesce_usecs_high;
1083 u32 et_rx_max_coalesced_frames_high;
1084 u32 et_rate_sample_interval;
1085 u32 timer_int_limit;
Chien Tung2b537c22008-09-26 15:08:10 -05001086 u32 wqm_quanta;
Glenn Streiff3c2d7742008-02-04 20:20:45 -08001087
1088 /* Adapter base MAC address */
1089 u32 mac_addr_low;
1090 u16 mac_addr_high;
1091
1092 u16 firmware_eeprom_offset;
1093 u16 software_eeprom_offset;
1094
1095 u16 max_irrq_wr;
1096
1097 /* pd config for each port */
1098 u16 pd_config_size[4];
1099 u16 pd_config_base[4];
1100
1101 u16 link_interrupt_count[4];
Chien Tung9d156942008-09-26 15:08:10 -05001102 u8 crit_error_count[32];
Glenn Streiff3c2d7742008-02-04 20:20:45 -08001103
1104 /* the phy index for each port */
1105 u8 phy_index[4];
1106 u8 mac_sw_state[4];
1107 u8 mac_link_down[4];
1108 u8 phy_type[4];
Chien Tungfcb7ad32008-09-30 14:49:44 -07001109 u8 log_port;
Glenn Streiff3c2d7742008-02-04 20:20:45 -08001110
1111 /* PCI information */
1112 unsigned int devfn;
1113 unsigned char bus_number;
1114 unsigned char OneG_Mode;
1115
1116 unsigned char ref_count;
1117 u8 netdev_count;
1118 u8 netdev_max; /* from host nic address count in EEPROM */
1119 u8 port_count;
1120 u8 virtwq;
1121 u8 et_use_adaptive_rx_coalesce;
1122 u8 adapter_fcn_count;
Vadim Makhervaks7e36d3d2008-10-03 12:21:18 -07001123 u8 pft_mcast_map[NES_PFT_SIZE];
Glenn Streiff3c2d7742008-02-04 20:20:45 -08001124};
1125
1126struct nes_pbl {
1127 u64 *pbl_vbase;
1128 dma_addr_t pbl_pbase;
1129 struct page *page;
1130 unsigned long user_base;
1131 u32 pbl_size;
1132 struct list_head list;
1133 /* TODO: need to add list for two level tables */
1134};
1135
1136struct nes_listener {
1137 struct work_struct work;
1138 struct workqueue_struct *wq;
1139 struct nes_vnic *nesvnic;
1140 struct iw_cm_id *cm_id;
1141 struct list_head list;
1142 unsigned long socket;
1143 u8 accept_failed;
1144};
1145
1146struct nes_ib_device;
1147
1148struct nes_vnic {
1149 struct nes_ib_device *nesibdev;
1150 u64 sq_full;
Glenn Streiff3c2d7742008-02-04 20:20:45 -08001151 u64 tso_requests;
1152 u64 segmented_tso_requests;
1153 u64 linearized_skbs;
1154 u64 tx_sw_dropped;
1155 u64 endnode_nstat_rx_discard;
1156 u64 endnode_nstat_rx_octets;
1157 u64 endnode_nstat_rx_frames;
1158 u64 endnode_nstat_tx_octets;
1159 u64 endnode_nstat_tx_frames;
1160 u64 endnode_ipv4_tcp_retransmits;
1161 /* void *mem; */
1162 struct nes_device *nesdev;
1163 struct net_device *netdev;
1164 struct vlan_group *vlan_grp;
1165 atomic_t rx_skbs_needed;
1166 atomic_t rx_skb_timer_running;
1167 int budget;
1168 u32 msg_enable;
1169 /* u32 tx_avail; */
1170 __be32 local_ipaddr;
1171 struct napi_struct napi;
1172 spinlock_t tx_lock; /* could use netdev tx lock? */
1173 struct timer_list rq_wqes_timer;
1174 u32 nic_mem_size;
1175 void *nic_vbase;
1176 dma_addr_t nic_pbase;
1177 struct nes_hw_nic nic;
1178 struct nes_hw_nic_cq nic_cq;
1179 u32 mcrq_qp_id;
1180 struct nes_ucontext *mcrq_ucontext;
1181 struct nes_cqp_request* (*get_cqp_request)(struct nes_device *nesdev);
Roland Dreier8294f292008-07-14 23:48:49 -07001182 void (*post_cqp_request)(struct nes_device*, struct nes_cqp_request *);
Glenn Streiff3c2d7742008-02-04 20:20:45 -08001183 int (*mcrq_mcast_filter)( struct nes_vnic* nesvnic, __u8* dmi_addr );
1184 struct net_device_stats netstats;
1185 /* used to put the netdev on the adapters logical port list */
1186 struct list_head list;
1187 u16 max_frame_size;
1188 u8 netdev_open;
1189 u8 linkup;
1190 u8 logical_port;
1191 u8 netdev_index; /* might not be needed, indexes nesdev->netdev */
1192 u8 perfect_filter_index;
1193 u8 nic_index;
1194 u8 qp_nic_index[4];
1195 u8 next_qp_nic_index;
1196 u8 of_device_registered;
1197 u8 rdma_enabled;
1198 u8 rx_checksum_disabled;
Faisal Latif37dab412008-04-29 13:46:54 -07001199 u32 lro_max_aggr;
1200 struct net_lro_mgr lro_mgr;
1201 struct net_lro_desc lro_desc[NES_MAX_LRO_DESCRIPTORS];
Glenn Streiff3c2d7742008-02-04 20:20:45 -08001202};
1203
1204struct nes_ib_device {
1205 struct ib_device ibdev;
1206 struct nes_vnic *nesvnic;
1207
1208 /* Virtual RNIC Limits */
1209 u32 max_mr;
1210 u32 max_qp;
1211 u32 max_cq;
1212 u32 max_pd;
1213 u32 num_mr;
1214 u32 num_qp;
1215 u32 num_cq;
1216 u32 num_pd;
1217};
1218
1219#define nes_vlan_rx vlan_hwaccel_receive_skb
1220#define nes_netif_rx netif_receive_skb
1221
1222#endif /* __NES_HW_H */