blob: 1f581fcb3120fd47ed1a9b0f9ffa305763fa4030 [file] [log] [blame]
Jesse Barnes317c35d2008-08-25 15:11:06 -07001/*
2 *
3 * Copyright 2008 (c) Intel Corporation
4 * Jesse Barnes <jbarnes@virtuousgeek.org>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sub license, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the
15 * next paragraph) shall be included in all copies or substantial portions
16 * of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
19 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
20 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
21 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
22 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
23 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
24 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
25 */
26
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/i915_drm.h>
Eric Anholtf0217c42009-12-01 11:56:30 -080029#include "intel_drv.h"
Eugeni Dodonov5e5b7fa2012-01-07 23:40:34 -020030#include "i915_reg.h"
Jesse Barnes317c35d2008-08-25 15:11:06 -070031
Jesse Barnes317c35d2008-08-25 15:11:06 -070032static u8 i915_read_indexed(struct drm_device *dev, u16 index_port, u16 data_port, u8 reg)
33{
34 struct drm_i915_private *dev_priv = dev->dev_private;
35
36 I915_WRITE8(index_port, reg);
37 return I915_READ8(data_port);
38}
39
40static u8 i915_read_ar(struct drm_device *dev, u16 st01, u8 reg, u16 palette_enable)
41{
42 struct drm_i915_private *dev_priv = dev->dev_private;
43
44 I915_READ8(st01);
45 I915_WRITE8(VGA_AR_INDEX, palette_enable | reg);
46 return I915_READ8(VGA_AR_DATA_READ);
47}
48
49static void i915_write_ar(struct drm_device *dev, u16 st01, u8 reg, u8 val, u16 palette_enable)
50{
51 struct drm_i915_private *dev_priv = dev->dev_private;
52
53 I915_READ8(st01);
54 I915_WRITE8(VGA_AR_INDEX, palette_enable | reg);
55 I915_WRITE8(VGA_AR_DATA_WRITE, val);
56}
57
58static void i915_write_indexed(struct drm_device *dev, u16 index_port, u16 data_port, u8 reg, u8 val)
59{
60 struct drm_i915_private *dev_priv = dev->dev_private;
61
62 I915_WRITE8(index_port, reg);
63 I915_WRITE8(data_port, val);
64}
65
66static void i915_save_vga(struct drm_device *dev)
67{
68 struct drm_i915_private *dev_priv = dev->dev_private;
69 int i;
70 u16 cr_index, cr_data, st01;
71
72 /* VGA color palette registers */
Daniel Vetterf4c956a2012-11-02 19:55:02 +010073 dev_priv->regfile.saveDACMASK = I915_READ8(VGA_DACMASK);
Jesse Barnes317c35d2008-08-25 15:11:06 -070074
75 /* MSR bits */
Daniel Vetterf4c956a2012-11-02 19:55:02 +010076 dev_priv->regfile.saveMSR = I915_READ8(VGA_MSR_READ);
77 if (dev_priv->regfile.saveMSR & VGA_MSR_CGA_MODE) {
Jesse Barnes317c35d2008-08-25 15:11:06 -070078 cr_index = VGA_CR_INDEX_CGA;
79 cr_data = VGA_CR_DATA_CGA;
80 st01 = VGA_ST01_CGA;
81 } else {
82 cr_index = VGA_CR_INDEX_MDA;
83 cr_data = VGA_CR_DATA_MDA;
84 st01 = VGA_ST01_MDA;
85 }
86
87 /* CRT controller regs */
88 i915_write_indexed(dev, cr_index, cr_data, 0x11,
89 i915_read_indexed(dev, cr_index, cr_data, 0x11) &
90 (~0x80));
91 for (i = 0; i <= 0x24; i++)
Daniel Vetterf4c956a2012-11-02 19:55:02 +010092 dev_priv->regfile.saveCR[i] =
Jesse Barnes317c35d2008-08-25 15:11:06 -070093 i915_read_indexed(dev, cr_index, cr_data, i);
94 /* Make sure we don't turn off CR group 0 writes */
Daniel Vetterf4c956a2012-11-02 19:55:02 +010095 dev_priv->regfile.saveCR[0x11] &= ~0x80;
Jesse Barnes317c35d2008-08-25 15:11:06 -070096
97 /* Attribute controller registers */
98 I915_READ8(st01);
Daniel Vetterf4c956a2012-11-02 19:55:02 +010099 dev_priv->regfile.saveAR_INDEX = I915_READ8(VGA_AR_INDEX);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700100 for (i = 0; i <= 0x14; i++)
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100101 dev_priv->regfile.saveAR[i] = i915_read_ar(dev, st01, i, 0);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700102 I915_READ8(st01);
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100103 I915_WRITE8(VGA_AR_INDEX, dev_priv->regfile.saveAR_INDEX);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700104 I915_READ8(st01);
105
106 /* Graphics controller registers */
107 for (i = 0; i < 9; i++)
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100108 dev_priv->regfile.saveGR[i] =
Jesse Barnes317c35d2008-08-25 15:11:06 -0700109 i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, i);
110
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100111 dev_priv->regfile.saveGR[0x10] =
Jesse Barnes317c35d2008-08-25 15:11:06 -0700112 i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x10);
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100113 dev_priv->regfile.saveGR[0x11] =
Jesse Barnes317c35d2008-08-25 15:11:06 -0700114 i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x11);
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100115 dev_priv->regfile.saveGR[0x18] =
Jesse Barnes317c35d2008-08-25 15:11:06 -0700116 i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x18);
117
118 /* Sequencer registers */
119 for (i = 0; i < 8; i++)
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100120 dev_priv->regfile.saveSR[i] =
Jesse Barnes317c35d2008-08-25 15:11:06 -0700121 i915_read_indexed(dev, VGA_SR_INDEX, VGA_SR_DATA, i);
122}
123
124static void i915_restore_vga(struct drm_device *dev)
125{
126 struct drm_i915_private *dev_priv = dev->dev_private;
127 int i;
128 u16 cr_index, cr_data, st01;
129
130 /* MSR bits */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100131 I915_WRITE8(VGA_MSR_WRITE, dev_priv->regfile.saveMSR);
132 if (dev_priv->regfile.saveMSR & VGA_MSR_CGA_MODE) {
Jesse Barnes317c35d2008-08-25 15:11:06 -0700133 cr_index = VGA_CR_INDEX_CGA;
134 cr_data = VGA_CR_DATA_CGA;
135 st01 = VGA_ST01_CGA;
136 } else {
137 cr_index = VGA_CR_INDEX_MDA;
138 cr_data = VGA_CR_DATA_MDA;
139 st01 = VGA_ST01_MDA;
140 }
141
142 /* Sequencer registers, don't write SR07 */
143 for (i = 0; i < 7; i++)
144 i915_write_indexed(dev, VGA_SR_INDEX, VGA_SR_DATA, i,
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100145 dev_priv->regfile.saveSR[i]);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700146
147 /* CRT controller regs */
148 /* Enable CR group 0 writes */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100149 i915_write_indexed(dev, cr_index, cr_data, 0x11, dev_priv->regfile.saveCR[0x11]);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700150 for (i = 0; i <= 0x24; i++)
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100151 i915_write_indexed(dev, cr_index, cr_data, i, dev_priv->regfile.saveCR[i]);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700152
153 /* Graphics controller regs */
154 for (i = 0; i < 9; i++)
155 i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, i,
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100156 dev_priv->regfile.saveGR[i]);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700157
158 i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x10,
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100159 dev_priv->regfile.saveGR[0x10]);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700160 i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x11,
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100161 dev_priv->regfile.saveGR[0x11]);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700162 i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x18,
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100163 dev_priv->regfile.saveGR[0x18]);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700164
165 /* Attribute controller registers */
166 I915_READ8(st01); /* switch back to index mode */
167 for (i = 0; i <= 0x14; i++)
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100168 i915_write_ar(dev, st01, i, dev_priv->regfile.saveAR[i], 0);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700169 I915_READ8(st01); /* switch back to index mode */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100170 I915_WRITE8(VGA_AR_INDEX, dev_priv->regfile.saveAR_INDEX | 0x20);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700171 I915_READ8(st01);
172
173 /* VGA color palette registers */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100174 I915_WRITE8(VGA_DACMASK, dev_priv->regfile.saveDACMASK);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700175}
176
Keith Packardd70bed12011-06-29 00:30:34 -0700177static void i915_save_display(struct drm_device *dev)
Zhao Yakuifccdaba2009-07-08 14:13:14 +0800178{
179 struct drm_i915_private *dev_priv = dev->dev_private;
Zhao Yakuifccdaba2009-07-08 14:13:14 +0800180
181 /* Display arbitration control */
Paulo Zanoni8de0add2013-01-18 18:29:03 -0200182 if (INTEL_INFO(dev)->gen <= 4)
183 dev_priv->regfile.saveDSPARB = I915_READ(DSPARB);
Zhao Yakuifccdaba2009-07-08 14:13:14 +0800184
185 /* This is only meaningful in non-KMS mode */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100186 /* Don't regfile.save them in KMS mode */
Daniel Vetter2e9723a2013-01-25 17:53:19 +0100187 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Daniel Vetterd8157a32013-01-25 17:53:20 +0100188 i915_save_display_reg(dev);
Ben Gamari1341d652009-09-14 17:48:42 -0400189
Jesse Barnes317c35d2008-08-25 15:11:06 -0700190 /* LVDS state */
Chris Wilson90eb77b2010-08-14 14:41:23 +0100191 if (HAS_PCH_SPLIT(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100192 dev_priv->regfile.savePP_CONTROL = I915_READ(PCH_PP_CONTROL);
193 dev_priv->regfile.saveBLC_PWM_CTL = I915_READ(BLC_PWM_PCH_CTL1);
194 dev_priv->regfile.saveBLC_PWM_CTL2 = I915_READ(BLC_PWM_PCH_CTL2);
195 dev_priv->regfile.saveBLC_CPU_PWM_CTL = I915_READ(BLC_PWM_CPU_CTL);
196 dev_priv->regfile.saveBLC_CPU_PWM_CTL2 = I915_READ(BLC_PWM_CPU_CTL2);
197 dev_priv->regfile.saveLVDS = I915_READ(PCH_LVDS);
Zhenyu Wang42048782009-10-21 15:27:01 +0800198 } else {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100199 dev_priv->regfile.savePP_CONTROL = I915_READ(PP_CONTROL);
200 dev_priv->regfile.savePFIT_PGM_RATIOS = I915_READ(PFIT_PGM_RATIOS);
201 dev_priv->regfile.saveBLC_PWM_CTL = I915_READ(BLC_PWM_CTL);
202 dev_priv->regfile.saveBLC_HIST_CTL = I915_READ(BLC_HIST_CTL);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100203 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100204 dev_priv->regfile.saveBLC_PWM_CTL2 = I915_READ(BLC_PWM_CTL2);
Zhenyu Wang42048782009-10-21 15:27:01 +0800205 if (IS_MOBILE(dev) && !IS_I830(dev))
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100206 dev_priv->regfile.saveLVDS = I915_READ(LVDS);
Zhenyu Wang42048782009-10-21 15:27:01 +0800207 }
208
Chris Wilson90eb77b2010-08-14 14:41:23 +0100209 if (!IS_I830(dev) && !IS_845G(dev) && !HAS_PCH_SPLIT(dev))
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100210 dev_priv->regfile.savePFIT_CONTROL = I915_READ(PFIT_CONTROL);
Zhenyu Wang42048782009-10-21 15:27:01 +0800211
Chris Wilson90eb77b2010-08-14 14:41:23 +0100212 if (HAS_PCH_SPLIT(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100213 dev_priv->regfile.savePP_ON_DELAYS = I915_READ(PCH_PP_ON_DELAYS);
214 dev_priv->regfile.savePP_OFF_DELAYS = I915_READ(PCH_PP_OFF_DELAYS);
215 dev_priv->regfile.savePP_DIVISOR = I915_READ(PCH_PP_DIVISOR);
Zhenyu Wang42048782009-10-21 15:27:01 +0800216 } else {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100217 dev_priv->regfile.savePP_ON_DELAYS = I915_READ(PP_ON_DELAYS);
218 dev_priv->regfile.savePP_OFF_DELAYS = I915_READ(PP_OFF_DELAYS);
219 dev_priv->regfile.savePP_DIVISOR = I915_READ(PP_DIVISOR);
Zhenyu Wang42048782009-10-21 15:27:01 +0800220 }
Jesse Barnes317c35d2008-08-25 15:11:06 -0700221
Daniel Vetterf81183f2012-10-17 11:32:55 +0200222 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
223 /* Display Port state */
224 if (SUPPORTS_INTEGRATED_DP(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100225 dev_priv->regfile.saveDP_B = I915_READ(DP_B);
226 dev_priv->regfile.saveDP_C = I915_READ(DP_C);
227 dev_priv->regfile.saveDP_D = I915_READ(DP_D);
228 dev_priv->regfile.savePIPEA_GMCH_DATA_M = I915_READ(_PIPEA_GMCH_DATA_M);
229 dev_priv->regfile.savePIPEB_GMCH_DATA_M = I915_READ(_PIPEB_GMCH_DATA_M);
230 dev_priv->regfile.savePIPEA_GMCH_DATA_N = I915_READ(_PIPEA_GMCH_DATA_N);
231 dev_priv->regfile.savePIPEB_GMCH_DATA_N = I915_READ(_PIPEB_GMCH_DATA_N);
232 dev_priv->regfile.savePIPEA_DP_LINK_M = I915_READ(_PIPEA_DP_LINK_M);
233 dev_priv->regfile.savePIPEB_DP_LINK_M = I915_READ(_PIPEB_DP_LINK_M);
234 dev_priv->regfile.savePIPEA_DP_LINK_N = I915_READ(_PIPEA_DP_LINK_N);
235 dev_priv->regfile.savePIPEB_DP_LINK_N = I915_READ(_PIPEB_DP_LINK_N);
Daniel Vetterf81183f2012-10-17 11:32:55 +0200236 }
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100237 /* FIXME: regfile.save TV & SDVO state */
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700238 }
Jesse Barnes317c35d2008-08-25 15:11:06 -0700239
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100240 /* Only regfile.save FBC state on the platform that supports FBC */
Zhao Yakuia2c459e2010-03-19 17:05:10 +0800241 if (I915_HAS_FBC(dev)) {
Chris Wilson90eb77b2010-08-14 14:41:23 +0100242 if (HAS_PCH_SPLIT(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100243 dev_priv->regfile.saveDPFC_CB_BASE = I915_READ(ILK_DPFC_CB_BASE);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +0800244 } else if (IS_GM45(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100245 dev_priv->regfile.saveDPFC_CB_BASE = I915_READ(DPFC_CB_BASE);
Zhao Yakuia2c459e2010-03-19 17:05:10 +0800246 } else {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100247 dev_priv->regfile.saveFBC_CFB_BASE = I915_READ(FBC_CFB_BASE);
248 dev_priv->regfile.saveFBC_LL_BASE = I915_READ(FBC_LL_BASE);
249 dev_priv->regfile.saveFBC_CONTROL2 = I915_READ(FBC_CONTROL2);
250 dev_priv->regfile.saveFBC_CONTROL = I915_READ(FBC_CONTROL);
Zhao Yakuia2c459e2010-03-19 17:05:10 +0800251 }
Jesse Barnes06027f92009-10-05 13:47:26 -0700252 }
Jesse Barnes317c35d2008-08-25 15:11:06 -0700253
Jesse Barnes317c35d2008-08-25 15:11:06 -0700254 /* VGA state */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100255 dev_priv->regfile.saveVGA0 = I915_READ(VGA0);
256 dev_priv->regfile.saveVGA1 = I915_READ(VGA1);
257 dev_priv->regfile.saveVGA_PD = I915_READ(VGA_PD);
Chris Wilson90eb77b2010-08-14 14:41:23 +0100258 if (HAS_PCH_SPLIT(dev))
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100259 dev_priv->regfile.saveVGACNTRL = I915_READ(CPU_VGACNTRL);
Zhenyu Wang42048782009-10-21 15:27:01 +0800260 else
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100261 dev_priv->regfile.saveVGACNTRL = I915_READ(VGACNTRL);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700262
Jesse Barnes317c35d2008-08-25 15:11:06 -0700263 i915_save_vga(dev);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700264}
265
Keith Packardd70bed12011-06-29 00:30:34 -0700266static void i915_restore_display(struct drm_device *dev)
Jesse Barnes317c35d2008-08-25 15:11:06 -0700267{
268 struct drm_i915_private *dev_priv = dev->dev_private;
Peng Li461cba22008-11-18 12:39:02 +0800269
Keith Packard881ee982008-11-02 23:08:44 -0800270 /* Display arbitration */
Paulo Zanoni8de0add2013-01-18 18:29:03 -0200271 if (INTEL_INFO(dev)->gen <= 4)
272 I915_WRITE(DSPARB, dev_priv->regfile.saveDSPARB);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700273
Daniel Vetter2e9723a2013-01-25 17:53:19 +0100274 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Daniel Vetterd8157a32013-01-25 17:53:20 +0100275 i915_restore_display_reg(dev);
Ben Gamari1341d652009-09-14 17:48:42 -0400276
Jesse Barnes317c35d2008-08-25 15:11:06 -0700277 /* LVDS state */
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100278 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100279 I915_WRITE(BLC_PWM_CTL2, dev_priv->regfile.saveBLC_PWM_CTL2);
Zhenyu Wang42048782009-10-21 15:27:01 +0800280
Chris Wilson90eb77b2010-08-14 14:41:23 +0100281 if (HAS_PCH_SPLIT(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100282 I915_WRITE(PCH_LVDS, dev_priv->regfile.saveLVDS);
Zhenyu Wang42048782009-10-21 15:27:01 +0800283 } else if (IS_MOBILE(dev) && !IS_I830(dev))
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100284 I915_WRITE(LVDS, dev_priv->regfile.saveLVDS);
Zhenyu Wang42048782009-10-21 15:27:01 +0800285
Chris Wilson90eb77b2010-08-14 14:41:23 +0100286 if (!IS_I830(dev) && !IS_845G(dev) && !HAS_PCH_SPLIT(dev))
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100287 I915_WRITE(PFIT_CONTROL, dev_priv->regfile.savePFIT_CONTROL);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700288
Chris Wilson90eb77b2010-08-14 14:41:23 +0100289 if (HAS_PCH_SPLIT(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100290 I915_WRITE(BLC_PWM_PCH_CTL1, dev_priv->regfile.saveBLC_PWM_CTL);
291 I915_WRITE(BLC_PWM_PCH_CTL2, dev_priv->regfile.saveBLC_PWM_CTL2);
Takashi Iwai6db65cb2012-06-21 15:30:41 +0200292 /* NOTE: BLC_PWM_CPU_CTL must be written after BLC_PWM_CPU_CTL2;
293 * otherwise we get blank eDP screen after S3 on some machines
294 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100295 I915_WRITE(BLC_PWM_CPU_CTL2, dev_priv->regfile.saveBLC_CPU_PWM_CTL2);
296 I915_WRITE(BLC_PWM_CPU_CTL, dev_priv->regfile.saveBLC_CPU_PWM_CTL);
297 I915_WRITE(PCH_PP_ON_DELAYS, dev_priv->regfile.savePP_ON_DELAYS);
298 I915_WRITE(PCH_PP_OFF_DELAYS, dev_priv->regfile.savePP_OFF_DELAYS);
299 I915_WRITE(PCH_PP_DIVISOR, dev_priv->regfile.savePP_DIVISOR);
300 I915_WRITE(PCH_PP_CONTROL, dev_priv->regfile.savePP_CONTROL);
Jesse Barnes88271da2011-01-05 12:01:24 -0800301 I915_WRITE(RSTDBYCTL,
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100302 dev_priv->regfile.saveMCHBAR_RENDER_STANDBY);
Zhenyu Wang42048782009-10-21 15:27:01 +0800303 } else {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100304 I915_WRITE(PFIT_PGM_RATIOS, dev_priv->regfile.savePFIT_PGM_RATIOS);
305 I915_WRITE(BLC_PWM_CTL, dev_priv->regfile.saveBLC_PWM_CTL);
306 I915_WRITE(BLC_HIST_CTL, dev_priv->regfile.saveBLC_HIST_CTL);
307 I915_WRITE(PP_ON_DELAYS, dev_priv->regfile.savePP_ON_DELAYS);
308 I915_WRITE(PP_OFF_DELAYS, dev_priv->regfile.savePP_OFF_DELAYS);
309 I915_WRITE(PP_DIVISOR, dev_priv->regfile.savePP_DIVISOR);
310 I915_WRITE(PP_CONTROL, dev_priv->regfile.savePP_CONTROL);
Zhenyu Wang42048782009-10-21 15:27:01 +0800311 }
Jesse Barnes317c35d2008-08-25 15:11:06 -0700312
Daniel Vetterf81183f2012-10-17 11:32:55 +0200313 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
314 /* Display Port state */
315 if (SUPPORTS_INTEGRATED_DP(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100316 I915_WRITE(DP_B, dev_priv->regfile.saveDP_B);
317 I915_WRITE(DP_C, dev_priv->regfile.saveDP_C);
318 I915_WRITE(DP_D, dev_priv->regfile.saveDP_D);
Daniel Vetterf81183f2012-10-17 11:32:55 +0200319 }
320 /* FIXME: restore TV & SDVO state */
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700321 }
Jesse Barnes317c35d2008-08-25 15:11:06 -0700322
Zhao Yakuia2c459e2010-03-19 17:05:10 +0800323 /* only restore FBC info on the platform that supports FBC*/
Chris Wilson43a95392011-07-08 12:22:36 +0100324 intel_disable_fbc(dev);
Zhao Yakuia2c459e2010-03-19 17:05:10 +0800325 if (I915_HAS_FBC(dev)) {
Chris Wilson90eb77b2010-08-14 14:41:23 +0100326 if (HAS_PCH_SPLIT(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100327 I915_WRITE(ILK_DPFC_CB_BASE, dev_priv->regfile.saveDPFC_CB_BASE);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +0800328 } else if (IS_GM45(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100329 I915_WRITE(DPFC_CB_BASE, dev_priv->regfile.saveDPFC_CB_BASE);
Zhao Yakuia2c459e2010-03-19 17:05:10 +0800330 } else {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100331 I915_WRITE(FBC_CFB_BASE, dev_priv->regfile.saveFBC_CFB_BASE);
332 I915_WRITE(FBC_LL_BASE, dev_priv->regfile.saveFBC_LL_BASE);
333 I915_WRITE(FBC_CONTROL2, dev_priv->regfile.saveFBC_CONTROL2);
334 I915_WRITE(FBC_CONTROL, dev_priv->regfile.saveFBC_CONTROL);
Zhao Yakuia2c459e2010-03-19 17:05:10 +0800335 }
Jesse Barnes06027f92009-10-05 13:47:26 -0700336 }
Jesse Barnes317c35d2008-08-25 15:11:06 -0700337 /* VGA state */
Chris Wilson90eb77b2010-08-14 14:41:23 +0100338 if (HAS_PCH_SPLIT(dev))
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100339 I915_WRITE(CPU_VGACNTRL, dev_priv->regfile.saveVGACNTRL);
Zhenyu Wang42048782009-10-21 15:27:01 +0800340 else
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100341 I915_WRITE(VGACNTRL, dev_priv->regfile.saveVGACNTRL);
Ben Widawsky483f1792011-06-22 09:55:01 -0700342
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100343 I915_WRITE(VGA0, dev_priv->regfile.saveVGA0);
344 I915_WRITE(VGA1, dev_priv->regfile.saveVGA1);
345 I915_WRITE(VGA_PD, dev_priv->regfile.saveVGA_PD);
Chris Wilson72bcb262010-08-14 14:41:22 +0100346 POSTING_READ(VGA_PD);
347 udelay(150);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700348
Ben Gamari1341d652009-09-14 17:48:42 -0400349 i915_restore_vga(dev);
350}
351
352int i915_save_state(struct drm_device *dev)
353{
354 struct drm_i915_private *dev_priv = dev->dev_private;
355 int i;
356
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100357 pci_read_config_byte(dev->pdev, LBB, &dev_priv->regfile.saveLBB);
Ben Gamari1341d652009-09-14 17:48:42 -0400358
Keith Packardd70bed12011-06-29 00:30:34 -0700359 mutex_lock(&dev->struct_mutex);
360
Ben Gamari1341d652009-09-14 17:48:42 -0400361 i915_save_display(dev);
362
Daniel Vetter905c27b2012-10-17 11:32:56 +0200363 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
364 /* Interrupt state */
365 if (HAS_PCH_SPLIT(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100366 dev_priv->regfile.saveDEIER = I915_READ(DEIER);
367 dev_priv->regfile.saveDEIMR = I915_READ(DEIMR);
368 dev_priv->regfile.saveGTIER = I915_READ(GTIER);
369 dev_priv->regfile.saveGTIMR = I915_READ(GTIMR);
370 dev_priv->regfile.saveFDI_RXA_IMR = I915_READ(_FDI_RXA_IMR);
371 dev_priv->regfile.saveFDI_RXB_IMR = I915_READ(_FDI_RXB_IMR);
372 dev_priv->regfile.saveMCHBAR_RENDER_STANDBY =
Daniel Vetter905c27b2012-10-17 11:32:56 +0200373 I915_READ(RSTDBYCTL);
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100374 dev_priv->regfile.savePCH_PORT_HOTPLUG = I915_READ(PCH_PORT_HOTPLUG);
Daniel Vetter905c27b2012-10-17 11:32:56 +0200375 } else {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100376 dev_priv->regfile.saveIER = I915_READ(IER);
377 dev_priv->regfile.saveIMR = I915_READ(IMR);
Daniel Vetter905c27b2012-10-17 11:32:56 +0200378 }
Zhenyu Wang42048782009-10-21 15:27:01 +0800379 }
Ben Gamari1341d652009-09-14 17:48:42 -0400380
Daniel Vetter8090c6b2012-06-24 16:42:32 +0200381 intel_disable_gt_powersave(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800382
Ben Gamari1341d652009-09-14 17:48:42 -0400383 /* Cache mode state */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100384 dev_priv->regfile.saveCACHE_MODE_0 = I915_READ(CACHE_MODE_0);
Ben Gamari1341d652009-09-14 17:48:42 -0400385
386 /* Memory Arbitration state */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100387 dev_priv->regfile.saveMI_ARB_STATE = I915_READ(MI_ARB_STATE);
Ben Gamari1341d652009-09-14 17:48:42 -0400388
389 /* Scratch space */
390 for (i = 0; i < 16; i++) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100391 dev_priv->regfile.saveSWF0[i] = I915_READ(SWF00 + (i << 2));
392 dev_priv->regfile.saveSWF1[i] = I915_READ(SWF10 + (i << 2));
Ben Gamari1341d652009-09-14 17:48:42 -0400393 }
394 for (i = 0; i < 3; i++)
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100395 dev_priv->regfile.saveSWF2[i] = I915_READ(SWF30 + (i << 2));
Ben Gamari1341d652009-09-14 17:48:42 -0400396
Keith Packardd70bed12011-06-29 00:30:34 -0700397 mutex_unlock(&dev->struct_mutex);
398
Ben Gamari1341d652009-09-14 17:48:42 -0400399 return 0;
400}
401
402int i915_restore_state(struct drm_device *dev)
403{
404 struct drm_i915_private *dev_priv = dev->dev_private;
405 int i;
406
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100407 pci_write_config_byte(dev->pdev, LBB, dev_priv->regfile.saveLBB);
Ben Gamari1341d652009-09-14 17:48:42 -0400408
Keith Packardd70bed12011-06-29 00:30:34 -0700409 mutex_lock(&dev->struct_mutex);
410
Ben Gamari1341d652009-09-14 17:48:42 -0400411 i915_restore_display(dev);
412
Daniel Vetter905c27b2012-10-17 11:32:56 +0200413 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
414 /* Interrupt state */
415 if (HAS_PCH_SPLIT(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100416 I915_WRITE(DEIER, dev_priv->regfile.saveDEIER);
417 I915_WRITE(DEIMR, dev_priv->regfile.saveDEIMR);
418 I915_WRITE(GTIER, dev_priv->regfile.saveGTIER);
419 I915_WRITE(GTIMR, dev_priv->regfile.saveGTIMR);
420 I915_WRITE(_FDI_RXA_IMR, dev_priv->regfile.saveFDI_RXA_IMR);
421 I915_WRITE(_FDI_RXB_IMR, dev_priv->regfile.saveFDI_RXB_IMR);
422 I915_WRITE(PCH_PORT_HOTPLUG, dev_priv->regfile.savePCH_PORT_HOTPLUG);
Daniel Vetter905c27b2012-10-17 11:32:56 +0200423 } else {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100424 I915_WRITE(IER, dev_priv->regfile.saveIER);
425 I915_WRITE(IMR, dev_priv->regfile.saveIMR);
Daniel Vetter905c27b2012-10-17 11:32:56 +0200426 }
Zhenyu Wang42048782009-10-21 15:27:01 +0800427 }
Keith Packardd70bed12011-06-29 00:30:34 -0700428
Jesse Barnes317c35d2008-08-25 15:11:06 -0700429 /* Cache mode state */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100430 I915_WRITE(CACHE_MODE_0, dev_priv->regfile.saveCACHE_MODE_0 | 0xffff0000);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700431
432 /* Memory arbitration state */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100433 I915_WRITE(MI_ARB_STATE, dev_priv->regfile.saveMI_ARB_STATE | 0xffff0000);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700434
435 for (i = 0; i < 16; i++) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100436 I915_WRITE(SWF00 + (i << 2), dev_priv->regfile.saveSWF0[i]);
437 I915_WRITE(SWF10 + (i << 2), dev_priv->regfile.saveSWF1[i]);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700438 }
439 for (i = 0; i < 3; i++)
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100440 I915_WRITE(SWF30 + (i << 2), dev_priv->regfile.saveSWF2[i]);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700441
Keith Packardd70bed12011-06-29 00:30:34 -0700442 mutex_unlock(&dev->struct_mutex);
443
Chris Wilsonf899fc62010-07-20 15:44:45 -0700444 intel_i2c_reset(dev);
Eric Anholtf0217c42009-12-01 11:56:30 -0800445
Jesse Barnes317c35d2008-08-25 15:11:06 -0700446 return 0;
447}