blob: 13cd35b70c5199d84ec421e401e9cfdab1e52b52 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/**
2 * \file amdgpu_drv.c
3 * AMD Amdgpu driver
4 *
5 * \author Gareth Hughes <gareth@valinux.com>
6 */
7
8/*
9 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
10 * All Rights Reserved.
11 *
12 * Permission is hereby granted, free of charge, to any person obtaining a
13 * copy of this software and associated documentation files (the "Software"),
14 * to deal in the Software without restriction, including without limitation
15 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
16 * and/or sell copies of the Software, and to permit persons to whom the
17 * Software is furnished to do so, subject to the following conditions:
18 *
19 * The above copyright notice and this permission notice (including the next
20 * paragraph) shall be included in all copies or substantial portions of the
21 * Software.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
24 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
25 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
26 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
27 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
28 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
29 * OTHER DEALINGS IN THE SOFTWARE.
30 */
31
32#include <drm/drmP.h>
33#include <drm/amdgpu_drm.h>
34#include <drm/drm_gem.h>
35#include "amdgpu_drv.h"
36
37#include <drm/drm_pciids.h>
38#include <linux/console.h>
39#include <linux/module.h>
40#include <linux/pm_runtime.h>
41#include <linux/vga_switcheroo.h>
Masahiro Yamada248a1d62017-04-24 13:50:21 +090042#include <drm/drm_crtc_helper.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040043
44#include "amdgpu.h"
45#include "amdgpu_irq.h"
46
Oded Gabbay130e0372015-06-12 21:35:14 +030047#include "amdgpu_amdkfd.h"
48
Alex Deucherd38ceaf2015-04-20 16:55:21 -040049/*
50 * KMS wrapper.
51 * - 3.0.0 - initial driver
Marek Olšák6055f372015-08-18 23:58:47 +020052 * - 3.1.0 - allow reading more status registers (GRBM, SRBM, SDMA, CP)
Marek Olšákf84e63f2016-04-28 14:32:44 +020053 * - 3.2.0 - GFX8: Uses EOP_TC_WB_ACTION_EN, so UMDs don't have to do the same
54 * at the end of IBs.
Christian Königd347ce62016-07-14 14:34:17 +020055 * - 3.3.0 - Add VM support for UVD on supported hardware.
Marek Olšák83a59b62016-08-17 23:58:58 +020056 * - 3.4.0 - Add AMDGPU_INFO_NUM_EVICTIONS.
Alex Deucher8dd31d72016-08-22 17:58:14 -040057 * - 3.5.0 - Add support for new UVD_NO_OP register.
Monk Liu753ad492016-08-26 13:28:28 +080058 * - 3.6.0 - kmd involves use CONTEXT_CONTROL in ring buffer.
Alex Deucher9cee3c1f2016-09-21 18:04:50 -040059 * - 3.7.0 - Add support for VCE clock list packet
Alex Deucherb62b5932016-09-26 16:44:54 -040060 * - 3.8.0 - Add support raster config init in the kernel
Junwei Zhangef704312016-09-28 13:27:15 +080061 * - 3.9.0 - Add support for memory query info about VRAM and GTT.
Alex Deuchera5b11da2017-03-08 17:23:21 -050062 * - 3.10.0 - Add support for new fences ioctl, new gem ioctl flags
Alex Deucher5ebbac42017-03-08 18:25:15 -050063 * - 3.11.0 - Add support for sensor query info (clocks, temp, etc).
Alex Deucherdfe38bd2017-03-08 18:27:07 -050064 * - 3.12.0 - Add query for double offchip LDS buffers
Alex Deucher8eafd502017-03-16 10:45:58 -040065 * - 3.13.0 - Add PRT support
Alex Deucher203eb0c2017-04-10 15:36:32 -040066 * - 3.14.0 - Fix race in amdgpu_ctx_get_fence() and note new functionality
Junwei Zhang44eb8c12017-04-27 16:27:43 +080067 * - 3.15.0 - Export more gpu info for gfx9
Chunming Zhoub98b8db2017-04-24 11:47:05 +080068 * - 3.16.0 - Add reserved vmid support
Marek Olšák68e2c5f2017-05-17 20:05:08 +020069 * - 3.17.0 - Add AMDGPU_NUM_VRAM_CPU_PAGE_FAULTS.
Flora Cuidbfe85e2017-06-20 11:08:35 +080070 * - 3.18.0 - Export gpu always on cu bitmap
Leo Liu33476312017-08-16 10:18:28 -040071 * - 3.19.0 - Add support for UVD MJPEG decode
Christian Königfd8bf082017-08-29 16:14:32 +020072 * - 3.20.0 - Add support for local BOs
Alex Deucherd38ceaf2015-04-20 16:55:21 -040073 */
74#define KMS_DRIVER_MAJOR 3
Christian Königfd8bf082017-08-29 16:14:32 +020075#define KMS_DRIVER_MINOR 20
Alex Deucherd38ceaf2015-04-20 16:55:21 -040076#define KMS_DRIVER_PATCHLEVEL 0
77
78int amdgpu_vram_limit = 0;
John Brooks218b5dc2017-06-27 22:33:17 -040079int amdgpu_vis_vram_limit = 0;
Alex Deucher83e74db2017-08-21 11:58:25 -040080int amdgpu_gart_size = -1; /* auto */
Christian König36d38372017-07-07 13:17:45 +020081int amdgpu_gtt_size = -1; /* auto */
Marek Olšák95844d22016-08-17 23:49:27 +020082int amdgpu_moverate = -1; /* auto */
Alex Deucherd38ceaf2015-04-20 16:55:21 -040083int amdgpu_benchmarking = 0;
84int amdgpu_testing = 0;
85int amdgpu_audio = -1;
86int amdgpu_disp_priority = 0;
87int amdgpu_hw_i2c = 0;
88int amdgpu_pcie_gen2 = -1;
89int amdgpu_msi = -1;
Alex Deuchera895c222015-08-13 13:20:20 -040090int amdgpu_lockup_timeout = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040091int amdgpu_dpm = -1;
Huang Ruie635ee02016-11-01 15:35:38 +080092int amdgpu_fw_load_type = -1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040093int amdgpu_aspm = -1;
94int amdgpu_runtime_pm = -1;
Rex Zhu0b693f02017-09-19 14:36:08 +080095uint amdgpu_ip_block_mask = 0xffffffff;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040096int amdgpu_bapm = -1;
97int amdgpu_deep_color = 0;
Junwei Zhangbab4fee2017-04-05 13:54:56 +080098int amdgpu_vm_size = -1;
Roger Hed07f14b2017-08-15 16:05:59 +080099int amdgpu_vm_fragment_size = -1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400100int amdgpu_vm_block_size = -1;
Christian Königd9c13152015-09-28 12:31:26 +0200101int amdgpu_vm_fault_stop = 0;
Christian Königb495bd32015-09-10 14:00:35 +0200102int amdgpu_vm_debug = 0;
Christian König60bfcd32017-05-10 14:26:09 +0200103int amdgpu_vram_page_split = 512;
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -0400104int amdgpu_vm_update_mode = -1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400105int amdgpu_exp_hw_support = 0;
Harry Wentland45622362017-09-12 15:58:20 -0400106int amdgpu_dc = -1;
Chunming Zhoub70f0142015-12-10 15:46:50 +0800107int amdgpu_sched_jobs = 32;
Jammy Zhou4afcb302015-07-30 16:44:05 +0800108int amdgpu_sched_hw_submission = 2;
Rex Zhu3ca67302016-11-02 13:38:37 +0800109int amdgpu_no_evict = 0;
110int amdgpu_direct_gma_size = 0;
Rex Zhu0b693f02017-09-19 14:36:08 +0800111uint amdgpu_pcie_gen_cap = 0;
112uint amdgpu_pcie_lane_cap = 0;
113uint amdgpu_cg_mask = 0xffffffff;
114uint amdgpu_pg_mask = 0xffffffff;
115uint amdgpu_sdma_phase_quantum = 32;
Nicolai Hähnle6f8941a2016-06-17 19:31:33 +0200116char *amdgpu_disable_cu = NULL;
Emily Deng9accf2f2016-08-10 16:01:25 +0800117char *amdgpu_virtual_display = NULL;
Rex Zhu0b693f02017-09-19 14:36:08 +0800118uint amdgpu_pp_feature_mask = 0xffffffff;
Alex Deucherbce23e02017-03-28 12:52:08 -0400119int amdgpu_ngg = 0;
120int amdgpu_prim_buf_per_se = 0;
121int amdgpu_pos_buf_per_se = 0;
122int amdgpu_cntl_sb_buf_per_se = 0;
123int amdgpu_param_buf_per_se = 0;
Monk Liu65781c72017-05-11 13:36:44 +0800124int amdgpu_job_hang_limit = 0;
Hawking Zhange8835e02017-05-26 14:40:36 +0800125int amdgpu_lbpw = -1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400126
127MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes");
128module_param_named(vramlimit, amdgpu_vram_limit, int, 0600);
129
John Brooks218b5dc2017-06-27 22:33:17 -0400130MODULE_PARM_DESC(vis_vramlimit, "Restrict visible VRAM for testing, in megabytes");
131module_param_named(vis_vramlimit, amdgpu_vis_vram_limit, int, 0444);
132
Alex Deuchera4da14c2017-08-22 12:21:07 -0400133MODULE_PARM_DESC(gartsize, "Size of GART to setup in megabytes (32, 64, etc., -1=auto)");
Christian Königf9321cc2017-07-07 13:44:05 +0200134module_param_named(gartsize, amdgpu_gart_size, uint, 0600);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400135
Christian König36d38372017-07-07 13:17:45 +0200136MODULE_PARM_DESC(gttsize, "Size of the GTT domain in megabytes (-1 = auto)");
137module_param_named(gttsize, amdgpu_gtt_size, int, 0600);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400138
Marek Olšák95844d22016-08-17 23:49:27 +0200139MODULE_PARM_DESC(moverate, "Maximum buffer migration rate in MB/s. (32, 64, etc., -1=auto, 0=1=disabled)");
140module_param_named(moverate, amdgpu_moverate, int, 0600);
141
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400142MODULE_PARM_DESC(benchmark, "Run benchmark");
143module_param_named(benchmark, amdgpu_benchmarking, int, 0444);
144
145MODULE_PARM_DESC(test, "Run tests");
146module_param_named(test, amdgpu_testing, int, 0444);
147
148MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)");
149module_param_named(audio, amdgpu_audio, int, 0444);
150
151MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
152module_param_named(disp_priority, amdgpu_disp_priority, int, 0444);
153
154MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
155module_param_named(hw_i2c, amdgpu_hw_i2c, int, 0444);
156
157MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
158module_param_named(pcie_gen2, amdgpu_pcie_gen2, int, 0444);
159
160MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
161module_param_named(msi, amdgpu_msi, int, 0444);
162
Alex Deuchera895c222015-08-13 13:20:20 -0400163MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms (default 0 = disable)");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400164module_param_named(lockup_timeout, amdgpu_lockup_timeout, int, 0444);
165
166MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
167module_param_named(dpm, amdgpu_dpm, int, 0444);
168
Huang Ruie635ee02016-11-01 15:35:38 +0800169MODULE_PARM_DESC(fw_load_type, "firmware loading type (0 = direct, 1 = SMU, 2 = PSP, -1 = auto)");
170module_param_named(fw_load_type, amdgpu_fw_load_type, int, 0444);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400171
172MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
173module_param_named(aspm, amdgpu_aspm, int, 0444);
174
175MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)");
176module_param_named(runpm, amdgpu_runtime_pm, int, 0444);
177
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400178MODULE_PARM_DESC(ip_block_mask, "IP Block Mask (all blocks enabled (default))");
179module_param_named(ip_block_mask, amdgpu_ip_block_mask, uint, 0444);
180
181MODULE_PARM_DESC(bapm, "BAPM support (1 = enable, 0 = disable, -1 = auto)");
182module_param_named(bapm, amdgpu_bapm, int, 0444);
183
184MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))");
185module_param_named(deep_color, amdgpu_deep_color, int, 0444);
186
Christian Königed885b22015-10-15 17:34:20 +0200187MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 64GB)");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400188module_param_named(vm_size, amdgpu_vm_size, int, 0444);
189
Roger Hed07f14b2017-08-15 16:05:59 +0800190MODULE_PARM_DESC(vm_fragment_size, "VM fragment size in bits (4, 5, etc. 4 = 64K (default), Max 9 = 2M)");
191module_param_named(vm_fragment_size, amdgpu_vm_fragment_size, int, 0444);
192
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400193MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default depending on vm_size)");
194module_param_named(vm_block_size, amdgpu_vm_block_size, int, 0444);
195
Christian Königd9c13152015-09-28 12:31:26 +0200196MODULE_PARM_DESC(vm_fault_stop, "Stop on VM fault (0 = never (default), 1 = print first, 2 = always)");
197module_param_named(vm_fault_stop, amdgpu_vm_fault_stop, int, 0444);
198
Christian Königb495bd32015-09-10 14:00:35 +0200199MODULE_PARM_DESC(vm_debug, "Debug VM handling (0 = disabled (default), 1 = enabled)");
200module_param_named(vm_debug, amdgpu_vm_debug, int, 0644);
201
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -0400202MODULE_PARM_DESC(vm_update_mode, "VM update using CPU (0 = never (default except for large BAR(LB)), 1 = Graphics only, 2 = Compute only (default for LB), 3 = Both");
203module_param_named(vm_update_mode, amdgpu_vm_update_mode, int, 0444);
204
Kent Russellccfee952017-06-28 15:16:41 -0400205MODULE_PARM_DESC(vram_page_split, "Number of pages after we split VRAM allocations (default 512, -1 = disable)");
Christian König6a7f76e2016-08-24 15:51:49 +0200206module_param_named(vram_page_split, amdgpu_vram_page_split, int, 0444);
207
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400208MODULE_PARM_DESC(exp_hw_support, "experimental hw support (1 = enable, 0 = disable (default))");
209module_param_named(exp_hw_support, amdgpu_exp_hw_support, int, 0444);
210
Harry Wentland45622362017-09-12 15:58:20 -0400211MODULE_PARM_DESC(dc, "Display Core driver (1 = enable, 0 = disable, -1 = auto (default))");
212module_param_named(dc, amdgpu_dc, int, 0444);
213
Chunming Zhoub70f0142015-12-10 15:46:50 +0800214MODULE_PARM_DESC(sched_jobs, "the max number of jobs supported in the sw queue (default 32)");
Jammy Zhou1333f722015-07-30 16:36:58 +0800215module_param_named(sched_jobs, amdgpu_sched_jobs, int, 0444);
216
Jammy Zhou4afcb302015-07-30 16:44:05 +0800217MODULE_PARM_DESC(sched_hw_submission, "the max number of HW submissions (default 2)");
218module_param_named(sched_hw_submission, amdgpu_sched_hw_submission, int, 0444);
219
Rex Zhu5141e9d2016-09-06 16:34:37 +0800220MODULE_PARM_DESC(ppfeaturemask, "all power features enabled (default))");
Evan Quan88826352017-07-06 09:36:27 +0800221module_param_named(ppfeaturemask, amdgpu_pp_feature_mask, uint, 0444);
Jammy Zhou3a74f6f2015-07-21 14:01:50 +0800222
Rex Zhu3ca67302016-11-02 13:38:37 +0800223MODULE_PARM_DESC(no_evict, "Support pinning request from user space (1 = enable, 0 = disable (default))");
224module_param_named(no_evict, amdgpu_no_evict, int, 0444);
225
226MODULE_PARM_DESC(direct_gma_size, "Direct GMA size in megabytes (max 96MB)");
227module_param_named(direct_gma_size, amdgpu_direct_gma_size, int, 0444);
Rex Zhuaf223df2016-07-28 16:51:47 +0800228
Alex Deuchercd474ba2016-02-04 10:21:23 -0500229MODULE_PARM_DESC(pcie_gen_cap, "PCIE Gen Caps (0: autodetect (default))");
230module_param_named(pcie_gen_cap, amdgpu_pcie_gen_cap, uint, 0444);
231
232MODULE_PARM_DESC(pcie_lane_cap, "PCIE Lane Caps (0: autodetect (default))");
233module_param_named(pcie_lane_cap, amdgpu_pcie_lane_cap, uint, 0444);
234
Nicolai Hähnle395d1fb2016-06-02 12:32:07 +0200235MODULE_PARM_DESC(cg_mask, "Clockgating flags mask (0 = disable clock gating)");
236module_param_named(cg_mask, amdgpu_cg_mask, uint, 0444);
237
238MODULE_PARM_DESC(pg_mask, "Powergating flags mask (0 = disable power gating)");
239module_param_named(pg_mask, amdgpu_pg_mask, uint, 0444);
240
Felix Kuehlinga6673862016-07-15 18:37:05 -0400241MODULE_PARM_DESC(sdma_phase_quantum, "SDMA context switch phase quantum (x 1K GPU clock cycles, 0 = no change (default 32))");
242module_param_named(sdma_phase_quantum, amdgpu_sdma_phase_quantum, uint, 0444);
243
Nicolai Hähnle6f8941a2016-06-17 19:31:33 +0200244MODULE_PARM_DESC(disable_cu, "Disable CUs (se.sh.cu,...)");
245module_param_named(disable_cu, amdgpu_disable_cu, charp, 0444);
246
Emily Deng0f663562016-09-30 13:02:18 -0400247MODULE_PARM_DESC(virtual_display,
248 "Enable virtual display feature (the virtual_display will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x)");
Emily Deng9accf2f2016-08-10 16:01:25 +0800249module_param_named(virtual_display, amdgpu_virtual_display, charp, 0444);
Emily Denge4430592016-08-08 11:37:29 +0800250
Alex Deucherbce23e02017-03-28 12:52:08 -0400251MODULE_PARM_DESC(ngg, "Next Generation Graphics (1 = enable, 0 = disable(default depending on gfx))");
252module_param_named(ngg, amdgpu_ngg, int, 0444);
253
254MODULE_PARM_DESC(prim_buf_per_se, "the size of Primitive Buffer per Shader Engine (default depending on gfx)");
255module_param_named(prim_buf_per_se, amdgpu_prim_buf_per_se, int, 0444);
256
257MODULE_PARM_DESC(pos_buf_per_se, "the size of Position Buffer per Shader Engine (default depending on gfx)");
258module_param_named(pos_buf_per_se, amdgpu_pos_buf_per_se, int, 0444);
259
260MODULE_PARM_DESC(cntl_sb_buf_per_se, "the size of Control Sideband per Shader Engine (default depending on gfx)");
261module_param_named(cntl_sb_buf_per_se, amdgpu_cntl_sb_buf_per_se, int, 0444);
262
263MODULE_PARM_DESC(param_buf_per_se, "the size of Off-Chip Pramater Cache per Shader Engine (default depending on gfx)");
264module_param_named(param_buf_per_se, amdgpu_param_buf_per_se, int, 0444);
265
Monk Liu65781c72017-05-11 13:36:44 +0800266MODULE_PARM_DESC(job_hang_limit, "how much time allow a job hang and not drop it (default 0)");
267module_param_named(job_hang_limit, amdgpu_job_hang_limit, int ,0444);
268
Hawking Zhange8835e02017-05-26 14:40:36 +0800269MODULE_PARM_DESC(lbpw, "Load Balancing Per Watt (LBPW) support (1 = enable, 0 = disable, -1 = auto)");
270module_param_named(lbpw, amdgpu_lbpw, int, 0444);
Alex Deucherbce23e02017-03-28 12:52:08 -0400271
Felix Kuehling6dd13092017-06-05 18:53:55 +0900272#ifdef CONFIG_DRM_AMDGPU_SI
Michel Dänzer53efaf52017-06-30 17:36:07 +0900273
274#if defined(CONFIG_DRM_RADEON) || defined(CONFIG_DRM_RADEON_MODULE)
Felix Kuehling6dd13092017-06-05 18:53:55 +0900275int amdgpu_si_support = 0;
276MODULE_PARM_DESC(si_support, "SI support (1 = enabled, 0 = disabled (default))");
Michel Dänzer53efaf52017-06-30 17:36:07 +0900277#else
278int amdgpu_si_support = 1;
279MODULE_PARM_DESC(si_support, "SI support (1 = enabled (default), 0 = disabled)");
280#endif
281
Felix Kuehling6dd13092017-06-05 18:53:55 +0900282module_param_named(si_support, amdgpu_si_support, int, 0444);
283#endif
284
Felix Kuehling7df28982017-06-05 18:43:27 +0900285#ifdef CONFIG_DRM_AMDGPU_CIK
Michel Dänzer53efaf52017-06-30 17:36:07 +0900286
287#if defined(CONFIG_DRM_RADEON) || defined(CONFIG_DRM_RADEON_MODULE)
Michel Dänzer2b059652017-05-29 18:05:20 +0900288int amdgpu_cik_support = 0;
289MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled, 0 = disabled (default))");
Michel Dänzer53efaf52017-06-30 17:36:07 +0900290#else
291int amdgpu_cik_support = 1;
292MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled (default), 0 = disabled)");
293#endif
294
Felix Kuehling7df28982017-06-05 18:43:27 +0900295module_param_named(cik_support, amdgpu_cik_support, int, 0444);
296#endif
297
Ken Wang78fbb682016-01-21 17:33:00 +0800298
299static const struct pci_device_id pciidlist[] = {
300#ifdef CONFIG_DRM_AMDGPU_SI
301 {0x1002, 0x6780, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
302 {0x1002, 0x6784, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
303 {0x1002, 0x6788, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
304 {0x1002, 0x678A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
305 {0x1002, 0x6790, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
306 {0x1002, 0x6791, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
307 {0x1002, 0x6792, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
308 {0x1002, 0x6798, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
309 {0x1002, 0x6799, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
310 {0x1002, 0x679A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
311 {0x1002, 0x679B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
312 {0x1002, 0x679E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
313 {0x1002, 0x679F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
314 {0x1002, 0x6800, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
315 {0x1002, 0x6801, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
316 {0x1002, 0x6802, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
317 {0x1002, 0x6806, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
318 {0x1002, 0x6808, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
319 {0x1002, 0x6809, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
320 {0x1002, 0x6810, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
321 {0x1002, 0x6811, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
322 {0x1002, 0x6816, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
323 {0x1002, 0x6817, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
324 {0x1002, 0x6818, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
325 {0x1002, 0x6819, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
326 {0x1002, 0x6600, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
327 {0x1002, 0x6601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
328 {0x1002, 0x6602, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
329 {0x1002, 0x6603, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
330 {0x1002, 0x6604, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
331 {0x1002, 0x6605, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
332 {0x1002, 0x6606, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
333 {0x1002, 0x6607, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
334 {0x1002, 0x6608, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
335 {0x1002, 0x6610, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
336 {0x1002, 0x6611, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
337 {0x1002, 0x6613, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
338 {0x1002, 0x6617, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
339 {0x1002, 0x6620, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
340 {0x1002, 0x6621, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
341 {0x1002, 0x6623, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
342 {0x1002, 0x6631, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
343 {0x1002, 0x6820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
344 {0x1002, 0x6821, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
345 {0x1002, 0x6822, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
346 {0x1002, 0x6823, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
347 {0x1002, 0x6824, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
348 {0x1002, 0x6825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
349 {0x1002, 0x6826, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
350 {0x1002, 0x6827, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
351 {0x1002, 0x6828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
352 {0x1002, 0x6829, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
Alex Deucher89330c32015-04-20 17:36:52 -0400353 {0x1002, 0x682A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
354 {0x1002, 0x682B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800355 {0x1002, 0x682C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
356 {0x1002, 0x682D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
357 {0x1002, 0x682F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
358 {0x1002, 0x6830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
359 {0x1002, 0x6831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
360 {0x1002, 0x6835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
361 {0x1002, 0x6837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
362 {0x1002, 0x6838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
363 {0x1002, 0x6839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
364 {0x1002, 0x683B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
365 {0x1002, 0x683D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
366 {0x1002, 0x683F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
367 {0x1002, 0x6660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
368 {0x1002, 0x6663, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
369 {0x1002, 0x6664, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
370 {0x1002, 0x6665, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
371 {0x1002, 0x6667, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
372 {0x1002, 0x666F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
373#endif
374#ifdef CONFIG_DRM_AMDGPU_CIK
375 /* Kaveri */
376 {0x1002, 0x1304, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
Alex Deucher89330c32015-04-20 17:36:52 -0400377 {0x1002, 0x1305, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800378 {0x1002, 0x1306, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
379 {0x1002, 0x1307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
380 {0x1002, 0x1309, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
381 {0x1002, 0x130A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
Alex Deucher89330c32015-04-20 17:36:52 -0400382 {0x1002, 0x130B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
383 {0x1002, 0x130C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
384 {0x1002, 0x130D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
385 {0x1002, 0x130E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
386 {0x1002, 0x130F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
387 {0x1002, 0x1310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
Alex Deucherfb4f1732015-05-12 13:06:45 -0400388 {0x1002, 0x1311, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
Alex Deucher89330c32015-04-20 17:36:52 -0400389 {0x1002, 0x1312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
390 {0x1002, 0x1313, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
391 {0x1002, 0x1315, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
392 {0x1002, 0x1316, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
393 {0x1002, 0x1317, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
394 {0x1002, 0x1318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
395 {0x1002, 0x131B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
396 {0x1002, 0x131C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
397 {0x1002, 0x131D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
398 /* Bonaire */
399 {0x1002, 0x6640, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
400 {0x1002, 0x6641, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
401 {0x1002, 0x6646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
402 {0x1002, 0x6647, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800403 {0x1002, 0x6649, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
404 {0x1002, 0x6650, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
405 {0x1002, 0x6651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
406 {0x1002, 0x6658, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
407 {0x1002, 0x665c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
408 {0x1002, 0x665d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
409 {0x1002, 0x665f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
410 /* Hawaii */
411 {0x1002, 0x67A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
412 {0x1002, 0x67A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
413 {0x1002, 0x67A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
414 {0x1002, 0x67A8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
415 {0x1002, 0x67A9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
416 {0x1002, 0x67AA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
417 {0x1002, 0x67B0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
418 {0x1002, 0x67B1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
Alex Deucher89330c32015-04-20 17:36:52 -0400419 {0x1002, 0x67B8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800420 {0x1002, 0x67B9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
421 {0x1002, 0x67BA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
422 {0x1002, 0x67BE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
423 /* Kabini */
424 {0x1002, 0x9830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
425 {0x1002, 0x9831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
426 {0x1002, 0x9832, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
427 {0x1002, 0x9833, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
428 {0x1002, 0x9834, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
429 {0x1002, 0x9835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
430 {0x1002, 0x9836, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
431 {0x1002, 0x9837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
432 {0x1002, 0x9838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
433 {0x1002, 0x9839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
434 {0x1002, 0x983a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
435 {0x1002, 0x983b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
Alex Deucher89330c32015-04-20 17:36:52 -0400436 {0x1002, 0x983c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
Alex Deucher1256a8b2015-04-20 17:37:54 -0400437 {0x1002, 0x983d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
Alex Deucherdba280b2016-02-02 16:24:20 -0500438 {0x1002, 0x983e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
439 {0x1002, 0x983f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
440 /* mullins */
441 {0x1002, 0x9850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
442 {0x1002, 0x9851, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
Alex Deucher1256a8b2015-04-20 17:37:54 -0400443 {0x1002, 0x9852, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
444 {0x1002, 0x9853, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
445 {0x1002, 0x9854, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
446 {0x1002, 0x9855, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
Alex Deucher1f8d9622015-05-12 13:10:05 -0400447 {0x1002, 0x9856, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
Alex Deucher1256a8b2015-04-20 17:37:54 -0400448 {0x1002, 0x9857, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
449 {0x1002, 0x9858, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
Alex Deucher1f8d9622015-05-12 13:10:05 -0400450 {0x1002, 0x9859, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
Alex Deucher1256a8b2015-04-20 17:37:54 -0400451 {0x1002, 0x985A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
452 {0x1002, 0x985B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
David Zhang2da78e22015-07-11 23:13:40 +0800453 {0x1002, 0x985C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
454 {0x1002, 0x985D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
Frank Mine1d99212016-04-27 19:07:18 +0800455 {0x1002, 0x985E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
Alex Deucher1256a8b2015-04-20 17:37:54 -0400456 {0x1002, 0x985F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800457#endif
458 /* topaz */
459 {0x1002, 0x6900, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
460 {0x1002, 0x6901, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
461 {0x1002, 0x6902, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
Samuel Li81b15092015-10-08 16:32:03 -0400462 {0x1002, 0x6903, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
463 {0x1002, 0x6907, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400464 /* tonga */
465 {0x1002, 0x6920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
Flora Cui35621b82016-05-17 09:52:02 +0800466 {0x1002, 0x6921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400467 {0x1002, 0x6928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400468 {0x1002, 0x6929, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
Flora Cui35621b82016-05-17 09:52:02 +0800469 {0x1002, 0x692B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400470 {0x1002, 0x692F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
Flora Cui35621b82016-05-17 09:52:02 +0800471 {0x1002, 0x6930, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
472 {0x1002, 0x6938, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
473 {0x1002, 0x6939, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400474 /* fiji */
475 {0x1002, 0x7300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
Flora Cui1dcf4802016-05-16 17:17:41 +0800476 {0x1002, 0x730F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
477 /* carrizo */
478 {0x1002, 0x9870, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
479 {0x1002, 0x9874, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
Junshan Fang7dae6182017-01-19 10:36:18 +0800480 {0x1002, 0x9875, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400481 {0x1002, 0x9876, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
Flora Cui1dcf4802016-05-16 17:17:41 +0800482 {0x1002, 0x9877, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
483 /* stoney */
484 {0x1002, 0x98E4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_STONEY|AMD_IS_APU},
485 /* Polaris11 */
486 {0x1002, 0x67E0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Junwei Zhangfc8e9c52016-08-04 12:54:22 +0800487 {0x1002, 0x67E3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
488 {0x1002, 0x67E8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
489 {0x1002, 0x67EB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
490 {0x1002, 0x67EF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
491 {0x1002, 0x67FF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
492 {0x1002, 0x67E1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Evan Quancf8c73a2017-03-17 10:22:51 +0800493 {0x1002, 0x67E7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Junwei Zhangfc8e9c52016-08-04 12:54:22 +0800494 {0x1002, 0x67E9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400495 /* Polaris10 */
496 {0x1002, 0x67C0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
497 {0x1002, 0x67C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
498 {0x1002, 0x67C2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
499 {0x1002, 0x67C4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
500 {0x1002, 0x67C7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
501 {0x1002, 0x67D0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
502 {0x1002, 0x67DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
503 {0x1002, 0x67C8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
504 {0x1002, 0x67C9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
505 {0x1002, 0x67CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
506 {0x1002, 0x67CC, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
507 {0x1002, 0x67CF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
508 /* Polaris12 */
509 {0x1002, 0x6980, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
510 {0x1002, 0x6981, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
511 {0x1002, 0x6985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
512 {0x1002, 0x6986, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
513 {0x1002, 0x6987, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
514 {0x1002, 0x6995, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
Junshan Fang6e884912017-06-15 14:02:20 +0800515 {0x1002, 0x6997, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400516 {0x1002, 0x699F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
Junwei Zhangca2f1cc2017-03-03 16:54:00 -0500517 /* Vega 10 */
518 {0x1002, 0x6860, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT},
519 {0x1002, 0x6861, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT},
520 {0x1002, 0x6862, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT},
521 {0x1002, 0x6863, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT},
Alex Deucher09062ae2017-05-09 13:08:39 -0400522 {0x1002, 0x6864, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT},
Junwei Zhangca2f1cc2017-03-03 16:54:00 -0500523 {0x1002, 0x6867, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT},
Alex Deucher09062ae2017-05-09 13:08:39 -0400524 {0x1002, 0x6868, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT},
Junwei Zhangca2f1cc2017-03-03 16:54:00 -0500525 {0x1002, 0x686c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT},
526 {0x1002, 0x687f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT},
Chunming Zhoudf515052017-05-11 16:31:52 -0400527 /* Raven */
528 {0x1002, 0x15dd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RAVEN|AMD_IS_APU|AMD_EXP_HW_SUPPORT},
529
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400530 {0, 0, 0}
531};
532
533MODULE_DEVICE_TABLE(pci, pciidlist);
534
535static struct drm_driver kms_driver;
536
537static int amdgpu_kick_out_firmware_fb(struct pci_dev *pdev)
538{
539 struct apertures_struct *ap;
540 bool primary = false;
541
542 ap = alloc_apertures(1);
543 if (!ap)
544 return -ENOMEM;
545
546 ap->ranges[0].base = pci_resource_start(pdev, 0);
547 ap->ranges[0].size = pci_resource_len(pdev, 0);
548
549#ifdef CONFIG_X86
550 primary = pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
551#endif
Daniel Vetter44adece2016-08-10 18:52:34 +0200552 drm_fb_helper_remove_conflicting_framebuffers(ap, "amdgpudrmfb", primary);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400553 kfree(ap);
554
555 return 0;
556}
557
558static int amdgpu_pci_probe(struct pci_dev *pdev,
559 const struct pci_device_id *ent)
560{
Alex Deucherb58c1132017-06-02 17:16:31 -0400561 struct drm_device *dev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400562 unsigned long flags = ent->driver_data;
563 int ret;
564
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800565 if ((flags & AMD_EXP_HW_SUPPORT) && !amdgpu_exp_hw_support) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400566 DRM_INFO("This hardware requires experimental hardware support.\n"
567 "See modparam exp_hw_support\n");
568 return -ENODEV;
569 }
570
Oded Gabbayefb1c652016-02-09 13:30:12 +0200571 /*
572 * Initialize amdkfd before starting radeon. If it was not loaded yet,
573 * defer radeon probing
574 */
575 ret = amdgpu_amdkfd_init();
576 if (ret == -EPROBE_DEFER)
577 return ret;
578
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400579 /* Get rid of things like offb */
580 ret = amdgpu_kick_out_firmware_fb(pdev);
581 if (ret)
582 return ret;
583
Alex Deucherb58c1132017-06-02 17:16:31 -0400584 dev = drm_dev_alloc(&kms_driver, &pdev->dev);
585 if (IS_ERR(dev))
586 return PTR_ERR(dev);
587
588 ret = pci_enable_device(pdev);
589 if (ret)
590 goto err_free;
591
592 dev->pdev = pdev;
593
594 pci_set_drvdata(pdev, dev);
595
596 ret = drm_dev_register(dev, ent->driver_data);
597 if (ret)
598 goto err_pci;
599
600 return 0;
601
602err_pci:
603 pci_disable_device(pdev);
604err_free:
605 drm_dev_unref(dev);
606 return ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400607}
608
609static void
610amdgpu_pci_remove(struct pci_dev *pdev)
611{
612 struct drm_device *dev = pci_get_drvdata(pdev);
613
Alex Deucherb58c1132017-06-02 17:16:31 -0400614 drm_dev_unregister(dev);
615 drm_dev_unref(dev);
Xiangliang.Yufd4495e2017-09-21 10:19:49 +0800616 pci_disable_device(pdev);
617 pci_set_drvdata(pdev, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400618}
619
Alex Deucher61e11302016-08-22 13:50:22 -0400620static void
621amdgpu_pci_shutdown(struct pci_dev *pdev)
622{
Alex Deucherfaefba92016-12-06 10:38:29 -0500623 struct drm_device *dev = pci_get_drvdata(pdev);
624 struct amdgpu_device *adev = dev->dev_private;
625
Alex Deucher61e11302016-08-22 13:50:22 -0400626 /* if we are running in a VM, make sure the device
Alex Deucher00ea8cb2016-09-22 14:40:29 -0400627 * torn down properly on reboot/shutdown.
628 * unfortunately we can't detect certain
629 * hypervisors so just do this all the time.
Alex Deucher61e11302016-08-22 13:50:22 -0400630 */
Alex Deucherfaefba92016-12-06 10:38:29 -0500631 amdgpu_suspend(adev);
Alex Deucher61e11302016-08-22 13:50:22 -0400632}
633
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400634static int amdgpu_pmops_suspend(struct device *dev)
635{
636 struct pci_dev *pdev = to_pci_dev(dev);
jimqu74b0b152016-09-07 17:09:12 +0800637
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400638 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Alex Deucher810ddc32016-08-23 13:25:49 -0400639 return amdgpu_device_suspend(drm_dev, true, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400640}
641
642static int amdgpu_pmops_resume(struct device *dev)
643{
644 struct pci_dev *pdev = to_pci_dev(dev);
645 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Alex Deucher85e154c2016-08-27 14:53:08 -0400646
647 /* GPU comes up enabled by the bios on resume */
648 if (amdgpu_device_is_px(drm_dev)) {
649 pm_runtime_disable(dev);
650 pm_runtime_set_active(dev);
651 pm_runtime_enable(dev);
652 }
653
Alex Deucher810ddc32016-08-23 13:25:49 -0400654 return amdgpu_device_resume(drm_dev, true, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400655}
656
657static int amdgpu_pmops_freeze(struct device *dev)
658{
659 struct pci_dev *pdev = to_pci_dev(dev);
jimqu74b0b152016-09-07 17:09:12 +0800660
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400661 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Alex Deucher810ddc32016-08-23 13:25:49 -0400662 return amdgpu_device_suspend(drm_dev, false, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400663}
664
665static int amdgpu_pmops_thaw(struct device *dev)
666{
667 struct pci_dev *pdev = to_pci_dev(dev);
jimqu74b0b152016-09-07 17:09:12 +0800668
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400669 struct drm_device *drm_dev = pci_get_drvdata(pdev);
jimqu74b0b152016-09-07 17:09:12 +0800670 return amdgpu_device_resume(drm_dev, false, true);
671}
672
673static int amdgpu_pmops_poweroff(struct device *dev)
674{
675 struct pci_dev *pdev = to_pci_dev(dev);
676
677 struct drm_device *drm_dev = pci_get_drvdata(pdev);
678 return amdgpu_device_suspend(drm_dev, true, true);
679}
680
681static int amdgpu_pmops_restore(struct device *dev)
682{
683 struct pci_dev *pdev = to_pci_dev(dev);
684
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400685 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Alex Deucher810ddc32016-08-23 13:25:49 -0400686 return amdgpu_device_resume(drm_dev, false, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400687}
688
689static int amdgpu_pmops_runtime_suspend(struct device *dev)
690{
691 struct pci_dev *pdev = to_pci_dev(dev);
692 struct drm_device *drm_dev = pci_get_drvdata(pdev);
693 int ret;
694
695 if (!amdgpu_device_is_px(drm_dev)) {
696 pm_runtime_forbid(dev);
697 return -EBUSY;
698 }
699
700 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
701 drm_kms_helper_poll_disable(drm_dev);
702 vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_OFF);
703
Alex Deucher810ddc32016-08-23 13:25:49 -0400704 ret = amdgpu_device_suspend(drm_dev, false, false);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400705 pci_save_state(pdev);
706 pci_disable_device(pdev);
707 pci_ignore_hotplug(pdev);
Alex Deucher11670972016-06-02 09:08:32 -0400708 if (amdgpu_is_atpx_hybrid())
709 pci_set_power_state(pdev, PCI_D3cold);
Alex Deucher522761c2016-06-02 09:18:34 -0400710 else if (!amdgpu_has_atpx_dgpu_power_cntl())
Alex Deucher7e32aa62016-06-01 13:12:25 -0400711 pci_set_power_state(pdev, PCI_D3hot);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400712 drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
713
714 return 0;
715}
716
717static int amdgpu_pmops_runtime_resume(struct device *dev)
718{
719 struct pci_dev *pdev = to_pci_dev(dev);
720 struct drm_device *drm_dev = pci_get_drvdata(pdev);
721 int ret;
722
723 if (!amdgpu_device_is_px(drm_dev))
724 return -EINVAL;
725
726 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
727
Alex Deucher522761c2016-06-02 09:18:34 -0400728 if (amdgpu_is_atpx_hybrid() ||
729 !amdgpu_has_atpx_dgpu_power_cntl())
730 pci_set_power_state(pdev, PCI_D0);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400731 pci_restore_state(pdev);
732 ret = pci_enable_device(pdev);
733 if (ret)
734 return ret;
735 pci_set_master(pdev);
736
Alex Deucher810ddc32016-08-23 13:25:49 -0400737 ret = amdgpu_device_resume(drm_dev, false, false);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400738 drm_kms_helper_poll_enable(drm_dev);
739 vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_ON);
740 drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
741 return 0;
742}
743
744static int amdgpu_pmops_runtime_idle(struct device *dev)
745{
746 struct pci_dev *pdev = to_pci_dev(dev);
747 struct drm_device *drm_dev = pci_get_drvdata(pdev);
748 struct drm_crtc *crtc;
749
750 if (!amdgpu_device_is_px(drm_dev)) {
751 pm_runtime_forbid(dev);
752 return -EBUSY;
753 }
754
755 list_for_each_entry(crtc, &drm_dev->mode_config.crtc_list, head) {
756 if (crtc->enabled) {
757 DRM_DEBUG_DRIVER("failing to power off - crtc active\n");
758 return -EBUSY;
759 }
760 }
761
762 pm_runtime_mark_last_busy(dev);
763 pm_runtime_autosuspend(dev);
764 /* we don't want the main rpm_idle to call suspend - we want to autosuspend */
765 return 1;
766}
767
768long amdgpu_drm_ioctl(struct file *filp,
769 unsigned int cmd, unsigned long arg)
770{
771 struct drm_file *file_priv = filp->private_data;
772 struct drm_device *dev;
773 long ret;
774 dev = file_priv->minor->dev;
775 ret = pm_runtime_get_sync(dev->dev);
776 if (ret < 0)
777 return ret;
778
779 ret = drm_ioctl(filp, cmd, arg);
780
781 pm_runtime_mark_last_busy(dev->dev);
782 pm_runtime_put_autosuspend(dev->dev);
783 return ret;
784}
785
786static const struct dev_pm_ops amdgpu_pm_ops = {
787 .suspend = amdgpu_pmops_suspend,
788 .resume = amdgpu_pmops_resume,
789 .freeze = amdgpu_pmops_freeze,
790 .thaw = amdgpu_pmops_thaw,
jimqu74b0b152016-09-07 17:09:12 +0800791 .poweroff = amdgpu_pmops_poweroff,
792 .restore = amdgpu_pmops_restore,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400793 .runtime_suspend = amdgpu_pmops_runtime_suspend,
794 .runtime_resume = amdgpu_pmops_runtime_resume,
795 .runtime_idle = amdgpu_pmops_runtime_idle,
796};
797
798static const struct file_operations amdgpu_driver_kms_fops = {
799 .owner = THIS_MODULE,
800 .open = drm_open,
801 .release = drm_release,
802 .unlocked_ioctl = amdgpu_drm_ioctl,
803 .mmap = amdgpu_mmap,
804 .poll = drm_poll,
805 .read = drm_read,
806#ifdef CONFIG_COMPAT
807 .compat_ioctl = amdgpu_kms_compat_ioctl,
808#endif
809};
810
Daniel Vetter1bf6ad62017-05-09 16:03:28 +0200811static bool
812amdgpu_get_crtc_scanout_position(struct drm_device *dev, unsigned int pipe,
813 bool in_vblank_irq, int *vpos, int *hpos,
814 ktime_t *stime, ktime_t *etime,
815 const struct drm_display_mode *mode)
816{
817 return amdgpu_get_crtc_scanoutpos(dev, pipe, 0, vpos, hpos,
818 stime, etime, mode);
819}
820
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400821static struct drm_driver kms_driver = {
822 .driver_features =
823 DRIVER_USE_AGP |
824 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM |
Dave Airlie660e8552017-03-13 22:18:15 +0000825 DRIVER_PRIME | DRIVER_RENDER | DRIVER_MODESET | DRIVER_SYNCOBJ,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400826 .load = amdgpu_driver_load_kms,
827 .open = amdgpu_driver_open_kms,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400828 .postclose = amdgpu_driver_postclose_kms,
829 .lastclose = amdgpu_driver_lastclose_kms,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400830 .unload = amdgpu_driver_unload_kms,
831 .get_vblank_counter = amdgpu_get_vblank_counter_kms,
832 .enable_vblank = amdgpu_enable_vblank_kms,
833 .disable_vblank = amdgpu_disable_vblank_kms,
Daniel Vetter1bf6ad62017-05-09 16:03:28 +0200834 .get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos,
835 .get_scanout_position = amdgpu_get_crtc_scanout_position,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400836#if defined(CONFIG_DEBUG_FS)
837 .debugfs_init = amdgpu_debugfs_init,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400838#endif
839 .irq_preinstall = amdgpu_irq_preinstall,
840 .irq_postinstall = amdgpu_irq_postinstall,
841 .irq_uninstall = amdgpu_irq_uninstall,
842 .irq_handler = amdgpu_irq_handler,
843 .ioctls = amdgpu_ioctls_kms,
Daniel Vettere7294de2016-04-26 19:29:43 +0200844 .gem_free_object_unlocked = amdgpu_gem_object_free,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400845 .gem_open_object = amdgpu_gem_object_open,
846 .gem_close_object = amdgpu_gem_object_close,
847 .dumb_create = amdgpu_mode_dumb_create,
848 .dumb_map_offset = amdgpu_mode_dumb_mmap,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400849 .fops = &amdgpu_driver_kms_fops,
850
851 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
852 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
853 .gem_prime_export = amdgpu_gem_prime_export,
854 .gem_prime_import = drm_gem_prime_import,
855 .gem_prime_pin = amdgpu_gem_prime_pin,
856 .gem_prime_unpin = amdgpu_gem_prime_unpin,
857 .gem_prime_res_obj = amdgpu_gem_prime_res_obj,
858 .gem_prime_get_sg_table = amdgpu_gem_prime_get_sg_table,
859 .gem_prime_import_sg_table = amdgpu_gem_prime_import_sg_table,
860 .gem_prime_vmap = amdgpu_gem_prime_vmap,
861 .gem_prime_vunmap = amdgpu_gem_prime_vunmap,
Samuel Lidfced2e2017-08-22 15:25:33 -0400862 .gem_prime_mmap = amdgpu_gem_prime_mmap,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400863
864 .name = DRIVER_NAME,
865 .desc = DRIVER_DESC,
866 .date = DRIVER_DATE,
867 .major = KMS_DRIVER_MAJOR,
868 .minor = KMS_DRIVER_MINOR,
869 .patchlevel = KMS_DRIVER_PATCHLEVEL,
870};
871
872static struct drm_driver *driver;
873static struct pci_driver *pdriver;
874
875static struct pci_driver amdgpu_kms_pci_driver = {
876 .name = DRIVER_NAME,
877 .id_table = pciidlist,
878 .probe = amdgpu_pci_probe,
879 .remove = amdgpu_pci_remove,
Alex Deucher61e11302016-08-22 13:50:22 -0400880 .shutdown = amdgpu_pci_shutdown,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400881 .driver.pm = &amdgpu_pm_ops,
882};
883
Rex Zhud573de22016-05-12 13:27:28 +0800884
885
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400886static int __init amdgpu_init(void)
887{
Christian König245ae5e2016-10-28 17:39:08 +0200888 int r;
889
890 r = amdgpu_sync_init();
891 if (r)
892 goto error_sync;
893
894 r = amdgpu_fence_slab_init();
895 if (r)
896 goto error_fence;
897
898 r = amd_sched_fence_slab_init();
899 if (r)
900 goto error_sched;
901
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400902 if (vgacon_text_force()) {
903 DRM_ERROR("VGACON disables amdgpu kernel modesetting.\n");
904 return -EINVAL;
905 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400906 DRM_INFO("amdgpu kernel modesetting enabled.\n");
907 driver = &kms_driver;
908 pdriver = &amdgpu_kms_pci_driver;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400909 driver->num_ioctls = amdgpu_max_kms_ioctl;
910 amdgpu_register_atpx_handler();
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400911 /* let modprobe override vga console setting */
Daniel Vetter10631d72017-05-24 16:51:40 +0200912 return pci_register_driver(pdriver);
Christian König245ae5e2016-10-28 17:39:08 +0200913
914error_sched:
915 amdgpu_fence_slab_fini();
916
917error_fence:
918 amdgpu_sync_fini();
919
920error_sync:
921 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400922}
923
924static void __exit amdgpu_exit(void)
925{
Oded Gabbay130e0372015-06-12 21:35:14 +0300926 amdgpu_amdkfd_fini();
Daniel Vetter10631d72017-05-24 16:51:40 +0200927 pci_unregister_driver(pdriver);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400928 amdgpu_unregister_atpx_handler();
Christian König257bf152016-02-16 11:24:58 +0100929 amdgpu_sync_fini();
Christian Königc24784f2016-10-28 17:04:07 +0200930 amd_sched_fence_slab_fini();
Rex Zhud573de22016-05-12 13:27:28 +0800931 amdgpu_fence_slab_fini();
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400932}
933
934module_init(amdgpu_init);
935module_exit(amdgpu_exit);
936
937MODULE_AUTHOR(DRIVER_AUTHOR);
938MODULE_DESCRIPTION(DRIVER_DESC);
939MODULE_LICENSE("GPL and additional rights");