blob: efda7cf82394ba422901273b61aebda081cbba84 [file] [log] [blame]
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001/*
2 * Driver for (BCM4706)? GBit MAC core on BCMA bus.
3 *
4 * Copyright (C) 2012 Rafał Miłecki <zajec5@gmail.com>
5 *
6 * Licensed under the GNU/GPL. See COPYING for details.
7 */
8
9#include "bgmac.h"
10
11#include <linux/kernel.h>
12#include <linux/module.h>
13#include <linux/delay.h>
14#include <linux/etherdevice.h>
15#include <linux/mii.h>
Rafał Miłecki11e5e762013-03-07 01:53:28 +000016#include <linux/phy.h>
Rafał Miłeckic25b23b2015-03-20 23:14:31 +010017#include <linux/phy_fixed.h>
Rafał Miłeckidd4544f2013-01-08 20:06:23 +000018#include <linux/interrupt.h>
19#include <linux/dma-mapping.h>
Ralf Baechleedb15d82013-02-21 16:16:55 +010020#include <bcm47xx_nvram.h>
Rafał Miłeckidd4544f2013-01-08 20:06:23 +000021
22static const struct bcma_device_id bgmac_bcma_tbl[] = {
23 BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_4706_MAC_GBIT, BCMA_ANY_REV, BCMA_ANY_CLASS),
24 BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_MAC_GBIT, BCMA_ANY_REV, BCMA_ANY_CLASS),
Joe Perchesf7219b52015-02-10 12:55:03 -080025 {},
Rafał Miłeckidd4544f2013-01-08 20:06:23 +000026};
27MODULE_DEVICE_TABLE(bcma, bgmac_bcma_tbl);
28
29static bool bgmac_wait_value(struct bcma_device *core, u16 reg, u32 mask,
30 u32 value, int timeout)
31{
32 u32 val;
33 int i;
34
35 for (i = 0; i < timeout / 10; i++) {
36 val = bcma_read32(core, reg);
37 if ((val & mask) == value)
38 return true;
39 udelay(10);
40 }
41 pr_err("Timeout waiting for reg 0x%X\n", reg);
42 return false;
43}
44
45/**************************************************
46 * DMA
47 **************************************************/
48
49static void bgmac_dma_tx_reset(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
50{
51 u32 val;
52 int i;
53
54 if (!ring->mmio_base)
55 return;
56
57 /* Suspend DMA TX ring first.
58 * bgmac_wait_value doesn't support waiting for any of few values, so
59 * implement whole loop here.
60 */
61 bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL,
62 BGMAC_DMA_TX_SUSPEND);
63 for (i = 0; i < 10000 / 10; i++) {
64 val = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
65 val &= BGMAC_DMA_TX_STAT;
66 if (val == BGMAC_DMA_TX_STAT_DISABLED ||
67 val == BGMAC_DMA_TX_STAT_IDLEWAIT ||
68 val == BGMAC_DMA_TX_STAT_STOPPED) {
69 i = 0;
70 break;
71 }
72 udelay(10);
73 }
74 if (i)
75 bgmac_err(bgmac, "Timeout suspending DMA TX ring 0x%X (BGMAC_DMA_TX_STAT: 0x%08X)\n",
76 ring->mmio_base, val);
77
78 /* Remove SUSPEND bit */
79 bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL, 0);
80 if (!bgmac_wait_value(bgmac->core,
81 ring->mmio_base + BGMAC_DMA_TX_STATUS,
82 BGMAC_DMA_TX_STAT, BGMAC_DMA_TX_STAT_DISABLED,
83 10000)) {
84 bgmac_warn(bgmac, "DMA TX ring 0x%X wasn't disabled on time, waiting additional 300us\n",
85 ring->mmio_base);
86 udelay(300);
87 val = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
88 if ((val & BGMAC_DMA_TX_STAT) != BGMAC_DMA_TX_STAT_DISABLED)
89 bgmac_err(bgmac, "Reset of DMA TX ring 0x%X failed\n",
90 ring->mmio_base);
91 }
92}
93
94static void bgmac_dma_tx_enable(struct bgmac *bgmac,
95 struct bgmac_dma_ring *ring)
96{
97 u32 ctl;
98
99 ctl = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL);
Hauke Mehrtens56ceecd2014-01-05 01:10:44 +0100100 if (bgmac->core->id.rev >= 4) {
101 ctl &= ~BGMAC_DMA_TX_BL_MASK;
102 ctl |= BGMAC_DMA_TX_BL_128 << BGMAC_DMA_TX_BL_SHIFT;
103
104 ctl &= ~BGMAC_DMA_TX_MR_MASK;
105 ctl |= BGMAC_DMA_TX_MR_2 << BGMAC_DMA_TX_MR_SHIFT;
106
107 ctl &= ~BGMAC_DMA_TX_PC_MASK;
108 ctl |= BGMAC_DMA_TX_PC_16 << BGMAC_DMA_TX_PC_SHIFT;
109
110 ctl &= ~BGMAC_DMA_TX_PT_MASK;
111 ctl |= BGMAC_DMA_TX_PT_8 << BGMAC_DMA_TX_PT_SHIFT;
112 }
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000113 ctl |= BGMAC_DMA_TX_ENABLE;
114 ctl |= BGMAC_DMA_TX_PARITY_DISABLE;
115 bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL, ctl);
116}
117
118static netdev_tx_t bgmac_dma_tx_add(struct bgmac *bgmac,
119 struct bgmac_dma_ring *ring,
120 struct sk_buff *skb)
121{
122 struct device *dma_dev = bgmac->core->dma_dev;
123 struct net_device *net_dev = bgmac->net_dev;
124 struct bgmac_dma_desc *dma_desc;
125 struct bgmac_slot_info *slot;
126 u32 ctl0, ctl1;
127 int free_slots;
128
129 if (skb->len > BGMAC_DESC_CTL1_LEN) {
130 bgmac_err(bgmac, "Too long skb (%d)\n", skb->len);
131 goto err_stop_drop;
132 }
133
134 if (ring->start <= ring->end)
135 free_slots = ring->start - ring->end + BGMAC_TX_RING_SLOTS;
136 else
137 free_slots = ring->start - ring->end;
138 if (free_slots == 1) {
139 bgmac_err(bgmac, "TX ring is full, queue should be stopped!\n");
140 netif_stop_queue(net_dev);
141 return NETDEV_TX_BUSY;
142 }
143
144 slot = &ring->slots[ring->end];
145 slot->skb = skb;
146 slot->dma_addr = dma_map_single(dma_dev, skb->data, skb->len,
147 DMA_TO_DEVICE);
148 if (dma_mapping_error(dma_dev, slot->dma_addr)) {
149 bgmac_err(bgmac, "Mapping error of skb on ring 0x%X\n",
150 ring->mmio_base);
151 goto err_stop_drop;
152 }
153
154 ctl0 = BGMAC_DESC_CTL0_IOC | BGMAC_DESC_CTL0_SOF | BGMAC_DESC_CTL0_EOF;
155 if (ring->end == ring->num_slots - 1)
156 ctl0 |= BGMAC_DESC_CTL0_EOT;
157 ctl1 = skb->len & BGMAC_DESC_CTL1_LEN;
158
159 dma_desc = ring->cpu_base;
160 dma_desc += ring->end;
161 dma_desc->addr_low = cpu_to_le32(lower_32_bits(slot->dma_addr));
162 dma_desc->addr_high = cpu_to_le32(upper_32_bits(slot->dma_addr));
163 dma_desc->ctl0 = cpu_to_le32(ctl0);
164 dma_desc->ctl1 = cpu_to_le32(ctl1);
165
Hauke Mehrtens49a467b2013-09-29 13:54:58 +0200166 netdev_sent_queue(net_dev, skb->len);
167
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000168 wmb();
169
170 /* Increase ring->end to point empty slot. We tell hardware the first
171 * slot it should *not* read.
172 */
173 if (++ring->end >= BGMAC_TX_RING_SLOTS)
174 ring->end = 0;
175 bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_INDEX,
Rafał Miłecki99003032013-09-15 23:13:18 +0200176 ring->index_base +
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000177 ring->end * sizeof(struct bgmac_dma_desc));
178
179 /* Always keep one slot free to allow detecting bugged calls. */
180 if (--free_slots == 1)
181 netif_stop_queue(net_dev);
182
183 return NETDEV_TX_OK;
184
185err_stop_drop:
186 netif_stop_queue(net_dev);
187 dev_kfree_skb(skb);
188 return NETDEV_TX_OK;
189}
190
191/* Free transmitted packets */
192static void bgmac_dma_tx_free(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
193{
194 struct device *dma_dev = bgmac->core->dma_dev;
195 int empty_slot;
196 bool freed = false;
Hauke Mehrtens49a467b2013-09-29 13:54:58 +0200197 unsigned bytes_compl = 0, pkts_compl = 0;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000198
199 /* The last slot that hardware didn't consume yet */
200 empty_slot = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
201 empty_slot &= BGMAC_DMA_TX_STATDPTR;
Rafał Miłecki99003032013-09-15 23:13:18 +0200202 empty_slot -= ring->index_base;
203 empty_slot &= BGMAC_DMA_TX_STATDPTR;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000204 empty_slot /= sizeof(struct bgmac_dma_desc);
205
206 while (ring->start != empty_slot) {
207 struct bgmac_slot_info *slot = &ring->slots[ring->start];
208
209 if (slot->skb) {
210 /* Unmap no longer used buffer */
211 dma_unmap_single(dma_dev, slot->dma_addr,
212 slot->skb->len, DMA_TO_DEVICE);
213 slot->dma_addr = 0;
214
Hauke Mehrtens49a467b2013-09-29 13:54:58 +0200215 bytes_compl += slot->skb->len;
216 pkts_compl++;
217
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000218 /* Free memory! :) */
219 dev_kfree_skb(slot->skb);
220 slot->skb = NULL;
221 } else {
222 bgmac_err(bgmac, "Hardware reported transmission for empty TX ring slot %d! End of ring: %d\n",
223 ring->start, ring->end);
224 }
225
226 if (++ring->start >= BGMAC_TX_RING_SLOTS)
227 ring->start = 0;
228 freed = true;
229 }
230
Hauke Mehrtens49a467b2013-09-29 13:54:58 +0200231 netdev_completed_queue(bgmac->net_dev, pkts_compl, bytes_compl);
232
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000233 if (freed && netif_queue_stopped(bgmac->net_dev))
234 netif_wake_queue(bgmac->net_dev);
235}
236
237static void bgmac_dma_rx_reset(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
238{
239 if (!ring->mmio_base)
240 return;
241
242 bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL, 0);
243 if (!bgmac_wait_value(bgmac->core,
244 ring->mmio_base + BGMAC_DMA_RX_STATUS,
245 BGMAC_DMA_RX_STAT, BGMAC_DMA_RX_STAT_DISABLED,
246 10000))
247 bgmac_err(bgmac, "Reset of ring 0x%X RX failed\n",
248 ring->mmio_base);
249}
250
251static void bgmac_dma_rx_enable(struct bgmac *bgmac,
252 struct bgmac_dma_ring *ring)
253{
254 u32 ctl;
255
256 ctl = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL);
Hauke Mehrtens56ceecd2014-01-05 01:10:44 +0100257 if (bgmac->core->id.rev >= 4) {
258 ctl &= ~BGMAC_DMA_RX_BL_MASK;
259 ctl |= BGMAC_DMA_RX_BL_128 << BGMAC_DMA_RX_BL_SHIFT;
260
261 ctl &= ~BGMAC_DMA_RX_PC_MASK;
262 ctl |= BGMAC_DMA_RX_PC_8 << BGMAC_DMA_RX_PC_SHIFT;
263
264 ctl &= ~BGMAC_DMA_RX_PT_MASK;
265 ctl |= BGMAC_DMA_RX_PT_1 << BGMAC_DMA_RX_PT_SHIFT;
266 }
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000267 ctl &= BGMAC_DMA_RX_ADDREXT_MASK;
268 ctl |= BGMAC_DMA_RX_ENABLE;
269 ctl |= BGMAC_DMA_RX_PARITY_DISABLE;
270 ctl |= BGMAC_DMA_RX_OVERFLOW_CONT;
271 ctl |= BGMAC_RX_FRAME_OFFSET << BGMAC_DMA_RX_FRAME_OFFSET_SHIFT;
272 bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL, ctl);
273}
274
275static int bgmac_dma_rx_skb_for_slot(struct bgmac *bgmac,
276 struct bgmac_slot_info *slot)
277{
278 struct device *dma_dev = bgmac->core->dma_dev;
Nathan Hintzb757a622013-10-29 19:32:01 -0700279 struct sk_buff *skb;
280 dma_addr_t dma_addr;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000281 struct bgmac_rx_header *rx;
282
283 /* Alloc skb */
Nathan Hintzb757a622013-10-29 19:32:01 -0700284 skb = netdev_alloc_skb(bgmac->net_dev, BGMAC_RX_BUF_SIZE);
285 if (!skb)
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000286 return -ENOMEM;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000287
288 /* Poison - if everything goes fine, hardware will overwrite it */
Nathan Hintzb757a622013-10-29 19:32:01 -0700289 rx = (struct bgmac_rx_header *)skb->data;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000290 rx->len = cpu_to_le16(0xdead);
291 rx->flags = cpu_to_le16(0xbeef);
292
293 /* Map skb for the DMA */
Nathan Hintzb757a622013-10-29 19:32:01 -0700294 dma_addr = dma_map_single(dma_dev, skb->data,
295 BGMAC_RX_BUF_SIZE, DMA_FROM_DEVICE);
296 if (dma_mapping_error(dma_dev, dma_addr)) {
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000297 bgmac_err(bgmac, "DMA mapping error\n");
Nathan Hintzb757a622013-10-29 19:32:01 -0700298 dev_kfree_skb(skb);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000299 return -ENOMEM;
300 }
Nathan Hintzb757a622013-10-29 19:32:01 -0700301
302 /* Update the slot */
303 slot->skb = skb;
304 slot->dma_addr = dma_addr;
305
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000306 return 0;
307}
308
Rafał Miłeckid549c76b2013-10-28 14:40:29 +0100309static void bgmac_dma_rx_setup_desc(struct bgmac *bgmac,
310 struct bgmac_dma_ring *ring, int desc_idx)
311{
312 struct bgmac_dma_desc *dma_desc = ring->cpu_base + desc_idx;
313 u32 ctl0 = 0, ctl1 = 0;
314
315 if (desc_idx == ring->num_slots - 1)
316 ctl0 |= BGMAC_DESC_CTL0_EOT;
317 ctl1 |= BGMAC_RX_BUF_SIZE & BGMAC_DESC_CTL1_LEN;
318 /* Is there any BGMAC device that requires extension? */
319 /* ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT) &
320 * B43_DMA64_DCTL1_ADDREXT_MASK;
321 */
322
323 dma_desc->addr_low = cpu_to_le32(lower_32_bits(ring->slots[desc_idx].dma_addr));
324 dma_desc->addr_high = cpu_to_le32(upper_32_bits(ring->slots[desc_idx].dma_addr));
325 dma_desc->ctl0 = cpu_to_le32(ctl0);
326 dma_desc->ctl1 = cpu_to_le32(ctl1);
327}
328
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000329static int bgmac_dma_rx_read(struct bgmac *bgmac, struct bgmac_dma_ring *ring,
330 int weight)
331{
332 u32 end_slot;
333 int handled = 0;
334
335 end_slot = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_STATUS);
336 end_slot &= BGMAC_DMA_RX_STATDPTR;
Rafał Miłecki99003032013-09-15 23:13:18 +0200337 end_slot -= ring->index_base;
338 end_slot &= BGMAC_DMA_RX_STATDPTR;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000339 end_slot /= sizeof(struct bgmac_dma_desc);
340
341 ring->end = end_slot;
342
343 while (ring->start != ring->end) {
344 struct device *dma_dev = bgmac->core->dma_dev;
345 struct bgmac_slot_info *slot = &ring->slots[ring->start];
346 struct sk_buff *skb = slot->skb;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000347 struct bgmac_rx_header *rx;
348 u16 len, flags;
349
350 /* Unmap buffer to make it accessible to the CPU */
351 dma_sync_single_for_cpu(dma_dev, slot->dma_addr,
352 BGMAC_RX_BUF_SIZE, DMA_FROM_DEVICE);
353
354 /* Get info from the header */
355 rx = (struct bgmac_rx_header *)skb->data;
356 len = le16_to_cpu(rx->len);
357 flags = le16_to_cpu(rx->flags);
358
Rafał Miłecki92b9ccd32013-10-30 08:00:00 +0100359 do {
360 dma_addr_t old_dma_addr = slot->dma_addr;
361 int err;
362
363 /* Check for poison and drop or pass the packet */
364 if (len == 0xdead && flags == 0xbeef) {
365 bgmac_err(bgmac, "Found poisoned packet at slot %d, DMA issue!\n",
366 ring->start);
367 dma_sync_single_for_device(dma_dev,
368 slot->dma_addr,
369 BGMAC_RX_BUF_SIZE,
370 DMA_FROM_DEVICE);
371 break;
372 }
373
Hauke Mehrtens02e71122013-02-28 07:16:54 +0000374 /* Omit CRC. */
375 len -= ETH_FCS_LEN;
376
Rafał Miłecki92b9ccd32013-10-30 08:00:00 +0100377 /* Prepare new skb as replacement */
378 err = bgmac_dma_rx_skb_for_slot(bgmac, slot);
379 if (err) {
380 /* Poison the old skb */
381 rx->len = cpu_to_le16(0xdead);
382 rx->flags = cpu_to_le16(0xbeef);
383
384 dma_sync_single_for_device(dma_dev,
385 slot->dma_addr,
386 BGMAC_RX_BUF_SIZE,
387 DMA_FROM_DEVICE);
388 break;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000389 }
Rafał Miłecki92b9ccd32013-10-30 08:00:00 +0100390 bgmac_dma_rx_setup_desc(bgmac, ring, ring->start);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000391
Rafał Miłecki92b9ccd32013-10-30 08:00:00 +0100392 /* Unmap old skb, we'll pass it to the netfif */
393 dma_unmap_single(dma_dev, old_dma_addr,
394 BGMAC_RX_BUF_SIZE, DMA_FROM_DEVICE);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000395
Rafał Miłecki92b9ccd32013-10-30 08:00:00 +0100396 skb_put(skb, BGMAC_RX_FRAME_OFFSET + len);
397 skb_pull(skb, BGMAC_RX_FRAME_OFFSET);
398
399 skb_checksum_none_assert(skb);
400 skb->protocol = eth_type_trans(skb, bgmac->net_dev);
401 netif_receive_skb(skb);
402 handled++;
403 } while (0);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000404
405 if (++ring->start >= BGMAC_RX_RING_SLOTS)
406 ring->start = 0;
407
408 if (handled >= weight) /* Should never be greater */
409 break;
410 }
411
412 return handled;
413}
414
415/* Does ring support unaligned addressing? */
416static bool bgmac_dma_unaligned(struct bgmac *bgmac,
417 struct bgmac_dma_ring *ring,
418 enum bgmac_dma_ring_type ring_type)
419{
420 switch (ring_type) {
421 case BGMAC_DMA_RING_TX:
422 bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO,
423 0xff0);
424 if (bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO))
425 return true;
426 break;
427 case BGMAC_DMA_RING_RX:
428 bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO,
429 0xff0);
430 if (bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO))
431 return true;
432 break;
433 }
434 return false;
435}
436
437static void bgmac_dma_ring_free(struct bgmac *bgmac,
438 struct bgmac_dma_ring *ring)
439{
440 struct device *dma_dev = bgmac->core->dma_dev;
441 struct bgmac_slot_info *slot;
442 int size;
443 int i;
444
445 for (i = 0; i < ring->num_slots; i++) {
446 slot = &ring->slots[i];
447 if (slot->skb) {
448 if (slot->dma_addr)
449 dma_unmap_single(dma_dev, slot->dma_addr,
450 slot->skb->len, DMA_TO_DEVICE);
451 dev_kfree_skb(slot->skb);
452 }
453 }
454
455 if (ring->cpu_base) {
456 /* Free ring of descriptors */
457 size = ring->num_slots * sizeof(struct bgmac_dma_desc);
458 dma_free_coherent(dma_dev, size, ring->cpu_base,
459 ring->dma_base);
460 }
461}
462
463static void bgmac_dma_free(struct bgmac *bgmac)
464{
465 int i;
466
467 for (i = 0; i < BGMAC_MAX_TX_RINGS; i++)
468 bgmac_dma_ring_free(bgmac, &bgmac->tx_ring[i]);
469 for (i = 0; i < BGMAC_MAX_RX_RINGS; i++)
470 bgmac_dma_ring_free(bgmac, &bgmac->rx_ring[i]);
471}
472
473static int bgmac_dma_alloc(struct bgmac *bgmac)
474{
475 struct device *dma_dev = bgmac->core->dma_dev;
476 struct bgmac_dma_ring *ring;
477 static const u16 ring_base[] = { BGMAC_DMA_BASE0, BGMAC_DMA_BASE1,
478 BGMAC_DMA_BASE2, BGMAC_DMA_BASE3, };
479 int size; /* ring size: different for Tx and Rx */
480 int err;
481 int i;
482
483 BUILD_BUG_ON(BGMAC_MAX_TX_RINGS > ARRAY_SIZE(ring_base));
484 BUILD_BUG_ON(BGMAC_MAX_RX_RINGS > ARRAY_SIZE(ring_base));
485
486 if (!(bcma_aread32(bgmac->core, BCMA_IOST) & BCMA_IOST_DMA64)) {
487 bgmac_err(bgmac, "Core does not report 64-bit DMA\n");
488 return -ENOTSUPP;
489 }
490
491 for (i = 0; i < BGMAC_MAX_TX_RINGS; i++) {
492 ring = &bgmac->tx_ring[i];
493 ring->num_slots = BGMAC_TX_RING_SLOTS;
494 ring->mmio_base = ring_base[i];
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000495
496 /* Alloc ring of descriptors */
497 size = ring->num_slots * sizeof(struct bgmac_dma_desc);
498 ring->cpu_base = dma_zalloc_coherent(dma_dev, size,
499 &ring->dma_base,
500 GFP_KERNEL);
501 if (!ring->cpu_base) {
502 bgmac_err(bgmac, "Allocation of TX ring 0x%X failed\n",
503 ring->mmio_base);
504 goto err_dma_free;
505 }
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000506
Rafał Miłecki99003032013-09-15 23:13:18 +0200507 ring->unaligned = bgmac_dma_unaligned(bgmac, ring,
508 BGMAC_DMA_RING_TX);
509 if (ring->unaligned)
510 ring->index_base = lower_32_bits(ring->dma_base);
511 else
512 ring->index_base = 0;
513
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000514 /* No need to alloc TX slots yet */
515 }
516
517 for (i = 0; i < BGMAC_MAX_RX_RINGS; i++) {
Rafał Miłecki70a737b2013-02-25 08:22:26 +0000518 int j;
519
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000520 ring = &bgmac->rx_ring[i];
521 ring->num_slots = BGMAC_RX_RING_SLOTS;
522 ring->mmio_base = ring_base[i];
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000523
524 /* Alloc ring of descriptors */
525 size = ring->num_slots * sizeof(struct bgmac_dma_desc);
526 ring->cpu_base = dma_zalloc_coherent(dma_dev, size,
527 &ring->dma_base,
528 GFP_KERNEL);
529 if (!ring->cpu_base) {
530 bgmac_err(bgmac, "Allocation of RX ring 0x%X failed\n",
531 ring->mmio_base);
532 err = -ENOMEM;
533 goto err_dma_free;
534 }
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000535
Rafał Miłecki99003032013-09-15 23:13:18 +0200536 ring->unaligned = bgmac_dma_unaligned(bgmac, ring,
537 BGMAC_DMA_RING_RX);
538 if (ring->unaligned)
539 ring->index_base = lower_32_bits(ring->dma_base);
540 else
541 ring->index_base = 0;
542
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000543 /* Alloc RX slots */
Rafał Miłecki70a737b2013-02-25 08:22:26 +0000544 for (j = 0; j < ring->num_slots; j++) {
545 err = bgmac_dma_rx_skb_for_slot(bgmac, &ring->slots[j]);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000546 if (err) {
547 bgmac_err(bgmac, "Can't allocate skb for slot in RX ring\n");
548 goto err_dma_free;
549 }
550 }
551 }
552
553 return 0;
554
555err_dma_free:
556 bgmac_dma_free(bgmac);
557 return -ENOMEM;
558}
559
560static void bgmac_dma_init(struct bgmac *bgmac)
561{
562 struct bgmac_dma_ring *ring;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000563 int i;
564
565 for (i = 0; i < BGMAC_MAX_TX_RINGS; i++) {
566 ring = &bgmac->tx_ring[i];
567
Rafał Miłecki99003032013-09-15 23:13:18 +0200568 if (!ring->unaligned)
569 bgmac_dma_tx_enable(bgmac, ring);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000570 bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO,
571 lower_32_bits(ring->dma_base));
572 bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGHI,
573 upper_32_bits(ring->dma_base));
Rafał Miłecki99003032013-09-15 23:13:18 +0200574 if (ring->unaligned)
575 bgmac_dma_tx_enable(bgmac, ring);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000576
577 ring->start = 0;
578 ring->end = 0; /* Points the slot that should *not* be read */
579 }
580
581 for (i = 0; i < BGMAC_MAX_RX_RINGS; i++) {
Rafał Miłecki70a737b2013-02-25 08:22:26 +0000582 int j;
583
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000584 ring = &bgmac->rx_ring[i];
585
Rafał Miłecki99003032013-09-15 23:13:18 +0200586 if (!ring->unaligned)
587 bgmac_dma_rx_enable(bgmac, ring);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000588 bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO,
589 lower_32_bits(ring->dma_base));
590 bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGHI,
591 upper_32_bits(ring->dma_base));
Rafał Miłecki99003032013-09-15 23:13:18 +0200592 if (ring->unaligned)
593 bgmac_dma_rx_enable(bgmac, ring);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000594
Rafał Miłeckid549c76b2013-10-28 14:40:29 +0100595 for (j = 0; j < ring->num_slots; j++)
596 bgmac_dma_rx_setup_desc(bgmac, ring, j);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000597
598 bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_INDEX,
Rafał Miłecki99003032013-09-15 23:13:18 +0200599 ring->index_base +
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000600 ring->num_slots * sizeof(struct bgmac_dma_desc));
601
602 ring->start = 0;
603 ring->end = 0;
604 }
605}
606
607/**************************************************
608 * PHY ops
609 **************************************************/
610
Rafał Miłecki217a55a2013-02-12 23:14:51 +0000611static u16 bgmac_phy_read(struct bgmac *bgmac, u8 phyaddr, u8 reg)
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000612{
613 struct bcma_device *core;
614 u16 phy_access_addr;
615 u16 phy_ctl_addr;
616 u32 tmp;
617
618 BUILD_BUG_ON(BGMAC_PA_DATA_MASK != BCMA_GMAC_CMN_PA_DATA_MASK);
619 BUILD_BUG_ON(BGMAC_PA_ADDR_MASK != BCMA_GMAC_CMN_PA_ADDR_MASK);
620 BUILD_BUG_ON(BGMAC_PA_ADDR_SHIFT != BCMA_GMAC_CMN_PA_ADDR_SHIFT);
621 BUILD_BUG_ON(BGMAC_PA_REG_MASK != BCMA_GMAC_CMN_PA_REG_MASK);
622 BUILD_BUG_ON(BGMAC_PA_REG_SHIFT != BCMA_GMAC_CMN_PA_REG_SHIFT);
623 BUILD_BUG_ON(BGMAC_PA_WRITE != BCMA_GMAC_CMN_PA_WRITE);
624 BUILD_BUG_ON(BGMAC_PA_START != BCMA_GMAC_CMN_PA_START);
625 BUILD_BUG_ON(BGMAC_PC_EPA_MASK != BCMA_GMAC_CMN_PC_EPA_MASK);
626 BUILD_BUG_ON(BGMAC_PC_MCT_MASK != BCMA_GMAC_CMN_PC_MCT_MASK);
627 BUILD_BUG_ON(BGMAC_PC_MCT_SHIFT != BCMA_GMAC_CMN_PC_MCT_SHIFT);
628 BUILD_BUG_ON(BGMAC_PC_MTE != BCMA_GMAC_CMN_PC_MTE);
629
630 if (bgmac->core->id.id == BCMA_CORE_4706_MAC_GBIT) {
631 core = bgmac->core->bus->drv_gmac_cmn.core;
632 phy_access_addr = BCMA_GMAC_CMN_PHY_ACCESS;
633 phy_ctl_addr = BCMA_GMAC_CMN_PHY_CTL;
634 } else {
635 core = bgmac->core;
636 phy_access_addr = BGMAC_PHY_ACCESS;
637 phy_ctl_addr = BGMAC_PHY_CNTL;
638 }
639
640 tmp = bcma_read32(core, phy_ctl_addr);
641 tmp &= ~BGMAC_PC_EPA_MASK;
642 tmp |= phyaddr;
643 bcma_write32(core, phy_ctl_addr, tmp);
644
645 tmp = BGMAC_PA_START;
646 tmp |= phyaddr << BGMAC_PA_ADDR_SHIFT;
647 tmp |= reg << BGMAC_PA_REG_SHIFT;
648 bcma_write32(core, phy_access_addr, tmp);
649
650 if (!bgmac_wait_value(core, phy_access_addr, BGMAC_PA_START, 0, 1000)) {
651 bgmac_err(bgmac, "Reading PHY %d register 0x%X failed\n",
652 phyaddr, reg);
653 return 0xffff;
654 }
655
656 return bcma_read32(core, phy_access_addr) & BGMAC_PA_DATA_MASK;
657}
658
659/* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphywr */
Rafał Miłecki217a55a2013-02-12 23:14:51 +0000660static int bgmac_phy_write(struct bgmac *bgmac, u8 phyaddr, u8 reg, u16 value)
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000661{
662 struct bcma_device *core;
663 u16 phy_access_addr;
664 u16 phy_ctl_addr;
665 u32 tmp;
666
667 if (bgmac->core->id.id == BCMA_CORE_4706_MAC_GBIT) {
668 core = bgmac->core->bus->drv_gmac_cmn.core;
669 phy_access_addr = BCMA_GMAC_CMN_PHY_ACCESS;
670 phy_ctl_addr = BCMA_GMAC_CMN_PHY_CTL;
671 } else {
672 core = bgmac->core;
673 phy_access_addr = BGMAC_PHY_ACCESS;
674 phy_ctl_addr = BGMAC_PHY_CNTL;
675 }
676
677 tmp = bcma_read32(core, phy_ctl_addr);
678 tmp &= ~BGMAC_PC_EPA_MASK;
679 tmp |= phyaddr;
680 bcma_write32(core, phy_ctl_addr, tmp);
681
682 bgmac_write(bgmac, BGMAC_INT_STATUS, BGMAC_IS_MDIO);
683 if (bgmac_read(bgmac, BGMAC_INT_STATUS) & BGMAC_IS_MDIO)
684 bgmac_warn(bgmac, "Error setting MDIO int\n");
685
686 tmp = BGMAC_PA_START;
687 tmp |= BGMAC_PA_WRITE;
688 tmp |= phyaddr << BGMAC_PA_ADDR_SHIFT;
689 tmp |= reg << BGMAC_PA_REG_SHIFT;
690 tmp |= value;
691 bcma_write32(core, phy_access_addr, tmp);
692
Rafał Miłecki217a55a2013-02-12 23:14:51 +0000693 if (!bgmac_wait_value(core, phy_access_addr, BGMAC_PA_START, 0, 1000)) {
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000694 bgmac_err(bgmac, "Writing to PHY %d register 0x%X failed\n",
695 phyaddr, reg);
Rafał Miłecki217a55a2013-02-12 23:14:51 +0000696 return -ETIMEDOUT;
697 }
698
699 return 0;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000700}
701
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000702/* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphyinit */
703static void bgmac_phy_init(struct bgmac *bgmac)
704{
705 struct bcma_chipinfo *ci = &bgmac->core->bus->chipinfo;
706 struct bcma_drv_cc *cc = &bgmac->core->bus->drv_cc;
707 u8 i;
708
709 if (ci->id == BCMA_CHIP_ID_BCM5356) {
710 for (i = 0; i < 5; i++) {
711 bgmac_phy_write(bgmac, i, 0x1f, 0x008b);
712 bgmac_phy_write(bgmac, i, 0x15, 0x0100);
713 bgmac_phy_write(bgmac, i, 0x1f, 0x000f);
714 bgmac_phy_write(bgmac, i, 0x12, 0x2aaa);
715 bgmac_phy_write(bgmac, i, 0x1f, 0x000b);
716 }
717 }
718 if ((ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg != 10) ||
719 (ci->id == BCMA_CHIP_ID_BCM4749 && ci->pkg != 10) ||
720 (ci->id == BCMA_CHIP_ID_BCM53572 && ci->pkg != 9)) {
721 bcma_chipco_chipctl_maskset(cc, 2, ~0xc0000000, 0);
722 bcma_chipco_chipctl_maskset(cc, 4, ~0x80000000, 0);
723 for (i = 0; i < 5; i++) {
724 bgmac_phy_write(bgmac, i, 0x1f, 0x000f);
725 bgmac_phy_write(bgmac, i, 0x16, 0x5284);
726 bgmac_phy_write(bgmac, i, 0x1f, 0x000b);
727 bgmac_phy_write(bgmac, i, 0x17, 0x0010);
728 bgmac_phy_write(bgmac, i, 0x1f, 0x000f);
729 bgmac_phy_write(bgmac, i, 0x16, 0x5296);
730 bgmac_phy_write(bgmac, i, 0x17, 0x1073);
731 bgmac_phy_write(bgmac, i, 0x17, 0x9073);
732 bgmac_phy_write(bgmac, i, 0x16, 0x52b6);
733 bgmac_phy_write(bgmac, i, 0x17, 0x9273);
734 bgmac_phy_write(bgmac, i, 0x1f, 0x000b);
735 }
736 }
737}
738
739/* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphyreset */
740static void bgmac_phy_reset(struct bgmac *bgmac)
741{
742 if (bgmac->phyaddr == BGMAC_PHY_NOREGS)
743 return;
744
Rafał Miłecki5322dbf2013-12-20 15:33:52 +0100745 bgmac_phy_write(bgmac, bgmac->phyaddr, MII_BMCR, BMCR_RESET);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000746 udelay(100);
Rafał Miłecki5322dbf2013-12-20 15:33:52 +0100747 if (bgmac_phy_read(bgmac, bgmac->phyaddr, MII_BMCR) & BMCR_RESET)
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000748 bgmac_err(bgmac, "PHY reset failed\n");
749 bgmac_phy_init(bgmac);
750}
751
752/**************************************************
753 * Chip ops
754 **************************************************/
755
756/* TODO: can we just drop @force? Can we don't reset MAC at all if there is
757 * nothing to change? Try if after stabilizng driver.
758 */
759static void bgmac_cmdcfg_maskset(struct bgmac *bgmac, u32 mask, u32 set,
760 bool force)
761{
762 u32 cmdcfg = bgmac_read(bgmac, BGMAC_CMDCFG);
763 u32 new_val = (cmdcfg & mask) | set;
764
Hauke Mehrtens48e07fb2014-01-05 01:10:45 +0100765 bgmac_set(bgmac, BGMAC_CMDCFG, BGMAC_CMDCFG_SR(bgmac->core->id.rev));
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000766 udelay(2);
767
768 if (new_val != cmdcfg || force)
769 bgmac_write(bgmac, BGMAC_CMDCFG, new_val);
770
Hauke Mehrtens48e07fb2014-01-05 01:10:45 +0100771 bgmac_mask(bgmac, BGMAC_CMDCFG, ~BGMAC_CMDCFG_SR(bgmac->core->id.rev));
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000772 udelay(2);
773}
774
Hauke Mehrtens4e209002013-02-06 04:44:58 +0000775static void bgmac_write_mac_address(struct bgmac *bgmac, u8 *addr)
776{
777 u32 tmp;
778
779 tmp = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3];
780 bgmac_write(bgmac, BGMAC_MACADDR_HIGH, tmp);
781 tmp = (addr[4] << 8) | addr[5];
782 bgmac_write(bgmac, BGMAC_MACADDR_LOW, tmp);
783}
784
Hauke Mehrtensc6edfe12013-02-06 05:51:49 +0000785static void bgmac_set_rx_mode(struct net_device *net_dev)
786{
787 struct bgmac *bgmac = netdev_priv(net_dev);
788
789 if (net_dev->flags & IFF_PROMISC)
Rafał Miłeckie9ba1032013-02-07 05:40:38 +0000790 bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_PROM, true);
Hauke Mehrtensc6edfe12013-02-06 05:51:49 +0000791 else
Rafał Miłeckie9ba1032013-02-07 05:40:38 +0000792 bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_PROM, 0, true);
Hauke Mehrtensc6edfe12013-02-06 05:51:49 +0000793}
794
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000795#if 0 /* We don't use that regs yet */
796static void bgmac_chip_stats_update(struct bgmac *bgmac)
797{
798 int i;
799
800 if (bgmac->core->id.id != BCMA_CORE_4706_MAC_GBIT) {
801 for (i = 0; i < BGMAC_NUM_MIB_TX_REGS; i++)
802 bgmac->mib_tx_regs[i] =
803 bgmac_read(bgmac,
804 BGMAC_TX_GOOD_OCTETS + (i * 4));
805 for (i = 0; i < BGMAC_NUM_MIB_RX_REGS; i++)
806 bgmac->mib_rx_regs[i] =
807 bgmac_read(bgmac,
808 BGMAC_RX_GOOD_OCTETS + (i * 4));
809 }
810
811 /* TODO: what else? how to handle BCM4706? Specs are needed */
812}
813#endif
814
815static void bgmac_clear_mib(struct bgmac *bgmac)
816{
817 int i;
818
819 if (bgmac->core->id.id == BCMA_CORE_4706_MAC_GBIT)
820 return;
821
822 bgmac_set(bgmac, BGMAC_DEV_CTL, BGMAC_DC_MROR);
823 for (i = 0; i < BGMAC_NUM_MIB_TX_REGS; i++)
824 bgmac_read(bgmac, BGMAC_TX_GOOD_OCTETS + (i * 4));
825 for (i = 0; i < BGMAC_NUM_MIB_RX_REGS; i++)
826 bgmac_read(bgmac, BGMAC_RX_GOOD_OCTETS + (i * 4));
827}
828
829/* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_speed */
Rafał Miłecki5824d2d2013-12-07 00:53:55 +0100830static void bgmac_mac_speed(struct bgmac *bgmac)
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000831{
832 u32 mask = ~(BGMAC_CMDCFG_ES_MASK | BGMAC_CMDCFG_HD);
833 u32 set = 0;
834
Rafał Miłecki5824d2d2013-12-07 00:53:55 +0100835 switch (bgmac->mac_speed) {
836 case SPEED_10:
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000837 set |= BGMAC_CMDCFG_ES_10;
Rafał Miłecki5824d2d2013-12-07 00:53:55 +0100838 break;
839 case SPEED_100:
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000840 set |= BGMAC_CMDCFG_ES_100;
Rafał Miłecki5824d2d2013-12-07 00:53:55 +0100841 break;
842 case SPEED_1000:
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000843 set |= BGMAC_CMDCFG_ES_1000;
Rafał Miłecki5824d2d2013-12-07 00:53:55 +0100844 break;
Hauke Mehrtens6df4aff2014-01-05 01:10:47 +0100845 case SPEED_2500:
846 set |= BGMAC_CMDCFG_ES_2500;
847 break;
Rafał Miłecki5824d2d2013-12-07 00:53:55 +0100848 default:
849 bgmac_err(bgmac, "Unsupported speed: %d\n", bgmac->mac_speed);
850 }
851
852 if (bgmac->mac_duplex == DUPLEX_HALF)
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000853 set |= BGMAC_CMDCFG_HD;
Rafał Miłecki5824d2d2013-12-07 00:53:55 +0100854
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000855 bgmac_cmdcfg_maskset(bgmac, mask, set, true);
856}
857
858static void bgmac_miiconfig(struct bgmac *bgmac)
859{
Hauke Mehrtens6df4aff2014-01-05 01:10:47 +0100860 struct bcma_device *core = bgmac->core;
861 struct bcma_chipinfo *ci = &core->bus->chipinfo;
862 u8 imode;
863
864 if (ci->id == BCMA_CHIP_ID_BCM4707 ||
865 ci->id == BCMA_CHIP_ID_BCM53018) {
866 bcma_awrite32(core, BCMA_IOCTL,
867 bcma_aread32(core, BCMA_IOCTL) | 0x40 |
868 BGMAC_BCMA_IOCTL_SW_CLKEN);
869 bgmac->mac_speed = SPEED_2500;
Rafał Miłecki5824d2d2013-12-07 00:53:55 +0100870 bgmac->mac_duplex = DUPLEX_FULL;
871 bgmac_mac_speed(bgmac);
Hauke Mehrtens6df4aff2014-01-05 01:10:47 +0100872 } else {
873 imode = (bgmac_read(bgmac, BGMAC_DEV_STATUS) &
874 BGMAC_DS_MM_MASK) >> BGMAC_DS_MM_SHIFT;
875 if (imode == 0 || imode == 1) {
876 bgmac->mac_speed = SPEED_100;
877 bgmac->mac_duplex = DUPLEX_FULL;
878 bgmac_mac_speed(bgmac);
879 }
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000880 }
881}
882
883/* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipreset */
884static void bgmac_chip_reset(struct bgmac *bgmac)
885{
886 struct bcma_device *core = bgmac->core;
887 struct bcma_bus *bus = core->bus;
888 struct bcma_chipinfo *ci = &bus->chipinfo;
Hauke Mehrtens6df4aff2014-01-05 01:10:47 +0100889 u32 flags;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000890 u32 iost;
891 int i;
892
893 if (bcma_core_is_enabled(core)) {
894 if (!bgmac->stats_grabbed) {
895 /* bgmac_chip_stats_update(bgmac); */
896 bgmac->stats_grabbed = true;
897 }
898
899 for (i = 0; i < BGMAC_MAX_TX_RINGS; i++)
900 bgmac_dma_tx_reset(bgmac, &bgmac->tx_ring[i]);
901
902 bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_ML, false);
903 udelay(1);
904
905 for (i = 0; i < BGMAC_MAX_RX_RINGS; i++)
906 bgmac_dma_rx_reset(bgmac, &bgmac->rx_ring[i]);
907
908 /* TODO: Clear software multicast filter list */
909 }
910
911 iost = bcma_aread32(core, BCMA_IOST);
Rafał Miłecki1a0ab762013-12-11 08:44:37 +0100912 if ((ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg == BCMA_PKG_ID_BCM47186) ||
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000913 (ci->id == BCMA_CHIP_ID_BCM4749 && ci->pkg == 10) ||
Rafał Miłecki1a0ab762013-12-11 08:44:37 +0100914 (ci->id == BCMA_CHIP_ID_BCM53572 && ci->pkg == BCMA_PKG_ID_BCM47188))
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000915 iost &= ~BGMAC_BCMA_IOST_ATTACHED;
916
Hauke Mehrtens6df4aff2014-01-05 01:10:47 +0100917 /* 3GMAC: for BCM4707, only do core reset at bgmac_probe() */
918 if (ci->id != BCMA_CHIP_ID_BCM4707) {
919 flags = 0;
920 if (iost & BGMAC_BCMA_IOST_ATTACHED) {
921 flags = BGMAC_BCMA_IOCTL_SW_CLKEN;
922 if (!bgmac->has_robosw)
923 flags |= BGMAC_BCMA_IOCTL_SW_RESET;
924 }
925 bcma_core_enable(core, flags);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000926 }
927
Hauke Mehrtens6df4aff2014-01-05 01:10:47 +0100928 /* Request Misc PLL for corerev > 2 */
929 if (core->id.rev > 2 &&
930 ci->id != BCMA_CHIP_ID_BCM4707 &&
931 ci->id != BCMA_CHIP_ID_BCM53018) {
Rafał Miłecki1a0ab762013-12-11 08:44:37 +0100932 bgmac_set(bgmac, BCMA_CLKCTLST,
933 BGMAC_BCMA_CLKCTLST_MISC_PLL_REQ);
934 bgmac_wait_value(bgmac->core, BCMA_CLKCTLST,
935 BGMAC_BCMA_CLKCTLST_MISC_PLL_ST,
936 BGMAC_BCMA_CLKCTLST_MISC_PLL_ST,
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000937 1000);
938 }
939
Rafał Miłecki1a0ab762013-12-11 08:44:37 +0100940 if (ci->id == BCMA_CHIP_ID_BCM5357 ||
941 ci->id == BCMA_CHIP_ID_BCM4749 ||
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000942 ci->id == BCMA_CHIP_ID_BCM53572) {
943 struct bcma_drv_cc *cc = &bgmac->core->bus->drv_cc;
944 u8 et_swtype = 0;
945 u8 sw_type = BGMAC_CHIPCTL_1_SW_TYPE_EPHY |
Rafał Miłecki6a391e72013-09-15 00:22:47 +0200946 BGMAC_CHIPCTL_1_IF_TYPE_MII;
Hauke Mehrtens36472682013-09-15 22:49:08 +0200947 char buf[4];
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000948
Hauke Mehrtens36472682013-09-15 22:49:08 +0200949 if (bcm47xx_nvram_getenv("et_swtype", buf, sizeof(buf)) > 0) {
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000950 if (kstrtou8(buf, 0, &et_swtype))
951 bgmac_err(bgmac, "Failed to parse et_swtype (%s)\n",
952 buf);
953 et_swtype &= 0x0f;
954 et_swtype <<= 4;
955 sw_type = et_swtype;
Rafał Miłecki1a0ab762013-12-11 08:44:37 +0100956 } else if (ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg == BCMA_PKG_ID_BCM5358) {
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000957 sw_type = BGMAC_CHIPCTL_1_SW_TYPE_EPHYRMII;
Rafał Miłecki1a0ab762013-12-11 08:44:37 +0100958 } else if ((ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg == BCMA_PKG_ID_BCM47186) ||
959 (ci->id == BCMA_CHIP_ID_BCM4749 && ci->pkg == 10) ||
960 (ci->id == BCMA_CHIP_ID_BCM53572 && ci->pkg == BCMA_PKG_ID_BCM47188)) {
Hauke Mehrtensb5a4c2f2013-02-06 04:44:57 +0000961 sw_type = BGMAC_CHIPCTL_1_IF_TYPE_RGMII |
962 BGMAC_CHIPCTL_1_SW_TYPE_RGMII;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000963 }
964 bcma_chipco_chipctl_maskset(cc, 1,
965 ~(BGMAC_CHIPCTL_1_IF_TYPE_MASK |
966 BGMAC_CHIPCTL_1_SW_TYPE_MASK),
967 sw_type);
968 }
969
970 if (iost & BGMAC_BCMA_IOST_ATTACHED && !bgmac->has_robosw)
971 bcma_awrite32(core, BCMA_IOCTL,
972 bcma_aread32(core, BCMA_IOCTL) &
973 ~BGMAC_BCMA_IOCTL_SW_RESET);
974
975 /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_reset
976 * Specs don't say about using BGMAC_CMDCFG_SR, but in this routine
977 * BGMAC_CMDCFG is read _after_ putting chip in a reset. So it has to
978 * be keps until taking MAC out of the reset.
979 */
980 bgmac_cmdcfg_maskset(bgmac,
981 ~(BGMAC_CMDCFG_TE |
982 BGMAC_CMDCFG_RE |
983 BGMAC_CMDCFG_RPI |
984 BGMAC_CMDCFG_TAI |
985 BGMAC_CMDCFG_HD |
986 BGMAC_CMDCFG_ML |
987 BGMAC_CMDCFG_CFE |
988 BGMAC_CMDCFG_RL |
989 BGMAC_CMDCFG_RED |
990 BGMAC_CMDCFG_PE |
991 BGMAC_CMDCFG_TPI |
992 BGMAC_CMDCFG_PAD_EN |
993 BGMAC_CMDCFG_PF),
994 BGMAC_CMDCFG_PROM |
995 BGMAC_CMDCFG_NLC |
996 BGMAC_CMDCFG_CFE |
Hauke Mehrtens48e07fb2014-01-05 01:10:45 +0100997 BGMAC_CMDCFG_SR(core->id.rev),
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000998 false);
Rafał Miłeckid4699622013-12-11 07:44:14 +0100999 bgmac->mac_speed = SPEED_UNKNOWN;
1000 bgmac->mac_duplex = DUPLEX_UNKNOWN;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001001
1002 bgmac_clear_mib(bgmac);
1003 if (core->id.id == BCMA_CORE_4706_MAC_GBIT)
1004 bcma_maskset32(bgmac->cmn, BCMA_GMAC_CMN_PHY_CTL, ~0,
1005 BCMA_GMAC_CMN_PC_MTE);
1006 else
1007 bgmac_set(bgmac, BGMAC_PHY_CNTL, BGMAC_PC_MTE);
1008 bgmac_miiconfig(bgmac);
1009 bgmac_phy_init(bgmac);
1010
Hauke Mehrtens49a467b2013-09-29 13:54:58 +02001011 netdev_reset_queue(bgmac->net_dev);
1012
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001013 bgmac->int_status = 0;
1014}
1015
1016static void bgmac_chip_intrs_on(struct bgmac *bgmac)
1017{
1018 bgmac_write(bgmac, BGMAC_INT_MASK, bgmac->int_mask);
1019}
1020
1021static void bgmac_chip_intrs_off(struct bgmac *bgmac)
1022{
1023 bgmac_write(bgmac, BGMAC_INT_MASK, 0);
Nathan Hintz41608152013-02-13 19:14:10 +00001024 bgmac_read(bgmac, BGMAC_INT_MASK);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001025}
1026
1027/* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_enable */
1028static void bgmac_enable(struct bgmac *bgmac)
1029{
1030 struct bcma_chipinfo *ci = &bgmac->core->bus->chipinfo;
1031 u32 cmdcfg;
1032 u32 mode;
1033 u32 rxq_ctl;
1034 u32 fl_ctl;
1035 u16 bp_clk;
1036 u8 mdp;
1037
1038 cmdcfg = bgmac_read(bgmac, BGMAC_CMDCFG);
1039 bgmac_cmdcfg_maskset(bgmac, ~(BGMAC_CMDCFG_TE | BGMAC_CMDCFG_RE),
Hauke Mehrtens48e07fb2014-01-05 01:10:45 +01001040 BGMAC_CMDCFG_SR(bgmac->core->id.rev), true);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001041 udelay(2);
1042 cmdcfg |= BGMAC_CMDCFG_TE | BGMAC_CMDCFG_RE;
1043 bgmac_write(bgmac, BGMAC_CMDCFG, cmdcfg);
1044
1045 mode = (bgmac_read(bgmac, BGMAC_DEV_STATUS) & BGMAC_DS_MM_MASK) >>
1046 BGMAC_DS_MM_SHIFT;
1047 if (ci->id != BCMA_CHIP_ID_BCM47162 || mode != 0)
1048 bgmac_set(bgmac, BCMA_CLKCTLST, BCMA_CLKCTLST_FORCEHT);
1049 if (ci->id == BCMA_CHIP_ID_BCM47162 && mode == 2)
1050 bcma_chipco_chipctl_maskset(&bgmac->core->bus->drv_cc, 1, ~0,
1051 BGMAC_CHIPCTL_1_RXC_DLL_BYPASS);
1052
1053 switch (ci->id) {
1054 case BCMA_CHIP_ID_BCM5357:
1055 case BCMA_CHIP_ID_BCM4749:
1056 case BCMA_CHIP_ID_BCM53572:
1057 case BCMA_CHIP_ID_BCM4716:
1058 case BCMA_CHIP_ID_BCM47162:
1059 fl_ctl = 0x03cb04cb;
1060 if (ci->id == BCMA_CHIP_ID_BCM5357 ||
1061 ci->id == BCMA_CHIP_ID_BCM4749 ||
1062 ci->id == BCMA_CHIP_ID_BCM53572)
1063 fl_ctl = 0x2300e1;
1064 bgmac_write(bgmac, BGMAC_FLOW_CTL_THRESH, fl_ctl);
1065 bgmac_write(bgmac, BGMAC_PAUSE_CTL, 0x27fff);
1066 break;
1067 }
1068
Hauke Mehrtens6df4aff2014-01-05 01:10:47 +01001069 if (ci->id != BCMA_CHIP_ID_BCM4707 &&
1070 ci->id != BCMA_CHIP_ID_BCM53018) {
1071 rxq_ctl = bgmac_read(bgmac, BGMAC_RXQ_CTL);
1072 rxq_ctl &= ~BGMAC_RXQ_CTL_MDP_MASK;
1073 bp_clk = bcma_pmu_get_bus_clock(&bgmac->core->bus->drv_cc) /
1074 1000000;
1075 mdp = (bp_clk * 128 / 1000) - 3;
1076 rxq_ctl |= (mdp << BGMAC_RXQ_CTL_MDP_SHIFT);
1077 bgmac_write(bgmac, BGMAC_RXQ_CTL, rxq_ctl);
1078 }
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001079}
1080
1081/* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipinit */
1082static void bgmac_chip_init(struct bgmac *bgmac, bool full_init)
1083{
1084 struct bgmac_dma_ring *ring;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001085 int i;
1086
1087 /* 1 interrupt per received frame */
1088 bgmac_write(bgmac, BGMAC_INT_RECV_LAZY, 1 << BGMAC_IRL_FC_SHIFT);
1089
1090 /* Enable 802.3x tx flow control (honor received PAUSE frames) */
1091 bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_RPI, 0, true);
1092
Hauke Mehrtensc6edfe12013-02-06 05:51:49 +00001093 bgmac_set_rx_mode(bgmac->net_dev);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001094
Hauke Mehrtens4e209002013-02-06 04:44:58 +00001095 bgmac_write_mac_address(bgmac, bgmac->net_dev->dev_addr);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001096
1097 if (bgmac->loopback)
Rafał Miłeckie9ba1032013-02-07 05:40:38 +00001098 bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_ML, false);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001099 else
Rafał Miłeckie9ba1032013-02-07 05:40:38 +00001100 bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_ML, 0, false);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001101
1102 bgmac_write(bgmac, BGMAC_RXMAX_LENGTH, 32 + ETHER_MAX_LEN);
1103
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001104 if (full_init) {
1105 bgmac_dma_init(bgmac);
1106 if (1) /* FIXME: is there any case we don't want IRQs? */
1107 bgmac_chip_intrs_on(bgmac);
1108 } else {
1109 for (i = 0; i < BGMAC_MAX_RX_RINGS; i++) {
1110 ring = &bgmac->rx_ring[i];
1111 bgmac_dma_rx_enable(bgmac, ring);
1112 }
1113 }
1114
1115 bgmac_enable(bgmac);
1116}
1117
1118static irqreturn_t bgmac_interrupt(int irq, void *dev_id)
1119{
1120 struct bgmac *bgmac = netdev_priv(dev_id);
1121
1122 u32 int_status = bgmac_read(bgmac, BGMAC_INT_STATUS);
1123 int_status &= bgmac->int_mask;
1124
1125 if (!int_status)
1126 return IRQ_NONE;
1127
1128 /* Ack */
1129 bgmac_write(bgmac, BGMAC_INT_STATUS, int_status);
1130
1131 /* Disable new interrupts until handling existing ones */
1132 bgmac_chip_intrs_off(bgmac);
1133
1134 bgmac->int_status = int_status;
1135
1136 napi_schedule(&bgmac->napi);
1137
1138 return IRQ_HANDLED;
1139}
1140
1141static int bgmac_poll(struct napi_struct *napi, int weight)
1142{
1143 struct bgmac *bgmac = container_of(napi, struct bgmac, napi);
1144 struct bgmac_dma_ring *ring;
1145 int handled = 0;
1146
1147 if (bgmac->int_status & BGMAC_IS_TX0) {
1148 ring = &bgmac->tx_ring[0];
1149 bgmac_dma_tx_free(bgmac, ring);
1150 bgmac->int_status &= ~BGMAC_IS_TX0;
1151 }
1152
1153 if (bgmac->int_status & BGMAC_IS_RX) {
1154 ring = &bgmac->rx_ring[0];
1155 handled += bgmac_dma_rx_read(bgmac, ring, weight);
1156 bgmac->int_status &= ~BGMAC_IS_RX;
1157 }
1158
1159 if (bgmac->int_status) {
1160 bgmac_err(bgmac, "Unknown IRQs: 0x%08X\n", bgmac->int_status);
1161 bgmac->int_status = 0;
1162 }
1163
Hauke Mehrtens43f159c2015-01-18 19:49:59 +01001164 if (handled < weight) {
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001165 napi_complete(napi);
Hauke Mehrtens43f159c2015-01-18 19:49:59 +01001166 bgmac_chip_intrs_on(bgmac);
1167 }
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001168
1169 return handled;
1170}
1171
1172/**************************************************
1173 * net_device_ops
1174 **************************************************/
1175
1176static int bgmac_open(struct net_device *net_dev)
1177{
1178 struct bgmac *bgmac = netdev_priv(net_dev);
1179 int err = 0;
1180
1181 bgmac_chip_reset(bgmac);
1182 /* Specs say about reclaiming rings here, but we do that in DMA init */
1183 bgmac_chip_init(bgmac, true);
1184
1185 err = request_irq(bgmac->core->irq, bgmac_interrupt, IRQF_SHARED,
1186 KBUILD_MODNAME, net_dev);
1187 if (err < 0) {
1188 bgmac_err(bgmac, "IRQ request error: %d!\n", err);
1189 goto err_out;
1190 }
1191 napi_enable(&bgmac->napi);
1192
Rafał Miłecki4e34da4d2013-12-10 17:19:39 +01001193 phy_start(bgmac->phy_dev);
1194
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001195 netif_carrier_on(net_dev);
1196
1197err_out:
1198 return err;
1199}
1200
1201static int bgmac_stop(struct net_device *net_dev)
1202{
1203 struct bgmac *bgmac = netdev_priv(net_dev);
1204
1205 netif_carrier_off(net_dev);
1206
Rafał Miłecki4e34da4d2013-12-10 17:19:39 +01001207 phy_stop(bgmac->phy_dev);
1208
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001209 napi_disable(&bgmac->napi);
1210 bgmac_chip_intrs_off(bgmac);
1211 free_irq(bgmac->core->irq, net_dev);
1212
1213 bgmac_chip_reset(bgmac);
1214
1215 return 0;
1216}
1217
1218static netdev_tx_t bgmac_start_xmit(struct sk_buff *skb,
1219 struct net_device *net_dev)
1220{
1221 struct bgmac *bgmac = netdev_priv(net_dev);
1222 struct bgmac_dma_ring *ring;
1223
1224 /* No QOS support yet */
1225 ring = &bgmac->tx_ring[0];
1226 return bgmac_dma_tx_add(bgmac, ring, skb);
1227}
1228
Hauke Mehrtens4e209002013-02-06 04:44:58 +00001229static int bgmac_set_mac_address(struct net_device *net_dev, void *addr)
1230{
1231 struct bgmac *bgmac = netdev_priv(net_dev);
1232 int ret;
1233
1234 ret = eth_prepare_mac_addr_change(net_dev, addr);
1235 if (ret < 0)
1236 return ret;
1237 bgmac_write_mac_address(bgmac, (u8 *)addr);
1238 eth_commit_mac_addr_change(net_dev, addr);
1239 return 0;
1240}
1241
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001242static int bgmac_ioctl(struct net_device *net_dev, struct ifreq *ifr, int cmd)
1243{
1244 struct bgmac *bgmac = netdev_priv(net_dev);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001245
Hauke Mehrtens69c58852013-12-20 15:34:45 +01001246 if (!netif_running(net_dev))
1247 return -EINVAL;
1248
1249 return phy_mii_ioctl(bgmac->phy_dev, ifr, cmd);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001250}
1251
1252static const struct net_device_ops bgmac_netdev_ops = {
1253 .ndo_open = bgmac_open,
1254 .ndo_stop = bgmac_stop,
1255 .ndo_start_xmit = bgmac_start_xmit,
Hauke Mehrtensc6edfe12013-02-06 05:51:49 +00001256 .ndo_set_rx_mode = bgmac_set_rx_mode,
Hauke Mehrtens4e209002013-02-06 04:44:58 +00001257 .ndo_set_mac_address = bgmac_set_mac_address,
Hauke Mehrtens522c5902013-02-06 04:44:59 +00001258 .ndo_validate_addr = eth_validate_addr,
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001259 .ndo_do_ioctl = bgmac_ioctl,
1260};
1261
1262/**************************************************
1263 * ethtool_ops
1264 **************************************************/
1265
1266static int bgmac_get_settings(struct net_device *net_dev,
1267 struct ethtool_cmd *cmd)
1268{
1269 struct bgmac *bgmac = netdev_priv(net_dev);
1270
Rafał Miłecki5824d2d2013-12-07 00:53:55 +01001271 return phy_ethtool_gset(bgmac->phy_dev, cmd);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001272}
1273
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001274static int bgmac_set_settings(struct net_device *net_dev,
1275 struct ethtool_cmd *cmd)
1276{
1277 struct bgmac *bgmac = netdev_priv(net_dev);
1278
Rafał Miłecki5824d2d2013-12-07 00:53:55 +01001279 return phy_ethtool_sset(bgmac->phy_dev, cmd);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001280}
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001281
1282static void bgmac_get_drvinfo(struct net_device *net_dev,
1283 struct ethtool_drvinfo *info)
1284{
1285 strlcpy(info->driver, KBUILD_MODNAME, sizeof(info->driver));
1286 strlcpy(info->bus_info, "BCMA", sizeof(info->bus_info));
1287}
1288
1289static const struct ethtool_ops bgmac_ethtool_ops = {
1290 .get_settings = bgmac_get_settings,
Rafał Miłecki5824d2d2013-12-07 00:53:55 +01001291 .set_settings = bgmac_set_settings,
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001292 .get_drvinfo = bgmac_get_drvinfo,
1293};
1294
1295/**************************************************
Rafał Miłecki11e5e762013-03-07 01:53:28 +00001296 * MII
1297 **************************************************/
1298
1299static int bgmac_mii_read(struct mii_bus *bus, int mii_id, int regnum)
1300{
1301 return bgmac_phy_read(bus->priv, mii_id, regnum);
1302}
1303
1304static int bgmac_mii_write(struct mii_bus *bus, int mii_id, int regnum,
1305 u16 value)
1306{
1307 return bgmac_phy_write(bus->priv, mii_id, regnum, value);
1308}
1309
Rafał Miłecki5824d2d2013-12-07 00:53:55 +01001310static void bgmac_adjust_link(struct net_device *net_dev)
1311{
1312 struct bgmac *bgmac = netdev_priv(net_dev);
1313 struct phy_device *phy_dev = bgmac->phy_dev;
1314 bool update = false;
1315
1316 if (phy_dev->link) {
1317 if (phy_dev->speed != bgmac->mac_speed) {
1318 bgmac->mac_speed = phy_dev->speed;
1319 update = true;
1320 }
1321
1322 if (phy_dev->duplex != bgmac->mac_duplex) {
1323 bgmac->mac_duplex = phy_dev->duplex;
1324 update = true;
1325 }
1326 }
1327
1328 if (update) {
1329 bgmac_mac_speed(bgmac);
1330 phy_print_status(phy_dev);
1331 }
1332}
1333
Rafał Miłeckic25b23b2015-03-20 23:14:31 +01001334static int bgmac_fixed_phy_register(struct bgmac *bgmac)
1335{
1336 struct fixed_phy_status fphy_status = {
1337 .link = 1,
1338 .speed = SPEED_1000,
1339 .duplex = DUPLEX_FULL,
1340 };
1341 struct phy_device *phy_dev;
1342 int err;
1343
1344 phy_dev = fixed_phy_register(PHY_POLL, &fphy_status, NULL);
1345 if (!phy_dev || IS_ERR(phy_dev)) {
1346 bgmac_err(bgmac, "Failed to register fixed PHY device\n");
1347 return -ENODEV;
1348 }
1349
1350 err = phy_connect_direct(bgmac->net_dev, phy_dev, bgmac_adjust_link,
1351 PHY_INTERFACE_MODE_MII);
1352 if (err) {
1353 bgmac_err(bgmac, "Connecting PHY failed\n");
1354 return err;
1355 }
1356
1357 bgmac->phy_dev = phy_dev;
1358
1359 return err;
1360}
1361
Rafał Miłecki11e5e762013-03-07 01:53:28 +00001362static int bgmac_mii_register(struct bgmac *bgmac)
1363{
Rafał Miłeckic25b23b2015-03-20 23:14:31 +01001364 struct bcma_chipinfo *ci = &bgmac->core->bus->chipinfo;
Rafał Miłecki11e5e762013-03-07 01:53:28 +00001365 struct mii_bus *mii_bus;
Rafał Miłecki5824d2d2013-12-07 00:53:55 +01001366 struct phy_device *phy_dev;
1367 char bus_id[MII_BUS_ID_SIZE + 3];
Rafał Miłecki11e5e762013-03-07 01:53:28 +00001368 int i, err = 0;
1369
Rafał Miłeckic25b23b2015-03-20 23:14:31 +01001370 if (ci->id == BCMA_CHIP_ID_BCM4707 ||
1371 ci->id == BCMA_CHIP_ID_BCM53018)
1372 return bgmac_fixed_phy_register(bgmac);
1373
Rafał Miłecki11e5e762013-03-07 01:53:28 +00001374 mii_bus = mdiobus_alloc();
1375 if (!mii_bus)
1376 return -ENOMEM;
1377
1378 mii_bus->name = "bgmac mii bus";
1379 sprintf(mii_bus->id, "%s-%d-%d", "bgmac", bgmac->core->bus->num,
1380 bgmac->core->core_unit);
1381 mii_bus->priv = bgmac;
1382 mii_bus->read = bgmac_mii_read;
1383 mii_bus->write = bgmac_mii_write;
1384 mii_bus->parent = &bgmac->core->dev;
1385 mii_bus->phy_mask = ~(1 << bgmac->phyaddr);
1386
1387 mii_bus->irq = kmalloc_array(PHY_MAX_ADDR, sizeof(int), GFP_KERNEL);
1388 if (!mii_bus->irq) {
1389 err = -ENOMEM;
1390 goto err_free_bus;
1391 }
1392 for (i = 0; i < PHY_MAX_ADDR; i++)
1393 mii_bus->irq[i] = PHY_POLL;
1394
1395 err = mdiobus_register(mii_bus);
1396 if (err) {
1397 bgmac_err(bgmac, "Registration of mii bus failed\n");
1398 goto err_free_irq;
1399 }
1400
1401 bgmac->mii_bus = mii_bus;
1402
Rafał Miłecki5824d2d2013-12-07 00:53:55 +01001403 /* Connect to the PHY */
1404 snprintf(bus_id, sizeof(bus_id), PHY_ID_FMT, mii_bus->id,
1405 bgmac->phyaddr);
1406 phy_dev = phy_connect(bgmac->net_dev, bus_id, &bgmac_adjust_link,
1407 PHY_INTERFACE_MODE_MII);
1408 if (IS_ERR(phy_dev)) {
1409 bgmac_err(bgmac, "PHY connecton failed\n");
1410 err = PTR_ERR(phy_dev);
1411 goto err_unregister_bus;
1412 }
1413 bgmac->phy_dev = phy_dev;
1414
Rafał Miłecki11e5e762013-03-07 01:53:28 +00001415 return err;
1416
Rafał Miłecki5824d2d2013-12-07 00:53:55 +01001417err_unregister_bus:
1418 mdiobus_unregister(mii_bus);
Rafał Miłecki11e5e762013-03-07 01:53:28 +00001419err_free_irq:
1420 kfree(mii_bus->irq);
1421err_free_bus:
1422 mdiobus_free(mii_bus);
1423 return err;
1424}
1425
1426static void bgmac_mii_unregister(struct bgmac *bgmac)
1427{
1428 struct mii_bus *mii_bus = bgmac->mii_bus;
1429
1430 mdiobus_unregister(mii_bus);
1431 kfree(mii_bus->irq);
1432 mdiobus_free(mii_bus);
1433}
1434
1435/**************************************************
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001436 * BCMA bus ops
1437 **************************************************/
1438
1439/* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipattach */
1440static int bgmac_probe(struct bcma_device *core)
1441{
Rafał Miłecki21697332015-02-11 18:06:34 +01001442 struct bcma_chipinfo *ci = &core->bus->chipinfo;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001443 struct net_device *net_dev;
1444 struct bgmac *bgmac;
1445 struct ssb_sprom *sprom = &core->bus->sprom;
1446 u8 *mac = core->core_unit ? sprom->et1mac : sprom->et0mac;
1447 int err;
1448
1449 /* We don't support 2nd, 3rd, ... units, SPROM has to be adjusted */
1450 if (core->core_unit > 1) {
1451 pr_err("Unsupported core_unit %d\n", core->core_unit);
1452 return -ENOTSUPP;
1453 }
1454
Rafał Miłeckid166f212013-02-07 00:27:17 +00001455 if (!is_valid_ether_addr(mac)) {
1456 dev_err(&core->dev, "Invalid MAC addr: %pM\n", mac);
1457 eth_random_addr(mac);
1458 dev_warn(&core->dev, "Using random MAC: %pM\n", mac);
1459 }
1460
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001461 /* Allocation and references */
1462 net_dev = alloc_etherdev(sizeof(*bgmac));
1463 if (!net_dev)
1464 return -ENOMEM;
1465 net_dev->netdev_ops = &bgmac_netdev_ops;
1466 net_dev->irq = core->irq;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00001467 net_dev->ethtool_ops = &bgmac_ethtool_ops;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001468 bgmac = netdev_priv(net_dev);
1469 bgmac->net_dev = net_dev;
1470 bgmac->core = core;
1471 bcma_set_drvdata(core, bgmac);
1472
1473 /* Defaults */
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001474 memcpy(bgmac->net_dev->dev_addr, mac, ETH_ALEN);
1475
1476 /* On BCM4706 we need common core to access PHY */
1477 if (core->id.id == BCMA_CORE_4706_MAC_GBIT &&
1478 !core->bus->drv_gmac_cmn.core) {
1479 bgmac_err(bgmac, "GMAC CMN core not found (required for BCM4706)\n");
1480 err = -ENODEV;
1481 goto err_netdev_free;
1482 }
1483 bgmac->cmn = core->bus->drv_gmac_cmn.core;
1484
1485 bgmac->phyaddr = core->core_unit ? sprom->et1phyaddr :
1486 sprom->et0phyaddr;
1487 bgmac->phyaddr &= BGMAC_PHY_MASK;
1488 if (bgmac->phyaddr == BGMAC_PHY_MASK) {
1489 bgmac_err(bgmac, "No PHY found\n");
1490 err = -ENODEV;
1491 goto err_netdev_free;
1492 }
1493 bgmac_info(bgmac, "Found PHY addr: %d%s\n", bgmac->phyaddr,
1494 bgmac->phyaddr == BGMAC_PHY_NOREGS ? " (NOREGS)" : "");
1495
1496 if (core->bus->hosttype == BCMA_HOSTTYPE_PCI) {
1497 bgmac_err(bgmac, "PCI setup not implemented\n");
1498 err = -ENOTSUPP;
1499 goto err_netdev_free;
1500 }
1501
1502 bgmac_chip_reset(bgmac);
1503
Hauke Mehrtens622a5212014-01-05 01:10:46 +01001504 /* For Northstar, we have to take all GMAC core out of reset */
Rafał Miłecki21697332015-02-11 18:06:34 +01001505 if (ci->id == BCMA_CHIP_ID_BCM4707 ||
1506 ci->id == BCMA_CHIP_ID_BCM53018) {
Hauke Mehrtens622a5212014-01-05 01:10:46 +01001507 struct bcma_device *ns_core;
1508 int ns_gmac;
1509
1510 /* Northstar has 4 GMAC cores */
1511 for (ns_gmac = 0; ns_gmac < 4; ns_gmac++) {
Hauke Mehrtens0e595932014-01-06 23:24:29 +01001512 /* As Northstar requirement, we have to reset all GMACs
Hauke Mehrtens622a5212014-01-05 01:10:46 +01001513 * before accessing one. bgmac_chip_reset() call
1514 * bcma_core_enable() for this core. Then the other
Hauke Mehrtens0e595932014-01-06 23:24:29 +01001515 * three GMACs didn't reset. We do it here.
Hauke Mehrtens622a5212014-01-05 01:10:46 +01001516 */
1517 ns_core = bcma_find_core_unit(core->bus,
1518 BCMA_CORE_MAC_GBIT,
1519 ns_gmac);
1520 if (ns_core && !bcma_core_is_enabled(ns_core))
1521 bcma_core_enable(ns_core, 0);
1522 }
1523 }
1524
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001525 err = bgmac_dma_alloc(bgmac);
1526 if (err) {
1527 bgmac_err(bgmac, "Unable to alloc memory for DMA\n");
1528 goto err_netdev_free;
1529 }
1530
1531 bgmac->int_mask = BGMAC_IS_ERRMASK | BGMAC_IS_RX | BGMAC_IS_TX_MASK;
Ralf Baechleedb15d82013-02-21 16:16:55 +01001532 if (bcm47xx_nvram_getenv("et0_no_txint", NULL, 0) == 0)
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001533 bgmac->int_mask &= ~BGMAC_IS_TX_MASK;
1534
1535 /* TODO: reset the external phy. Specs are needed */
1536 bgmac_phy_reset(bgmac);
1537
1538 bgmac->has_robosw = !!(core->bus->sprom.boardflags_lo &
1539 BGMAC_BFL_ENETROBO);
1540 if (bgmac->has_robosw)
1541 bgmac_warn(bgmac, "Support for Roboswitch not implemented\n");
1542
1543 if (core->bus->sprom.boardflags_lo & BGMAC_BFL_ENETADM)
1544 bgmac_warn(bgmac, "Support for ADMtek ethernet switch not implemented\n");
1545
Hauke Mehrtens62166422015-01-18 19:49:58 +01001546 netif_napi_add(net_dev, &bgmac->napi, bgmac_poll, BGMAC_WEIGHT);
1547
Rafał Miłecki11e5e762013-03-07 01:53:28 +00001548 err = bgmac_mii_register(bgmac);
1549 if (err) {
1550 bgmac_err(bgmac, "Cannot register MDIO\n");
Rafał Miłecki11e5e762013-03-07 01:53:28 +00001551 goto err_dma_free;
1552 }
1553
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001554 err = register_netdev(bgmac->net_dev);
1555 if (err) {
1556 bgmac_err(bgmac, "Cannot register net device\n");
Rafał Miłecki11e5e762013-03-07 01:53:28 +00001557 goto err_mii_unregister;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001558 }
1559
1560 netif_carrier_off(net_dev);
1561
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001562 return 0;
1563
Rafał Miłecki11e5e762013-03-07 01:53:28 +00001564err_mii_unregister:
1565 bgmac_mii_unregister(bgmac);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001566err_dma_free:
1567 bgmac_dma_free(bgmac);
1568
1569err_netdev_free:
1570 bcma_set_drvdata(core, NULL);
1571 free_netdev(net_dev);
1572
1573 return err;
1574}
1575
1576static void bgmac_remove(struct bcma_device *core)
1577{
1578 struct bgmac *bgmac = bcma_get_drvdata(core);
1579
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001580 unregister_netdev(bgmac->net_dev);
Rafał Miłecki11e5e762013-03-07 01:53:28 +00001581 bgmac_mii_unregister(bgmac);
Hauke Mehrtens62166422015-01-18 19:49:58 +01001582 netif_napi_del(&bgmac->napi);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001583 bgmac_dma_free(bgmac);
1584 bcma_set_drvdata(core, NULL);
1585 free_netdev(bgmac->net_dev);
1586}
1587
1588static struct bcma_driver bgmac_bcma_driver = {
1589 .name = KBUILD_MODNAME,
1590 .id_table = bgmac_bcma_tbl,
1591 .probe = bgmac_probe,
1592 .remove = bgmac_remove,
1593};
1594
1595static int __init bgmac_init(void)
1596{
1597 int err;
1598
1599 err = bcma_driver_register(&bgmac_bcma_driver);
1600 if (err)
1601 return err;
1602 pr_info("Broadcom 47xx GBit MAC driver loaded\n");
1603
1604 return 0;
1605}
1606
1607static void __exit bgmac_exit(void)
1608{
1609 bcma_driver_unregister(&bgmac_bcma_driver);
1610}
1611
1612module_init(bgmac_init)
1613module_exit(bgmac_exit)
1614
1615MODULE_AUTHOR("Rafał Miłecki");
1616MODULE_LICENSE("GPL");