blob: d74bbdce109089ae1aec53058451dd4238b421c2 [file] [log] [blame]
Harry Wentland45622362017-09-12 15:58:20 -04001/*
2 * Copyright 2012-14 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: AMD
23 *
24 */
25
26#ifndef DC_INTERFACE_H_
27#define DC_INTERFACE_H_
28
29#include "dc_types.h"
Harry Wentland45622362017-09-12 15:58:20 -040030#include "grph_object_defs.h"
31#include "logger_types.h"
32#include "gpio_types.h"
33#include "link_service_types.h"
34
Harry Wentland091a97e2016-12-06 12:25:52 -050035#define MAX_SURFACES 3
Aric Cyrab2541b2016-12-29 15:27:12 -050036#define MAX_STREAMS 6
Harry Wentland45622362017-09-12 15:58:20 -040037#define MAX_SINKS_PER_LINK 4
38
39/*******************************************************************************
40 * Display Core Interfaces
41 ******************************************************************************/
42
43struct dc_caps {
Aric Cyrab2541b2016-12-29 15:27:12 -050044 uint32_t max_streams;
Harry Wentland45622362017-09-12 15:58:20 -040045 uint32_t max_links;
46 uint32_t max_audios;
47 uint32_t max_slave_planes;
Alex Deucherd4e13b02017-06-15 16:24:01 -040048 uint32_t max_surfaces;
Harry Wentland45622362017-09-12 15:58:20 -040049 uint32_t max_downscale_ratio;
50 uint32_t i2c_speed_in_khz;
Tony Chenga37656b2017-02-08 22:13:52 -050051
52 unsigned int max_cursor_size;
Harry Wentland45622362017-09-12 15:58:20 -040053};
54
55
56struct dc_dcc_surface_param {
57 enum surface_pixel_format format;
58 struct dc_size surface_size;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -040059 enum swizzle_mode_values swizzle_mode;
Harry Wentland45622362017-09-12 15:58:20 -040060 enum dc_scan_direction scan;
61};
62
63struct dc_dcc_setting {
64 unsigned int max_compressed_blk_size;
65 unsigned int max_uncompressed_blk_size;
66 bool independent_64b_blks;
67};
68
69struct dc_surface_dcc_cap {
70 bool capable;
71 bool const_color_support;
72
73 union {
74 struct {
75 struct dc_dcc_setting rgb;
76 } grph;
77
78 struct {
79 struct dc_dcc_setting luma;
80 struct dc_dcc_setting chroma;
81 } video;
82 };
83};
84
Sylvia Tsai94267b32017-04-21 15:29:55 -040085struct dc_static_screen_events {
86 bool cursor_update;
87 bool surface_update;
88 bool overlay_update;
89};
90
Harry Wentland45622362017-09-12 15:58:20 -040091/* Forward declaration*/
92struct dc;
93struct dc_surface;
94struct validate_context;
95
96struct dc_cap_funcs {
Alex Deucherff5ef992017-06-15 16:27:42 -040097#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
98 bool (*get_dcc_compression_cap)(const struct dc *dc,
99 const struct dc_dcc_surface_param *input,
100 struct dc_surface_dcc_cap *output);
101#else
Harry Wentland45622362017-09-12 15:58:20 -0400102 int i;
Alex Deucherff5ef992017-06-15 16:27:42 -0400103#endif
Harry Wentland45622362017-09-12 15:58:20 -0400104};
105
106struct dc_stream_funcs {
107 bool (*adjust_vmin_vmax)(struct dc *dc,
108 const struct dc_stream **stream,
109 int num_streams,
110 int vmin,
111 int vmax);
Eric Cook72ada5f2017-04-18 15:24:50 -0400112 bool (*get_crtc_position)(struct dc *dc,
113 const struct dc_stream **stream,
114 int num_streams,
115 unsigned int *v_pos,
116 unsigned int *nom_v_pos);
117
Harry Wentland45622362017-09-12 15:58:20 -0400118
119 void (*stream_update_scaling)(const struct dc *dc,
120 const struct dc_stream *dc_stream,
121 const struct rect *src,
122 const struct rect *dst);
Sylvia Tsai94267b32017-04-21 15:29:55 -0400123
Harry Wentland45622362017-09-12 15:58:20 -0400124 bool (*set_gamut_remap)(struct dc *dc,
125 const struct dc_stream **stream, int num_streams);
Sylvia Tsai94267b32017-04-21 15:29:55 -0400126
127 void (*set_static_screen_events)(struct dc *dc,
128 const struct dc_stream **stream,
129 int num_streams,
130 const struct dc_static_screen_events *events);
Ding Wang529cad02017-04-25 10:03:27 -0400131
132 void (*set_dither_option)(const struct dc_stream *stream,
133 enum dc_dither_option option);
Harry Wentland45622362017-09-12 15:58:20 -0400134};
135
136struct link_training_settings;
137
138struct dc_link_funcs {
139 void (*set_drive_settings)(struct dc *dc,
Hersen Wubf5cda32017-01-04 10:22:35 -0500140 struct link_training_settings *lt_settings,
141 const struct dc_link *link);
Harry Wentland45622362017-09-12 15:58:20 -0400142 void (*perform_link_training)(struct dc *dc,
143 struct dc_link_settings *link_setting,
144 bool skip_video_pattern);
145 void (*set_preferred_link_settings)(struct dc *dc,
Zeyu Fan88639162016-12-23 16:53:12 -0500146 struct dc_link_settings *link_setting,
147 const struct dc_link *link);
Harry Wentland45622362017-09-12 15:58:20 -0400148 void (*enable_hpd)(const struct dc_link *link);
149 void (*disable_hpd)(const struct dc_link *link);
150 void (*set_test_pattern)(
151 const struct dc_link *link,
152 enum dp_test_pattern test_pattern,
153 const struct link_training_settings *p_link_settings,
154 const unsigned char *p_custom_pattern,
155 unsigned int cust_pattern_size);
156};
157
158/* Structure to hold configuration flags set by dm at dc creation. */
159struct dc_config {
160 bool gpu_vm_support;
161 bool disable_disp_pll_sharing;
162};
163
164struct dc_debug {
165 bool surface_visual_confirm;
166 bool max_disp_clk;
Harry Wentland45622362017-09-12 15:58:20 -0400167 bool surface_trace;
Yongqiang Sun94749802016-12-08 09:47:11 -0500168 bool timing_trace;
Harry Wentland45622362017-09-12 15:58:20 -0400169 bool validation_trace;
170 bool disable_stutter;
171 bool disable_dcc;
172 bool disable_dfs_bypass;
Alex Deucherff5ef992017-06-15 16:27:42 -0400173#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
174 bool disable_dpp_power_gate;
175 bool disable_hubp_power_gate;
176 bool disable_pplib_wm_range;
177 bool use_dml_wm;
178 bool use_max_voltage;
179 int sr_exit_time_ns;
180 int sr_enter_plus_exit_time_ns;
181 int urgent_latency_ns;
182 int percent_of_ideal_drambw;
183 int dram_clock_change_latency_ns;
184#endif
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400185 bool disable_pplib_clock_request;
Harry Wentland45622362017-09-12 15:58:20 -0400186 bool disable_clock_gate;
Yongqiang Sunaa66df52016-12-15 10:50:48 -0500187 bool disable_dmcu;
Anthony Koo70814f62017-01-27 17:50:03 -0500188 bool force_abm_enable;
Harry Wentland45622362017-09-12 15:58:20 -0400189};
190
191struct dc {
192 struct dc_caps caps;
193 struct dc_cap_funcs cap_funcs;
194 struct dc_stream_funcs stream_funcs;
195 struct dc_link_funcs link_funcs;
196 struct dc_config config;
197 struct dc_debug debug;
198};
199
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400200enum frame_buffer_mode {
201 FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
202 FRAME_BUFFER_MODE_ZFB_ONLY,
203 FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
204} ;
205
206struct dchub_init_data {
207 bool dchub_initialzied;
208 bool dchub_info_valid;
209 int64_t zfb_phys_addr_base;
210 int64_t zfb_mc_base_addr;
211 uint64_t zfb_size_in_byte;
212 enum frame_buffer_mode fb_mode;
213};
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400214
Harry Wentland45622362017-09-12 15:58:20 -0400215struct dc_init_data {
216 struct hw_asic_id asic_id;
217 void *driver; /* ctx */
218 struct cgs_device *cgs_device;
219
220 int num_virtual_links;
221 /*
222 * If 'vbios_override' not NULL, it will be called instead
223 * of the real VBIOS. Intended use is Diagnostics on FPGA.
224 */
225 struct dc_bios *vbios_override;
226 enum dce_environment dce_environment;
227
228 struct dc_config flags;
229};
230
231struct dc *dc_create(const struct dc_init_data *init_params);
232
233void dc_destroy(struct dc **dc);
234
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400235bool dc_init_dchub(struct dc *dc, struct dchub_init_data *dh_data);
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400236
Harry Wentland45622362017-09-12 15:58:20 -0400237/*******************************************************************************
238 * Surface Interfaces
239 ******************************************************************************/
240
241enum {
Anthony Koofb735a92016-12-13 13:59:41 -0500242 TRANSFER_FUNC_POINTS = 1025
Harry Wentland45622362017-09-12 15:58:20 -0400243};
244
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500245struct dc_hdr_static_metadata {
Amy Zhang70063a52017-02-16 11:04:48 -0500246 bool hdr_supported;
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500247 bool is_hdr;
248
249 /* display chromaticities and white point in units of 0.00001 */
250 unsigned int chromaticity_green_x;
251 unsigned int chromaticity_green_y;
252 unsigned int chromaticity_blue_x;
253 unsigned int chromaticity_blue_y;
254 unsigned int chromaticity_red_x;
255 unsigned int chromaticity_red_y;
256 unsigned int chromaticity_white_point_x;
257 unsigned int chromaticity_white_point_y;
258
259 uint32_t min_luminance;
260 uint32_t max_luminance;
261 uint32_t maximum_content_light_level;
262 uint32_t maximum_frame_average_light_level;
263};
264
Anthony Koofb735a92016-12-13 13:59:41 -0500265enum dc_transfer_func_type {
266 TF_TYPE_PREDEFINED,
267 TF_TYPE_DISTRIBUTED_POINTS,
Amy Zhang70063a52017-02-16 11:04:48 -0500268 TF_TYPE_BYPASS
Anthony Koofb735a92016-12-13 13:59:41 -0500269};
270
271struct dc_transfer_func_distributed_points {
Amy Zhangfcd2f4b2017-01-05 17:12:20 -0500272 struct fixed31_32 red[TRANSFER_FUNC_POINTS];
273 struct fixed31_32 green[TRANSFER_FUNC_POINTS];
274 struct fixed31_32 blue[TRANSFER_FUNC_POINTS];
275
Anthony Koofb735a92016-12-13 13:59:41 -0500276 uint16_t end_exponent;
Amy Zhangfcd2f4b2017-01-05 17:12:20 -0500277 uint16_t x_point_at_y1_red;
278 uint16_t x_point_at_y1_green;
279 uint16_t x_point_at_y1_blue;
Anthony Koofb735a92016-12-13 13:59:41 -0500280};
281
282enum dc_transfer_func_predefined {
283 TRANSFER_FUNCTION_SRGB,
284 TRANSFER_FUNCTION_BT709,
Anthony Koo90e508b2016-12-15 12:09:46 -0500285 TRANSFER_FUNCTION_PQ,
Anthony Koofb735a92016-12-13 13:59:41 -0500286 TRANSFER_FUNCTION_LINEAR,
287};
288
289struct dc_transfer_func {
290 enum dc_transfer_func_type type;
291 enum dc_transfer_func_predefined tf;
292 struct dc_transfer_func_distributed_points tf_pts;
293};
294
Harry Wentland45622362017-09-12 15:58:20 -0400295struct dc_surface {
296 bool visible;
297 bool flip_immediate;
298 struct dc_plane_address address;
299
300 struct scaling_taps scaling_quality;
301 struct rect src_rect;
302 struct rect dst_rect;
303 struct rect clip_rect;
304
305 union plane_size plane_size;
306 union dc_tiling_info tiling_info;
307 struct dc_plane_dcc_param dcc;
308 enum dc_color_space color_space;
309
310 enum surface_pixel_format format;
311 enum dc_rotation_angle rotation;
312 bool horizontal_mirror;
313 enum plane_stereo_format stereo_format;
314
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500315 struct dc_hdr_static_metadata hdr_static_ctx;
316
Harry Wentland45622362017-09-12 15:58:20 -0400317 const struct dc_gamma *gamma_correction;
Anthony Koofb735a92016-12-13 13:59:41 -0500318 const struct dc_transfer_func *in_transfer_func;
Harry Wentland45622362017-09-12 15:58:20 -0400319};
320
321struct dc_plane_info {
322 union plane_size plane_size;
323 union dc_tiling_info tiling_info;
Leon Elazar9cd09bf2016-12-19 12:00:05 -0500324 struct dc_plane_dcc_param dcc;
Harry Wentland45622362017-09-12 15:58:20 -0400325 enum surface_pixel_format format;
326 enum dc_rotation_angle rotation;
327 bool horizontal_mirror;
328 enum plane_stereo_format stereo_format;
329 enum dc_color_space color_space; /*todo: wrong place, fits in scaling info*/
330 bool visible;
331};
332
333struct dc_scaling_info {
334 struct rect src_rect;
335 struct rect dst_rect;
336 struct rect clip_rect;
337 struct scaling_taps scaling_quality;
338};
339
340struct dc_surface_update {
341 const struct dc_surface *surface;
342
343 /* isr safe update parameters. null means no updates */
344 struct dc_flip_addrs *flip_addr;
345 struct dc_plane_info *plane_info;
346 struct dc_scaling_info *scaling_info;
347 /* following updates require alloc/sleep/spin that is not isr safe,
348 * null means no updates
349 */
Anthony Koofb735a92016-12-13 13:59:41 -0500350 /* gamma TO BE REMOVED */
Harry Wentland45622362017-09-12 15:58:20 -0400351 struct dc_gamma *gamma;
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500352 struct dc_hdr_static_metadata *hdr_static_metadata;
Anthony Koofb735a92016-12-13 13:59:41 -0500353 struct dc_transfer_func *in_transfer_func;
354 struct dc_transfer_func *out_transfer_func;
355
Harry Wentland45622362017-09-12 15:58:20 -0400356
357};
358/*
359 * This structure is filled in by dc_surface_get_status and contains
360 * the last requested address and the currently active address so the called
361 * can determine if there are any outstanding flips
362 */
363struct dc_surface_status {
364 struct dc_plane_address requested_address;
365 struct dc_plane_address current_address;
366 bool is_flip_pending;
367};
368
369/*
370 * Create a new surface with default parameters;
371 */
372struct dc_surface *dc_create_surface(const struct dc *dc);
373const struct dc_surface_status *dc_surface_get_status(
374 const struct dc_surface *dc_surface);
375
376void dc_surface_retain(const struct dc_surface *dc_surface);
377void dc_surface_release(const struct dc_surface *dc_surface);
378
Amy Zhang89e89632016-12-12 10:32:24 -0500379void dc_gamma_retain(const struct dc_gamma *dc_gamma);
Yongqiang Sunaff20232016-12-23 10:18:08 -0500380void dc_gamma_release(const struct dc_gamma **dc_gamma);
Harry Wentland45622362017-09-12 15:58:20 -0400381struct dc_gamma *dc_create_gamma(void);
382
Anthony Koofb735a92016-12-13 13:59:41 -0500383void dc_transfer_func_retain(const struct dc_transfer_func *dc_tf);
384void dc_transfer_func_release(const struct dc_transfer_func *dc_tf);
Anthony Koo90e508b2016-12-15 12:09:46 -0500385struct dc_transfer_func *dc_create_transfer_func(void);
Anthony Koofb735a92016-12-13 13:59:41 -0500386
Harry Wentland45622362017-09-12 15:58:20 -0400387/*
388 * This structure holds a surface address. There could be multiple addresses
389 * in cases such as Stereo 3D, Planar YUV, etc. Other per-flip attributes such
390 * as frame durations and DCC format can also be set.
391 */
392struct dc_flip_addrs {
393 struct dc_plane_address address;
394 bool flip_immediate;
Harry Wentland45622362017-09-12 15:58:20 -0400395 /* TODO: add flip duration for FreeSync */
396};
397
398/*
399 * Optimized flip address update function.
400 *
401 * After this call:
402 * Surface addresses and flip attributes are programmed.
403 * Surface flip occur at next configured time (h_sync or v_sync flip)
404 */
405void dc_flip_surface_addrs(struct dc *dc,
406 const struct dc_surface *const surfaces[],
407 struct dc_flip_addrs flip_addrs[],
408 uint32_t count);
409
410/*
Aric Cyrab2541b2016-12-29 15:27:12 -0500411 * Set up surface attributes and associate to a stream
412 * The surfaces parameter is an absolute set of all surface active for the stream.
413 * If no surfaces are provided, the stream will be blanked; no memory read.
Harry Wentland45622362017-09-12 15:58:20 -0400414 * Any flip related attribute changes must be done through this interface.
415 *
416 * After this call:
Aric Cyrab2541b2016-12-29 15:27:12 -0500417 * Surfaces attributes are programmed and configured to be composed into stream.
Harry Wentland45622362017-09-12 15:58:20 -0400418 * This does not trigger a flip. No surface address is programmed.
419 */
420
Aric Cyrab2541b2016-12-29 15:27:12 -0500421bool dc_commit_surfaces_to_stream(
Harry Wentland45622362017-09-12 15:58:20 -0400422 struct dc *dc,
423 const struct dc_surface **dc_surfaces,
424 uint8_t surface_count,
Aric Cyrab2541b2016-12-29 15:27:12 -0500425 const struct dc_stream *stream);
Harry Wentland45622362017-09-12 15:58:20 -0400426
Aric Cyrab2541b2016-12-29 15:27:12 -0500427bool dc_pre_update_surfaces_to_stream(
Harry Wentland45622362017-09-12 15:58:20 -0400428 struct dc *dc,
429 const struct dc_surface *const *new_surfaces,
430 uint8_t new_surface_count,
Aric Cyrab2541b2016-12-29 15:27:12 -0500431 const struct dc_stream *stream);
Harry Wentland45622362017-09-12 15:58:20 -0400432
Aric Cyrab2541b2016-12-29 15:27:12 -0500433bool dc_post_update_surfaces_to_stream(
Harry Wentland45622362017-09-12 15:58:20 -0400434 struct dc *dc);
435
Aric Cyrab2541b2016-12-29 15:27:12 -0500436void dc_update_surfaces_for_stream(struct dc *dc, struct dc_surface_update *updates,
437 int surface_count, const struct dc_stream *stream);
Harry Wentland45622362017-09-12 15:58:20 -0400438
Leon Elazar5869b0f2017-03-01 12:30:11 -0500439enum surface_update_type {
440 UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
441 UPDATE_TYPE_MED, /* a lot of programming needed. may need to alloc */
442 UPDATE_TYPE_FULL, /* may need to shuffle resources */
443};
444
Harry Wentland45622362017-09-12 15:58:20 -0400445/*******************************************************************************
446 * Stream Interfaces
447 ******************************************************************************/
448struct dc_stream {
449 const struct dc_sink *sink;
450 struct dc_crtc_timing timing;
Sylvia Tsai8b320762017-04-04 17:28:17 -0400451 enum signal_type output_signal;
Harry Wentland45622362017-09-12 15:58:20 -0400452
453 enum dc_color_space output_color_space;
Ding Wangb92033b2017-04-12 15:29:13 -0400454 enum dc_dither_option dither_option;
Harry Wentland45622362017-09-12 15:58:20 -0400455
Aric Cyrab2541b2016-12-29 15:27:12 -0500456 struct rect src; /* composition area */
Harry Wentland45622362017-09-12 15:58:20 -0400457 struct rect dst; /* stream addressable area */
458
459 struct audio_info audio_info;
460
461 bool ignore_msa_timing_param;
462
463 struct freesync_context freesync_ctx;
464
Anthony Koo90e508b2016-12-15 12:09:46 -0500465 const struct dc_transfer_func *out_transfer_func;
Harry Wentland45622362017-09-12 15:58:20 -0400466 struct colorspace_transform gamut_remap_matrix;
467 struct csc_transform csc_color_matrix;
Anthony Koo90e508b2016-12-15 12:09:46 -0500468
Harry Wentland45622362017-09-12 15:58:20 -0400469 /* TODO: custom INFO packets */
470 /* TODO: ABM info (DMCU) */
471 /* TODO: PSR info */
472 /* TODO: CEA VIC */
473};
474
Leon Elazara783e7b2017-03-09 14:38:15 -0500475struct dc_stream_update {
476
477 struct rect src;
478
479 struct rect dst;
480
481};
482
483
484/*
485 * Setup stream attributes if no stream updates are provided
486 * there will be no impact on the stream parameters
487 *
488 * Set up surface attributes and associate to a stream
489 * The surfaces parameter is an absolute set of all surface active for the stream.
490 * If no surfaces are provided, the stream will be blanked; no memory read.
491 * Any flip related attribute changes must be done through this interface.
492 *
493 * After this call:
494 * Surfaces attributes are programmed and configured to be composed into stream.
495 * This does not trigger a flip. No surface address is programmed.
496 *
497 */
498
499void dc_update_surfaces_and_stream(struct dc *dc,
500 struct dc_surface_update *surface_updates, int surface_count,
501 const struct dc_stream *dc_stream,
502 struct dc_stream_update *stream_update);
503
Aric Cyrab2541b2016-12-29 15:27:12 -0500504/*
505 * Log the current stream state.
506 */
507void dc_stream_log(
508 const struct dc_stream *stream,
509 struct dal_logger *dc_logger,
510 enum dc_log_type log_type);
511
512uint8_t dc_get_current_stream_count(const struct dc *dc);
513struct dc_stream *dc_get_stream_at_index(const struct dc *dc, uint8_t i);
514
515/*
516 * Return the current frame counter.
517 */
518uint32_t dc_stream_get_vblank_counter(const struct dc_stream *stream);
519
520/* TODO: Return parsed values rather than direct register read
521 * This has a dependency on the caller (amdgpu_get_crtc_scanoutpos)
522 * being refactored properly to be dce-specific
523 */
Sylvia Tsai81c50962017-04-11 15:15:28 -0400524bool dc_stream_get_scanoutpos(const struct dc_stream *stream,
525 uint32_t *v_blank_start,
526 uint32_t *v_blank_end,
527 uint32_t *h_position,
528 uint32_t *v_position);
Aric Cyrab2541b2016-12-29 15:27:12 -0500529
530/*
531 * Structure to store surface/stream associations for validation
532 */
533struct dc_validation_set {
534 const struct dc_stream *stream;
535 const struct dc_surface *surfaces[MAX_SURFACES];
536 uint8_t surface_count;
537};
538
539/*
540 * This function takes a set of resources and checks that they are cofunctional.
541 *
542 * After this call:
543 * No hardware is programmed for call. Only validation is done.
544 */
Harry Wentland07d72b32017-03-29 11:22:05 -0400545struct validate_context *dc_get_validate_context(
546 const struct dc *dc,
547 const struct dc_validation_set set[],
548 uint8_t set_count);
549
Aric Cyrab2541b2016-12-29 15:27:12 -0500550bool dc_validate_resources(
551 const struct dc *dc,
552 const struct dc_validation_set set[],
553 uint8_t set_count);
554
555/*
556 * This function takes a stream and checks if it is guaranteed to be supported.
557 * Guaranteed means that MAX_COFUNC similar streams are supported.
558 *
559 * After this call:
560 * No hardware is programmed for call. Only validation is done.
561 */
562
563bool dc_validate_guaranteed(
564 const struct dc *dc,
565 const struct dc_stream *stream);
566
Harry Wentland8122a252017-03-29 11:15:14 -0400567void dc_resource_validate_ctx_copy_construct(
568 const struct validate_context *src_ctx,
569 struct validate_context *dst_ctx);
570
571void dc_resource_validate_ctx_destruct(struct validate_context *context);
572
Aric Cyrab2541b2016-12-29 15:27:12 -0500573/*
574 * Set up streams and links associated to drive sinks
575 * The streams parameter is an absolute set of all active streams.
576 *
577 * After this call:
578 * Phy, Encoder, Timing Generator are programmed and enabled.
579 * New streams are enabled with blank stream; no memory read.
580 */
581bool dc_commit_streams(
582 struct dc *dc,
583 const struct dc_stream *streams[],
584 uint8_t stream_count);
585
Harry Wentland45622362017-09-12 15:58:20 -0400586/**
587 * Create a new default stream for the requested sink
588 */
589struct dc_stream *dc_create_stream_for_sink(const struct dc_sink *dc_sink);
590
591void dc_stream_retain(const struct dc_stream *dc_stream);
592void dc_stream_release(const struct dc_stream *dc_stream);
593
594struct dc_stream_status {
Aric Cyrab2541b2016-12-29 15:27:12 -0500595 int primary_otg_inst;
596 int surface_count;
597 const struct dc_surface *surfaces[MAX_SURFACE_NUM];
598
Harry Wentland45622362017-09-12 15:58:20 -0400599 /*
600 * link this stream passes through
601 */
602 const struct dc_link *link;
603};
604
605const struct dc_stream_status *dc_stream_get_status(
606 const struct dc_stream *dc_stream);
607
Leon Elazar5869b0f2017-03-01 12:30:11 -0500608enum surface_update_type dc_check_update_surfaces_for_stream(
609 struct dc *dc,
610 struct dc_surface_update *updates,
611 int surface_count,
Leon Elazaree8f63e2017-03-14 11:54:31 -0400612 struct dc_stream_update *stream_update,
Leon Elazar5869b0f2017-03-01 12:30:11 -0500613 const struct dc_stream_status *stream_status);
614
Harry Wentland45622362017-09-12 15:58:20 -0400615/*******************************************************************************
616 * Link Interfaces
617 ******************************************************************************/
618
619/*
620 * A link contains one or more sinks and their connected status.
621 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported.
622 */
623struct dc_link {
624 const struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK];
625 unsigned int sink_count;
626 const struct dc_sink *local_sink;
627 unsigned int link_index;
628 enum dc_connection_type type;
629 enum signal_type connector_signal;
630 enum dc_irq_source irq_source_hpd;
631 enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */
632 /* caps is the same as reported_link_cap. link_traing use
633 * reported_link_cap. Will clean up. TODO
634 */
635 struct dc_link_settings reported_link_cap;
636 struct dc_link_settings verified_link_cap;
637 struct dc_link_settings max_link_setting;
638 struct dc_link_settings cur_link_settings;
639 struct dc_lane_settings cur_lane_setting;
640
641 uint8_t ddc_hw_inst;
642 uint8_t link_enc_hw_inst;
643
Harry Wentland45622362017-09-12 15:58:20 -0400644 bool test_pattern_enabled;
645 union compliance_test_state compliance_test_state;
Andrey Grodzovsky9fb8de72017-02-14 13:50:17 -0500646
647 void *priv;
Andrey Grodzovsky7c7f5b12017-03-28 16:57:52 -0400648 bool aux_mode;
Harry Wentland45622362017-09-12 15:58:20 -0400649};
650
651struct dpcd_caps {
652 union dpcd_rev dpcd_rev;
653 union max_lane_count max_ln_count;
654 union max_down_spread max_down_spread;
655
656 /* dongle type (DP converter, CV smart dongle) */
657 enum display_dongle_type dongle_type;
658 /* Dongle's downstream count. */
659 union sink_count sink_count;
660 /* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
661 indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
Charlene Liu03f5c682017-04-21 17:15:40 -0400662 struct dc_dongle_caps dongle_caps;
Harry Wentland45622362017-09-12 15:58:20 -0400663
664 bool allow_invalid_MSA_timing_param;
665 bool panel_mode_edp;
666 uint32_t sink_dev_id;
667 uint32_t branch_dev_id;
668 int8_t branch_dev_name[6];
669 int8_t branch_hw_revision;
670};
671
672struct dc_link_status {
673 struct dpcd_caps *dpcd_caps;
674};
675
676const struct dc_link_status *dc_link_get_status(const struct dc_link *dc_link);
677
678/*
679 * Return an enumerated dc_link. dc_link order is constant and determined at
680 * boot time. They cannot be created or destroyed.
681 * Use dc_get_caps() to get number of links.
682 */
683const struct dc_link *dc_get_link_at_index(const struct dc *dc, uint32_t link_index);
684
685/* Return id of physical connector represented by a dc_link at link_index.*/
686const struct graphics_object_id dc_get_link_id_at_index(
687 struct dc *dc, uint32_t link_index);
688
689/* Set backlight level of an embedded panel (eDP, LVDS). */
690bool dc_link_set_backlight_level(const struct dc_link *dc_link, uint32_t level,
691 uint32_t frame_ramp, const struct dc_stream *stream);
692
Harry Wentland45622362017-09-12 15:58:20 -0400693bool dc_link_set_psr_enable(const struct dc_link *dc_link, bool enable);
694
695bool dc_link_setup_psr(const struct dc_link *dc_link,
Sylvia Tsai94267b32017-04-21 15:29:55 -0400696 const struct dc_stream *stream, struct psr_config *psr_config);
Harry Wentland45622362017-09-12 15:58:20 -0400697
698/* Request DC to detect if there is a Panel connected.
699 * boot - If this call is during initial boot.
700 * Return false for any type of detection failure or MST detection
701 * true otherwise. True meaning further action is required (status update
702 * and OS notification).
703 */
704bool dc_link_detect(const struct dc_link *dc_link, bool boot);
705
706/* Notify DC about DP RX Interrupt (aka Short Pulse Interrupt).
707 * Return:
708 * true - Downstream port status changed. DM should call DC to do the
709 * detection.
710 * false - no change in Downstream port status. No further action required
711 * from DM. */
712bool dc_link_handle_hpd_rx_irq(const struct dc_link *dc_link);
713
714struct dc_sink_init_data;
715
716struct dc_sink *dc_link_add_remote_sink(
717 const struct dc_link *dc_link,
718 const uint8_t *edid,
719 int len,
720 struct dc_sink_init_data *init_data);
721
722void dc_link_remove_remote_sink(
723 const struct dc_link *link,
724 const struct dc_sink *sink);
725
726/* Used by diagnostics for virtual link at the moment */
727void dc_link_set_sink(const struct dc_link *link, struct dc_sink *sink);
728
729void dc_link_dp_set_drive_settings(
Zeyu Fand27383a2017-04-21 10:55:01 -0400730 const struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400731 struct link_training_settings *lt_settings);
732
733bool dc_link_dp_perform_link_training(
734 struct dc_link *link,
735 const struct dc_link_settings *link_setting,
736 bool skip_video_pattern);
737
738void dc_link_dp_enable_hpd(const struct dc_link *link);
739
740void dc_link_dp_disable_hpd(const struct dc_link *link);
741
742bool dc_link_dp_set_test_pattern(
743 const struct dc_link *link,
744 enum dp_test_pattern test_pattern,
745 const struct link_training_settings *p_link_settings,
746 const unsigned char *p_custom_pattern,
747 unsigned int cust_pattern_size);
748
749/*******************************************************************************
750 * Sink Interfaces - A sink corresponds to a display output device
751 ******************************************************************************/
752
xhdu8c895312017-03-21 11:05:32 -0400753struct dc_container_id {
754 // 128bit GUID in binary form
755 unsigned char guid[16];
756 // 8 byte port ID -> ELD.PortID
757 unsigned int portId[2];
758 // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
759 unsigned short manufacturerName;
760 // 2 byte product code -> ELD.ProductCode
761 unsigned short productCode;
762};
763
Harry Wentland45622362017-09-12 15:58:20 -0400764/*
765 * The sink structure contains EDID and other display device properties
766 */
767struct dc_sink {
768 enum signal_type sink_signal;
769 struct dc_edid dc_edid; /* raw edid */
770 struct dc_edid_caps edid_caps; /* parse display caps */
xhdu8c895312017-03-21 11:05:32 -0400771 struct dc_container_id *dc_container_id;
Zeyu Fan4a9a5d62017-03-07 11:48:50 -0500772 uint32_t dongle_max_pix_clk;
773 bool converter_disable_audio;
Andrey Grodzovsky5c4e980642017-02-14 15:47:24 -0500774 void *priv;
Harry Wentland45622362017-09-12 15:58:20 -0400775};
776
777void dc_sink_retain(const struct dc_sink *sink);
778void dc_sink_release(const struct dc_sink *sink);
779
780const struct audio **dc_get_audios(struct dc *dc);
781
782struct dc_sink_init_data {
783 enum signal_type sink_signal;
784 const struct dc_link *link;
785 uint32_t dongle_max_pix_clk;
786 bool converter_disable_audio;
787};
788
789struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);
xhdu8c895312017-03-21 11:05:32 -0400790bool dc_sink_get_container_id(struct dc_sink *dc_sink, struct dc_container_id *container_id);
791bool dc_sink_set_container_id(struct dc_sink *dc_sink, const struct dc_container_id *container_id);
Harry Wentland45622362017-09-12 15:58:20 -0400792
793/*******************************************************************************
Aric Cyrab2541b2016-12-29 15:27:12 -0500794 * Cursor interfaces - To manages the cursor within a stream
Harry Wentland45622362017-09-12 15:58:20 -0400795 ******************************************************************************/
796/* TODO: Deprecated once we switch to dc_set_cursor_position */
Aric Cyrab2541b2016-12-29 15:27:12 -0500797bool dc_stream_set_cursor_attributes(
798 const struct dc_stream *stream,
Harry Wentland45622362017-09-12 15:58:20 -0400799 const struct dc_cursor_attributes *attributes);
800
Aric Cyrab2541b2016-12-29 15:27:12 -0500801bool dc_stream_set_cursor_position(
802 const struct dc_stream *stream,
Dmytro Laktyushkinbeb16b62017-04-21 09:34:09 -0400803 const struct dc_cursor_position *position);
Harry Wentland45622362017-09-12 15:58:20 -0400804
805/* Newer interfaces */
806struct dc_cursor {
807 struct dc_plane_address address;
808 struct dc_cursor_attributes attributes;
809};
810
Harry Wentland45622362017-09-12 15:58:20 -0400811/*******************************************************************************
812 * Interrupt interfaces
813 ******************************************************************************/
814enum dc_irq_source dc_interrupt_to_irq_source(
815 struct dc *dc,
816 uint32_t src_id,
817 uint32_t ext_id);
818void dc_interrupt_set(const struct dc *dc, enum dc_irq_source src, bool enable);
819void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
820enum dc_irq_source dc_get_hpd_irq_source_at_index(
821 struct dc *dc, uint32_t link_index);
822
823/*******************************************************************************
824 * Power Interfaces
825 ******************************************************************************/
826
827void dc_set_power_state(
828 struct dc *dc,
Andrey Grodzovskya3621482017-04-20 15:59:25 -0400829 enum dc_acpi_cm_power_state power_state);
Harry Wentland45622362017-09-12 15:58:20 -0400830void dc_resume(const struct dc *dc);
831
832/*******************************************************************************
833 * DDC Interfaces
834 ******************************************************************************/
835
836const struct ddc_service *dc_get_ddc_at_index(
837 struct dc *dc, uint32_t link_index);
838
839/*
840 * DPCD access interfaces
841 */
842
Andrey Grodzovsky7c7f5b12017-03-28 16:57:52 -0400843bool dc_read_aux_dpcd(
Harry Wentland45622362017-09-12 15:58:20 -0400844 struct dc *dc,
845 uint32_t link_index,
846 uint32_t address,
847 uint8_t *data,
848 uint32_t size);
849
Andrey Grodzovsky7c7f5b12017-03-28 16:57:52 -0400850bool dc_write_aux_dpcd(
Harry Wentland45622362017-09-12 15:58:20 -0400851 struct dc *dc,
852 uint32_t link_index,
853 uint32_t address,
854 const uint8_t *data,
Zeyu Fan2b230ea2017-02-16 16:15:30 -0500855 uint32_t size);
856
Andrey Grodzovsky7c7f5b12017-03-28 16:57:52 -0400857bool dc_read_aux_i2c(
858 struct dc *dc,
859 uint32_t link_index,
860 enum i2c_mot_mode mot,
861 uint32_t address,
862 uint8_t *data,
863 uint32_t size);
864
865bool dc_write_aux_i2c(
866 struct dc *dc,
867 uint32_t link_index,
868 enum i2c_mot_mode mot,
869 uint32_t address,
870 const uint8_t *data,
871 uint32_t size);
872
Zeyu Fan2b230ea2017-02-16 16:15:30 -0500873bool dc_query_ddc_data(
874 struct dc *dc,
875 uint32_t link_index,
876 uint32_t address,
877 uint8_t *write_buf,
878 uint32_t write_size,
879 uint8_t *read_buf,
880 uint32_t read_size);
Harry Wentland45622362017-09-12 15:58:20 -0400881
882bool dc_submit_i2c(
883 struct dc *dc,
884 uint32_t link_index,
885 struct i2c_command *cmd);
886
Anthony Koo5e7773a2017-01-23 16:55:20 -0500887
Harry Wentland45622362017-09-12 15:58:20 -0400888#endif /* DC_INTERFACE_H_ */