blob: ab24e46006959cf3fd8a7d1ceaae25603fe18105 [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Ajit Khaparded2145cd2011-03-16 08:20:46 +00002 * Copyright (C) 2005 - 2011 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
18#ifndef BE_H
19#define BE_H
20
21#include <linux/pci.h>
22#include <linux/etherdevice.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070023#include <linux/delay.h>
24#include <net/tcp.h>
25#include <net/ip.h>
26#include <net/ipv6.h>
27#include <linux/if_vlan.h>
28#include <linux/workqueue.h>
29#include <linux/interrupt.h>
Ajit Khaparde84517482009-09-04 03:12:16 +000030#include <linux/firmware.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Sathya Perlaab1594e2011-07-25 19:10:15 +000032#include <linux/u64_stats_sync.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070033
34#include "be_hw.h"
35
Sathya Perlad708f602012-02-23 18:50:17 +000036#define DRV_VER "4.2.116u"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070037#define DRV_NAME "be2net"
38#define BE_NAME "ServerEngines BladeEngine2 10Gbps NIC"
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070039#define BE3_NAME "ServerEngines BladeEngine3 10Gbps NIC"
Ajit Khapardec4ca2372009-05-18 15:38:55 -070040#define OC_NAME "Emulex OneConnect 10Gbps NIC"
Sathya Perlafe6d2a32010-11-21 23:25:50 +000041#define OC_NAME_BE OC_NAME "(be3)"
42#define OC_NAME_LANCER OC_NAME "(Lancer)"
Ajit Khapardeecedb6a2011-12-15 06:31:38 +000043#define OC_NAME_SH OC_NAME "(Skyhawk)"
Ajit Khaparde35ecf032010-02-09 01:38:06 +000044#define DRV_DESC "ServerEngines BladeEngine 10Gbps NIC Driver"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070045
Ajit Khapardec4ca2372009-05-18 15:38:55 -070046#define BE_VENDOR_ID 0x19a2
Sathya Perlafe6d2a32010-11-21 23:25:50 +000047#define EMULEX_VENDOR_ID 0x10df
Ajit Khapardec4ca2372009-05-18 15:38:55 -070048#define BE_DEVICE_ID1 0x211
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070049#define BE_DEVICE_ID2 0x221
Sathya Perlafe6d2a32010-11-21 23:25:50 +000050#define OC_DEVICE_ID1 0x700 /* Device Id for BE2 cards */
51#define OC_DEVICE_ID2 0x710 /* Device Id for BE3 cards */
52#define OC_DEVICE_ID3 0xe220 /* Device id for Lancer cards */
Mammatha Edhala12f4d0a2011-05-18 03:26:22 +000053#define OC_DEVICE_ID4 0xe228 /* Device id for VF in Lancer */
Ajit Khapardeecedb6a2011-12-15 06:31:38 +000054#define OC_DEVICE_ID5 0x720 /* Device Id for Skyhawk cards */
Ajit Khapardec4ca2372009-05-18 15:38:55 -070055
56static inline char *nic_name(struct pci_dev *pdev)
57{
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070058 switch (pdev->device) {
59 case OC_DEVICE_ID1:
Ajit Khapardec4ca2372009-05-18 15:38:55 -070060 return OC_NAME;
Ajit Khapardee254f6e2010-02-09 01:28:35 +000061 case OC_DEVICE_ID2:
Sathya Perlafe6d2a32010-11-21 23:25:50 +000062 return OC_NAME_BE;
63 case OC_DEVICE_ID3:
Mammatha Edhala12f4d0a2011-05-18 03:26:22 +000064 case OC_DEVICE_ID4:
Sathya Perlafe6d2a32010-11-21 23:25:50 +000065 return OC_NAME_LANCER;
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070066 case BE_DEVICE_ID2:
67 return BE3_NAME;
Ajit Khapardeecedb6a2011-12-15 06:31:38 +000068 case OC_DEVICE_ID5:
69 return OC_NAME_SH;
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070070 default:
Ajit Khapardec4ca2372009-05-18 15:38:55 -070071 return BE_NAME;
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070072 }
Ajit Khapardec4ca2372009-05-18 15:38:55 -070073}
74
Sathya Perla6b7c5b92009-03-11 23:32:03 -070075/* Number of bytes of an RX frame that are copied to skb->data */
Sathya Perla2e588f82011-03-11 02:49:26 +000076#define BE_HDR_LEN ((u16) 64)
Eric Dumazetbb349bb2012-01-25 03:56:30 +000077/* allocate extra space to allow tunneling decapsulation without head reallocation */
78#define BE_RX_SKB_ALLOC_SIZE (BE_HDR_LEN + 64)
79
Sathya Perla6b7c5b92009-03-11 23:32:03 -070080#define BE_MAX_JUMBO_FRAME_SIZE 9018
81#define BE_MIN_MTU 256
82
83#define BE_NUM_VLANS_SUPPORTED 64
Sathya Perla10ef9ab2012-02-09 18:05:27 +000084#define BE_MAX_EQD 96u
Sathya Perla6b7c5b92009-03-11 23:32:03 -070085#define BE_MAX_TX_FRAG_COUNT 30
86
87#define EVNT_Q_LEN 1024
88#define TX_Q_LEN 2048
89#define TX_CQ_LEN 1024
90#define RX_Q_LEN 1024 /* Does not support any other value */
91#define RX_CQ_LEN 1024
Sathya Perla5fb379e2009-06-18 00:02:59 +000092#define MCC_Q_LEN 128 /* total size not to exceed 8 pages */
Sathya Perla6b7c5b92009-03-11 23:32:03 -070093#define MCC_CQ_LEN 256
94
Sathya Perla10ef9ab2012-02-09 18:05:27 +000095#define BE3_MAX_RSS_QS 8
96#define BE2_MAX_RSS_QS 4
97#define MAX_RSS_QS BE3_MAX_RSS_QS
Sathya Perlaac6a0c42011-03-21 20:49:25 +000098#define MAX_RX_QS (MAX_RSS_QS + 1) /* RSS qs + 1 def Rx */
Sathya Perla10ef9ab2012-02-09 18:05:27 +000099
Sathya Perla3c8def92011-06-12 20:01:58 +0000100#define MAX_TX_QS 8
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000101#define MAX_MSIX_VECTORS MAX_RSS_QS
102#define BE_TX_BUDGET 256
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700103#define BE_NAPI_WEIGHT 64
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000104#define MAX_RX_POST BE_NAPI_WEIGHT /* Frags posted at a time */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700105#define RX_FRAGS_REFILL_WM (RX_Q_LEN - MAX_RX_POST)
106
Sathya Perla8788fdc2009-07-27 22:52:03 +0000107#define FW_VER_LEN 32
108
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700109struct be_dma_mem {
110 void *va;
111 dma_addr_t dma;
112 u32 size;
113};
114
115struct be_queue_info {
116 struct be_dma_mem dma_mem;
117 u16 len;
118 u16 entry_size; /* Size of an element in the queue */
119 u16 id;
120 u16 tail, head;
121 bool created;
122 atomic_t used; /* Number of valid elements in the queue */
123};
124
Sathya Perla5fb379e2009-06-18 00:02:59 +0000125static inline u32 MODULO(u16 val, u16 limit)
126{
127 BUG_ON(limit & (limit - 1));
128 return val & (limit - 1);
129}
130
131static inline void index_adv(u16 *index, u16 val, u16 limit)
132{
133 *index = MODULO((*index + val), limit);
134}
135
136static inline void index_inc(u16 *index, u16 limit)
137{
138 *index = MODULO((*index + 1), limit);
139}
140
141static inline void *queue_head_node(struct be_queue_info *q)
142{
143 return q->dma_mem.va + q->head * q->entry_size;
144}
145
146static inline void *queue_tail_node(struct be_queue_info *q)
147{
148 return q->dma_mem.va + q->tail * q->entry_size;
149}
150
Somnath Kotur3de09452011-09-30 07:25:05 +0000151static inline void *queue_index_node(struct be_queue_info *q, u16 index)
152{
153 return q->dma_mem.va + index * q->entry_size;
154}
155
Sathya Perla5fb379e2009-06-18 00:02:59 +0000156static inline void queue_head_inc(struct be_queue_info *q)
157{
158 index_inc(&q->head, q->len);
159}
160
161static inline void queue_tail_inc(struct be_queue_info *q)
162{
163 index_inc(&q->tail, q->len);
164}
165
Sathya Perla5fb379e2009-06-18 00:02:59 +0000166struct be_eq_obj {
167 struct be_queue_info q;
168 char desc[32];
169
170 /* Adaptive interrupt coalescing (AIC) info */
171 bool enable_aic;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000172 u32 min_eqd; /* in usecs */
173 u32 max_eqd; /* in usecs */
174 u32 eqd; /* configured val when aic is off */
175 u32 cur_eqd; /* in usecs */
Sathya Perla5fb379e2009-06-18 00:02:59 +0000176
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000177 u8 idx; /* array index */
178 u16 tx_budget;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000179 struct napi_struct napi;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000180 struct be_adapter *adapter;
181} ____cacheline_aligned_in_smp;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000182
183struct be_mcc_obj {
184 struct be_queue_info q;
185 struct be_queue_info cq;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000186 bool rearm_cq;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000187};
188
Sathya Perla3abcded2010-10-03 22:12:27 -0700189struct be_tx_stats {
Sathya Perlaac124ff2011-07-25 19:10:14 +0000190 u64 tx_bytes;
191 u64 tx_pkts;
192 u64 tx_reqs;
193 u64 tx_wrbs;
194 u64 tx_compl;
195 ulong tx_jiffies;
196 u32 tx_stops;
Sathya Perlaab1594e2011-07-25 19:10:15 +0000197 struct u64_stats_sync sync;
198 struct u64_stats_sync sync_compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700199};
200
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700201struct be_tx_obj {
202 struct be_queue_info q;
203 struct be_queue_info cq;
204 /* Remember the skbs that were transmitted */
205 struct sk_buff *sent_skb_list[TX_Q_LEN];
Sathya Perla3c8def92011-06-12 20:01:58 +0000206 struct be_tx_stats stats;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000207} ____cacheline_aligned_in_smp;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700208
209/* Struct to remember the pages posted for rx frags */
210struct be_rx_page_info {
211 struct page *page;
FUJITA Tomonorifac6da52010-04-01 16:53:22 +0000212 DEFINE_DMA_UNMAP_ADDR(bus);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700213 u16 page_offset;
214 bool last_page_user;
215};
216
Sathya Perla3abcded2010-10-03 22:12:27 -0700217struct be_rx_stats {
Sathya Perla3abcded2010-10-03 22:12:27 -0700218 u64 rx_bytes;
Sathya Perla3abcded2010-10-03 22:12:27 -0700219 u64 rx_pkts;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000220 u64 rx_pkts_prev;
221 ulong rx_jiffies;
222 u32 rx_drops_no_skbs; /* skb allocation errors */
223 u32 rx_drops_no_frags; /* HW has no fetched frags */
224 u32 rx_post_fail; /* page post alloc failures */
Sathya Perlaac124ff2011-07-25 19:10:14 +0000225 u32 rx_compl;
Sathya Perla3abcded2010-10-03 22:12:27 -0700226 u32 rx_mcast_pkts;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000227 u32 rx_compl_err; /* completions with err set */
228 u32 rx_pps; /* pkts per second */
Sathya Perlaab1594e2011-07-25 19:10:15 +0000229 struct u64_stats_sync sync;
Sathya Perla3abcded2010-10-03 22:12:27 -0700230};
231
Sathya Perla2e588f82011-03-11 02:49:26 +0000232struct be_rx_compl_info {
233 u32 rss_hash;
Somnath Kotur6709d952011-05-04 22:40:46 +0000234 u16 vlan_tag;
Sathya Perla2e588f82011-03-11 02:49:26 +0000235 u16 pkt_size;
236 u16 rxq_idx;
Sathya Perla12004ae2011-08-02 19:57:46 +0000237 u16 port;
Sathya Perla2e588f82011-03-11 02:49:26 +0000238 u8 vlanf;
239 u8 num_rcvd;
240 u8 err;
241 u8 ipf;
242 u8 tcpf;
243 u8 udpf;
244 u8 ip_csum;
245 u8 l4_csum;
246 u8 ipv6;
247 u8 vtm;
248 u8 pkt_type;
249};
250
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700251struct be_rx_obj {
Sathya Perla3abcded2010-10-03 22:12:27 -0700252 struct be_adapter *adapter;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700253 struct be_queue_info q;
254 struct be_queue_info cq;
Sathya Perla2e588f82011-03-11 02:49:26 +0000255 struct be_rx_compl_info rxcp;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700256 struct be_rx_page_info page_info_tbl[RX_Q_LEN];
Sathya Perla3abcded2010-10-03 22:12:27 -0700257 struct be_rx_stats stats;
258 u8 rss_id;
259 bool rx_post_starved; /* Zero rx frags have been posted to BE */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000260} ____cacheline_aligned_in_smp;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700261
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000262struct be_drv_stats {
Somnath Kotur9ae081c2011-09-30 07:23:35 +0000263 u32 be_on_die_temperature;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000264 u32 eth_red_drops;
265 u32 rx_drops_no_pbuf;
266 u32 rx_drops_no_txpb;
267 u32 rx_drops_no_erx_descr;
268 u32 rx_drops_no_tpre_descr;
269 u32 rx_drops_too_many_frags;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000270 u32 forwarded_packets;
271 u32 rx_drops_mtu;
272 u32 rx_crc_errors;
273 u32 rx_alignment_symbol_errors;
274 u32 rx_pause_frames;
275 u32 rx_priority_pause_frames;
276 u32 rx_control_frames;
277 u32 rx_in_range_errors;
278 u32 rx_out_range_errors;
279 u32 rx_frame_too_long;
Sathya Perlad45b9d32012-01-29 20:17:39 +0000280 u32 rx_address_mismatch_drops;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000281 u32 rx_dropped_too_small;
282 u32 rx_dropped_too_short;
283 u32 rx_dropped_header_too_small;
284 u32 rx_dropped_tcp_length;
285 u32 rx_dropped_runt;
286 u32 rx_ip_checksum_errs;
287 u32 rx_tcp_checksum_errs;
288 u32 rx_udp_checksum_errs;
289 u32 tx_pauseframes;
290 u32 tx_priority_pauseframes;
291 u32 tx_controlframes;
292 u32 rxpp_fifo_overflow_drop;
293 u32 rx_input_fifo_overflow_drop;
294 u32 pmem_fifo_overflow_drop;
295 u32 jabber_events;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000296};
297
Ajit Khaparde64600ea2010-07-23 01:50:34 +0000298struct be_vf_cfg {
Sathya Perla11ac75e2011-12-13 00:58:50 +0000299 unsigned char mac_addr[ETH_ALEN];
300 int if_handle;
301 int pmac_id;
302 u16 vlan_tag;
303 u32 tx_rate;
Ajit Khaparde64600ea2010-07-23 01:50:34 +0000304};
305
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000306#define BE_FLAGS_LINK_STATUS_INIT 1
Sathya Perla191eb752012-02-23 18:50:13 +0000307#define BE_FLAGS_WORKER_SCHEDULED (1 << 3)
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000308
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700309struct be_adapter {
310 struct pci_dev *pdev;
311 struct net_device *netdev;
312
Sathya Perla8788fdc2009-07-27 22:52:03 +0000313 u8 __iomem *csr;
314 u8 __iomem *db; /* Door Bell */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000315
Ivan Vecera29849612010-12-14 05:43:19 +0000316 struct mutex mbox_lock; /* For serializing mbox cmds to BE card */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000317 struct be_dma_mem mbox_mem;
318 /* Mbox mem is adjusted to align to 16 bytes. The allocated addr
319 * is stored for freeing purpose */
320 struct be_dma_mem mbox_mem_alloced;
321
322 struct be_mcc_obj mcc_obj;
323 spinlock_t mcc_lock; /* For serializing mcc cmds to BE card */
324 spinlock_t mcc_cq_lock;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700325
Sathya Perlaac6a0c42011-03-21 20:49:25 +0000326 u32 num_msix_vec;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000327 u32 num_evt_qs;
328 struct be_eq_obj eq_obj[MAX_MSIX_VECTORS];
329 struct msix_entry msix_entries[MAX_MSIX_VECTORS];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700330 bool isr_registered;
331
332 /* TX Rings */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000333 u32 num_tx_qs;
Sathya Perla3c8def92011-06-12 20:01:58 +0000334 struct be_tx_obj tx_obj[MAX_TX_QS];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700335
336 /* Rx rings */
Sathya Perla3abcded2010-10-03 22:12:27 -0700337 u32 num_rx_qs;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000338 struct be_rx_obj rx_obj[MAX_RX_QS];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700339 u32 big_page_size; /* Compounded page size shared by rx wrbs */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700340
Padmanabh Ratnakarecd62102011-04-03 01:54:11 +0000341 u8 eq_next_idx;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000342 struct be_drv_stats drv_stats;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000343
Ajit Khaparde82903e42010-02-09 01:34:57 +0000344 u16 vlans_added;
345 u16 max_vlans; /* Number of vlans supported */
Jesse Grossb7381272010-10-20 13:56:02 +0000346 u8 vlan_tag[VLAN_N_VID];
Somnath Koturcc4ce022010-10-21 07:11:14 -0700347 u8 vlan_prio_bmap; /* Available Priority BitMap */
348 u16 recommended_prio; /* Recommended Priority */
Sathya Perla5b8821b2011-08-02 19:57:44 +0000349 struct be_dma_mem rx_filter; /* Cmd DMA mem for rx-filter */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700350
Sathya Perla3abcded2010-10-03 22:12:27 -0700351 struct be_dma_mem stats_cmd;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700352 /* Work queue used to perform periodic tasks like getting statistics */
353 struct delayed_work work;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000354 u16 work_counter;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700355
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000356 u32 flags;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700357 /* Ethtool knobs and info */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700358 char fw_ver[FW_VER_LEN];
Sathya Perla30128032011-11-10 19:17:57 +0000359 int if_handle; /* Used to configure filtering */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700360 u32 pmac_id; /* MAC addr handle used by BE card */
stephen hemminger1a642462011-04-04 11:06:40 +0000361 u32 beacon_state; /* for set_phys_id */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700362
Sathya Perlacf588472010-02-14 21:22:01 +0000363 bool eeh_err;
Sathya Perla6589ade2011-11-10 19:18:00 +0000364 bool ue_detected;
365 bool fw_timeout;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700366 u32 port_num;
Sathya Perla24307ee2009-06-18 00:09:25 +0000367 bool promiscuous;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +0000368 bool wol;
Ajit Khaparde3486be22010-07-23 02:04:54 +0000369 u32 function_mode;
Sathya Perla3abcded2010-10-03 22:12:27 -0700370 u32 function_caps;
Ajit Khaparde9e90c962009-11-06 02:06:59 +0000371 u32 rx_fc; /* Rx flow control */
372 u32 tx_fc; /* Tx flow control */
Ajit Khapardeb2aebe62011-02-20 11:41:39 +0000373 bool stats_cmd_sent;
Ajit Khaparde0dffc832009-11-29 17:57:46 +0000374 int link_speed;
375 u8 port_type;
Sarveshwar Bandi16c02142009-12-23 04:42:51 +0000376 u8 transceiver;
Ajit Khapardeee3cb622010-07-01 03:51:00 +0000377 u8 autoneg;
Ajit Khaparde7b139c82010-01-27 21:56:44 +0000378 u8 generation; /* BladeEngine ASIC generation */
Sarveshwar Bandidd131e72010-05-25 16:16:32 -0700379 u32 flash_status;
380 struct completion flash_compl;
Sarveshwar Bandiba343c72010-03-31 02:56:12 +0000381
Sathya Perla11ac75e2011-12-13 00:58:50 +0000382 u32 num_vfs;
Sarveshwar Bandi344dbf12010-07-09 01:43:55 +0000383 u8 is_virtfn;
Sathya Perla11ac75e2011-12-13 00:58:50 +0000384 struct be_vf_cfg *vf_cfg;
385 bool be3_native;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000386 u32 sli_family;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +0000387 u8 hba_port_num;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000388 u16 pvid;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700389};
390
Sarveshwar Bandi344dbf12010-07-09 01:43:55 +0000391#define be_physfn(adapter) (!adapter->is_virtfn)
Sathya Perla11ac75e2011-12-13 00:58:50 +0000392#define sriov_enabled(adapter) (adapter->num_vfs > 0)
393#define for_all_vfs(adapter, vf_cfg, i) \
394 for (i = 0, vf_cfg = &adapter->vf_cfg[i]; i < adapter->num_vfs; \
395 i++, vf_cfg++)
Sarveshwar Bandiba343c72010-03-31 02:56:12 +0000396
Ajit Khaparde7b139c82010-01-27 21:56:44 +0000397/* BladeEngine Generation numbers */
398#define BE_GEN2 2
399#define BE_GEN3 3
400
Sathya Perla5b8821b2011-08-02 19:57:44 +0000401#define ON 1
402#define OFF 0
Mammatha Edhala12f4d0a2011-05-18 03:26:22 +0000403#define lancer_chip(adapter) ((adapter->pdev->device == OC_DEVICE_ID3) || \
404 (adapter->pdev->device == OC_DEVICE_ID4))
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000405
Stephen Hemminger0fc0b732009-09-02 01:03:33 -0700406extern const struct ethtool_ops be_ethtool_ops;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700407
Sathya Perlaac6a0c42011-03-21 20:49:25 +0000408#define msix_enabled(adapter) (adapter->num_msix_vec > 0)
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000409#define num_irqs(adapter) (msix_enabled(adapter) ? \
410 adapter->num_msix_vec : 1)
411#define tx_stats(txo) (&(txo)->stats)
412#define rx_stats(rxo) (&(rxo)->stats)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700413
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000414/* The default RXQ is the last RXQ */
415#define default_rxo(adpt) (&adpt->rx_obj[adpt->num_rx_qs - 1])
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700416
Sathya Perla3abcded2010-10-03 22:12:27 -0700417#define for_all_rx_queues(adapter, rxo, i) \
418 for (i = 0, rxo = &adapter->rx_obj[i]; i < adapter->num_rx_qs; \
419 i++, rxo++)
420
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000421/* Skip the default non-rss queue (last one)*/
Sathya Perla3abcded2010-10-03 22:12:27 -0700422#define for_all_rss_queues(adapter, rxo, i) \
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000423 for (i = 0, rxo = &adapter->rx_obj[i]; i < (adapter->num_rx_qs - 1);\
Sathya Perla3abcded2010-10-03 22:12:27 -0700424 i++, rxo++)
425
Sathya Perla3c8def92011-06-12 20:01:58 +0000426#define for_all_tx_queues(adapter, txo, i) \
427 for (i = 0, txo = &adapter->tx_obj[i]; i < adapter->num_tx_qs; \
428 i++, txo++)
429
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000430#define for_all_evt_queues(adapter, eqo, i) \
431 for (i = 0, eqo = &adapter->eq_obj[i]; i < adapter->num_evt_qs; \
432 i++, eqo++)
433
434#define is_mcc_eqo(eqo) (eqo->idx == 0)
435#define mcc_eqo(adapter) (&adapter->eq_obj[0])
436
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700437#define PAGE_SHIFT_4K 12
438#define PAGE_SIZE_4K (1 << PAGE_SHIFT_4K)
439
440/* Returns number of pages spanned by the data starting at the given addr */
441#define PAGES_4K_SPANNED(_address, size) \
442 ((u32)((((size_t)(_address) & (PAGE_SIZE_4K - 1)) + \
443 (size) + (PAGE_SIZE_4K - 1)) >> PAGE_SHIFT_4K))
444
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700445/* Returns bit offset within a DWORD of a bitfield */
446#define AMAP_BIT_OFFSET(_struct, field) \
447 (((size_t)&(((_struct *)0)->field))%32)
448
449/* Returns the bit mask of the field that is NOT shifted into location. */
450static inline u32 amap_mask(u32 bitsize)
451{
452 return (bitsize == 32 ? 0xFFFFFFFF : (1 << bitsize) - 1);
453}
454
455static inline void
456amap_set(void *ptr, u32 dw_offset, u32 mask, u32 offset, u32 value)
457{
458 u32 *dw = (u32 *) ptr + dw_offset;
459 *dw &= ~(mask << offset);
460 *dw |= (mask & value) << offset;
461}
462
463#define AMAP_SET_BITS(_struct, field, ptr, val) \
464 amap_set(ptr, \
465 offsetof(_struct, field)/32, \
466 amap_mask(sizeof(((_struct *)0)->field)), \
467 AMAP_BIT_OFFSET(_struct, field), \
468 val)
469
470static inline u32 amap_get(void *ptr, u32 dw_offset, u32 mask, u32 offset)
471{
472 u32 *dw = (u32 *) ptr;
473 return mask & (*(dw + dw_offset) >> offset);
474}
475
476#define AMAP_GET_BITS(_struct, field, ptr) \
477 amap_get(ptr, \
478 offsetof(_struct, field)/32, \
479 amap_mask(sizeof(((_struct *)0)->field)), \
480 AMAP_BIT_OFFSET(_struct, field))
481
482#define be_dws_cpu_to_le(wrb, len) swap_dws(wrb, len)
483#define be_dws_le_to_cpu(wrb, len) swap_dws(wrb, len)
484static inline void swap_dws(void *wrb, int len)
485{
486#ifdef __BIG_ENDIAN
487 u32 *dw = wrb;
488 BUG_ON(len % 4);
489 do {
490 *dw = cpu_to_le32(*dw);
491 dw++;
492 len -= 4;
493 } while (len);
494#endif /* __BIG_ENDIAN */
495}
496
497static inline u8 is_tcp_pkt(struct sk_buff *skb)
498{
499 u8 val = 0;
500
501 if (ip_hdr(skb)->version == 4)
502 val = (ip_hdr(skb)->protocol == IPPROTO_TCP);
503 else if (ip_hdr(skb)->version == 6)
504 val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_TCP);
505
506 return val;
507}
508
509static inline u8 is_udp_pkt(struct sk_buff *skb)
510{
511 u8 val = 0;
512
513 if (ip_hdr(skb)->version == 4)
514 val = (ip_hdr(skb)->protocol == IPPROTO_UDP);
515 else if (ip_hdr(skb)->version == 6)
516 val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_UDP);
517
518 return val;
519}
520
Sarveshwar Bandi344dbf12010-07-09 01:43:55 +0000521static inline void be_check_sriov_fn_type(struct be_adapter *adapter)
522{
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000523 u32 sli_intf;
Sarveshwar Bandi344dbf12010-07-09 01:43:55 +0000524
Ajit Khapardeb0060582011-04-06 18:08:01 +0000525 pci_read_config_dword(adapter->pdev, SLI_INTF_REG_OFFSET, &sli_intf);
526 adapter->is_virtfn = (sli_intf & SLI_INTF_FT_MASK) ? 1 : 0;
Sarveshwar Bandi344dbf12010-07-09 01:43:55 +0000527}
528
Ajit Khaparde6d87f5c2010-08-25 00:32:33 +0000529static inline void be_vf_eth_addr_generate(struct be_adapter *adapter, u8 *mac)
530{
531 u32 addr;
532
533 addr = jhash(adapter->netdev->dev_addr, ETH_ALEN, 0);
534
535 mac[5] = (u8)(addr & 0xFF);
536 mac[4] = (u8)((addr >> 8) & 0xFF);
537 mac[3] = (u8)((addr >> 16) & 0xFF);
Ajit Khaparde7a2414a2011-02-11 13:36:18 +0000538 /* Use the OUI from the current MAC address */
539 memcpy(mac, adapter->netdev->dev_addr, 3);
Ajit Khaparde6d87f5c2010-08-25 00:32:33 +0000540}
541
Ajit Khaparde4b972912011-04-06 18:07:43 +0000542static inline bool be_multi_rxq(const struct be_adapter *adapter)
543{
544 return adapter->num_rx_qs > 1;
545}
546
Sathya Perla6589ade2011-11-10 19:18:00 +0000547static inline bool be_error(struct be_adapter *adapter)
548{
549 return adapter->eeh_err || adapter->ue_detected || adapter->fw_timeout;
550}
551
Sathya Perla8788fdc2009-07-27 22:52:03 +0000552extern void be_cq_notify(struct be_adapter *adapter, u16 qid, bool arm,
Sathya Perla5fb379e2009-06-18 00:02:59 +0000553 u16 num_popped);
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000554extern void be_link_status_update(struct be_adapter *adapter, u8 link_status);
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000555extern void be_parse_stats(struct be_adapter *adapter);
Ajit Khaparde84517482009-09-04 03:12:16 +0000556extern int be_load_fw(struct be_adapter *adapter, u8 *func);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700557#endif /* BE_H */