blob: efa306bb19c94081288ca320a3ca83bc77df48d9 [file] [log] [blame]
Jani Nikula4e646492013-08-27 15:12:20 +03001/*
2 * Copyright © 2013 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Author: Jani Nikula <jani.nikula@intel.com>
24 */
25
26#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080027#include <drm/drm_atomic_helper.h>
Jani Nikula4e646492013-08-27 15:12:20 +030028#include <drm/drm_crtc.h>
29#include <drm/drm_edid.h>
30#include <drm/i915_drm.h>
Jani Nikula593e0622015-01-23 15:30:56 +020031#include <drm/drm_panel.h>
Jani Nikula7e9804f2015-01-16 14:27:23 +020032#include <drm/drm_mipi_dsi.h>
Jani Nikula4e646492013-08-27 15:12:20 +030033#include <linux/slab.h>
Shobhit Kumarfc45e822015-06-26 14:32:09 +053034#include <linux/gpio/consumer.h>
Jani Nikula4e646492013-08-27 15:12:20 +030035#include "i915_drv.h"
36#include "intel_drv.h"
37#include "intel_dsi.h"
Jani Nikula4e646492013-08-27 15:12:20 +030038
Jani Nikula593e0622015-01-23 15:30:56 +020039static const struct {
40 u16 panel_id;
41 struct drm_panel * (*init)(struct intel_dsi *intel_dsi, u16 panel_id);
42} intel_dsi_drivers[] = {
Shobhit Kumar2ab8b452014-05-23 21:35:27 +053043 {
44 .panel_id = MIPI_DSI_GENERIC_PANEL_ID,
Jani Nikula593e0622015-01-23 15:30:56 +020045 .init = vbt_panel_init,
Shobhit Kumar2ab8b452014-05-23 21:35:27 +053046 },
Jani Nikula4e646492013-08-27 15:12:20 +030047};
48
Ramalingam C130b62f2016-04-19 13:48:13 +053049/* return pixels equvalent to txbyteclkhs */
50static u16 pixels_from_txbyteclkhs(u16 clk_hs, int bpp, int lane_count,
51 u16 burst_mode_ratio)
52{
53 return DIV_ROUND_UP((clk_hs * lane_count * 8 * 100),
54 (bpp * burst_mode_ratio));
55}
56
Ramalingam C43367ec2016-04-07 14:36:06 +053057enum mipi_dsi_pixel_format pixel_format_from_register_bits(u32 fmt)
58{
59 /* It just so happens the VBT matches register contents. */
60 switch (fmt) {
61 case VID_MODE_FORMAT_RGB888:
62 return MIPI_DSI_FMT_RGB888;
63 case VID_MODE_FORMAT_RGB666:
64 return MIPI_DSI_FMT_RGB666;
65 case VID_MODE_FORMAT_RGB666_PACKED:
66 return MIPI_DSI_FMT_RGB666_PACKED;
67 case VID_MODE_FORMAT_RGB565:
68 return MIPI_DSI_FMT_RGB565;
69 default:
70 MISSING_CASE(fmt);
71 return MIPI_DSI_FMT_RGB666;
72 }
73}
74
Jani Nikula7f6a6a42015-01-16 14:27:19 +020075static void wait_for_dsi_fifo_empty(struct intel_dsi *intel_dsi, enum port port)
Jani Nikula3b1808b2015-01-16 14:27:18 +020076{
77 struct drm_encoder *encoder = &intel_dsi->base.base;
78 struct drm_device *dev = encoder->dev;
79 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula3b1808b2015-01-16 14:27:18 +020080 u32 mask;
81
82 mask = LP_CTRL_FIFO_EMPTY | HS_CTRL_FIFO_EMPTY |
83 LP_DATA_FIFO_EMPTY | HS_DATA_FIFO_EMPTY;
84
85 if (wait_for((I915_READ(MIPI_GEN_FIFO_STAT(port)) & mask) == mask, 100))
86 DRM_ERROR("DPI FIFOs are not empty\n");
87}
88
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020089static void write_data(struct drm_i915_private *dev_priv,
90 i915_reg_t reg,
Jani Nikula7e9804f2015-01-16 14:27:23 +020091 const u8 *data, u32 len)
92{
93 u32 i, j;
94
95 for (i = 0; i < len; i += 4) {
96 u32 val = 0;
97
98 for (j = 0; j < min_t(u32, len - i, 4); j++)
99 val |= *data++ << 8 * j;
100
101 I915_WRITE(reg, val);
102 }
103}
104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200105static void read_data(struct drm_i915_private *dev_priv,
106 i915_reg_t reg,
Jani Nikula7e9804f2015-01-16 14:27:23 +0200107 u8 *data, u32 len)
108{
109 u32 i, j;
110
111 for (i = 0; i < len; i += 4) {
112 u32 val = I915_READ(reg);
113
114 for (j = 0; j < min_t(u32, len - i, 4); j++)
115 *data++ = val >> 8 * j;
116 }
117}
118
119static ssize_t intel_dsi_host_transfer(struct mipi_dsi_host *host,
120 const struct mipi_dsi_msg *msg)
121{
122 struct intel_dsi_host *intel_dsi_host = to_intel_dsi_host(host);
123 struct drm_device *dev = intel_dsi_host->intel_dsi->base.base.dev;
124 struct drm_i915_private *dev_priv = dev->dev_private;
125 enum port port = intel_dsi_host->port;
126 struct mipi_dsi_packet packet;
127 ssize_t ret;
128 const u8 *header, *data;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200129 i915_reg_t data_reg, ctrl_reg;
130 u32 data_mask, ctrl_mask;
Jani Nikula7e9804f2015-01-16 14:27:23 +0200131
132 ret = mipi_dsi_create_packet(&packet, msg);
133 if (ret < 0)
134 return ret;
135
136 header = packet.header;
137 data = packet.payload;
138
139 if (msg->flags & MIPI_DSI_MSG_USE_LPM) {
140 data_reg = MIPI_LP_GEN_DATA(port);
141 data_mask = LP_DATA_FIFO_FULL;
142 ctrl_reg = MIPI_LP_GEN_CTRL(port);
143 ctrl_mask = LP_CTRL_FIFO_FULL;
144 } else {
145 data_reg = MIPI_HS_GEN_DATA(port);
146 data_mask = HS_DATA_FIFO_FULL;
147 ctrl_reg = MIPI_HS_GEN_CTRL(port);
148 ctrl_mask = HS_CTRL_FIFO_FULL;
149 }
150
151 /* note: this is never true for reads */
152 if (packet.payload_length) {
153
154 if (wait_for((I915_READ(MIPI_GEN_FIFO_STAT(port)) & data_mask) == 0, 50))
155 DRM_ERROR("Timeout waiting for HS/LP DATA FIFO !full\n");
156
157 write_data(dev_priv, data_reg, packet.payload,
158 packet.payload_length);
159 }
160
161 if (msg->rx_len) {
162 I915_WRITE(MIPI_INTR_STAT(port), GEN_READ_DATA_AVAIL);
163 }
164
165 if (wait_for((I915_READ(MIPI_GEN_FIFO_STAT(port)) & ctrl_mask) == 0, 50)) {
166 DRM_ERROR("Timeout waiting for HS/LP CTRL FIFO !full\n");
167 }
168
169 I915_WRITE(ctrl_reg, header[2] << 16 | header[1] << 8 | header[0]);
170
171 /* ->rx_len is set only for reads */
172 if (msg->rx_len) {
173 data_mask = GEN_READ_DATA_AVAIL;
174 if (wait_for((I915_READ(MIPI_INTR_STAT(port)) & data_mask) == data_mask, 50))
175 DRM_ERROR("Timeout waiting for read data.\n");
176
177 read_data(dev_priv, data_reg, msg->rx_buf, msg->rx_len);
178 }
179
180 /* XXX: fix for reads and writes */
181 return 4 + packet.payload_length;
182}
183
184static int intel_dsi_host_attach(struct mipi_dsi_host *host,
185 struct mipi_dsi_device *dsi)
186{
187 return 0;
188}
189
190static int intel_dsi_host_detach(struct mipi_dsi_host *host,
191 struct mipi_dsi_device *dsi)
192{
193 return 0;
194}
195
196static const struct mipi_dsi_host_ops intel_dsi_host_ops = {
197 .attach = intel_dsi_host_attach,
198 .detach = intel_dsi_host_detach,
199 .transfer = intel_dsi_host_transfer,
200};
201
202static struct intel_dsi_host *intel_dsi_host_init(struct intel_dsi *intel_dsi,
203 enum port port)
204{
205 struct intel_dsi_host *host;
206 struct mipi_dsi_device *device;
207
208 host = kzalloc(sizeof(*host), GFP_KERNEL);
209 if (!host)
210 return NULL;
211
212 host->base.ops = &intel_dsi_host_ops;
213 host->intel_dsi = intel_dsi;
214 host->port = port;
215
216 /*
217 * We should call mipi_dsi_host_register(&host->base) here, but we don't
218 * have a host->dev, and we don't have OF stuff either. So just use the
219 * dsi framework as a library and hope for the best. Create the dsi
220 * devices by ourselves here too. Need to be careful though, because we
221 * don't initialize any of the driver model devices here.
222 */
223 device = kzalloc(sizeof(*device), GFP_KERNEL);
224 if (!device) {
225 kfree(host);
226 return NULL;
227 }
228
229 device->host = &host->base;
230 host->device = device;
231
232 return host;
233}
234
Jani Nikulaa2581a92015-01-16 14:27:26 +0200235/*
236 * send a video mode command
237 *
238 * XXX: commands with data in MIPI_DPI_DATA?
239 */
240static int dpi_send_cmd(struct intel_dsi *intel_dsi, u32 cmd, bool hs,
241 enum port port)
242{
243 struct drm_encoder *encoder = &intel_dsi->base.base;
244 struct drm_device *dev = encoder->dev;
245 struct drm_i915_private *dev_priv = dev->dev_private;
246 u32 mask;
247
248 /* XXX: pipe, hs */
249 if (hs)
250 cmd &= ~DPI_LP_MODE;
251 else
252 cmd |= DPI_LP_MODE;
253
254 /* clear bit */
255 I915_WRITE(MIPI_INTR_STAT(port), SPL_PKT_SENT_INTERRUPT);
256
257 /* XXX: old code skips write if control unchanged */
258 if (cmd == I915_READ(MIPI_DPI_CONTROL(port)))
259 DRM_ERROR("Same special packet %02x twice in a row.\n", cmd);
260
261 I915_WRITE(MIPI_DPI_CONTROL(port), cmd);
262
263 mask = SPL_PKT_SENT_INTERRUPT;
264 if (wait_for((I915_READ(MIPI_INTR_STAT(port)) & mask) == mask, 100))
265 DRM_ERROR("Video mode command 0x%08x send failed.\n", cmd);
266
267 return 0;
268}
269
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530270static void band_gap_reset(struct drm_i915_private *dev_priv)
Shobhit Kumar4ce8c9a2013-08-27 15:12:24 +0300271{
Ville Syrjäläa5805162015-05-26 20:42:30 +0300272 mutex_lock(&dev_priv->sb_lock);
Shobhit Kumar4ce8c9a2013-08-27 15:12:24 +0300273
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530274 vlv_flisdsi_write(dev_priv, 0x08, 0x0001);
275 vlv_flisdsi_write(dev_priv, 0x0F, 0x0005);
276 vlv_flisdsi_write(dev_priv, 0x0F, 0x0025);
277 udelay(150);
278 vlv_flisdsi_write(dev_priv, 0x0F, 0x0000);
279 vlv_flisdsi_write(dev_priv, 0x08, 0x0000);
Shobhit Kumar4ce8c9a2013-08-27 15:12:24 +0300280
Ville Syrjäläa5805162015-05-26 20:42:30 +0300281 mutex_unlock(&dev_priv->sb_lock);
Shobhit Kumar4ce8c9a2013-08-27 15:12:24 +0300282}
283
Jani Nikula4e646492013-08-27 15:12:20 +0300284static inline bool is_vid_mode(struct intel_dsi *intel_dsi)
285{
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530286 return intel_dsi->operation_mode == INTEL_DSI_VIDEO_MODE;
Jani Nikula4e646492013-08-27 15:12:20 +0300287}
288
289static inline bool is_cmd_mode(struct intel_dsi *intel_dsi)
290{
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530291 return intel_dsi->operation_mode == INTEL_DSI_COMMAND_MODE;
Jani Nikula4e646492013-08-27 15:12:20 +0300292}
293
Jani Nikula4e646492013-08-27 15:12:20 +0300294static bool intel_dsi_compute_config(struct intel_encoder *encoder,
Jani Nikulaa65347b2015-11-27 12:21:46 +0200295 struct intel_crtc_state *pipe_config)
Jani Nikula4e646492013-08-27 15:12:20 +0300296{
Jani Nikula4d1de972016-03-18 17:05:42 +0200297 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
Jani Nikula4e646492013-08-27 15:12:20 +0300298 struct intel_dsi *intel_dsi = container_of(encoder, struct intel_dsi,
299 base);
300 struct intel_connector *intel_connector = intel_dsi->attached_connector;
Ville Syrjäläf4ee2652016-04-12 22:14:37 +0300301 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
302 const struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Jani Nikulaa65347b2015-11-27 12:21:46 +0200303 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300304 int ret;
Jani Nikula4e646492013-08-27 15:12:20 +0300305
306 DRM_DEBUG_KMS("\n");
307
Jani Nikulaa65347b2015-11-27 12:21:46 +0200308 pipe_config->has_dsi_encoder = true;
309
Ville Syrjäläf4ee2652016-04-12 22:14:37 +0300310 if (fixed_mode) {
Jani Nikula4e646492013-08-27 15:12:20 +0300311 intel_fixed_panel_mode(fixed_mode, adjusted_mode);
312
Ville Syrjäläf4ee2652016-04-12 22:14:37 +0300313 if (HAS_GMCH_DISPLAY(dev_priv))
314 intel_gmch_panel_fitting(crtc, pipe_config,
315 intel_connector->panel.fitting_mode);
316 else
317 intel_pch_panel_fitting(crtc, pipe_config,
318 intel_connector->panel.fitting_mode);
319 }
320
Shobhit Kumarf573de52014-07-30 20:32:37 +0530321 /* DSI uses short packets for sync events, so clear mode flags for DSI */
322 adjusted_mode->flags = 0;
323
Jani Nikula4d1de972016-03-18 17:05:42 +0200324 if (IS_BROXTON(dev_priv)) {
325 /* Dual link goes to DSI transcoder A. */
326 if (intel_dsi->ports == BIT(PORT_C))
327 pipe_config->cpu_transcoder = TRANSCODER_DSI_C;
328 else
329 pipe_config->cpu_transcoder = TRANSCODER_DSI_A;
330 }
331
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300332 ret = intel_compute_dsi_pll(encoder, pipe_config);
333 if (ret)
334 return false;
335
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +0300336 pipe_config->clock_set = true;
337
Jani Nikula4e646492013-08-27 15:12:20 +0300338 return true;
339}
340
Shashank Sharma37ab0812015-09-01 19:41:42 +0530341static void bxt_dsi_device_ready(struct intel_encoder *encoder)
Gaurav K Singh5505a242014-12-04 10:58:47 +0530342{
Shashank Sharma37ab0812015-09-01 19:41:42 +0530343 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
Gaurav K Singh5505a242014-12-04 10:58:47 +0530344 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Gaurav K Singh369602d2014-12-05 14:09:28 +0530345 enum port port;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530346 u32 val;
Gaurav K Singh5505a242014-12-04 10:58:47 +0530347
Shashank Sharma37ab0812015-09-01 19:41:42 +0530348 DRM_DEBUG_KMS("\n");
Gaurav K Singha9da9bc2014-12-05 14:13:41 +0530349
Shashank Sharma37ab0812015-09-01 19:41:42 +0530350 /* Exit Low power state in 4 steps*/
Gaurav K Singh369602d2014-12-05 14:09:28 +0530351 for_each_dsi_port(port, intel_dsi->ports) {
Gaurav K Singh369602d2014-12-05 14:09:28 +0530352
Shashank Sharma37ab0812015-09-01 19:41:42 +0530353 /* 1. Enable MIPI PHY transparent latch */
354 val = I915_READ(BXT_MIPI_PORT_CTRL(port));
355 I915_WRITE(BXT_MIPI_PORT_CTRL(port), val | LP_OUTPUT_HOLD);
356 usleep_range(2000, 2500);
357
358 /* 2. Enter ULPS */
359 val = I915_READ(MIPI_DEVICE_READY(port));
360 val &= ~ULPS_STATE_MASK;
361 val |= (ULPS_STATE_ENTER | DEVICE_READY);
362 I915_WRITE(MIPI_DEVICE_READY(port), val);
363 usleep_range(2, 3);
364
365 /* 3. Exit ULPS */
366 val = I915_READ(MIPI_DEVICE_READY(port));
367 val &= ~ULPS_STATE_MASK;
368 val |= (ULPS_STATE_EXIT | DEVICE_READY);
369 I915_WRITE(MIPI_DEVICE_READY(port), val);
370 usleep_range(1000, 1500);
371
372 /* Clear ULPS and set device ready */
373 val = I915_READ(MIPI_DEVICE_READY(port));
374 val &= ~ULPS_STATE_MASK;
375 val |= DEVICE_READY;
376 I915_WRITE(MIPI_DEVICE_READY(port), val);
Gaurav K Singh369602d2014-12-05 14:09:28 +0530377 }
Gaurav K Singh5505a242014-12-04 10:58:47 +0530378}
379
Shashank Sharma37ab0812015-09-01 19:41:42 +0530380static void vlv_dsi_device_ready(struct intel_encoder *encoder)
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530381{
382 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530383 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
384 enum port port;
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530385 u32 val;
386
387 DRM_DEBUG_KMS("\n");
388
Ville Syrjäläa5805162015-05-26 20:42:30 +0300389 mutex_lock(&dev_priv->sb_lock);
Shobhit Kumar2095f9f2014-04-09 13:59:30 +0530390 /* program rcomp for compliance, reduce from 50 ohms to 45 ohms
391 * needed everytime after power gate */
392 vlv_flisdsi_write(dev_priv, 0x04, 0x0004);
Ville Syrjäläa5805162015-05-26 20:42:30 +0300393 mutex_unlock(&dev_priv->sb_lock);
Shobhit Kumar2095f9f2014-04-09 13:59:30 +0530394
395 /* bandgap reset is needed after everytime we do power gate */
396 band_gap_reset(dev_priv);
397
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530398 for_each_dsi_port(port, intel_dsi->ports) {
Shobhit Kumaraceb3652014-07-03 16:35:41 +0530399
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530400 I915_WRITE(MIPI_DEVICE_READY(port), ULPS_STATE_ENTER);
401 usleep_range(2500, 3000);
Shobhit Kumaraceb3652014-07-03 16:35:41 +0530402
Gaurav K Singhbf344e82014-12-07 16:13:54 +0530403 /* Enable MIPI PHY transparent latch
404 * Common bit for both MIPI Port A & MIPI Port C
405 * No similar bit in MIPI Port C reg
406 */
Shobhit Kumar4ba7d932015-02-05 17:08:45 +0530407 val = I915_READ(MIPI_PORT_CTRL(PORT_A));
Gaurav K Singhbf344e82014-12-07 16:13:54 +0530408 I915_WRITE(MIPI_PORT_CTRL(PORT_A), val | LP_OUTPUT_HOLD);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530409 usleep_range(1000, 1500);
Shobhit Kumaraceb3652014-07-03 16:35:41 +0530410
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530411 I915_WRITE(MIPI_DEVICE_READY(port), ULPS_STATE_EXIT);
412 usleep_range(2500, 3000);
413
414 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY);
415 usleep_range(2500, 3000);
416 }
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530417}
Jani Nikula4e646492013-08-27 15:12:20 +0300418
Shashank Sharma37ab0812015-09-01 19:41:42 +0530419static void intel_dsi_device_ready(struct intel_encoder *encoder)
420{
421 struct drm_device *dev = encoder->base.dev;
422
Wayne Boyer666a4532015-12-09 12:29:35 -0800423 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Shashank Sharma37ab0812015-09-01 19:41:42 +0530424 vlv_dsi_device_ready(encoder);
425 else if (IS_BROXTON(dev))
426 bxt_dsi_device_ready(encoder);
427}
428
429static void intel_dsi_port_enable(struct intel_encoder *encoder)
430{
431 struct drm_device *dev = encoder->base.dev;
432 struct drm_i915_private *dev_priv = dev->dev_private;
433 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
434 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
435 enum port port;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530436
437 if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200438 u32 temp;
439
Shashank Sharma37ab0812015-09-01 19:41:42 +0530440 temp = I915_READ(VLV_CHICKEN_3);
441 temp &= ~PIXEL_OVERLAP_CNT_MASK |
442 intel_dsi->pixel_overlap <<
443 PIXEL_OVERLAP_CNT_SHIFT;
444 I915_WRITE(VLV_CHICKEN_3, temp);
445 }
446
447 for_each_dsi_port(port, intel_dsi->ports) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200448 i915_reg_t port_ctrl = IS_BROXTON(dev) ?
449 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port);
450 u32 temp;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530451
452 temp = I915_READ(port_ctrl);
453
454 temp &= ~LANE_CONFIGURATION_MASK;
455 temp &= ~DUAL_LINK_MODE_MASK;
456
Jani Nikula701d25b2016-03-18 17:05:43 +0200457 if (intel_dsi->ports == (BIT(PORT_A) | BIT(PORT_C))) {
Shashank Sharma37ab0812015-09-01 19:41:42 +0530458 temp |= (intel_dsi->dual_link - 1)
459 << DUAL_LINK_MODE_SHIFT;
460 temp |= intel_crtc->pipe ?
461 LANE_CONFIGURATION_DUAL_LINK_B :
462 LANE_CONFIGURATION_DUAL_LINK_A;
463 }
464 /* assert ip_tg_enable signal */
465 I915_WRITE(port_ctrl, temp | DPI_ENABLE);
466 POSTING_READ(port_ctrl);
467 }
468}
469
470static void intel_dsi_port_disable(struct intel_encoder *encoder)
471{
472 struct drm_device *dev = encoder->base.dev;
473 struct drm_i915_private *dev_priv = dev->dev_private;
474 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
475 enum port port;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530476
477 for_each_dsi_port(port, intel_dsi->ports) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200478 i915_reg_t port_ctrl = IS_BROXTON(dev) ?
479 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port);
480 u32 temp;
481
Shashank Sharma37ab0812015-09-01 19:41:42 +0530482 /* de-assert ip_tg_enable signal */
Shashank Sharmab389a452015-09-01 19:41:44 +0530483 temp = I915_READ(port_ctrl);
484 I915_WRITE(port_ctrl, temp & ~DPI_ENABLE);
485 POSTING_READ(port_ctrl);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530486 }
487}
488
Jani Nikula4e646492013-08-27 15:12:20 +0300489static void intel_dsi_enable(struct intel_encoder *encoder)
490{
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530491 struct drm_device *dev = encoder->base.dev;
492 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula4e646492013-08-27 15:12:20 +0300493 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Jani Nikula4934b652015-01-22 15:01:35 +0200494 enum port port;
Jani Nikula4e646492013-08-27 15:12:20 +0300495
496 DRM_DEBUG_KMS("\n");
497
Jani Nikula4934b652015-01-22 15:01:35 +0200498 if (is_cmd_mode(intel_dsi)) {
499 for_each_dsi_port(port, intel_dsi->ports)
500 I915_WRITE(MIPI_MAX_RETURN_PKT_SIZE(port), 8 * 4);
501 } else {
Jani Nikula4e646492013-08-27 15:12:20 +0300502 msleep(20); /* XXX */
Jani Nikulaf03e4172015-01-16 14:27:16 +0200503 for_each_dsi_port(port, intel_dsi->ports)
Jani Nikulaa2581a92015-01-16 14:27:26 +0200504 dpi_send_cmd(intel_dsi, TURN_ON, false, port);
Jani Nikula4e646492013-08-27 15:12:20 +0300505 msleep(100);
506
Jani Nikula593e0622015-01-23 15:30:56 +0200507 drm_panel_enable(intel_dsi->panel);
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530508
Jani Nikula7f6a6a42015-01-16 14:27:19 +0200509 for_each_dsi_port(port, intel_dsi->ports)
510 wait_for_dsi_fifo_empty(intel_dsi, port);
Shobhit Kumar13813082014-07-12 17:17:22 +0530511
Gaurav K Singh5505a242014-12-04 10:58:47 +0530512 intel_dsi_port_enable(encoder);
Jani Nikula4e646492013-08-27 15:12:20 +0300513 }
Shobhit Kumarb029e662015-06-26 14:32:10 +0530514
515 intel_panel_enable_backlight(intel_dsi->attached_connector);
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530516}
Jani Nikula4e646492013-08-27 15:12:20 +0300517
Jani Nikulae3488e72015-11-27 12:21:44 +0200518static void intel_dsi_prepare(struct intel_encoder *intel_encoder);
519
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530520static void intel_dsi_pre_enable(struct intel_encoder *encoder)
521{
Shobhit Kumar20e5bf62014-04-09 13:59:32 +0530522 struct drm_device *dev = encoder->base.dev;
523 struct drm_i915_private *dev_priv = dev->dev_private;
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530524 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300525 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Jani Nikula7f6a6a42015-01-16 14:27:19 +0200526 enum port port;
Shobhit Kumar20e5bf62014-04-09 13:59:32 +0530527 u32 tmp;
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530528
529 DRM_DEBUG_KMS("\n");
530
Ville Syrjäläf00b5682016-03-15 16:40:03 +0200531 /*
532 * The BIOS may leave the PLL in a wonky state where it doesn't
533 * lock. It needs to be fully powered down to fix it.
534 */
535 intel_disable_dsi_pll(encoder);
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300536 intel_enable_dsi_pll(encoder, crtc->config);
Ville Syrjäläf00b5682016-03-15 16:40:03 +0200537
Ramalingam C58d4d322016-02-03 18:20:46 +0530538 intel_dsi_prepare(encoder);
Jani Nikulae3488e72015-11-27 12:21:44 +0200539
Shobhit Kumarfc45e822015-06-26 14:32:09 +0530540 /* Panel Enable over CRC PMIC */
541 if (intel_dsi->gpio_panel)
542 gpiod_set_value_cansleep(intel_dsi->gpio_panel, 1);
543
544 msleep(intel_dsi->panel_on_delay);
545
Wayne Boyer666a4532015-12-09 12:29:35 -0800546 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +0300547 /* Disable DPOunit clock gating, can stall pipe */
Shashank Sharma37ab0812015-09-01 19:41:42 +0530548 tmp = I915_READ(DSPCLK_GATE_D);
549 tmp |= DPOUNIT_CLOCK_GATE_DISABLE;
550 I915_WRITE(DSPCLK_GATE_D, tmp);
551 }
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530552
553 /* put device in ready state */
554 intel_dsi_device_ready(encoder);
555
Jani Nikula593e0622015-01-23 15:30:56 +0200556 drm_panel_prepare(intel_dsi->panel);
Shobhit Kumar20e5bf62014-04-09 13:59:32 +0530557
Jani Nikula7f6a6a42015-01-16 14:27:19 +0200558 for_each_dsi_port(port, intel_dsi->ports)
559 wait_for_dsi_fifo_empty(intel_dsi, port);
Shobhit Kumar13813082014-07-12 17:17:22 +0530560
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530561 /* Enable port in pre-enable phase itself because as per hw team
562 * recommendation, port should be enabled befor plane & pipe */
563 intel_dsi_enable(encoder);
564}
565
566static void intel_dsi_enable_nop(struct intel_encoder *encoder)
567{
568 DRM_DEBUG_KMS("\n");
569
570 /* for DSI port enable has to be done before pipe
571 * and plane enable, so port enable is done in
572 * pre_enable phase itself unlike other encoders
573 */
Jani Nikula4e646492013-08-27 15:12:20 +0300574}
575
Imre Deakc315faf2014-05-27 19:00:09 +0300576static void intel_dsi_pre_disable(struct intel_encoder *encoder)
577{
578 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Jani Nikulaf03e4172015-01-16 14:27:16 +0200579 enum port port;
Imre Deakc315faf2014-05-27 19:00:09 +0300580
581 DRM_DEBUG_KMS("\n");
582
Shobhit Kumarb029e662015-06-26 14:32:10 +0530583 intel_panel_disable_backlight(intel_dsi->attached_connector);
584
Imre Deakc315faf2014-05-27 19:00:09 +0300585 if (is_vid_mode(intel_dsi)) {
586 /* Send Shutdown command to the panel in LP mode */
Jani Nikulaf03e4172015-01-16 14:27:16 +0200587 for_each_dsi_port(port, intel_dsi->ports)
Jani Nikulaa2581a92015-01-16 14:27:26 +0200588 dpi_send_cmd(intel_dsi, SHUTDOWN, false, port);
Imre Deakc315faf2014-05-27 19:00:09 +0300589 msleep(10);
590 }
591}
592
Jani Nikula4e646492013-08-27 15:12:20 +0300593static void intel_dsi_disable(struct intel_encoder *encoder)
594{
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530595 struct drm_device *dev = encoder->base.dev;
596 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula4e646492013-08-27 15:12:20 +0300597 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530598 enum port port;
Jani Nikula4e646492013-08-27 15:12:20 +0300599 u32 temp;
600
601 DRM_DEBUG_KMS("\n");
602
Jani Nikula4e646492013-08-27 15:12:20 +0300603 if (is_vid_mode(intel_dsi)) {
Jani Nikula7f6a6a42015-01-16 14:27:19 +0200604 for_each_dsi_port(port, intel_dsi->ports)
605 wait_for_dsi_fifo_empty(intel_dsi, port);
Shobhit Kumar13813082014-07-12 17:17:22 +0530606
Gaurav K Singh5505a242014-12-04 10:58:47 +0530607 intel_dsi_port_disable(encoder);
Jani Nikula4e646492013-08-27 15:12:20 +0300608 msleep(2);
609 }
610
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530611 for_each_dsi_port(port, intel_dsi->ports) {
612 /* Panel commands can be sent when clock is in LP11 */
613 I915_WRITE(MIPI_DEVICE_READY(port), 0x0);
Shobhit Kumar339023e2014-04-09 13:59:34 +0530614
Shashank Sharmab389a452015-09-01 19:41:44 +0530615 intel_dsi_reset_clocks(encoder, port);
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530616 I915_WRITE(MIPI_EOT_DISABLE(port), CLOCKSTOP);
Shobhit Kumar339023e2014-04-09 13:59:34 +0530617
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530618 temp = I915_READ(MIPI_DSI_FUNC_PRG(port));
619 temp &= ~VID_MODE_FORMAT_MASK;
620 I915_WRITE(MIPI_DSI_FUNC_PRG(port), temp);
Shobhit Kumar339023e2014-04-09 13:59:34 +0530621
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530622 I915_WRITE(MIPI_DEVICE_READY(port), 0x1);
623 }
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530624 /* if disable packets are sent before sending shutdown packet then in
625 * some next enable sequence send turn on packet error is observed */
Jani Nikula593e0622015-01-23 15:30:56 +0200626 drm_panel_disable(intel_dsi->panel);
Shobhit Kumar13813082014-07-12 17:17:22 +0530627
Jani Nikula7f6a6a42015-01-16 14:27:19 +0200628 for_each_dsi_port(port, intel_dsi->ports)
629 wait_for_dsi_fifo_empty(intel_dsi, port);
Jani Nikula4e646492013-08-27 15:12:20 +0300630}
631
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530632static void intel_dsi_clear_device_ready(struct intel_encoder *encoder)
Jani Nikula4e646492013-08-27 15:12:20 +0300633{
Shashank Sharmab389a452015-09-01 19:41:44 +0530634 struct drm_device *dev = encoder->base.dev;
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530635 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530636 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
637 enum port port;
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530638
Jani Nikula4e646492013-08-27 15:12:20 +0300639 DRM_DEBUG_KMS("\n");
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530640 for_each_dsi_port(port, intel_dsi->ports) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200641 /* Common bit for both MIPI Port A & MIPI Port C on VLV/CHV */
642 i915_reg_t port_ctrl = IS_BROXTON(dev) ?
643 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(PORT_A);
644 u32 val;
ymohanmabe4fc042013-08-27 23:40:56 +0300645
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530646 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY |
647 ULPS_STATE_ENTER);
648 usleep_range(2000, 2500);
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530649
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530650 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY |
651 ULPS_STATE_EXIT);
652 usleep_range(2000, 2500);
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530653
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530654 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY |
655 ULPS_STATE_ENTER);
656 usleep_range(2000, 2500);
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530657
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530658 /* Wait till Clock lanes are in LP-00 state for MIPI Port A
659 * only. MIPI Port C has no similar bit for checking
660 */
Shashank Sharmab389a452015-09-01 19:41:44 +0530661 if (wait_for(((I915_READ(port_ctrl) & AFE_LATCHOUT)
662 == 0x00000), 30))
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530663 DRM_ERROR("DSI LP not going Low\n");
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530664
Shashank Sharmab389a452015-09-01 19:41:44 +0530665 /* Disable MIPI PHY transparent latch */
666 val = I915_READ(port_ctrl);
667 I915_WRITE(port_ctrl, val & ~LP_OUTPUT_HOLD);
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530668 usleep_range(1000, 1500);
Shobhit Kumaraceb3652014-07-03 16:35:41 +0530669
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530670 I915_WRITE(MIPI_DEVICE_READY(port), 0x00);
671 usleep_range(2000, 2500);
672 }
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530673
Shashank Sharmafe88fc62015-09-01 19:41:39 +0530674 intel_disable_dsi_pll(encoder);
Jani Nikula4e646492013-08-27 15:12:20 +0300675}
Shobhit Kumar20e5bf62014-04-09 13:59:32 +0530676
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530677static void intel_dsi_post_disable(struct intel_encoder *encoder)
678{
Shobhit Kumar20e5bf62014-04-09 13:59:32 +0530679 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530680 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
681
682 DRM_DEBUG_KMS("\n");
683
Imre Deakc315faf2014-05-27 19:00:09 +0300684 intel_dsi_disable(encoder);
685
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530686 intel_dsi_clear_device_ready(encoder);
687
Uma Shankard6e3af52016-02-18 13:49:26 +0200688 if (!IS_BROXTON(dev_priv)) {
689 u32 val;
690
691 val = I915_READ(DSPCLK_GATE_D);
692 val &= ~DPOUNIT_CLOCK_GATE_DISABLE;
693 I915_WRITE(DSPCLK_GATE_D, val);
694 }
Shobhit Kumar20e5bf62014-04-09 13:59:32 +0530695
Jani Nikula593e0622015-01-23 15:30:56 +0200696 drm_panel_unprepare(intel_dsi->panel);
Shobhit Kumardf38e652014-04-14 11:18:26 +0530697
698 msleep(intel_dsi->panel_off_delay);
Shobhit Kumarfc45e822015-06-26 14:32:09 +0530699
700 /* Panel Disable over CRC PMIC */
701 if (intel_dsi->gpio_panel)
702 gpiod_set_value_cansleep(intel_dsi->gpio_panel, 0);
Ville Syrjälä1d5c65e2016-04-18 19:17:51 +0300703
704 /*
705 * FIXME As we do with eDP, just make a note of the time here
706 * and perform the wait before the next panel power on.
707 */
708 msleep(intel_dsi->panel_pwr_cycle_delay);
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530709}
Jani Nikula4e646492013-08-27 15:12:20 +0300710
711static bool intel_dsi_get_hw_state(struct intel_encoder *encoder,
712 enum pipe *pipe)
713{
714 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
Gaurav K Singhc0beefd2014-12-09 10:59:20 +0530715 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
716 struct drm_device *dev = encoder->base.dev;
Imre Deak6d129be2014-03-05 16:20:54 +0200717 enum intel_display_power_domain power_domain;
Jani Nikulae7d7cad2014-11-14 16:54:21 +0200718 enum port port;
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200719 bool active = false;
Jani Nikula4e646492013-08-27 15:12:20 +0300720
721 DRM_DEBUG_KMS("\n");
722
Imre Deak6d129be2014-03-05 16:20:54 +0200723 power_domain = intel_display_port_power_domain(encoder);
Imre Deak3f3f42b2016-02-12 18:55:19 +0200724 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +0200725 return false;
726
Imre Deakdb18b6a2016-03-24 12:41:40 +0200727 /*
728 * On Broxton the PLL needs to be enabled with a valid divider
729 * configuration, otherwise accessing DSI registers will hang the
730 * machine. See BSpec North Display Engine registers/MIPI[BXT].
731 */
732 if (IS_BROXTON(dev_priv) && !intel_dsi_pll_is_enabled(dev_priv))
733 goto out_put_power;
734
Jani Nikula4e646492013-08-27 15:12:20 +0300735 /* XXX: this only works for one DSI output */
Gaurav K Singhc0beefd2014-12-09 10:59:20 +0530736 for_each_dsi_port(port, intel_dsi->ports) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200737 i915_reg_t ctrl_reg = IS_BROXTON(dev) ?
738 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port);
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200739 bool enabled = I915_READ(ctrl_reg) & DPI_ENABLE;
Jani Nikula4e646492013-08-27 15:12:20 +0300740
Jani Nikulae6f57782016-04-15 15:47:31 +0300741 /*
742 * Due to some hardware limitations on VLV/CHV, the DPI enable
743 * bit in port C control register does not get set. As a
744 * workaround, check pipe B conf instead.
Gaurav K Singhc0beefd2014-12-09 10:59:20 +0530745 */
Jani Nikulae6f57782016-04-15 15:47:31 +0300746 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) && port == PORT_C)
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200747 enabled = I915_READ(PIPECONF(PIPE_B)) & PIPECONF_ENABLE;
Gaurav K Singhc0beefd2014-12-09 10:59:20 +0530748
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200749 /* Try command mode if video mode not enabled */
750 if (!enabled) {
751 u32 tmp = I915_READ(MIPI_DSI_FUNC_PRG(port));
752 enabled = tmp & CMD_MODE_DATA_WIDTH_MASK;
Jani Nikula4e646492013-08-27 15:12:20 +0300753 }
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200754
755 if (!enabled)
756 continue;
757
758 if (!(I915_READ(MIPI_DEVICE_READY(port)) & DEVICE_READY))
759 continue;
760
Jani Nikula6b93e9c2016-03-15 21:51:12 +0200761 if (IS_BROXTON(dev_priv)) {
762 u32 tmp = I915_READ(MIPI_CTRL(port));
763 tmp &= BXT_PIPE_SELECT_MASK;
764 tmp >>= BXT_PIPE_SELECT_SHIFT;
765
766 if (WARN_ON(tmp > PIPE_C))
767 continue;
768
769 *pipe = tmp;
770 } else {
771 *pipe = port == PORT_A ? PIPE_A : PIPE_B;
772 }
773
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200774 active = true;
775 break;
Jani Nikula4e646492013-08-27 15:12:20 +0300776 }
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200777
Imre Deakdb18b6a2016-03-24 12:41:40 +0200778out_put_power:
Imre Deak3f3f42b2016-02-12 18:55:19 +0200779 intel_display_power_put(dev_priv, power_domain);
Jani Nikula4e646492013-08-27 15:12:20 +0300780
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200781 return active;
Jani Nikula4e646492013-08-27 15:12:20 +0300782}
783
Ramalingam C6f0e7532016-04-07 14:36:07 +0530784static void bxt_dsi_get_pipe_config(struct intel_encoder *encoder,
785 struct intel_crtc_state *pipe_config)
786{
787 struct drm_device *dev = encoder->base.dev;
788 struct drm_i915_private *dev_priv = dev->dev_private;
789 struct drm_display_mode *adjusted_mode =
790 &pipe_config->base.adjusted_mode;
791 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Ramalingam C130b62f2016-04-19 13:48:13 +0530792 unsigned int lane_count = intel_dsi->lane_count;
Ramalingam C6f0e7532016-04-07 14:36:07 +0530793 unsigned int bpp, fmt;
794 enum port port;
Ramalingam C130b62f2016-04-19 13:48:13 +0530795 u16 hactive, hfp, hsync, hbp, vfp, vsync, vbp;
Ramalingam C6f0e7532016-04-07 14:36:07 +0530796
797 /*
798 * Atleast one port is active as encoder->get_config called only if
799 * encoder->get_hw_state() returns true.
800 */
801 for_each_dsi_port(port, intel_dsi->ports) {
802 if (I915_READ(BXT_MIPI_PORT_CTRL(port)) & DPI_ENABLE)
803 break;
804 }
805
806 fmt = I915_READ(MIPI_DSI_FUNC_PRG(port)) & VID_MODE_FORMAT_MASK;
807 pipe_config->pipe_bpp =
808 mipi_dsi_pixel_format_to_bpp(
809 pixel_format_from_register_bits(fmt));
810 bpp = pipe_config->pipe_bpp;
811
812 /* In terms of pixels */
813 adjusted_mode->crtc_hdisplay =
814 I915_READ(BXT_MIPI_TRANS_HACTIVE(port));
815 adjusted_mode->crtc_vdisplay =
816 I915_READ(BXT_MIPI_TRANS_VACTIVE(port));
817 adjusted_mode->crtc_vtotal =
818 I915_READ(BXT_MIPI_TRANS_VTOTAL(port));
819
Ramalingam C130b62f2016-04-19 13:48:13 +0530820 hactive = adjusted_mode->crtc_hdisplay;
821 hfp = I915_READ(MIPI_HFP_COUNT(port));
822
Ramalingam C6f0e7532016-04-07 14:36:07 +0530823 /*
Ramalingam C130b62f2016-04-19 13:48:13 +0530824 * Meaningful for video mode non-burst sync pulse mode only,
825 * can be zero for non-burst sync events and burst modes
Ramalingam C6f0e7532016-04-07 14:36:07 +0530826 */
Ramalingam C130b62f2016-04-19 13:48:13 +0530827 hsync = I915_READ(MIPI_HSYNC_PADDING_COUNT(port));
828 hbp = I915_READ(MIPI_HBP_COUNT(port));
829
830 /* harizontal values are in terms of high speed byte clock */
831 hfp = pixels_from_txbyteclkhs(hfp, bpp, lane_count,
832 intel_dsi->burst_mode_ratio);
833 hsync = pixels_from_txbyteclkhs(hsync, bpp, lane_count,
834 intel_dsi->burst_mode_ratio);
835 hbp = pixels_from_txbyteclkhs(hbp, bpp, lane_count,
836 intel_dsi->burst_mode_ratio);
837
838 if (intel_dsi->dual_link) {
839 hfp *= 2;
840 hsync *= 2;
841 hbp *= 2;
842 }
Ramalingam C6f0e7532016-04-07 14:36:07 +0530843
844 /* vertical values are in terms of lines */
845 vfp = I915_READ(MIPI_VFP_COUNT(port));
846 vsync = I915_READ(MIPI_VSYNC_PADDING_COUNT(port));
847 vbp = I915_READ(MIPI_VBP_COUNT(port));
848
Ramalingam C130b62f2016-04-19 13:48:13 +0530849 adjusted_mode->crtc_htotal = hactive + hfp + hsync + hbp;
850 adjusted_mode->crtc_hsync_start = hfp + adjusted_mode->crtc_hdisplay;
851 adjusted_mode->crtc_hsync_end = hsync + adjusted_mode->crtc_hsync_start;
Ramalingam C6f0e7532016-04-07 14:36:07 +0530852 adjusted_mode->crtc_hblank_start = adjusted_mode->crtc_hdisplay;
Ramalingam C130b62f2016-04-19 13:48:13 +0530853 adjusted_mode->crtc_hblank_end = adjusted_mode->crtc_htotal;
Ramalingam C6f0e7532016-04-07 14:36:07 +0530854
Ramalingam C130b62f2016-04-19 13:48:13 +0530855 adjusted_mode->crtc_vsync_start = vfp + adjusted_mode->crtc_vdisplay;
856 adjusted_mode->crtc_vsync_end = vsync + adjusted_mode->crtc_vsync_start;
Ramalingam C6f0e7532016-04-07 14:36:07 +0530857 adjusted_mode->crtc_vblank_start = adjusted_mode->crtc_vdisplay;
858 adjusted_mode->crtc_vblank_end = adjusted_mode->crtc_vtotal;
859}
860
861
Jani Nikula4e646492013-08-27 15:12:20 +0300862static void intel_dsi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200863 struct intel_crtc_state *pipe_config)
Jani Nikula4e646492013-08-27 15:12:20 +0300864{
Ramalingam C6f0e7532016-04-07 14:36:07 +0530865 struct drm_device *dev = encoder->base.dev;
Jani Nikulad7d85d82016-01-08 12:45:39 +0200866 u32 pclk;
Jani Nikula4e646492013-08-27 15:12:20 +0300867 DRM_DEBUG_KMS("\n");
868
Jani Nikulaa65347b2015-11-27 12:21:46 +0200869 pipe_config->has_dsi_encoder = true;
870
Ramalingam C6f0e7532016-04-07 14:36:07 +0530871 if (IS_BROXTON(dev))
872 bxt_dsi_get_pipe_config(encoder, pipe_config);
873
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300874 pclk = intel_dsi_get_pclk(encoder, pipe_config->pipe_bpp,
875 pipe_config);
Shobhit Kumarf573de52014-07-30 20:32:37 +0530876 if (!pclk)
877 return;
878
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200879 pipe_config->base.adjusted_mode.crtc_clock = pclk;
Shobhit Kumarf573de52014-07-30 20:32:37 +0530880 pipe_config->port_clock = pclk;
Jani Nikula4e646492013-08-27 15:12:20 +0300881}
882
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000883static enum drm_mode_status
884intel_dsi_mode_valid(struct drm_connector *connector,
885 struct drm_display_mode *mode)
Jani Nikula4e646492013-08-27 15:12:20 +0300886{
887 struct intel_connector *intel_connector = to_intel_connector(connector);
Ville Syrjäläf4ee2652016-04-12 22:14:37 +0300888 const struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Mika Kahola759a1e92015-08-18 14:37:01 +0300889 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
Jani Nikula4e646492013-08-27 15:12:20 +0300890
891 DRM_DEBUG_KMS("\n");
892
893 if (mode->flags & DRM_MODE_FLAG_DBLSCAN) {
894 DRM_DEBUG_KMS("MODE_NO_DBLESCAN\n");
895 return MODE_NO_DBLESCAN;
896 }
897
898 if (fixed_mode) {
899 if (mode->hdisplay > fixed_mode->hdisplay)
900 return MODE_PANEL;
901 if (mode->vdisplay > fixed_mode->vdisplay)
902 return MODE_PANEL;
Mika Kahola759a1e92015-08-18 14:37:01 +0300903 if (fixed_mode->clock > max_dotclk)
904 return MODE_CLOCK_HIGH;
Jani Nikula4e646492013-08-27 15:12:20 +0300905 }
906
Jani Nikula36d21f42015-01-16 14:27:20 +0200907 return MODE_OK;
Jani Nikula4e646492013-08-27 15:12:20 +0300908}
909
910/* return txclkesc cycles in terms of divider and duration in us */
911static u16 txclkesc(u32 divider, unsigned int us)
912{
913 switch (divider) {
914 case ESCAPE_CLOCK_DIVIDER_1:
915 default:
916 return 20 * us;
917 case ESCAPE_CLOCK_DIVIDER_2:
918 return 10 * us;
919 case ESCAPE_CLOCK_DIVIDER_4:
920 return 5 * us;
921 }
922}
923
924/* return pixels in terms of txbyteclkhs */
Shobhit Kumar7f0c8602014-07-30 20:34:57 +0530925static u16 txbyteclkhs(u16 pixels, int bpp, int lane_count,
926 u16 burst_mode_ratio)
Jani Nikula4e646492013-08-27 15:12:20 +0300927{
Shobhit Kumar7f0c8602014-07-30 20:34:57 +0530928 return DIV_ROUND_UP(DIV_ROUND_UP(pixels * bpp * burst_mode_ratio,
Daniel Vetter7f3de832014-07-30 22:34:27 +0200929 8 * 100), lane_count);
Jani Nikula4e646492013-08-27 15:12:20 +0300930}
931
932static void set_dsi_timings(struct drm_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300933 const struct drm_display_mode *adjusted_mode)
Jani Nikula4e646492013-08-27 15:12:20 +0300934{
935 struct drm_device *dev = encoder->dev;
936 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula4e646492013-08-27 15:12:20 +0300937 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
Gaurav K Singhaa102d22014-12-04 10:58:54 +0530938 enum port port;
Jani Nikula1e78aa02016-03-16 12:21:40 +0200939 unsigned int bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format);
Jani Nikula4e646492013-08-27 15:12:20 +0300940 unsigned int lane_count = intel_dsi->lane_count;
941
942 u16 hactive, hfp, hsync, hbp, vfp, vsync, vbp;
943
Ville Syrjäläaad941d2015-09-25 16:38:56 +0300944 hactive = adjusted_mode->crtc_hdisplay;
945 hfp = adjusted_mode->crtc_hsync_start - adjusted_mode->crtc_hdisplay;
946 hsync = adjusted_mode->crtc_hsync_end - adjusted_mode->crtc_hsync_start;
947 hbp = adjusted_mode->crtc_htotal - adjusted_mode->crtc_hsync_end;
Jani Nikula4e646492013-08-27 15:12:20 +0300948
Gaurav K Singhaa102d22014-12-04 10:58:54 +0530949 if (intel_dsi->dual_link) {
950 hactive /= 2;
951 if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK)
952 hactive += intel_dsi->pixel_overlap;
953 hfp /= 2;
954 hsync /= 2;
955 hbp /= 2;
956 }
957
Ville Syrjäläaad941d2015-09-25 16:38:56 +0300958 vfp = adjusted_mode->crtc_vsync_start - adjusted_mode->crtc_vdisplay;
959 vsync = adjusted_mode->crtc_vsync_end - adjusted_mode->crtc_vsync_start;
960 vbp = adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vsync_end;
Jani Nikula4e646492013-08-27 15:12:20 +0300961
962 /* horizontal values are in terms of high speed byte clock */
Shobhit Kumar7f0c8602014-07-30 20:34:57 +0530963 hactive = txbyteclkhs(hactive, bpp, lane_count,
Daniel Vetter7f3de832014-07-30 22:34:27 +0200964 intel_dsi->burst_mode_ratio);
Shobhit Kumar7f0c8602014-07-30 20:34:57 +0530965 hfp = txbyteclkhs(hfp, bpp, lane_count, intel_dsi->burst_mode_ratio);
966 hsync = txbyteclkhs(hsync, bpp, lane_count,
Daniel Vetter7f3de832014-07-30 22:34:27 +0200967 intel_dsi->burst_mode_ratio);
Shobhit Kumar7f0c8602014-07-30 20:34:57 +0530968 hbp = txbyteclkhs(hbp, bpp, lane_count, intel_dsi->burst_mode_ratio);
Jani Nikula4e646492013-08-27 15:12:20 +0300969
Gaurav K Singhaa102d22014-12-04 10:58:54 +0530970 for_each_dsi_port(port, intel_dsi->ports) {
Shashank Sharmad2e08c02015-09-01 19:41:40 +0530971 if (IS_BROXTON(dev)) {
972 /*
973 * Program hdisplay and vdisplay on MIPI transcoder.
974 * This is different from calculated hactive and
975 * vactive, as they are calculated per channel basis,
976 * whereas these values should be based on resolution.
977 */
978 I915_WRITE(BXT_MIPI_TRANS_HACTIVE(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +0300979 adjusted_mode->crtc_hdisplay);
Shashank Sharmad2e08c02015-09-01 19:41:40 +0530980 I915_WRITE(BXT_MIPI_TRANS_VACTIVE(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +0300981 adjusted_mode->crtc_vdisplay);
Shashank Sharmad2e08c02015-09-01 19:41:40 +0530982 I915_WRITE(BXT_MIPI_TRANS_VTOTAL(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +0300983 adjusted_mode->crtc_vtotal);
Shashank Sharmad2e08c02015-09-01 19:41:40 +0530984 }
985
Gaurav K Singhaa102d22014-12-04 10:58:54 +0530986 I915_WRITE(MIPI_HACTIVE_AREA_COUNT(port), hactive);
987 I915_WRITE(MIPI_HFP_COUNT(port), hfp);
Jani Nikula4e646492013-08-27 15:12:20 +0300988
Gaurav K Singhaa102d22014-12-04 10:58:54 +0530989 /* meaningful for video mode non-burst sync pulse mode only,
990 * can be zero for non-burst sync events and burst modes */
991 I915_WRITE(MIPI_HSYNC_PADDING_COUNT(port), hsync);
992 I915_WRITE(MIPI_HBP_COUNT(port), hbp);
Jani Nikula4e646492013-08-27 15:12:20 +0300993
Gaurav K Singhaa102d22014-12-04 10:58:54 +0530994 /* vertical values are in terms of lines */
995 I915_WRITE(MIPI_VFP_COUNT(port), vfp);
996 I915_WRITE(MIPI_VSYNC_PADDING_COUNT(port), vsync);
997 I915_WRITE(MIPI_VBP_COUNT(port), vbp);
998 }
Jani Nikula4e646492013-08-27 15:12:20 +0300999}
1000
Jani Nikula1e78aa02016-03-16 12:21:40 +02001001static u32 pixel_format_to_reg(enum mipi_dsi_pixel_format fmt)
1002{
1003 switch (fmt) {
1004 case MIPI_DSI_FMT_RGB888:
1005 return VID_MODE_FORMAT_RGB888;
1006 case MIPI_DSI_FMT_RGB666:
1007 return VID_MODE_FORMAT_RGB666;
1008 case MIPI_DSI_FMT_RGB666_PACKED:
1009 return VID_MODE_FORMAT_RGB666_PACKED;
1010 case MIPI_DSI_FMT_RGB565:
1011 return VID_MODE_FORMAT_RGB565;
1012 default:
1013 MISSING_CASE(fmt);
1014 return VID_MODE_FORMAT_RGB666;
1015 }
1016}
1017
Daniel Vetter07e4fb92014-04-24 23:54:59 +02001018static void intel_dsi_prepare(struct intel_encoder *intel_encoder)
Jani Nikula4e646492013-08-27 15:12:20 +03001019{
1020 struct drm_encoder *encoder = &intel_encoder->base;
1021 struct drm_device *dev = encoder->dev;
1022 struct drm_i915_private *dev_priv = dev->dev_private;
1023 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
1024 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03001025 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301026 enum port port;
Jani Nikula1e78aa02016-03-16 12:21:40 +02001027 unsigned int bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format);
Jani Nikula4e646492013-08-27 15:12:20 +03001028 u32 val, tmp;
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301029 u16 mode_hdisplay;
Jani Nikula4e646492013-08-27 15:12:20 +03001030
Jani Nikulae7d7cad2014-11-14 16:54:21 +02001031 DRM_DEBUG_KMS("pipe %c\n", pipe_name(intel_crtc->pipe));
Jani Nikula4e646492013-08-27 15:12:20 +03001032
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001033 mode_hdisplay = adjusted_mode->crtc_hdisplay;
Jani Nikula4e646492013-08-27 15:12:20 +03001034
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301035 if (intel_dsi->dual_link) {
1036 mode_hdisplay /= 2;
1037 if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK)
1038 mode_hdisplay += intel_dsi->pixel_overlap;
1039 }
Jani Nikula4e646492013-08-27 15:12:20 +03001040
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301041 for_each_dsi_port(port, intel_dsi->ports) {
Wayne Boyer666a4532015-12-09 12:29:35 -08001042 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301043 /*
1044 * escape clock divider, 20MHz, shared for A and C.
1045 * device ready must be off when doing this! txclkesc?
1046 */
1047 tmp = I915_READ(MIPI_CTRL(PORT_A));
1048 tmp &= ~ESCAPE_CLOCK_DIVIDER_MASK;
1049 I915_WRITE(MIPI_CTRL(PORT_A), tmp |
1050 ESCAPE_CLOCK_DIVIDER_1);
Jani Nikula4e646492013-08-27 15:12:20 +03001051
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301052 /* read request priority is per pipe */
1053 tmp = I915_READ(MIPI_CTRL(port));
1054 tmp &= ~READ_REQUEST_PRIORITY_MASK;
1055 I915_WRITE(MIPI_CTRL(port), tmp |
1056 READ_REQUEST_PRIORITY_HIGH);
1057 } else if (IS_BROXTON(dev)) {
Deepak M56c48972015-12-09 20:14:04 +05301058 enum pipe pipe = intel_crtc->pipe;
1059
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301060 tmp = I915_READ(MIPI_CTRL(port));
1061 tmp &= ~BXT_PIPE_SELECT_MASK;
1062
Deepak M56c48972015-12-09 20:14:04 +05301063 tmp |= BXT_PIPE_SELECT(pipe);
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301064 I915_WRITE(MIPI_CTRL(port), tmp);
1065 }
Jani Nikula4e646492013-08-27 15:12:20 +03001066
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301067 /* XXX: why here, why like this? handling in irq handler?! */
1068 I915_WRITE(MIPI_INTR_STAT(port), 0xffffffff);
1069 I915_WRITE(MIPI_INTR_EN(port), 0xffffffff);
1070
1071 I915_WRITE(MIPI_DPHY_PARAM(port), intel_dsi->dphy_reg);
1072
1073 I915_WRITE(MIPI_DPI_RESOLUTION(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001074 adjusted_mode->crtc_vdisplay << VERTICAL_ADDRESS_SHIFT |
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301075 mode_hdisplay << HORIZONTAL_ADDRESS_SHIFT);
1076 }
Jani Nikula4e646492013-08-27 15:12:20 +03001077
1078 set_dsi_timings(encoder, adjusted_mode);
1079
1080 val = intel_dsi->lane_count << DATA_LANES_PRG_REG_SHIFT;
1081 if (is_cmd_mode(intel_dsi)) {
1082 val |= intel_dsi->channel << CMD_MODE_CHANNEL_NUMBER_SHIFT;
1083 val |= CMD_MODE_DATA_WIDTH_8_BIT; /* XXX */
1084 } else {
1085 val |= intel_dsi->channel << VID_MODE_CHANNEL_NUMBER_SHIFT;
Jani Nikula1e78aa02016-03-16 12:21:40 +02001086 val |= pixel_format_to_reg(intel_dsi->pixel_format);
Jani Nikula4e646492013-08-27 15:12:20 +03001087 }
Jani Nikula4e646492013-08-27 15:12:20 +03001088
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301089 tmp = 0;
Shobhit Kumarf1c79f12014-04-09 13:59:33 +05301090 if (intel_dsi->eotp_pkt == 0)
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301091 tmp |= EOT_DISABLE;
Shobhit Kumarf1c79f12014-04-09 13:59:33 +05301092 if (intel_dsi->clock_stop)
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301093 tmp |= CLOCKSTOP;
Jani Nikula4e646492013-08-27 15:12:20 +03001094
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301095 for_each_dsi_port(port, intel_dsi->ports) {
1096 I915_WRITE(MIPI_DSI_FUNC_PRG(port), val);
Jani Nikula4e646492013-08-27 15:12:20 +03001097
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301098 /* timeouts for recovery. one frame IIUC. if counter expires,
1099 * EOT and stop state. */
Shobhit Kumarcf4dbd22014-04-14 11:18:25 +05301100
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301101 /*
1102 * In burst mode, value greater than one DPI line Time in byte
1103 * clock (txbyteclkhs) To timeout this timer 1+ of the above
1104 * said value is recommended.
1105 *
1106 * In non-burst mode, Value greater than one DPI frame time in
1107 * byte clock(txbyteclkhs) To timeout this timer 1+ of the above
1108 * said value is recommended.
1109 *
1110 * In DBI only mode, value greater than one DBI frame time in
1111 * byte clock(txbyteclkhs) To timeout this timer 1+ of the above
1112 * said value is recommended.
1113 */
Jani Nikula4e646492013-08-27 15:12:20 +03001114
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301115 if (is_vid_mode(intel_dsi) &&
1116 intel_dsi->video_mode_format == VIDEO_MODE_BURST) {
1117 I915_WRITE(MIPI_HS_TX_TIMEOUT(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001118 txbyteclkhs(adjusted_mode->crtc_htotal, bpp,
Ville Syrjälä124abe02015-09-08 13:40:45 +03001119 intel_dsi->lane_count,
1120 intel_dsi->burst_mode_ratio) + 1);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301121 } else {
1122 I915_WRITE(MIPI_HS_TX_TIMEOUT(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001123 txbyteclkhs(adjusted_mode->crtc_vtotal *
1124 adjusted_mode->crtc_htotal,
Ville Syrjälä124abe02015-09-08 13:40:45 +03001125 bpp, intel_dsi->lane_count,
1126 intel_dsi->burst_mode_ratio) + 1);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301127 }
1128 I915_WRITE(MIPI_LP_RX_TIMEOUT(port), intel_dsi->lp_rx_timeout);
1129 I915_WRITE(MIPI_TURN_AROUND_TIMEOUT(port),
1130 intel_dsi->turn_arnd_val);
1131 I915_WRITE(MIPI_DEVICE_RESET_TIMER(port),
1132 intel_dsi->rst_timer_val);
Jani Nikula4e646492013-08-27 15:12:20 +03001133
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301134 /* dphy stuff */
Jani Nikula4e646492013-08-27 15:12:20 +03001135
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301136 /* in terms of low power clock */
1137 I915_WRITE(MIPI_INIT_COUNT(port),
1138 txclkesc(intel_dsi->escape_clk_div, 100));
Jani Nikula4e646492013-08-27 15:12:20 +03001139
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301140 if (IS_BROXTON(dev) && (!intel_dsi->dual_link)) {
1141 /*
1142 * BXT spec says write MIPI_INIT_COUNT for
1143 * both the ports, even if only one is
1144 * getting used. So write the other port
1145 * if not in dual link mode.
1146 */
1147 I915_WRITE(MIPI_INIT_COUNT(port ==
1148 PORT_A ? PORT_C : PORT_A),
1149 intel_dsi->init_count);
1150 }
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301151
1152 /* recovery disables */
Shobhit Kumar87c54d02015-02-03 12:17:35 +05301153 I915_WRITE(MIPI_EOT_DISABLE(port), tmp);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301154
1155 /* in terms of low power clock */
1156 I915_WRITE(MIPI_INIT_COUNT(port), intel_dsi->init_count);
1157
1158 /* in terms of txbyteclkhs. actual high to low switch +
1159 * MIPI_STOP_STATE_STALL * MIPI_LP_BYTECLK.
1160 *
1161 * XXX: write MIPI_STOP_STATE_STALL?
1162 */
1163 I915_WRITE(MIPI_HIGH_LOW_SWITCH_COUNT(port),
1164 intel_dsi->hs_to_lp_count);
1165
1166 /* XXX: low power clock equivalence in terms of byte clock.
1167 * the number of byte clocks occupied in one low power clock.
1168 * based on txbyteclkhs and txclkesc.
1169 * txclkesc time / txbyteclk time * (105 + MIPI_STOP_STATE_STALL
1170 * ) / 105.???
1171 */
1172 I915_WRITE(MIPI_LP_BYTECLK(port), intel_dsi->lp_byte_clk);
1173
1174 /* the bw essential for transmitting 16 long packets containing
1175 * 252 bytes meant for dcs write memory command is programmed in
1176 * this register in terms of byte clocks. based on dsi transfer
1177 * rate and the number of lanes configured the time taken to
1178 * transmit 16 long packets in a dsi stream varies. */
1179 I915_WRITE(MIPI_DBI_BW_CTRL(port), intel_dsi->bw_timer);
1180
1181 I915_WRITE(MIPI_CLK_LANE_SWITCH_TIME_CNT(port),
1182 intel_dsi->clk_lp_to_hs_count << LP_HS_SSW_CNT_SHIFT |
1183 intel_dsi->clk_hs_to_lp_count << HS_LP_PWR_SW_CNT_SHIFT);
1184
1185 if (is_vid_mode(intel_dsi))
1186 /* Some panels might have resolution which is not a
1187 * multiple of 64 like 1366 x 768. Enable RANDOM
1188 * resolution support for such panels by default */
1189 I915_WRITE(MIPI_VIDEO_MODE_FORMAT(port),
1190 intel_dsi->video_frmt_cfg_bits |
1191 intel_dsi->video_mode_format |
1192 IP_TG_CONFIG |
1193 RANDOM_DPI_DISPLAY_RESOLUTION);
1194 }
Jani Nikula4e646492013-08-27 15:12:20 +03001195}
1196
1197static enum drm_connector_status
1198intel_dsi_detect(struct drm_connector *connector, bool force)
1199{
Jani Nikula36d21f42015-01-16 14:27:20 +02001200 return connector_status_connected;
Jani Nikula4e646492013-08-27 15:12:20 +03001201}
1202
1203static int intel_dsi_get_modes(struct drm_connector *connector)
1204{
1205 struct intel_connector *intel_connector = to_intel_connector(connector);
1206 struct drm_display_mode *mode;
1207
1208 DRM_DEBUG_KMS("\n");
1209
1210 if (!intel_connector->panel.fixed_mode) {
1211 DRM_DEBUG_KMS("no fixed mode\n");
1212 return 0;
1213 }
1214
1215 mode = drm_mode_duplicate(connector->dev,
1216 intel_connector->panel.fixed_mode);
1217 if (!mode) {
1218 DRM_DEBUG_KMS("drm_mode_duplicate failed\n");
1219 return 0;
1220 }
1221
1222 drm_mode_probed_add(connector, mode);
1223 return 1;
1224}
1225
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001226static int intel_dsi_set_property(struct drm_connector *connector,
1227 struct drm_property *property,
1228 uint64_t val)
1229{
1230 struct drm_device *dev = connector->dev;
1231 struct intel_connector *intel_connector = to_intel_connector(connector);
1232 struct drm_crtc *crtc;
1233 int ret;
1234
1235 ret = drm_object_property_set_value(&connector->base, property, val);
1236 if (ret)
1237 return ret;
1238
1239 if (property == dev->mode_config.scaling_mode_property) {
1240 if (val == DRM_MODE_SCALE_NONE) {
1241 DRM_DEBUG_KMS("no scaling not supported\n");
1242 return -EINVAL;
1243 }
Ville Syrjälä234126c2016-04-12 22:14:38 +03001244 if (HAS_GMCH_DISPLAY(dev) &&
1245 val == DRM_MODE_SCALE_CENTER) {
1246 DRM_DEBUG_KMS("centering not supported\n");
1247 return -EINVAL;
1248 }
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001249
1250 if (intel_connector->panel.fitting_mode == val)
1251 return 0;
1252
1253 intel_connector->panel.fitting_mode = val;
1254 }
1255
1256 crtc = intel_attached_encoder(connector)->base.crtc;
1257 if (crtc && crtc->state->enable) {
1258 /*
1259 * If the CRTC is enabled, the display will be changed
1260 * according to the new panel fitting mode.
1261 */
1262 intel_crtc_restore_mode(crtc);
1263 }
1264
1265 return 0;
1266}
1267
Jani Nikula593e0622015-01-23 15:30:56 +02001268static void intel_dsi_connector_destroy(struct drm_connector *connector)
Jani Nikula4e646492013-08-27 15:12:20 +03001269{
1270 struct intel_connector *intel_connector = to_intel_connector(connector);
1271
1272 DRM_DEBUG_KMS("\n");
1273 intel_panel_fini(&intel_connector->panel);
Jani Nikula4e646492013-08-27 15:12:20 +03001274 drm_connector_cleanup(connector);
1275 kfree(connector);
1276}
1277
Jani Nikula593e0622015-01-23 15:30:56 +02001278static void intel_dsi_encoder_destroy(struct drm_encoder *encoder)
1279{
1280 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
1281
1282 if (intel_dsi->panel) {
1283 drm_panel_detach(intel_dsi->panel);
1284 /* XXX: Logically this call belongs in the panel driver. */
1285 drm_panel_remove(intel_dsi->panel);
1286 }
Shobhit Kumarfc45e822015-06-26 14:32:09 +05301287
1288 /* dispose of the gpios */
1289 if (intel_dsi->gpio_panel)
1290 gpiod_put(intel_dsi->gpio_panel);
1291
Jani Nikula593e0622015-01-23 15:30:56 +02001292 intel_encoder_destroy(encoder);
1293}
1294
Jani Nikula4e646492013-08-27 15:12:20 +03001295static const struct drm_encoder_funcs intel_dsi_funcs = {
Jani Nikula593e0622015-01-23 15:30:56 +02001296 .destroy = intel_dsi_encoder_destroy,
Jani Nikula4e646492013-08-27 15:12:20 +03001297};
1298
1299static const struct drm_connector_helper_funcs intel_dsi_connector_helper_funcs = {
1300 .get_modes = intel_dsi_get_modes,
1301 .mode_valid = intel_dsi_mode_valid,
1302 .best_encoder = intel_best_encoder,
1303};
1304
1305static const struct drm_connector_funcs intel_dsi_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02001306 .dpms = drm_atomic_helper_connector_dpms,
Jani Nikula4e646492013-08-27 15:12:20 +03001307 .detect = intel_dsi_detect,
Jani Nikula593e0622015-01-23 15:30:56 +02001308 .destroy = intel_dsi_connector_destroy,
Jani Nikula4e646492013-08-27 15:12:20 +03001309 .fill_modes = drm_helper_probe_single_connector_modes,
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001310 .set_property = intel_dsi_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08001311 .atomic_get_property = intel_connector_atomic_get_property,
Matt Roperc6f95f22015-01-22 16:50:32 -08001312 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02001313 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Jani Nikula4e646492013-08-27 15:12:20 +03001314};
1315
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001316static void intel_dsi_add_properties(struct intel_connector *connector)
1317{
1318 struct drm_device *dev = connector->base.dev;
1319
1320 if (connector->panel.fixed_mode) {
1321 drm_mode_create_scaling_mode_property(dev);
1322 drm_object_attach_property(&connector->base.base,
1323 dev->mode_config.scaling_mode_property,
1324 DRM_MODE_SCALE_ASPECT);
1325 connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
1326 }
1327}
1328
Damien Lespiau4328633d2014-05-28 12:30:56 +01001329void intel_dsi_init(struct drm_device *dev)
Jani Nikula4e646492013-08-27 15:12:20 +03001330{
1331 struct intel_dsi *intel_dsi;
1332 struct intel_encoder *intel_encoder;
1333 struct drm_encoder *encoder;
1334 struct intel_connector *intel_connector;
1335 struct drm_connector *connector;
Jani Nikula593e0622015-01-23 15:30:56 +02001336 struct drm_display_mode *scan, *fixed_mode = NULL;
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301337 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula7e9804f2015-01-16 14:27:23 +02001338 enum port port;
Jani Nikula4e646492013-08-27 15:12:20 +03001339 unsigned int i;
1340
1341 DRM_DEBUG_KMS("\n");
1342
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301343 /* There is no detection method for MIPI so rely on VBT */
Jani Nikula7137aec2016-03-16 12:43:32 +02001344 if (!intel_bios_is_dsi_present(dev_priv, &port))
Damien Lespiau4328633d2014-05-28 12:30:56 +01001345 return;
Jani Nikula4e646492013-08-27 15:12:20 +03001346
Wayne Boyer666a4532015-12-09 12:29:35 -08001347 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301348 dev_priv->mipi_mmio_base = VLV_MIPI_BASE;
Shashank Sharmac6c794a2016-03-22 12:01:50 +02001349 } else if (IS_BROXTON(dev)) {
1350 dev_priv->mipi_mmio_base = BXT_MIPI_BASE;
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301351 } else {
1352 DRM_ERROR("Unsupported Mipi device to reg base");
Christoph Jaeger868d6652014-06-13 21:51:22 +02001353 return;
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301354 }
1355
Jani Nikula4e646492013-08-27 15:12:20 +03001356 intel_dsi = kzalloc(sizeof(*intel_dsi), GFP_KERNEL);
1357 if (!intel_dsi)
Damien Lespiau4328633d2014-05-28 12:30:56 +01001358 return;
Jani Nikula4e646492013-08-27 15:12:20 +03001359
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03001360 intel_connector = intel_connector_alloc();
Jani Nikula4e646492013-08-27 15:12:20 +03001361 if (!intel_connector) {
1362 kfree(intel_dsi);
Damien Lespiau4328633d2014-05-28 12:30:56 +01001363 return;
Jani Nikula4e646492013-08-27 15:12:20 +03001364 }
1365
1366 intel_encoder = &intel_dsi->base;
1367 encoder = &intel_encoder->base;
1368 intel_dsi->attached_connector = intel_connector;
1369
Jani Nikula4e646492013-08-27 15:12:20 +03001370 connector = &intel_connector->base;
1371
Ville Syrjälä13a3d912015-12-09 16:20:18 +02001372 drm_encoder_init(dev, encoder, &intel_dsi_funcs, DRM_MODE_ENCODER_DSI,
1373 NULL);
Jani Nikula4e646492013-08-27 15:12:20 +03001374
Jani Nikula4e646492013-08-27 15:12:20 +03001375 intel_encoder->compute_config = intel_dsi_compute_config;
Jani Nikula4e646492013-08-27 15:12:20 +03001376 intel_encoder->pre_enable = intel_dsi_pre_enable;
Shobhit Kumar2634fd72014-04-09 13:59:31 +05301377 intel_encoder->enable = intel_dsi_enable_nop;
Imre Deakc315faf2014-05-27 19:00:09 +03001378 intel_encoder->disable = intel_dsi_pre_disable;
Jani Nikula4e646492013-08-27 15:12:20 +03001379 intel_encoder->post_disable = intel_dsi_post_disable;
1380 intel_encoder->get_hw_state = intel_dsi_get_hw_state;
1381 intel_encoder->get_config = intel_dsi_get_config;
1382
1383 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak4932e2c2014-02-11 17:12:48 +02001384 intel_connector->unregister = intel_connector_unregister;
Jani Nikula4e646492013-08-27 15:12:20 +03001385
Jani Nikula2e85ab42016-03-18 17:05:44 +02001386 /*
1387 * On BYT/CHV, pipe A maps to MIPI DSI port A, pipe B maps to MIPI DSI
1388 * port C. BXT isn't limited like this.
1389 */
1390 if (IS_BROXTON(dev_priv))
1391 intel_encoder->crtc_mask = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C);
1392 else if (port == PORT_A)
Jani Nikula701d25b2016-03-18 17:05:43 +02001393 intel_encoder->crtc_mask = BIT(PIPE_A);
Jani Nikula7137aec2016-03-16 12:43:32 +02001394 else
Jani Nikula701d25b2016-03-18 17:05:43 +02001395 intel_encoder->crtc_mask = BIT(PIPE_B);
Jani Nikulae7d7cad2014-11-14 16:54:21 +02001396
Gaurav K Singh82425782015-08-03 15:45:32 +05301397 if (dev_priv->vbt.dsi.config->dual_link)
Jani Nikula701d25b2016-03-18 17:05:43 +02001398 intel_dsi->ports = BIT(PORT_A) | BIT(PORT_C);
Jani Nikula7137aec2016-03-16 12:43:32 +02001399 else
Jani Nikula701d25b2016-03-18 17:05:43 +02001400 intel_dsi->ports = BIT(port);
Gaurav K Singh82425782015-08-03 15:45:32 +05301401
Jani Nikula7e9804f2015-01-16 14:27:23 +02001402 /* Create a DSI host (and a device) for each port. */
1403 for_each_dsi_port(port, intel_dsi->ports) {
1404 struct intel_dsi_host *host;
1405
1406 host = intel_dsi_host_init(intel_dsi, port);
1407 if (!host)
1408 goto err;
1409
1410 intel_dsi->dsi_hosts[port] = host;
1411 }
1412
Jani Nikula593e0622015-01-23 15:30:56 +02001413 for (i = 0; i < ARRAY_SIZE(intel_dsi_drivers); i++) {
1414 intel_dsi->panel = intel_dsi_drivers[i].init(intel_dsi,
1415 intel_dsi_drivers[i].panel_id);
1416 if (intel_dsi->panel)
Jani Nikula4e646492013-08-27 15:12:20 +03001417 break;
1418 }
1419
Jani Nikula593e0622015-01-23 15:30:56 +02001420 if (!intel_dsi->panel) {
Jani Nikula4e646492013-08-27 15:12:20 +03001421 DRM_DEBUG_KMS("no device found\n");
1422 goto err;
1423 }
1424
Shobhit Kumarfc45e822015-06-26 14:32:09 +05301425 /*
1426 * In case of BYT with CRC PMIC, we need to use GPIO for
1427 * Panel control.
1428 */
1429 if (dev_priv->vbt.dsi.config->pwm_blc == PPS_BLC_PMIC) {
1430 intel_dsi->gpio_panel =
1431 gpiod_get(dev->dev, "panel", GPIOD_OUT_HIGH);
1432
1433 if (IS_ERR(intel_dsi->gpio_panel)) {
1434 DRM_ERROR("Failed to own gpio for panel control\n");
1435 intel_dsi->gpio_panel = NULL;
1436 }
1437 }
1438
Jani Nikula4e646492013-08-27 15:12:20 +03001439 intel_encoder->type = INTEL_OUTPUT_DSI;
Ville Syrjäläbc079e82014-03-03 16:15:28 +02001440 intel_encoder->cloneable = 0;
Jani Nikula4e646492013-08-27 15:12:20 +03001441 drm_connector_init(dev, connector, &intel_dsi_connector_funcs,
1442 DRM_MODE_CONNECTOR_DSI);
1443
1444 drm_connector_helper_add(connector, &intel_dsi_connector_helper_funcs);
1445
1446 connector->display_info.subpixel_order = SubPixelHorizontalRGB; /*XXX*/
1447 connector->interlace_allowed = false;
1448 connector->doublescan_allowed = false;
1449
1450 intel_connector_attach_encoder(intel_connector, intel_encoder);
1451
Jani Nikula593e0622015-01-23 15:30:56 +02001452 drm_panel_attach(intel_dsi->panel, connector);
1453
1454 mutex_lock(&dev->mode_config.mutex);
1455 drm_panel_get_modes(intel_dsi->panel);
1456 list_for_each_entry(scan, &connector->probed_modes, head) {
1457 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
1458 fixed_mode = drm_mode_duplicate(dev, scan);
1459 break;
1460 }
1461 }
1462 mutex_unlock(&dev->mode_config.mutex);
1463
Jani Nikula4e646492013-08-27 15:12:20 +03001464 if (!fixed_mode) {
1465 DRM_DEBUG_KMS("no fixed mode\n");
1466 goto err;
1467 }
1468
Vandana Kannan4b6ed682014-02-11 14:26:36 +05301469 intel_panel_init(&intel_connector->panel, fixed_mode, NULL);
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001470
1471 intel_dsi_add_properties(intel_connector);
1472
1473 drm_connector_register(connector);
1474
Shobhit Kumarb029e662015-06-26 14:32:10 +05301475 intel_panel_setup_backlight(connector, INVALID_PIPE);
Jani Nikula4e646492013-08-27 15:12:20 +03001476
Damien Lespiau4328633d2014-05-28 12:30:56 +01001477 return;
Jani Nikula4e646492013-08-27 15:12:20 +03001478
1479err:
1480 drm_encoder_cleanup(&intel_encoder->base);
1481 kfree(intel_dsi);
1482 kfree(intel_connector);
Jani Nikula4e646492013-08-27 15:12:20 +03001483}