blob: 89470bfca16075fcede6562b1e291ebbd4ecf6dc [file] [log] [blame]
Shawn Guo9daaf312011-10-17 08:42:17 +08001/*
2 * Copyright 2011 Freescale Semiconductor, Inc.
3 * Copyright 2011 Linaro Ltd.
4 *
5 * The code contained herein is licensed under the GNU General Public
6 * License. You may obtain a copy of the GNU General Public License
7 * Version 2 or later at the following locations:
8 *
9 * http://www.opensource.org/licenses/gpl-license.html
10 * http://www.gnu.org/copyleft/gpl.html
11 */
12
13/dts-v1/;
Shawn Guo36dffd82013-04-07 10:49:34 +080014#include "imx51.dtsi"
Shawn Guo9daaf312011-10-17 08:42:17 +080015
16/ {
17 model = "Freescale i.MX51 Babbage Board";
18 compatible = "fsl,imx51-babbage", "fsl,imx51";
19
Shawn Guo9daaf312011-10-17 08:42:17 +080020 memory {
21 reg = <0x90000000 0x20000000>;
22 };
23
Alexander Shiyan1c0daab2014-04-16 11:24:55 +040024 clocks {
25 ckih1 {
26 clock-frequency = <22579200>;
27 };
28
29 clk_26M: codec_clock {
30 compatible = "fixed-clock";
31 reg=<0>;
32 #clock-cells = <0>;
33 clock-frequency = <26000000>;
34 gpios = <&gpio4 26 GPIO_ACTIVE_LOW>;
35 };
36 };
37
Russell King17b50012013-11-03 11:23:34 +000038 display0: display@di0 {
Shawn Guobe4ccfc2012-12-31 11:32:48 +080039 compatible = "fsl,imx-parallel-display";
Shawn Guobe4ccfc2012-12-31 11:32:48 +080040 interface-pix-fmt = "rgb24";
41 pinctrl-names = "default";
Shawn Guo5a2a7d52013-11-04 16:05:37 +080042 pinctrl-0 = <&pinctrl_ipu_disp1>;
Fabio Estevam493a8632013-10-08 15:52:12 -030043 display-timings {
44 native-mode = <&timing0>;
45 timing0: dvi {
46 clock-frequency = <65000000>;
47 hactive = <1024>;
48 vactive = <768>;
49 hback-porch = <220>;
50 hfront-porch = <40>;
51 vback-porch = <21>;
52 vfront-porch = <7>;
53 hsync-len = <60>;
54 vsync-len = <10>;
55 };
56 };
Philipp Zabelde10e042014-03-05 10:20:59 +010057
58 port {
59 display0_in: endpoint {
60 remote-endpoint = <&ipu_di0_disp0>;
61 };
62 };
Shawn Guobe4ccfc2012-12-31 11:32:48 +080063 };
Sascha Hauerd6aef842012-11-12 15:39:01 +010064
Russell King17b50012013-11-03 11:23:34 +000065 display1: display@di1 {
Shawn Guobe4ccfc2012-12-31 11:32:48 +080066 compatible = "fsl,imx-parallel-display";
Shawn Guobe4ccfc2012-12-31 11:32:48 +080067 interface-pix-fmt = "rgb565";
68 pinctrl-names = "default";
Shawn Guo5a2a7d52013-11-04 16:05:37 +080069 pinctrl-0 = <&pinctrl_ipu_disp2>;
Fabio Estevam493a8632013-10-08 15:52:12 -030070 status = "disabled";
71 display-timings {
72 native-mode = <&timing1>;
73 timing1: claawvga {
74 clock-frequency = <27000000>;
75 hactive = <800>;
76 vactive = <480>;
77 hback-porch = <40>;
78 hfront-porch = <60>;
79 vback-porch = <10>;
80 vfront-porch = <10>;
81 hsync-len = <20>;
82 vsync-len = <10>;
83 hsync-active = <0>;
84 vsync-active = <0>;
85 de-active = <1>;
86 pixelclk-active = <0>;
87 };
88 };
Philipp Zabelde10e042014-03-05 10:20:59 +010089
90 port {
91 display1_in: endpoint {
92 remote-endpoint = <&ipu_di1_disp1>;
93 };
94 };
Shawn Guo9daaf312011-10-17 08:42:17 +080095 };
96
97 gpio-keys {
98 compatible = "gpio-keys";
Alexander Shiyan2ccc4472014-04-16 11:24:51 +040099 pinctrl-names = "default";
100 pinctrl-0 = <&pinctrl_gpio_keys>;
Shawn Guo9daaf312011-10-17 08:42:17 +0800101
102 power {
103 label = "Power Button";
Alexander Shiyanbdb3eec2013-11-19 15:47:27 +0400104 gpios = <&gpio2 21 GPIO_ACTIVE_HIGH>;
Alexander Shiyan02134e72014-04-16 11:24:53 +0400105 linux,code = <KEY_POWER>;
Shawn Guo9daaf312011-10-17 08:42:17 +0800106 gpio-key,wakeup;
107 };
108 };
Shawn Guoa15d9f82012-05-11 13:08:46 +0800109
Liu Yinga198af22014-02-10 15:05:46 +0800110 leds {
111 compatible = "gpio-leds";
112 pinctrl-names = "default";
113 pinctrl-0 = <&pinctrl_gpio_leds>;
114
115 led-diagnostic {
116 label = "diagnostic";
117 gpios = <&gpio2 6 GPIO_ACTIVE_HIGH>;
118 };
119 };
120
Fabio Estevam9bf206a2014-03-26 11:54:38 -0300121 regulators {
122 compatible = "simple-bus";
123 #address-cells = <1>;
124 #size-cells = <0>;
125
Alexander Shiyandb8235e2014-04-16 11:24:54 +0400126 reg_usbh1_vbus: regulator@0 {
Fabio Estevam9bf206a2014-03-26 11:54:38 -0300127 compatible = "regulator-fixed";
Alexander Shiyan2ccc4472014-04-16 11:24:51 +0400128 pinctrl-names = "default";
Alexander Shiyandb8235e2014-04-16 11:24:54 +0400129 pinctrl-0 = <&pinctrl_usbh1reg>;
Fabio Estevam9bf206a2014-03-26 11:54:38 -0300130 reg = <0>;
Alexander Shiyandb8235e2014-04-16 11:24:54 +0400131 regulator-name = "usbh1_vbus";
Fabio Estevam9bf206a2014-03-26 11:54:38 -0300132 regulator-min-microvolt = <5000000>;
133 regulator-max-microvolt = <5000000>;
Alexander Shiyan2ccc4472014-04-16 11:24:51 +0400134 gpio = <&gpio2 5 GPIO_ACTIVE_HIGH>;
Fabio Estevam9bf206a2014-03-26 11:54:38 -0300135 enable-active-high;
136 };
Alexander Shiyandb8235e2014-04-16 11:24:54 +0400137
138 reg_usbotg_vbus: regulator@1 {
139 compatible = "regulator-fixed";
140 pinctrl-names = "default";
141 pinctrl-0 = <&pinctrl_usbotgreg>;
142 reg = <1>;
143 regulator-name = "usbotg_vbus";
144 regulator-min-microvolt = <5000000>;
145 regulator-max-microvolt = <5000000>;
146 gpio = <&gpio1 7 GPIO_ACTIVE_HIGH>;
147 enable-active-high;
148 };
Fabio Estevam9bf206a2014-03-26 11:54:38 -0300149 };
150
Alexander Shiyan1c0daab2014-04-16 11:24:55 +0400151 sound {
152 compatible = "fsl,imx51-babbage-sgtl5000",
153 "fsl,imx-audio-sgtl5000";
154 model = "imx51-babbage-sgtl5000";
155 ssi-controller = <&ssi2>;
156 audio-codec = <&sgtl5000>;
157 audio-routing =
158 "MIC_IN", "Mic Jack",
159 "Mic Jack", "Mic Bias",
160 "Headphone Jack", "HP_OUT";
161 mux-int-port = <2>;
162 mux-ext-port = <3>;
163 };
164
Fabio Estevam9bf206a2014-03-26 11:54:38 -0300165 usbphy {
166 #address-cells = <1>;
167 #size-cells = <0>;
168 compatible = "simple-bus";
169
170 usbh1phy: usbh1phy@0 {
171 compatible = "usb-nop-xceiv";
172 reg = <0>;
Alexander Shiyan6b273282014-04-16 11:24:57 +0400173 clocks = <&clks IMX5_CLK_DUMMY>;
Fabio Estevam9bf206a2014-03-26 11:54:38 -0300174 clock-names = "main_clk";
175 };
176 };
Shawn Guo9daaf312011-10-17 08:42:17 +0800177};
Shawn Guobe4ccfc2012-12-31 11:32:48 +0800178
Alexander Shiyan1c0daab2014-04-16 11:24:55 +0400179&audmux {
Shawn Guobe4ccfc2012-12-31 11:32:48 +0800180 pinctrl-names = "default";
Alexander Shiyan1c0daab2014-04-16 11:24:55 +0400181 pinctrl-0 = <&pinctrl_audmux>;
Shawn Guobe4ccfc2012-12-31 11:32:48 +0800182 status = "okay";
183};
184
185&ecspi1 {
186 pinctrl-names = "default";
Shawn Guo5a2a7d52013-11-04 16:05:37 +0800187 pinctrl-0 = <&pinctrl_ecspi1>;
Shawn Guobe4ccfc2012-12-31 11:32:48 +0800188 fsl,spi-num-chipselects = <2>;
Alexander Shiyanbdb3eec2013-11-19 15:47:27 +0400189 cs-gpios = <&gpio4 24 GPIO_ACTIVE_HIGH>,
Alexander Shiyand2176f22013-11-27 15:55:45 +0400190 <&gpio4 25 GPIO_ACTIVE_LOW>;
Shawn Guobe4ccfc2012-12-31 11:32:48 +0800191 status = "okay";
192
193 pmic: mc13892@0 {
Shawn Guobe4ccfc2012-12-31 11:32:48 +0800194 compatible = "fsl,mc13892";
Alexander Shiyan1ddcff42014-04-16 11:24:52 +0400195 pinctrl-names = "default";
196 pinctrl-0 = <&pinctrl_pmic>;
Shawn Guobe4ccfc2012-12-31 11:32:48 +0800197 spi-max-frequency = <6000000>;
Sascha Hauerdc071432013-06-25 15:51:59 +0200198 spi-cs-high;
Shawn Guobe4ccfc2012-12-31 11:32:48 +0800199 reg = <0>;
200 interrupt-parent = <&gpio1>;
Alexander Shiyan1cbb74f2013-11-07 12:45:08 +0400201 interrupts = <8 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guobe4ccfc2012-12-31 11:32:48 +0800202
203 regulators {
204 sw1_reg: sw1 {
205 regulator-min-microvolt = <600000>;
206 regulator-max-microvolt = <1375000>;
207 regulator-boot-on;
208 regulator-always-on;
209 };
210
211 sw2_reg: sw2 {
212 regulator-min-microvolt = <900000>;
213 regulator-max-microvolt = <1850000>;
214 regulator-boot-on;
215 regulator-always-on;
216 };
217
218 sw3_reg: sw3 {
219 regulator-min-microvolt = <1100000>;
220 regulator-max-microvolt = <1850000>;
221 regulator-boot-on;
222 regulator-always-on;
223 };
224
225 sw4_reg: sw4 {
226 regulator-min-microvolt = <1100000>;
227 regulator-max-microvolt = <1850000>;
228 regulator-boot-on;
229 regulator-always-on;
230 };
231
232 vpll_reg: vpll {
233 regulator-min-microvolt = <1050000>;
234 regulator-max-microvolt = <1800000>;
235 regulator-boot-on;
236 regulator-always-on;
237 };
238
239 vdig_reg: vdig {
240 regulator-min-microvolt = <1650000>;
241 regulator-max-microvolt = <1650000>;
242 regulator-boot-on;
243 };
244
245 vsd_reg: vsd {
246 regulator-min-microvolt = <1800000>;
247 regulator-max-microvolt = <3150000>;
248 };
249
250 vusb2_reg: vusb2 {
251 regulator-min-microvolt = <2400000>;
252 regulator-max-microvolt = <2775000>;
253 regulator-boot-on;
254 regulator-always-on;
255 };
256
257 vvideo_reg: vvideo {
258 regulator-min-microvolt = <2775000>;
259 regulator-max-microvolt = <2775000>;
260 };
261
262 vaudio_reg: vaudio {
263 regulator-min-microvolt = <2300000>;
264 regulator-max-microvolt = <3000000>;
265 };
266
267 vcam_reg: vcam {
268 regulator-min-microvolt = <2500000>;
269 regulator-max-microvolt = <3000000>;
270 };
271
272 vgen1_reg: vgen1 {
273 regulator-min-microvolt = <1200000>;
274 regulator-max-microvolt = <1200000>;
275 };
276
277 vgen2_reg: vgen2 {
278 regulator-min-microvolt = <1200000>;
279 regulator-max-microvolt = <3150000>;
280 regulator-always-on;
281 };
282
283 vgen3_reg: vgen3 {
284 regulator-min-microvolt = <1800000>;
285 regulator-max-microvolt = <2900000>;
286 regulator-always-on;
287 };
288 };
289 };
290
291 flash: at45db321d@1 {
292 #address-cells = <1>;
293 #size-cells = <1>;
294 compatible = "atmel,at45db321d", "atmel,at45", "atmel,dataflash";
295 spi-max-frequency = <25000000>;
296 reg = <1>;
297
298 partition@0 {
299 label = "U-Boot";
300 reg = <0x0 0x40000>;
301 read-only;
302 };
303
304 partition@40000 {
305 label = "Kernel";
306 reg = <0x40000 0x3c0000>;
307 };
308 };
309};
310
Alexander Shiyan1c0daab2014-04-16 11:24:55 +0400311&esdhc1 {
312 pinctrl-names = "default";
313 pinctrl-0 = <&pinctrl_esdhc1>;
314 fsl,cd-controller;
315 fsl,wp-controller;
316 status = "okay";
317};
318
319&esdhc2 {
320 pinctrl-names = "default";
321 pinctrl-0 = <&pinctrl_esdhc2>;
322 cd-gpios = <&gpio1 6 GPIO_ACTIVE_HIGH>;
323 wp-gpios = <&gpio1 5 GPIO_ACTIVE_HIGH>;
324 status = "okay";
325};
326
327&fec {
328 pinctrl-names = "default";
329 pinctrl-0 = <&pinctrl_fec>;
330 phy-mode = "mii";
331 phy-reset-gpios = <&gpio2 14 GPIO_ACTIVE_LOW>;
332 phy-reset-duration = <1>;
333 status = "okay";
334};
335
Alexander Shiyandd0c6722014-04-16 11:24:56 +0400336&i2c1 {
337 pinctrl-names = "default";
338 pinctrl-0 = <&pinctrl_i2c1>;
339 status = "okay";
340};
341
Alexander Shiyan1c0daab2014-04-16 11:24:55 +0400342&i2c2 {
343 pinctrl-names = "default";
344 pinctrl-0 = <&pinctrl_i2c2>;
345 status = "okay";
346
347 sgtl5000: codec@0a {
348 compatible = "fsl,sgtl5000";
349 pinctrl-names = "default";
350 pinctrl-0 = <&pinctrl_clkcodec>;
351 reg = <0x0a>;
352 clocks = <&clk_26M>;
353 VDDA-supply = <&vdig_reg>;
354 VDDIO-supply = <&vvideo_reg>;
355 };
356};
357
Philipp Zabelde10e042014-03-05 10:20:59 +0100358&ipu_di0_disp0 {
359 remote-endpoint = <&display0_in>;
360};
361
362&ipu_di1_disp1 {
363 remote-endpoint = <&display1_in>;
364};
365
Alexander Shiyan1c0daab2014-04-16 11:24:55 +0400366&kpp {
367 pinctrl-names = "default";
368 pinctrl-0 = <&pinctrl_kpp>;
369 linux,keymap = <
370 MATRIX_KEY(0, 0, KEY_UP)
371 MATRIX_KEY(0, 1, KEY_DOWN)
372 MATRIX_KEY(0, 2, KEY_VOLUMEDOWN)
373 MATRIX_KEY(0, 3, KEY_HOME)
374 MATRIX_KEY(1, 0, KEY_RIGHT)
375 MATRIX_KEY(1, 1, KEY_LEFT)
376 MATRIX_KEY(1, 2, KEY_ENTER)
377 MATRIX_KEY(1, 3, KEY_VOLUMEUP)
378 MATRIX_KEY(2, 0, KEY_F6)
379 MATRIX_KEY(2, 1, KEY_F8)
380 MATRIX_KEY(2, 2, KEY_F9)
381 MATRIX_KEY(2, 3, KEY_F10)
382 MATRIX_KEY(3, 0, KEY_F1)
383 MATRIX_KEY(3, 1, KEY_F2)
384 MATRIX_KEY(3, 2, KEY_F3)
385 MATRIX_KEY(3, 3, KEY_POWER)
386 >;
387 status = "okay";
388};
389
Shawn Guobe4ccfc2012-12-31 11:32:48 +0800390&ssi2 {
391 fsl,mode = "i2s-slave";
392 status = "okay";
393};
394
Alexander Shiyan1c0daab2014-04-16 11:24:55 +0400395&uart1 {
396 pinctrl-names = "default";
397 pinctrl-0 = <&pinctrl_uart1>;
398 fsl,uart-has-rtscts;
399 status = "okay";
400};
401
402&uart2 {
403 pinctrl-names = "default";
404 pinctrl-0 = <&pinctrl_uart2>;
405 status = "okay";
406};
407
408&uart3 {
409 pinctrl-names = "default";
410 pinctrl-0 = <&pinctrl_uart3>;
411 fsl,uart-has-rtscts;
412 status = "okay";
413};
414
415&usbh1 {
416 pinctrl-names = "default";
417 pinctrl-0 = <&pinctrl_usbh1>;
418 vbus-supply = <&reg_usbh1_vbus>;
419 fsl,usbphy = <&usbh1phy>;
420 phy_type = "ulpi";
421 status = "okay";
422};
423
424&usbotg {
425 dr_mode = "otg";
426 disable-over-current;
427 phy_type = "utmi_wide";
428 vbus-supply = <&reg_usbotg_vbus>;
429 status = "okay";
430};
431
Shawn Guobe4ccfc2012-12-31 11:32:48 +0800432&iomuxc {
Shawn Guo5a2a7d52013-11-04 16:05:37 +0800433 imx51-babbage {
Shawn Guo5a2a7d52013-11-04 16:05:37 +0800434 pinctrl_audmux: audmuxgrp {
435 fsl,pins = <
436 MX51_PAD_AUD3_BB_TXD__AUD3_TXD 0x80000000
437 MX51_PAD_AUD3_BB_RXD__AUD3_RXD 0x80000000
438 MX51_PAD_AUD3_BB_CK__AUD3_TXC 0x80000000
439 MX51_PAD_AUD3_BB_FS__AUD3_TXFS 0x80000000
440 >;
441 };
442
Alexander Shiyan2ccc4472014-04-16 11:24:51 +0400443 pinctrl_clkcodec: clkcodecgrp {
444 fsl,pins = <
445 MX51_PAD_CSPI1_RDY__GPIO4_26 0x80000000
446 >;
447 };
448
Shawn Guo5a2a7d52013-11-04 16:05:37 +0800449 pinctrl_ecspi1: ecspi1grp {
450 fsl,pins = <
451 MX51_PAD_CSPI1_MISO__ECSPI1_MISO 0x185
452 MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI 0x185
453 MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK 0x185
Alexander Shiyan2ccc4472014-04-16 11:24:51 +0400454 MX51_PAD_CSPI1_SS0__GPIO4_24 0x85 /* CS0 */
455 MX51_PAD_CSPI1_SS1__GPIO4_25 0x85 /* CS1 */
Shawn Guo5a2a7d52013-11-04 16:05:37 +0800456 >;
457 };
458
459 pinctrl_esdhc1: esdhc1grp {
460 fsl,pins = <
461 MX51_PAD_SD1_CMD__SD1_CMD 0x400020d5
462 MX51_PAD_SD1_CLK__SD1_CLK 0x20d5
463 MX51_PAD_SD1_DATA0__SD1_DATA0 0x20d5
464 MX51_PAD_SD1_DATA1__SD1_DATA1 0x20d5
465 MX51_PAD_SD1_DATA2__SD1_DATA2 0x20d5
466 MX51_PAD_SD1_DATA3__SD1_DATA3 0x20d5
Alexander Shiyan2ccc4472014-04-16 11:24:51 +0400467 MX51_PAD_GPIO1_0__SD1_CD 0x20d5
468 MX51_PAD_GPIO1_1__SD1_WP 0x20d5
Shawn Guo5a2a7d52013-11-04 16:05:37 +0800469 >;
470 };
471
472 pinctrl_esdhc2: esdhc2grp {
473 fsl,pins = <
474 MX51_PAD_SD2_CMD__SD2_CMD 0x400020d5
475 MX51_PAD_SD2_CLK__SD2_CLK 0x20d5
476 MX51_PAD_SD2_DATA0__SD2_DATA0 0x20d5
477 MX51_PAD_SD2_DATA1__SD2_DATA1 0x20d5
478 MX51_PAD_SD2_DATA2__SD2_DATA2 0x20d5
479 MX51_PAD_SD2_DATA3__SD2_DATA3 0x20d5
Alexander Shiyan2ccc4472014-04-16 11:24:51 +0400480 MX51_PAD_GPIO1_5__GPIO1_5 0x100 /* WP */
481 MX51_PAD_GPIO1_6__GPIO1_6 0x100 /* CD */
Shawn Guo5a2a7d52013-11-04 16:05:37 +0800482 >;
483 };
484
485 pinctrl_fec: fecgrp {
486 fsl,pins = <
487 MX51_PAD_EIM_EB2__FEC_MDIO 0x80000000
488 MX51_PAD_EIM_EB3__FEC_RDATA1 0x80000000
489 MX51_PAD_EIM_CS2__FEC_RDATA2 0x80000000
490 MX51_PAD_EIM_CS3__FEC_RDATA3 0x80000000
491 MX51_PAD_EIM_CS4__FEC_RX_ER 0x80000000
492 MX51_PAD_EIM_CS5__FEC_CRS 0x80000000
493 MX51_PAD_NANDF_RB2__FEC_COL 0x80000000
494 MX51_PAD_NANDF_RB3__FEC_RX_CLK 0x80000000
495 MX51_PAD_NANDF_D9__FEC_RDATA0 0x80000000
496 MX51_PAD_NANDF_D8__FEC_TDATA0 0x80000000
497 MX51_PAD_NANDF_CS2__FEC_TX_ER 0x80000000
498 MX51_PAD_NANDF_CS3__FEC_MDC 0x80000000
499 MX51_PAD_NANDF_CS4__FEC_TDATA1 0x80000000
500 MX51_PAD_NANDF_CS5__FEC_TDATA2 0x80000000
501 MX51_PAD_NANDF_CS6__FEC_TDATA3 0x80000000
502 MX51_PAD_NANDF_CS7__FEC_TX_EN 0x80000000
503 MX51_PAD_NANDF_RDY_INT__FEC_TX_CLK 0x80000000
Alexander Shiyan1c0daab2014-04-16 11:24:55 +0400504 MX51_PAD_EIM_A20__GPIO2_14 0x85 /* Reset */
Shawn Guo5a2a7d52013-11-04 16:05:37 +0800505 >;
506 };
507
Alexander Shiyan2ccc4472014-04-16 11:24:51 +0400508 pinctrl_gpio_keys: gpiokeysgrp {
509 fsl,pins = <
510 MX51_PAD_EIM_A27__GPIO2_21 0x5
511 >;
512 };
513
Liu Yinga198af22014-02-10 15:05:46 +0800514 pinctrl_gpio_leds: gpioledsgrp {
515 fsl,pins = <
516 MX51_PAD_EIM_D22__GPIO2_6 0x80000000
517 >;
518 };
519
Alexander Shiyandd0c6722014-04-16 11:24:56 +0400520 pinctrl_i2c1: i2c1grp {
521 fsl,pins = <
522 MX51_PAD_EIM_D19__I2C1_SCL 0x400001ed
523 MX51_PAD_EIM_D16__I2C1_SDA 0x400001ed
524 >;
525 };
526
Shawn Guo5a2a7d52013-11-04 16:05:37 +0800527 pinctrl_i2c2: i2c2grp {
528 fsl,pins = <
529 MX51_PAD_KEY_COL4__I2C2_SCL 0x400001ed
530 MX51_PAD_KEY_COL5__I2C2_SDA 0x400001ed
531 >;
532 };
533
534 pinctrl_ipu_disp1: ipudisp1grp {
535 fsl,pins = <
536 MX51_PAD_DISP1_DAT0__DISP1_DAT0 0x5
537 MX51_PAD_DISP1_DAT1__DISP1_DAT1 0x5
538 MX51_PAD_DISP1_DAT2__DISP1_DAT2 0x5
539 MX51_PAD_DISP1_DAT3__DISP1_DAT3 0x5
540 MX51_PAD_DISP1_DAT4__DISP1_DAT4 0x5
541 MX51_PAD_DISP1_DAT5__DISP1_DAT5 0x5
542 MX51_PAD_DISP1_DAT6__DISP1_DAT6 0x5
543 MX51_PAD_DISP1_DAT7__DISP1_DAT7 0x5
544 MX51_PAD_DISP1_DAT8__DISP1_DAT8 0x5
545 MX51_PAD_DISP1_DAT9__DISP1_DAT9 0x5
546 MX51_PAD_DISP1_DAT10__DISP1_DAT10 0x5
547 MX51_PAD_DISP1_DAT11__DISP1_DAT11 0x5
548 MX51_PAD_DISP1_DAT12__DISP1_DAT12 0x5
549 MX51_PAD_DISP1_DAT13__DISP1_DAT13 0x5
550 MX51_PAD_DISP1_DAT14__DISP1_DAT14 0x5
551 MX51_PAD_DISP1_DAT15__DISP1_DAT15 0x5
552 MX51_PAD_DISP1_DAT16__DISP1_DAT16 0x5
553 MX51_PAD_DISP1_DAT17__DISP1_DAT17 0x5
554 MX51_PAD_DISP1_DAT18__DISP1_DAT18 0x5
555 MX51_PAD_DISP1_DAT19__DISP1_DAT19 0x5
556 MX51_PAD_DISP1_DAT20__DISP1_DAT20 0x5
557 MX51_PAD_DISP1_DAT21__DISP1_DAT21 0x5
558 MX51_PAD_DISP1_DAT22__DISP1_DAT22 0x5
559 MX51_PAD_DISP1_DAT23__DISP1_DAT23 0x5
560 MX51_PAD_DI1_PIN2__DI1_PIN2 0x5
561 MX51_PAD_DI1_PIN3__DI1_PIN3 0x5
562 >;
563 };
564
565 pinctrl_ipu_disp2: ipudisp2grp {
566 fsl,pins = <
567 MX51_PAD_DISP2_DAT0__DISP2_DAT0 0x5
568 MX51_PAD_DISP2_DAT1__DISP2_DAT1 0x5
569 MX51_PAD_DISP2_DAT2__DISP2_DAT2 0x5
570 MX51_PAD_DISP2_DAT3__DISP2_DAT3 0x5
571 MX51_PAD_DISP2_DAT4__DISP2_DAT4 0x5
572 MX51_PAD_DISP2_DAT5__DISP2_DAT5 0x5
573 MX51_PAD_DISP2_DAT6__DISP2_DAT6 0x5
574 MX51_PAD_DISP2_DAT7__DISP2_DAT7 0x5
575 MX51_PAD_DISP2_DAT8__DISP2_DAT8 0x5
576 MX51_PAD_DISP2_DAT9__DISP2_DAT9 0x5
577 MX51_PAD_DISP2_DAT10__DISP2_DAT10 0x5
578 MX51_PAD_DISP2_DAT11__DISP2_DAT11 0x5
579 MX51_PAD_DISP2_DAT12__DISP2_DAT12 0x5
580 MX51_PAD_DISP2_DAT13__DISP2_DAT13 0x5
581 MX51_PAD_DISP2_DAT14__DISP2_DAT14 0x5
582 MX51_PAD_DISP2_DAT15__DISP2_DAT15 0x5
583 MX51_PAD_DI2_PIN2__DI2_PIN2 0x5
584 MX51_PAD_DI2_PIN3__DI2_PIN3 0x5
585 MX51_PAD_DI2_DISP_CLK__DI2_DISP_CLK 0x5
586 MX51_PAD_DI_GP4__DI2_PIN15 0x5
587 >;
588 };
589
590 pinctrl_kpp: kppgrp {
591 fsl,pins = <
592 MX51_PAD_KEY_ROW0__KEY_ROW0 0xe0
593 MX51_PAD_KEY_ROW1__KEY_ROW1 0xe0
594 MX51_PAD_KEY_ROW2__KEY_ROW2 0xe0
595 MX51_PAD_KEY_ROW3__KEY_ROW3 0xe0
596 MX51_PAD_KEY_COL0__KEY_COL0 0xe8
597 MX51_PAD_KEY_COL1__KEY_COL1 0xe8
598 MX51_PAD_KEY_COL2__KEY_COL2 0xe8
599 MX51_PAD_KEY_COL3__KEY_COL3 0xe8
600 >;
601 };
602
Alexander Shiyan1ddcff42014-04-16 11:24:52 +0400603 pinctrl_pmic: pmicgrp {
604 fsl,pins = <
605 MX51_PAD_GPIO1_8__GPIO1_8 0xe5 /* IRQ */
606 >;
607 };
608
Shawn Guo5a2a7d52013-11-04 16:05:37 +0800609 pinctrl_uart1: uart1grp {
610 fsl,pins = <
611 MX51_PAD_UART1_RXD__UART1_RXD 0x1c5
612 MX51_PAD_UART1_TXD__UART1_TXD 0x1c5
613 MX51_PAD_UART1_RTS__UART1_RTS 0x1c5
614 MX51_PAD_UART1_CTS__UART1_CTS 0x1c5
615 >;
616 };
617
618 pinctrl_uart2: uart2grp {
619 fsl,pins = <
620 MX51_PAD_UART2_RXD__UART2_RXD 0x1c5
621 MX51_PAD_UART2_TXD__UART2_TXD 0x1c5
622 >;
623 };
624
625 pinctrl_uart3: uart3grp {
626 fsl,pins = <
627 MX51_PAD_EIM_D25__UART3_RXD 0x1c5
628 MX51_PAD_EIM_D26__UART3_TXD 0x1c5
629 MX51_PAD_EIM_D27__UART3_RTS 0x1c5
630 MX51_PAD_EIM_D24__UART3_CTS 0x1c5
631 >;
632 };
Fabio Estevam9bf206a2014-03-26 11:54:38 -0300633
634 pinctrl_usbh1: usbh1grp {
635 fsl,pins = <
636 MX51_PAD_USBH1_CLK__USBH1_CLK 0x80000000
637 MX51_PAD_USBH1_DIR__USBH1_DIR 0x80000000
638 MX51_PAD_USBH1_NXT__USBH1_NXT 0x80000000
639 MX51_PAD_USBH1_DATA0__USBH1_DATA0 0x80000000
640 MX51_PAD_USBH1_DATA1__USBH1_DATA1 0x80000000
641 MX51_PAD_USBH1_DATA2__USBH1_DATA2 0x80000000
642 MX51_PAD_USBH1_DATA3__USBH1_DATA3 0x80000000
643 MX51_PAD_USBH1_DATA4__USBH1_DATA4 0x80000000
644 MX51_PAD_USBH1_DATA5__USBH1_DATA5 0x80000000
645 MX51_PAD_USBH1_DATA6__USBH1_DATA6 0x80000000
646 MX51_PAD_USBH1_DATA7__USBH1_DATA7 0x80000000
Alexander Shiyan2ccc4472014-04-16 11:24:51 +0400647 >;
648 };
649
Alexander Shiyandb8235e2014-04-16 11:24:54 +0400650 pinctrl_usbh1reg: usbh1reggrp {
Alexander Shiyan2ccc4472014-04-16 11:24:51 +0400651 fsl,pins = <
652 MX51_PAD_EIM_D21__GPIO2_5 0x85
Fabio Estevam9bf206a2014-03-26 11:54:38 -0300653 >;
654 };
Alexander Shiyandb8235e2014-04-16 11:24:54 +0400655
656 pinctrl_usbotgreg: usbotgreggrp {
657 fsl,pins = <
658 MX51_PAD_GPIO1_7__GPIO1_7 0x85
659 >;
660 };
Shawn Guobe4ccfc2012-12-31 11:32:48 +0800661 };
662};