blob: 1220322c168092951aa424e79c83976d3b17e1c4 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <linux/list.h>
33#include <linux/slab.h>
34#include <drm/drmP.h>
35#include <drm/amdgpu_drm.h>
Oded Gabbaya187f172016-01-30 07:59:34 +020036#include <drm/drm_cache.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040037#include "amdgpu.h"
38#include "amdgpu_trace.h"
39
Alex Deucher6b8f4ee2017-12-15 16:45:02 -050040static bool amdgpu_need_backup(struct amdgpu_device *adev)
41{
42 if (adev->flags & AMD_IS_APU)
43 return false;
44
Christian König4f4b94e2017-12-20 14:21:25 +010045 if (amdgpu_gpu_recovery == 0 ||
46 (amdgpu_gpu_recovery == -1 && !amdgpu_sriov_vf(adev)))
47 return false;
48
49 return true;
Alex Deucher6b8f4ee2017-12-15 16:45:02 -050050}
51
Alex Deucherd38ceaf2015-04-20 16:55:21 -040052static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo)
53{
Christian Königa7d64de2016-09-15 14:58:48 +020054 struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
Andres Rodriguezb82485f2017-09-15 21:05:19 -040055 struct amdgpu_bo *bo = ttm_to_amdgpu_bo(tbo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040056
Christian König6375bbb2017-07-11 17:25:49 +020057 amdgpu_bo_kunmap(bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040058
Christian König342038d2018-03-09 14:42:54 +010059 if (bo->gem_base.import_attach)
60 drm_prime_gem_destroy(&bo->gem_base, bo->tbo.sg);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040061 drm_gem_object_release(&bo->gem_base);
Christian König82b9c552015-11-27 16:49:00 +010062 amdgpu_bo_unref(&bo->parent);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +080063 if (!list_empty(&bo->shadow_list)) {
Christian Königa7d64de2016-09-15 14:58:48 +020064 mutex_lock(&adev->shadow_list_lock);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +080065 list_del_init(&bo->shadow_list);
Christian Königa7d64de2016-09-15 14:58:48 +020066 mutex_unlock(&adev->shadow_list_lock);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +080067 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -040068 kfree(bo->metadata);
69 kfree(bo);
70}
71
72bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
73{
74 if (bo->destroy == &amdgpu_ttm_bo_destroy)
75 return true;
76 return false;
77}
78
Christian Königc09312a2017-09-12 10:56:17 +020079void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040080{
Christian Königc09312a2017-09-12 10:56:17 +020081 struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
82 struct ttm_placement *placement = &abo->placement;
83 struct ttm_place *places = abo->placements;
84 u64 flags = abo->flags;
Christian König6369f6f2016-08-15 14:08:54 +020085 u32 c = 0;
Chunming Zhou7e5a5472015-04-24 17:37:30 +080086
Alex Deucherd38ceaf2015-04-20 16:55:21 -040087 if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
Christian Königfaceaf62016-08-15 14:06:50 +020088 unsigned visible_pfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
89
Christian Königfaceaf62016-08-15 14:06:50 +020090 places[c].fpfn = 0;
Christian König89bb5752017-03-29 13:41:57 +020091 places[c].lpfn = 0;
Christian Königfaceaf62016-08-15 14:06:50 +020092 places[c].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
Chunming Zhou7e5a5472015-04-24 17:37:30 +080093 TTM_PL_FLAG_VRAM;
Christian König89bb5752017-03-29 13:41:57 +020094
Christian Königfaceaf62016-08-15 14:06:50 +020095 if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)
96 places[c].lpfn = visible_pfn;
97 else
98 places[c].flags |= TTM_PL_FLAG_TOPDOWN;
Christian König89bb5752017-03-29 13:41:57 +020099
100 if (flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
101 places[c].flags |= TTM_PL_FLAG_CONTIGUOUS;
Christian Königfaceaf62016-08-15 14:06:50 +0200102 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400103 }
104
105 if (domain & AMDGPU_GEM_DOMAIN_GTT) {
Christian Königfaceaf62016-08-15 14:06:50 +0200106 places[c].fpfn = 0;
Christian Königcf273a52017-08-18 15:50:17 +0200107 if (flags & AMDGPU_GEM_CREATE_SHADOW)
108 places[c].lpfn = adev->mc.gart_size >> PAGE_SHIFT;
109 else
110 places[c].lpfn = 0;
Christian Königfaceaf62016-08-15 14:06:50 +0200111 places[c].flags = TTM_PL_FLAG_TT;
112 if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
113 places[c].flags |= TTM_PL_FLAG_WC |
114 TTM_PL_FLAG_UNCACHED;
115 else
116 places[c].flags |= TTM_PL_FLAG_CACHED;
117 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400118 }
119
120 if (domain & AMDGPU_GEM_DOMAIN_CPU) {
Christian Königfaceaf62016-08-15 14:06:50 +0200121 places[c].fpfn = 0;
122 places[c].lpfn = 0;
123 places[c].flags = TTM_PL_FLAG_SYSTEM;
124 if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
125 places[c].flags |= TTM_PL_FLAG_WC |
126 TTM_PL_FLAG_UNCACHED;
127 else
128 places[c].flags |= TTM_PL_FLAG_CACHED;
129 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400130 }
131
132 if (domain & AMDGPU_GEM_DOMAIN_GDS) {
Christian Königfaceaf62016-08-15 14:06:50 +0200133 places[c].fpfn = 0;
134 places[c].lpfn = 0;
135 places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GDS;
136 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400137 }
Christian Königfaceaf62016-08-15 14:06:50 +0200138
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400139 if (domain & AMDGPU_GEM_DOMAIN_GWS) {
Christian Königfaceaf62016-08-15 14:06:50 +0200140 places[c].fpfn = 0;
141 places[c].lpfn = 0;
142 places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GWS;
143 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400144 }
Christian Königfaceaf62016-08-15 14:06:50 +0200145
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400146 if (domain & AMDGPU_GEM_DOMAIN_OA) {
Christian Königfaceaf62016-08-15 14:06:50 +0200147 places[c].fpfn = 0;
148 places[c].lpfn = 0;
149 places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_OA;
150 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400151 }
152
153 if (!c) {
Christian Königfaceaf62016-08-15 14:06:50 +0200154 places[c].fpfn = 0;
155 places[c].lpfn = 0;
156 places[c].flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
157 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400158 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400159
Christian Königfaceaf62016-08-15 14:06:50 +0200160 placement->num_placement = c;
161 placement->placement = places;
162
163 placement->num_busy_placement = c;
164 placement->busy_placement = places;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400165}
166
Christian König7c204882015-12-14 13:18:01 +0100167/**
Christian König9d903cb2017-07-27 17:08:54 +0200168 * amdgpu_bo_create_reserved - create reserved BO for kernel use
Christian König7c204882015-12-14 13:18:01 +0100169 *
170 * @adev: amdgpu device object
171 * @size: size for the new BO
172 * @align: alignment for the new BO
173 * @domain: where to place it
174 * @bo_ptr: resulting BO
175 * @gpu_addr: GPU addr of the pinned BO
176 * @cpu_addr: optional CPU address mapping
177 *
Christian König9d903cb2017-07-27 17:08:54 +0200178 * Allocates and pins a BO for kernel internal use, and returns it still
179 * reserved.
Christian König7c204882015-12-14 13:18:01 +0100180 *
181 * Returns 0 on success, negative error code otherwise.
182 */
Christian König9d903cb2017-07-27 17:08:54 +0200183int amdgpu_bo_create_reserved(struct amdgpu_device *adev,
184 unsigned long size, int align,
185 u32 domain, struct amdgpu_bo **bo_ptr,
186 u64 *gpu_addr, void **cpu_addr)
Christian König7c204882015-12-14 13:18:01 +0100187{
Christian König53766e52017-07-27 14:52:53 +0200188 bool free = false;
Christian König7c204882015-12-14 13:18:01 +0100189 int r;
190
Christian König53766e52017-07-27 14:52:53 +0200191 if (!*bo_ptr) {
192 r = amdgpu_bo_create(adev, size, align, true, domain,
193 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
194 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
Yong Zhao2046d462017-07-20 18:49:09 -0400195 NULL, NULL, 0, bo_ptr);
Christian König53766e52017-07-27 14:52:53 +0200196 if (r) {
197 dev_err(adev->dev, "(%d) failed to allocate kernel bo\n",
198 r);
199 return r;
200 }
201 free = true;
Christian König7c204882015-12-14 13:18:01 +0100202 }
203
204 r = amdgpu_bo_reserve(*bo_ptr, false);
205 if (r) {
206 dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r);
207 goto error_free;
208 }
209
210 r = amdgpu_bo_pin(*bo_ptr, domain, gpu_addr);
211 if (r) {
212 dev_err(adev->dev, "(%d) kernel bo pin failed\n", r);
213 goto error_unreserve;
214 }
215
216 if (cpu_addr) {
217 r = amdgpu_bo_kmap(*bo_ptr, cpu_addr);
218 if (r) {
219 dev_err(adev->dev, "(%d) kernel bo map failed\n", r);
220 goto error_unreserve;
221 }
222 }
223
Christian König7c204882015-12-14 13:18:01 +0100224 return 0;
225
226error_unreserve:
227 amdgpu_bo_unreserve(*bo_ptr);
228
229error_free:
Christian König53766e52017-07-27 14:52:53 +0200230 if (free)
231 amdgpu_bo_unref(bo_ptr);
Christian König7c204882015-12-14 13:18:01 +0100232
233 return r;
234}
235
Junwei Zhangaa1d5622016-09-08 10:13:32 +0800236/**
Christian König9d903cb2017-07-27 17:08:54 +0200237 * amdgpu_bo_create_kernel - create BO for kernel use
238 *
239 * @adev: amdgpu device object
240 * @size: size for the new BO
241 * @align: alignment for the new BO
242 * @domain: where to place it
243 * @bo_ptr: resulting BO
244 * @gpu_addr: GPU addr of the pinned BO
245 * @cpu_addr: optional CPU address mapping
246 *
247 * Allocates and pins a BO for kernel internal use.
248 *
249 * Returns 0 on success, negative error code otherwise.
250 */
251int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
252 unsigned long size, int align,
253 u32 domain, struct amdgpu_bo **bo_ptr,
254 u64 *gpu_addr, void **cpu_addr)
255{
256 int r;
257
258 r = amdgpu_bo_create_reserved(adev, size, align, domain, bo_ptr,
259 gpu_addr, cpu_addr);
260
261 if (r)
262 return r;
263
264 amdgpu_bo_unreserve(*bo_ptr);
265
266 return 0;
267}
268
269/**
Junwei Zhangaa1d5622016-09-08 10:13:32 +0800270 * amdgpu_bo_free_kernel - free BO for kernel use
271 *
272 * @bo: amdgpu BO to free
273 *
274 * unmaps and unpin a BO for kernel internal use.
275 */
276void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
277 void **cpu_addr)
278{
279 if (*bo == NULL)
280 return;
281
Alex Xief3aa7452017-04-24 14:27:00 -0400282 if (likely(amdgpu_bo_reserve(*bo, true) == 0)) {
Junwei Zhangaa1d5622016-09-08 10:13:32 +0800283 if (cpu_addr)
284 amdgpu_bo_kunmap(*bo);
285
286 amdgpu_bo_unpin(*bo);
287 amdgpu_bo_unreserve(*bo);
288 }
289 amdgpu_bo_unref(bo);
290
291 if (gpu_addr)
292 *gpu_addr = 0;
293
294 if (cpu_addr)
295 *cpu_addr = NULL;
296}
297
Andrey Grodzovsky79c63122017-11-10 18:35:56 -0500298/* Validate bo size is bit bigger then the request domain */
299static bool amdgpu_bo_validate_size(struct amdgpu_device *adev,
300 unsigned long size, u32 domain)
301{
302 struct ttm_mem_type_manager *man = NULL;
303
304 /*
305 * If GTT is part of requested domains the check must succeed to
306 * allow fall back to GTT
307 */
308 if (domain & AMDGPU_GEM_DOMAIN_GTT) {
309 man = &adev->mman.bdev.man[TTM_PL_TT];
310
311 if (size < (man->size << PAGE_SHIFT))
312 return true;
313 else
314 goto fail;
315 }
316
317 if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
318 man = &adev->mman.bdev.man[TTM_PL_VRAM];
319
320 if (size < (man->size << PAGE_SHIFT))
321 return true;
322 else
323 goto fail;
324 }
325
326
327 /* TODO add more domains checks, such as AMDGPU_GEM_DOMAIN_CPU */
328 return true;
329
330fail:
Michel Dänzer299c7762017-11-15 11:37:23 +0100331 DRM_DEBUG("BO size %lu > total memory in domain: %llu\n", size,
332 man->size << PAGE_SHIFT);
Andrey Grodzovsky79c63122017-11-10 18:35:56 -0500333 return false;
334}
335
Christian Königc09312a2017-09-12 10:56:17 +0200336static int amdgpu_bo_do_create(struct amdgpu_device *adev,
337 unsigned long size, int byte_align,
338 bool kernel, u32 domain, u64 flags,
339 struct sg_table *sg,
340 struct reservation_object *resv,
341 uint64_t init_value,
342 struct amdgpu_bo **bo_ptr)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400343{
Roger He92518592017-12-08 13:31:52 +0800344 struct ttm_operation_ctx ctx = {
345 .interruptible = !kernel,
346 .no_wait_gpu = false,
347 .allow_reserved_eviction = true,
348 .resv = resv
349 };
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400350 struct amdgpu_bo *bo;
351 enum ttm_bo_type type;
352 unsigned long page_align;
353 size_t acc_size;
354 int r;
355
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400356 page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
357 size = ALIGN(size, PAGE_SIZE);
358
Andrey Grodzovsky79c63122017-11-10 18:35:56 -0500359 if (!amdgpu_bo_validate_size(adev, size, domain))
360 return -ENOMEM;
361
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400362 if (kernel) {
363 type = ttm_bo_type_kernel;
364 } else if (sg) {
365 type = ttm_bo_type_sg;
366 } else {
367 type = ttm_bo_type_device;
368 }
369 *bo_ptr = NULL;
370
371 acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
372 sizeof(struct amdgpu_bo));
373
374 bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL);
375 if (bo == NULL)
376 return -ENOMEM;
377 r = drm_gem_object_init(adev->ddev, &bo->gem_base, size);
378 if (unlikely(r)) {
379 kfree(bo);
380 return r;
381 }
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800382 INIT_LIST_HEAD(&bo->shadow_list);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400383 INIT_LIST_HEAD(&bo->va);
Kent Russell6d7d9c52017-08-08 07:58:01 -0400384 bo->preferred_domains = domain & (AMDGPU_GEM_DOMAIN_VRAM |
Christian König1ea863f2015-12-18 22:13:12 +0100385 AMDGPU_GEM_DOMAIN_GTT |
386 AMDGPU_GEM_DOMAIN_CPU |
387 AMDGPU_GEM_DOMAIN_GDS |
388 AMDGPU_GEM_DOMAIN_GWS |
389 AMDGPU_GEM_DOMAIN_OA);
Kent Russell6d7d9c52017-08-08 07:58:01 -0400390 bo->allowed_domains = bo->preferred_domains;
Christian König1ea863f2015-12-18 22:13:12 +0100391 if (!kernel && bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
392 bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400393
394 bo->flags = flags;
Oded Gabbaya187f172016-01-30 07:59:34 +0200395
Nils Hollanda2e2f292017-01-22 20:15:27 +0100396#ifdef CONFIG_X86_32
397 /* XXX: Write-combined CPU mappings of GTT seem broken on 32-bit
398 * See https://bugs.freedesktop.org/show_bug.cgi?id=84627
399 */
400 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
401#elif defined(CONFIG_X86) && !defined(CONFIG_X86_PAT)
402 /* Don't try to enable write-combining when it can't work, or things
403 * may be slow
404 * See https://bugs.freedesktop.org/show_bug.cgi?id=88758
405 */
406
Arnd Bergmann31bb90f2017-02-01 16:59:21 +0100407#ifndef CONFIG_COMPILE_TEST
Nils Hollanda2e2f292017-01-22 20:15:27 +0100408#warning Please enable CONFIG_MTRR and CONFIG_X86_PAT for better performance \
409 thanks to write-combining
Arnd Bergmann31bb90f2017-02-01 16:59:21 +0100410#endif
Nils Hollanda2e2f292017-01-22 20:15:27 +0100411
412 if (bo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
413 DRM_INFO_ONCE("Please enable CONFIG_MTRR and CONFIG_X86_PAT for "
414 "better performance thanks to write-combining\n");
415 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
416#else
Oded Gabbaya187f172016-01-30 07:59:34 +0200417 /* For architectures that don't support WC memory,
418 * mask out the WC flag from the BO
419 */
420 if (!drm_arch_can_wc_memory())
421 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
Nils Hollanda2e2f292017-01-22 20:15:27 +0100422#endif
Oded Gabbaya187f172016-01-30 07:59:34 +0200423
Christian Königc09312a2017-09-12 10:56:17 +0200424 bo->tbo.bdev = &adev->mman.bdev;
425 amdgpu_ttm_placement_from_domain(bo, domain);
Christian Königf45dc742016-11-17 12:24:48 +0100426
Nicolai Hähnle59c66c92017-02-16 11:01:44 +0100427 r = ttm_bo_init_reserved(&adev->mman.bdev, &bo->tbo, size, type,
Christian König6fead442017-04-12 14:41:43 +0200428 &bo->placement, page_align, &ctx, NULL,
Nicolai Hähnle59c66c92017-02-16 11:01:44 +0100429 acc_size, sg, resv, &amdgpu_ttm_bo_destroy);
Christian Königa695e432017-10-31 09:36:13 +0100430 if (unlikely(r != 0))
431 return r;
432
John Brooks00f06b22017-06-27 22:33:18 -0400433 if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
434 bo->tbo.mem.mem_type == TTM_PL_VRAM &&
435 bo->tbo.mem.start < adev->mc.visible_vram_size >> PAGE_SHIFT)
Christian König6af046d2017-04-27 18:20:47 +0200436 amdgpu_cs_report_moved_bytes(adev, ctx.bytes_moved,
437 ctx.bytes_moved);
John Brooks00f06b22017-06-27 22:33:18 -0400438 else
Christian König6af046d2017-04-27 18:20:47 +0200439 amdgpu_cs_report_moved_bytes(adev, ctx.bytes_moved, 0);
Samuel Pitoisetfad06122017-02-09 11:33:37 +0100440
Christian König373308a52017-01-23 16:28:06 -0500441 if (kernel)
Roger.Hec309cd02017-03-27 19:38:11 +0800442 bo->tbo.priority = 1;
Christian Könige1f055b2017-01-10 17:27:49 +0100443
Flora Cui4fea83f2016-07-20 14:44:38 +0800444 if (flags & AMDGPU_GEM_CREATE_VRAM_CLEARED &&
445 bo->tbo.mem.placement & TTM_PL_FLAG_VRAM) {
Chris Wilsonf54d1862016-10-25 13:00:45 +0100446 struct dma_fence *fence;
Flora Cui4fea83f2016-07-20 14:44:38 +0800447
Yong Zhao2046d462017-07-20 18:49:09 -0400448 r = amdgpu_fill_buffer(bo, init_value, bo->tbo.resv, &fence);
Christian Königc3af12582016-11-17 12:16:34 +0100449 if (unlikely(r))
450 goto fail_unreserve;
451
Flora Cui4fea83f2016-07-20 14:44:38 +0800452 amdgpu_bo_fence(bo, fence, false);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100453 dma_fence_put(bo->tbo.moving);
454 bo->tbo.moving = dma_fence_get(fence);
455 dma_fence_put(fence);
Flora Cui4fea83f2016-07-20 14:44:38 +0800456 }
Christian Königf45dc742016-11-17 12:24:48 +0100457 if (!resv)
Nicolai Hähnle59c66c92017-02-16 11:01:44 +0100458 amdgpu_bo_unreserve(bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400459 *bo_ptr = bo;
460
461 trace_amdgpu_bo_create(bo);
462
John Brooks96cf8272017-06-30 11:31:08 -0400463 /* Treat CPU_ACCESS_REQUIRED only as a hint if given by UMD */
464 if (type == ttm_bo_type_device)
465 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
466
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400467 return 0;
Flora Cui4fea83f2016-07-20 14:44:38 +0800468
469fail_unreserve:
Nicolai Hähnlef1543f52017-01-10 20:36:56 +0100470 if (!resv)
471 ww_mutex_unlock(&bo->tbo.resv->lock);
Flora Cui4fea83f2016-07-20 14:44:38 +0800472 amdgpu_bo_unref(&bo);
473 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400474}
475
Chunming Zhoue7893c42016-07-26 14:13:21 +0800476static int amdgpu_bo_create_shadow(struct amdgpu_device *adev,
477 unsigned long size, int byte_align,
478 struct amdgpu_bo *bo)
479{
Chunming Zhoue7893c42016-07-26 14:13:21 +0800480 int r;
481
482 if (bo->shadow)
483 return 0;
484
Christian Königc09312a2017-09-12 10:56:17 +0200485 r = amdgpu_bo_do_create(adev, size, byte_align, true,
486 AMDGPU_GEM_DOMAIN_GTT,
487 AMDGPU_GEM_CREATE_CPU_GTT_USWC |
488 AMDGPU_GEM_CREATE_SHADOW,
489 NULL, bo->tbo.resv, 0,
490 &bo->shadow);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800491 if (!r) {
Chunming Zhoue7893c42016-07-26 14:13:21 +0800492 bo->shadow->parent = amdgpu_bo_ref(bo);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800493 mutex_lock(&adev->shadow_list_lock);
494 list_add_tail(&bo->shadow_list, &adev->shadow_list);
495 mutex_unlock(&adev->shadow_list_lock);
496 }
Chunming Zhoue7893c42016-07-26 14:13:21 +0800497
498 return r;
499}
500
Yong Zhao2046d462017-07-20 18:49:09 -0400501/* init_value will only take effect when flags contains
502 * AMDGPU_GEM_CREATE_VRAM_CLEARED.
503 */
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800504int amdgpu_bo_create(struct amdgpu_device *adev,
505 unsigned long size, int byte_align,
506 bool kernel, u32 domain, u64 flags,
Christian König72d76682015-09-03 17:34:59 +0200507 struct sg_table *sg,
508 struct reservation_object *resv,
Yong Zhao2046d462017-07-20 18:49:09 -0400509 uint64_t init_value,
Christian König72d76682015-09-03 17:34:59 +0200510 struct amdgpu_bo **bo_ptr)
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800511{
Christian Königcf273a52017-08-18 15:50:17 +0200512 uint64_t parent_flags = flags & ~AMDGPU_GEM_CREATE_SHADOW;
Chunming Zhoue7893c42016-07-26 14:13:21 +0800513 int r;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800514
Christian Königc09312a2017-09-12 10:56:17 +0200515 r = amdgpu_bo_do_create(adev, size, byte_align, kernel, domain,
516 parent_flags, sg, resv, init_value, bo_ptr);
Chunming Zhoue7893c42016-07-26 14:13:21 +0800517 if (r)
518 return r;
519
Christian Königcf273a52017-08-18 15:50:17 +0200520 if ((flags & AMDGPU_GEM_CREATE_SHADOW) && amdgpu_need_backup(adev)) {
521 if (!resv)
522 WARN_ON(reservation_object_lock((*bo_ptr)->tbo.resv,
523 NULL));
Nicolai Hähnle36ea83d2017-01-10 19:06:00 +0100524
Chunming Zhoue7893c42016-07-26 14:13:21 +0800525 r = amdgpu_bo_create_shadow(adev, size, byte_align, (*bo_ptr));
Nicolai Hähnle36ea83d2017-01-10 19:06:00 +0100526
527 if (!resv)
Christian Königcf273a52017-08-18 15:50:17 +0200528 reservation_object_unlock((*bo_ptr)->tbo.resv);
Nicolai Hähnle36ea83d2017-01-10 19:06:00 +0100529
Chunming Zhoue7893c42016-07-26 14:13:21 +0800530 if (r)
531 amdgpu_bo_unref(bo_ptr);
532 }
533
534 return r;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800535}
536
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800537int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev,
538 struct amdgpu_ring *ring,
539 struct amdgpu_bo *bo,
540 struct reservation_object *resv,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100541 struct dma_fence **fence,
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800542 bool direct)
543
544{
545 struct amdgpu_bo *shadow = bo->shadow;
546 uint64_t bo_addr, shadow_addr;
547 int r;
548
549 if (!shadow)
550 return -EINVAL;
551
552 bo_addr = amdgpu_bo_gpu_offset(bo);
553 shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
554
555 r = reservation_object_reserve_shared(bo->tbo.resv);
556 if (r)
557 goto err;
558
559 r = amdgpu_copy_buffer(ring, bo_addr, shadow_addr,
560 amdgpu_bo_size(bo), resv, fence,
Christian Königfc9c8f52017-06-29 11:46:15 +0200561 direct, false);
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800562 if (!r)
563 amdgpu_bo_fence(bo, *fence, true);
564
565err:
566 return r;
567}
568
Roger.He82521312017-04-21 13:08:43 +0800569int amdgpu_bo_validate(struct amdgpu_bo *bo)
570{
Christian König19be5572017-04-12 14:24:39 +0200571 struct ttm_operation_ctx ctx = { false, false };
Roger.He82521312017-04-21 13:08:43 +0800572 uint32_t domain;
573 int r;
574
575 if (bo->pin_count)
576 return 0;
577
Kent Russell6d7d9c52017-08-08 07:58:01 -0400578 domain = bo->preferred_domains;
Roger.He82521312017-04-21 13:08:43 +0800579
580retry:
581 amdgpu_ttm_placement_from_domain(bo, domain);
Christian König19be5572017-04-12 14:24:39 +0200582 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
Roger.He82521312017-04-21 13:08:43 +0800583 if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
584 domain = bo->allowed_domains;
585 goto retry;
586 }
587
588 return r;
589}
590
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800591int amdgpu_bo_restore_from_shadow(struct amdgpu_device *adev,
592 struct amdgpu_ring *ring,
593 struct amdgpu_bo *bo,
594 struct reservation_object *resv,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100595 struct dma_fence **fence,
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800596 bool direct)
597
598{
599 struct amdgpu_bo *shadow = bo->shadow;
600 uint64_t bo_addr, shadow_addr;
601 int r;
602
603 if (!shadow)
604 return -EINVAL;
605
606 bo_addr = amdgpu_bo_gpu_offset(bo);
607 shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
608
609 r = reservation_object_reserve_shared(bo->tbo.resv);
610 if (r)
611 goto err;
612
613 r = amdgpu_copy_buffer(ring, shadow_addr, bo_addr,
614 amdgpu_bo_size(bo), resv, fence,
Christian Königfc9c8f52017-06-29 11:46:15 +0200615 direct, false);
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800616 if (!r)
617 amdgpu_bo_fence(bo, *fence, true);
618
619err:
620 return r;
621}
622
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400623int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
624{
Christian Königf5e1c742017-07-20 23:45:18 +0200625 void *kptr;
Christian König587f3c72016-03-10 16:21:04 +0100626 long r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400627
Christian König271c8122015-05-13 14:30:53 +0200628 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
629 return -EPERM;
630
Christian Königf5e1c742017-07-20 23:45:18 +0200631 kptr = amdgpu_bo_kptr(bo);
632 if (kptr) {
633 if (ptr)
634 *ptr = kptr;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400635 return 0;
636 }
Christian König587f3c72016-03-10 16:21:04 +0100637
638 r = reservation_object_wait_timeout_rcu(bo->tbo.resv, false, false,
639 MAX_SCHEDULE_TIMEOUT);
640 if (r < 0)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400641 return r;
Christian König587f3c72016-03-10 16:21:04 +0100642
643 r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
644 if (r)
645 return r;
646
Christian König587f3c72016-03-10 16:21:04 +0100647 if (ptr)
Christian Königf5e1c742017-07-20 23:45:18 +0200648 *ptr = amdgpu_bo_kptr(bo);
Christian König587f3c72016-03-10 16:21:04 +0100649
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400650 return 0;
651}
652
Christian Königf5e1c742017-07-20 23:45:18 +0200653void *amdgpu_bo_kptr(struct amdgpu_bo *bo)
654{
655 bool is_iomem;
656
657 return ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
658}
659
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400660void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
661{
Christian Königf5e1c742017-07-20 23:45:18 +0200662 if (bo->kmap.bo)
663 ttm_bo_kunmap(&bo->kmap);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400664}
665
666struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
667{
668 if (bo == NULL)
669 return NULL;
670
671 ttm_bo_reference(&bo->tbo);
672 return bo;
673}
674
675void amdgpu_bo_unref(struct amdgpu_bo **bo)
676{
677 struct ttm_buffer_object *tbo;
678
679 if ((*bo) == NULL)
680 return;
681
682 tbo = &((*bo)->tbo);
683 ttm_bo_unref(&tbo);
684 if (tbo == NULL)
685 *bo = NULL;
686}
687
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800688int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
689 u64 min_offset, u64 max_offset,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400690 u64 *gpu_addr)
691{
Christian Königa7d64de2016-09-15 14:58:48 +0200692 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Christian König19be5572017-04-12 14:24:39 +0200693 struct ttm_operation_ctx ctx = { false, false };
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400694 int r, i;
695
Christian Königcc325d12016-02-08 11:08:35 +0100696 if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm))
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400697 return -EPERM;
698
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800699 if (WARN_ON_ONCE(min_offset > max_offset))
700 return -EINVAL;
701
Christopher James Halse Rogers803d89a2017-04-03 13:31:22 +1000702 /* A shared bo cannot be migrated to VRAM */
703 if (bo->prime_shared_count && (domain == AMDGPU_GEM_DOMAIN_VRAM))
704 return -EINVAL;
705
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400706 if (bo->pin_count) {
Flora Cui408778e2016-08-18 12:55:13 +0800707 uint32_t mem_type = bo->tbo.mem.mem_type;
708
Christian Königf5318952017-10-23 17:29:36 +0200709 if (!(domain & amdgpu_mem_type_to_domain(mem_type)))
Flora Cui408778e2016-08-18 12:55:13 +0800710 return -EINVAL;
711
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400712 bo->pin_count++;
713 if (gpu_addr)
714 *gpu_addr = amdgpu_bo_gpu_offset(bo);
715
716 if (max_offset != 0) {
Flora Cui27798e02016-08-18 13:18:09 +0800717 u64 domain_start = bo->tbo.bdev->man[mem_type].gpu_offset;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400718 WARN_ON_ONCE(max_offset <
719 (amdgpu_bo_gpu_offset(bo) - domain_start));
720 }
721
722 return 0;
723 }
Christian König03f48dd2016-08-15 17:00:22 +0200724
725 bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
Christian Könige9c75772017-09-11 17:29:26 +0200726 /* force to pin into visible video ram */
727 if (!(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS))
728 bo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400729 amdgpu_ttm_placement_from_domain(bo, domain);
730 for (i = 0; i < bo->placement.num_placement; i++) {
Christian Könige9c75772017-09-11 17:29:26 +0200731 unsigned fpfn, lpfn;
732
733 fpfn = min_offset >> PAGE_SHIFT;
734 lpfn = max_offset >> PAGE_SHIFT;
735
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800736 if (fpfn > bo->placements[i].fpfn)
737 bo->placements[i].fpfn = fpfn;
Christian König78d0e182016-01-19 12:48:14 +0100738 if (!bo->placements[i].lpfn ||
739 (lpfn && lpfn < bo->placements[i].lpfn))
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800740 bo->placements[i].lpfn = lpfn;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400741 bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
742 }
743
Christian König19be5572017-04-12 14:24:39 +0200744 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
Christian König6681c5e2016-08-12 16:50:12 +0200745 if (unlikely(r)) {
Christian Königa7d64de2016-09-15 14:58:48 +0200746 dev_err(adev->dev, "%p pin failed\n", bo);
Christian König6681c5e2016-08-12 16:50:12 +0200747 goto error;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400748 }
Christian König6681c5e2016-08-12 16:50:12 +0200749
Christian Königc5835bb2017-10-27 15:43:14 +0200750 r = amdgpu_ttm_alloc_gart(&bo->tbo);
Christian Königead282a2017-10-20 13:12:12 +0200751 if (unlikely(r)) {
752 dev_err(adev->dev, "%p bind failed\n", bo);
753 goto error;
Chunming Zhou07306b42017-07-12 12:36:47 +0800754 }
Christian König5e91fb52017-10-20 13:11:00 +0200755
Christian Königead282a2017-10-20 13:12:12 +0200756 bo->pin_count = 1;
757 if (gpu_addr != NULL)
758 *gpu_addr = amdgpu_bo_gpu_offset(bo);
759
Christian König5e91fb52017-10-20 13:11:00 +0200760 domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
Christian König6681c5e2016-08-12 16:50:12 +0200761 if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
Christian Königa7d64de2016-09-15 14:58:48 +0200762 adev->vram_pin_size += amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200763 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
Christian Königa7d64de2016-09-15 14:58:48 +0200764 adev->invisible_pin_size += amdgpu_bo_size(bo);
Flora Cui32ab75f2016-08-18 13:17:07 +0800765 } else if (domain == AMDGPU_GEM_DOMAIN_GTT) {
Christian Königa7d64de2016-09-15 14:58:48 +0200766 adev->gart_pin_size += amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200767 }
768
769error:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400770 return r;
771}
772
773int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr)
774{
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800775 return amdgpu_bo_pin_restricted(bo, domain, 0, 0, gpu_addr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400776}
777
778int amdgpu_bo_unpin(struct amdgpu_bo *bo)
779{
Christian Königa7d64de2016-09-15 14:58:48 +0200780 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Christian König19be5572017-04-12 14:24:39 +0200781 struct ttm_operation_ctx ctx = { false, false };
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400782 int r, i;
783
784 if (!bo->pin_count) {
Christian Königa7d64de2016-09-15 14:58:48 +0200785 dev_warn(adev->dev, "%p unpin not necessary\n", bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400786 return 0;
787 }
788 bo->pin_count--;
789 if (bo->pin_count)
790 return 0;
791 for (i = 0; i < bo->placement.num_placement; i++) {
792 bo->placements[i].lpfn = 0;
793 bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
794 }
Christian König19be5572017-04-12 14:24:39 +0200795 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
Christian König6681c5e2016-08-12 16:50:12 +0200796 if (unlikely(r)) {
Christian Königa7d64de2016-09-15 14:58:48 +0200797 dev_err(adev->dev, "%p validate failed for unpin\n", bo);
Christian König6681c5e2016-08-12 16:50:12 +0200798 goto error;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400799 }
Christian König6681c5e2016-08-12 16:50:12 +0200800
801 if (bo->tbo.mem.mem_type == TTM_PL_VRAM) {
Christian Königa7d64de2016-09-15 14:58:48 +0200802 adev->vram_pin_size -= amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200803 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
Christian Königa7d64de2016-09-15 14:58:48 +0200804 adev->invisible_pin_size -= amdgpu_bo_size(bo);
Flora Cui441f90e2016-09-09 14:15:30 +0800805 } else if (bo->tbo.mem.mem_type == TTM_PL_TT) {
Christian Königa7d64de2016-09-15 14:58:48 +0200806 adev->gart_pin_size -= amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200807 }
808
809error:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400810 return r;
811}
812
813int amdgpu_bo_evict_vram(struct amdgpu_device *adev)
814{
815 /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800816 if (0 && (adev->flags & AMD_IS_APU)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400817 /* Useless to evict on IGP chips */
818 return 0;
819 }
820 return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM);
821}
822
Alex Deucher1f8628c2016-03-31 16:56:22 -0400823static const char *amdgpu_vram_names[] = {
824 "UNKNOWN",
825 "GDDR1",
826 "DDR2",
827 "GDDR3",
828 "GDDR4",
829 "GDDR5",
830 "HBM",
831 "DDR3"
832};
833
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400834int amdgpu_bo_init(struct amdgpu_device *adev)
835{
Dave Airlie7cf321d2016-10-24 15:37:48 +1000836 /* reserve PAT memory space to WC for VRAM */
837 arch_io_reserve_memtype_wc(adev->mc.aper_base,
838 adev->mc.aper_size);
839
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400840 /* Add an MTRR for the VRAM */
841 adev->mc.vram_mtrr = arch_phys_wc_add(adev->mc.aper_base,
842 adev->mc.aper_size);
843 DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
pding9953b722017-10-26 09:30:38 +0800844 adev->mc.mc_vram_size >> 20,
845 (unsigned long long)adev->mc.aper_size >> 20);
Alex Deucher1f8628c2016-03-31 16:56:22 -0400846 DRM_INFO("RAM width %dbits %s\n",
847 adev->mc.vram_width, amdgpu_vram_names[adev->mc.vram_type]);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400848 return amdgpu_ttm_init(adev);
849}
850
851void amdgpu_bo_fini(struct amdgpu_device *adev)
852{
853 amdgpu_ttm_fini(adev);
854 arch_phys_wc_del(adev->mc.vram_mtrr);
Dave Airlie7cf321d2016-10-24 15:37:48 +1000855 arch_io_free_memtype_wc(adev->mc.aper_base, adev->mc.aper_size);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400856}
857
858int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
859 struct vm_area_struct *vma)
860{
861 return ttm_fbdev_mmap(vma, &bo->tbo);
862}
863
864int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
865{
Marek Olšák9079ac72017-03-03 16:03:15 -0500866 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
867
868 if (adev->family <= AMDGPU_FAMILY_CZ &&
869 AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400870 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400871
872 bo->tiling_flags = tiling_flags;
873 return 0;
874}
875
876void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
877{
878 lockdep_assert_held(&bo->tbo.resv->lock.base);
879
880 if (tiling_flags)
881 *tiling_flags = bo->tiling_flags;
882}
883
884int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
885 uint32_t metadata_size, uint64_t flags)
886{
887 void *buffer;
888
889 if (!metadata_size) {
890 if (bo->metadata_size) {
891 kfree(bo->metadata);
Dave Airlie0092d3e2016-05-03 12:44:29 +1000892 bo->metadata = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400893 bo->metadata_size = 0;
894 }
895 return 0;
896 }
897
898 if (metadata == NULL)
899 return -EINVAL;
900
Andrzej Hajda71affda2015-09-21 17:34:39 -0400901 buffer = kmemdup(metadata, metadata_size, GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400902 if (buffer == NULL)
903 return -ENOMEM;
904
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400905 kfree(bo->metadata);
906 bo->metadata_flags = flags;
907 bo->metadata = buffer;
908 bo->metadata_size = metadata_size;
909
910 return 0;
911}
912
913int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
914 size_t buffer_size, uint32_t *metadata_size,
915 uint64_t *flags)
916{
917 if (!buffer && !metadata_size)
918 return -EINVAL;
919
920 if (buffer) {
921 if (buffer_size < bo->metadata_size)
922 return -EINVAL;
923
924 if (bo->metadata_size)
925 memcpy(buffer, bo->metadata, bo->metadata_size);
926 }
927
928 if (metadata_size)
929 *metadata_size = bo->metadata_size;
930 if (flags)
931 *flags = bo->metadata_flags;
932
933 return 0;
934}
935
936void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
Nicolai Hähnle66257db2016-12-15 17:23:49 +0100937 bool evict,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400938 struct ttm_mem_reg *new_mem)
939{
Christian Königa7d64de2016-09-15 14:58:48 +0200940 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian König765e7fb2016-09-15 15:06:50 +0200941 struct amdgpu_bo *abo;
David Mao15da3012016-06-07 17:48:52 +0800942 struct ttm_mem_reg *old_mem = &bo->mem;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400943
944 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
945 return;
946
Andres Rodriguezb82485f2017-09-15 21:05:19 -0400947 abo = ttm_to_amdgpu_bo(bo);
Christian König3f3333f2017-08-03 14:02:13 +0200948 amdgpu_vm_bo_invalidate(adev, abo, evict);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400949
Christian König6375bbb2017-07-11 17:25:49 +0200950 amdgpu_bo_kunmap(abo);
951
Nicolai Hähnle661a7602016-12-15 17:26:42 +0100952 /* remember the eviction */
953 if (evict)
954 atomic64_inc(&adev->num_evictions);
955
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400956 /* update statistics */
957 if (!new_mem)
958 return;
959
960 /* move_notify is called before move happens */
Christian König765e7fb2016-09-15 15:06:50 +0200961 trace_amdgpu_ttm_bo_move(abo, new_mem->mem_type, old_mem->mem_type);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400962}
963
964int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
965{
Christian Königa7d64de2016-09-15 14:58:48 +0200966 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian König19be5572017-04-12 14:24:39 +0200967 struct ttm_operation_ctx ctx = { false, false };
Christian König5fb19412015-05-21 17:03:46 +0200968 struct amdgpu_bo *abo;
John Brooks96cf8272017-06-30 11:31:08 -0400969 unsigned long offset, size;
970 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400971
972 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
973 return 0;
Christian König5fb19412015-05-21 17:03:46 +0200974
Andres Rodriguezb82485f2017-09-15 21:05:19 -0400975 abo = ttm_to_amdgpu_bo(bo);
John Brooks96cf8272017-06-30 11:31:08 -0400976
977 /* Remember that this BO was accessed by the CPU */
978 abo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
979
Christian König5fb19412015-05-21 17:03:46 +0200980 if (bo->mem.mem_type != TTM_PL_VRAM)
981 return 0;
982
983 size = bo->mem.num_pages << PAGE_SHIFT;
984 offset = bo->mem.start << PAGE_SHIFT;
Christian König9bbdcc02017-03-29 11:16:05 +0200985 if ((offset + size) <= adev->mc.visible_vram_size)
Christian König5fb19412015-05-21 17:03:46 +0200986 return 0;
987
Michel Dänzer104ece92016-03-28 12:53:02 +0900988 /* Can't move a pinned BO to visible VRAM */
989 if (abo->pin_count > 0)
990 return -EINVAL;
991
Christian König5fb19412015-05-21 17:03:46 +0200992 /* hurrah the memory is not visible ! */
Marek Olšák68e2c5f2017-05-17 20:05:08 +0200993 atomic64_inc(&adev->num_vram_cpu_page_faults);
John Brooks41d9a6a2017-06-27 22:33:21 -0400994 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
995 AMDGPU_GEM_DOMAIN_GTT);
996
997 /* Avoid costly evictions; only set GTT as a busy placement */
998 abo->placement.num_busy_placement = 1;
999 abo->placement.busy_placement = &abo->placements[1];
1000
Christian König19be5572017-04-12 14:24:39 +02001001 r = ttm_bo_validate(bo, &abo->placement, &ctx);
John Brooks41d9a6a2017-06-27 22:33:21 -04001002 if (unlikely(r != 0))
Christian König5fb19412015-05-21 17:03:46 +02001003 return r;
Christian König5fb19412015-05-21 17:03:46 +02001004
1005 offset = bo->mem.start << PAGE_SHIFT;
1006 /* this should never happen */
John Brooks41d9a6a2017-06-27 22:33:21 -04001007 if (bo->mem.mem_type == TTM_PL_VRAM &&
1008 (offset + size) > adev->mc.visible_vram_size)
Christian König5fb19412015-05-21 17:03:46 +02001009 return -EINVAL;
1010
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001011 return 0;
1012}
1013
1014/**
1015 * amdgpu_bo_fence - add fence to buffer object
1016 *
1017 * @bo: buffer object in question
1018 * @fence: fence to add
1019 * @shared: true if fence should be added shared
1020 *
1021 */
Chris Wilsonf54d1862016-10-25 13:00:45 +01001022void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001023 bool shared)
1024{
1025 struct reservation_object *resv = bo->tbo.resv;
1026
1027 if (shared)
Chunming Zhoue40a3112015-08-03 11:38:09 +08001028 reservation_object_add_shared_fence(resv, fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001029 else
Chunming Zhoue40a3112015-08-03 11:38:09 +08001030 reservation_object_add_excl_fence(resv, fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001031}
Christian Königcdb7e8f2016-07-25 17:56:18 +02001032
1033/**
1034 * amdgpu_bo_gpu_offset - return GPU offset of bo
1035 * @bo: amdgpu object for which we query the offset
1036 *
1037 * Returns current GPU offset of the object.
1038 *
1039 * Note: object should either be pinned or reserved when calling this
1040 * function, it might be useful to add check for this for debugging.
1041 */
1042u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo)
1043{
1044 WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_SYSTEM);
Christian Königc855e252016-09-05 17:00:57 +02001045 WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_TT &&
Christian König3da917b2017-10-27 14:17:09 +02001046 !amdgpu_gtt_mgr_has_gart_addr(&bo->tbo.mem));
Christian Königcdb7e8f2016-07-25 17:56:18 +02001047 WARN_ON_ONCE(!ww_mutex_is_locked(&bo->tbo.resv->lock) &&
1048 !bo->pin_count);
Christian König9702d402016-09-07 15:10:44 +02001049 WARN_ON_ONCE(bo->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET);
Christian König03f48dd2016-08-15 17:00:22 +02001050 WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_VRAM &&
1051 !(bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS));
Christian Königcdb7e8f2016-07-25 17:56:18 +02001052
1053 return bo->tbo.offset;
1054}