blob: 1b8154e58d1823e6e949a1448ac604cbe2ccf8aa [file] [log] [blame]
Rob Clarkcd5351f2011-11-12 12:09:40 -06001/*
Andrew F. Davisbb5cdf82017-12-05 14:29:31 -06002 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
Rob Clarkcd5351f2011-11-12 12:09:40 -06003 * Author: Rob Clark <rob@ti.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
Laurent Pinchart69a12262015-03-05 21:38:16 +020018#include <drm/drm_atomic.h>
19#include <drm/drm_atomic_helper.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020020#include <drm/drm_crtc.h>
21#include <drm/drm_crtc_helper.h>
Andy Grossb9ed9f02012-10-16 00:17:40 -050022#include <drm/drm_mode.h>
Daniel Vetter3cb9ae42014-10-29 10:03:57 +010023#include <drm/drm_plane_helper.h>
Peter Ujfalusia7631c42017-11-30 14:12:37 +020024#include <linux/math64.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020025
26#include "omap_drv.h"
Rob Clarkcd5351f2011-11-12 12:09:40 -060027
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +020028#define to_omap_crtc_state(x) container_of(x, struct omap_crtc_state, base)
29
30struct omap_crtc_state {
31 /* Must be first. */
32 struct drm_crtc_state base;
33 /* Shadow values for legacy userspace support. */
34 unsigned int rotation;
35 unsigned int zpos;
36};
37
Rob Clarkcd5351f2011-11-12 12:09:40 -060038#define to_omap_crtc(x) container_of(x, struct omap_crtc, base)
39
40struct omap_crtc {
41 struct drm_crtc base;
Rob Clarkf5f94542012-12-04 13:59:12 -060042
Rob Clarkbb5c2d92012-01-16 12:51:16 -060043 const char *name;
Rob Clarkf5f94542012-12-04 13:59:12 -060044 enum omap_channel channel;
Rob Clarkf5f94542012-12-04 13:59:12 -060045
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +030046 struct videomode vm;
Rob Clarkf5f94542012-12-04 13:59:12 -060047
Tomi Valkeinena36af732015-02-26 15:20:24 +020048 bool ignore_digit_sync_lost;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030049
Laurent Pinchartf933a3a2016-04-18 02:54:31 +030050 bool enabled;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030051 bool pending;
52 wait_queue_head_t pending_wait;
Laurent Pinchart577d3982016-04-19 01:15:11 +030053 struct drm_pending_vblank_event *event;
Rob Clarkcd5351f2011-11-12 12:09:40 -060054};
55
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020056/* -----------------------------------------------------------------------------
57 * Helper Functions
58 */
59
Peter Ujfalusi4520ff22016-09-22 14:07:03 +030060struct videomode *omap_crtc_timings(struct drm_crtc *crtc)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020061{
62 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +030063 return &omap_crtc->vm;
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020064}
65
66enum omap_channel omap_crtc_channel(struct drm_crtc *crtc)
67{
68 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
69 return omap_crtc->channel;
70}
71
Laurent Pinchartd173d3d2016-04-19 01:31:21 +030072static bool omap_crtc_is_pending(struct drm_crtc *crtc)
73{
74 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
75 unsigned long flags;
76 bool pending;
77
78 spin_lock_irqsave(&crtc->dev->event_lock, flags);
79 pending = omap_crtc->pending;
80 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
81
82 return pending;
83}
84
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030085int omap_crtc_wait_pending(struct drm_crtc *crtc)
86{
87 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
88
Tomi Valkeinen61f3c402015-11-19 17:31:25 +020089 /*
90 * Timeout is set to a "sufficiently" high value, which should cover
91 * a single frame refresh even on slower displays.
92 */
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030093 return wait_event_timeout(omap_crtc->pending_wait,
Laurent Pinchartd173d3d2016-04-19 01:31:21 +030094 !omap_crtc_is_pending(crtc),
Tomi Valkeinen61f3c402015-11-19 17:31:25 +020095 msecs_to_jiffies(250));
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030096}
97
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020098/* -----------------------------------------------------------------------------
99 * DSS Manager Functions
100 */
101
Rob Clarkf5f94542012-12-04 13:59:12 -0600102/*
103 * Manager-ops, callbacks from output when they need to configure
104 * the upstream part of the video pipe.
105 *
106 * Most of these we can ignore until we add support for command-mode
107 * panels.. for video-mode the crtc-helpers already do an adequate
108 * job of sequencing the setup of the video pipe in the proper order
109 */
110
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300111/* ovl-mgr-id -> crtc */
112static struct omap_crtc *omap_crtcs[8];
Tomi Valkeinen3a924132015-10-21 16:34:08 +0300113static struct omap_dss_device *omap_crtc_output[8];
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300114
Rob Clarkf5f94542012-12-04 13:59:12 -0600115/* we can probably ignore these until we support command-mode panels: */
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200116static int omap_crtc_dss_connect(enum omap_channel channel,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300117 struct omap_dss_device *dst)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300118{
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200119 const struct dispc_ops *dispc_ops = dispc_get_ops();
120
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200121 if (omap_crtc_output[channel])
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300122 return -EINVAL;
123
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200124 if ((dispc_ops->mgr_get_supported_outputs(channel) & dst->id) == 0)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300125 return -EINVAL;
126
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200127 omap_crtc_output[channel] = dst;
Tomi Valkeinen49239502015-11-05 09:34:31 +0200128 dst->dispc_channel_connected = true;
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300129
130 return 0;
131}
132
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200133static void omap_crtc_dss_disconnect(enum omap_channel channel,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300134 struct omap_dss_device *dst)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300135{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200136 omap_crtc_output[channel] = NULL;
Tomi Valkeinen49239502015-11-05 09:34:31 +0200137 dst->dispc_channel_connected = false;
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300138}
139
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200140static void omap_crtc_dss_start_update(enum omap_channel channel)
Rob Clarkf5f94542012-12-04 13:59:12 -0600141{
142}
143
Laurent Pinchart4029755e2015-05-28 02:34:05 +0300144/* Called only from the encoder enable/disable and suspend/resume handlers. */
Laurent Pinchart8472b572015-01-15 00:45:17 +0200145static void omap_crtc_set_enabled(struct drm_crtc *crtc, bool enable)
146{
147 struct drm_device *dev = crtc->dev;
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200148 struct omap_drm_private *priv = dev->dev_private;
Laurent Pinchart8472b572015-01-15 00:45:17 +0200149 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
150 enum omap_channel channel = omap_crtc->channel;
151 struct omap_irq_wait *wait;
152 u32 framedone_irq, vsync_irq;
153 int ret;
154
Laurent Pinchart03af8152016-04-18 03:09:48 +0300155 if (WARN_ON(omap_crtc->enabled == enable))
156 return;
157
Tomi Valkeinen3a924132015-10-21 16:34:08 +0300158 if (omap_crtc_output[channel]->output_type == OMAP_DISPLAY_TYPE_HDMI) {
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200159 priv->dispc_ops->mgr_enable(channel, enable);
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300160 omap_crtc->enabled = enable;
Tomi Valkeinen4e4b53c2015-03-24 15:46:35 +0200161 return;
162 }
163
Tomi Valkeinenef422282015-02-26 15:20:25 +0200164 if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
165 /*
166 * Digit output produces some sync lost interrupts during the
167 * first frame when enabling, so we need to ignore those.
168 */
169 omap_crtc->ignore_digit_sync_lost = true;
170 }
Laurent Pinchart8472b572015-01-15 00:45:17 +0200171
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200172 framedone_irq = priv->dispc_ops->mgr_get_framedone_irq(channel);
173 vsync_irq = priv->dispc_ops->mgr_get_vsync_irq(channel);
Laurent Pinchart8472b572015-01-15 00:45:17 +0200174
175 if (enable) {
176 wait = omap_irq_wait_init(dev, vsync_irq, 1);
177 } else {
178 /*
179 * When we disable the digit output, we need to wait for
180 * FRAMEDONE to know that DISPC has finished with the output.
181 *
182 * OMAP2/3 does not have FRAMEDONE irq for digit output, and in
183 * that case we need to use vsync interrupt, and wait for both
184 * even and odd frames.
185 */
186
187 if (framedone_irq)
188 wait = omap_irq_wait_init(dev, framedone_irq, 1);
189 else
190 wait = omap_irq_wait_init(dev, vsync_irq, 2);
191 }
192
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200193 priv->dispc_ops->mgr_enable(channel, enable);
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300194 omap_crtc->enabled = enable;
Laurent Pinchart8472b572015-01-15 00:45:17 +0200195
196 ret = omap_irq_wait(dev, wait, msecs_to_jiffies(100));
197 if (ret) {
198 dev_err(dev->dev, "%s: timeout waiting for %s\n",
199 omap_crtc->name, enable ? "enable" : "disable");
200 }
201
Tomi Valkeinenef422282015-02-26 15:20:25 +0200202 if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
203 omap_crtc->ignore_digit_sync_lost = false;
204 /* make sure the irq handler sees the value above */
205 mb();
206 }
Laurent Pinchart8472b572015-01-15 00:45:17 +0200207}
208
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300209
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200210static int omap_crtc_dss_enable(enum omap_channel channel)
Rob Clarkf5f94542012-12-04 13:59:12 -0600211{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200212 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200213 struct omap_drm_private *priv = omap_crtc->base.dev->dev_private;
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300214
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200215 priv->dispc_ops->mgr_set_timings(omap_crtc->channel, &omap_crtc->vm);
Laurent Pinchart8472b572015-01-15 00:45:17 +0200216 omap_crtc_set_enabled(&omap_crtc->base, true);
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300217
Rob Clarkf5f94542012-12-04 13:59:12 -0600218 return 0;
219}
220
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200221static void omap_crtc_dss_disable(enum omap_channel channel)
Rob Clarkf5f94542012-12-04 13:59:12 -0600222{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200223 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300224
Laurent Pinchart8472b572015-01-15 00:45:17 +0200225 omap_crtc_set_enabled(&omap_crtc->base, false);
Rob Clarkf5f94542012-12-04 13:59:12 -0600226}
227
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200228static void omap_crtc_dss_set_timings(enum omap_channel channel,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300229 const struct videomode *vm)
Rob Clarkf5f94542012-12-04 13:59:12 -0600230{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200231 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Rob Clarkf5f94542012-12-04 13:59:12 -0600232 DBG("%s", omap_crtc->name);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300233 omap_crtc->vm = *vm;
Rob Clarkf5f94542012-12-04 13:59:12 -0600234}
235
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200236static void omap_crtc_dss_set_lcd_config(enum omap_channel channel,
Rob Clarkf5f94542012-12-04 13:59:12 -0600237 const struct dss_lcd_mgr_config *config)
238{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200239 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200240 struct omap_drm_private *priv = omap_crtc->base.dev->dev_private;
241
Rob Clarkf5f94542012-12-04 13:59:12 -0600242 DBG("%s", omap_crtc->name);
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200243 priv->dispc_ops->mgr_set_lcd_config(omap_crtc->channel, config);
Rob Clarkf5f94542012-12-04 13:59:12 -0600244}
245
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200246static int omap_crtc_dss_register_framedone(
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200247 enum omap_channel channel,
Rob Clarkf5f94542012-12-04 13:59:12 -0600248 void (*handler)(void *), void *data)
249{
250 return 0;
251}
252
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200253static void omap_crtc_dss_unregister_framedone(
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200254 enum omap_channel channel,
Rob Clarkf5f94542012-12-04 13:59:12 -0600255 void (*handler)(void *), void *data)
256{
257}
258
259static const struct dss_mgr_ops mgr_ops = {
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200260 .connect = omap_crtc_dss_connect,
261 .disconnect = omap_crtc_dss_disconnect,
262 .start_update = omap_crtc_dss_start_update,
263 .enable = omap_crtc_dss_enable,
264 .disable = omap_crtc_dss_disable,
265 .set_timings = omap_crtc_dss_set_timings,
266 .set_lcd_config = omap_crtc_dss_set_lcd_config,
267 .register_framedone_handler = omap_crtc_dss_register_framedone,
268 .unregister_framedone_handler = omap_crtc_dss_unregister_framedone,
Rob Clarkf5f94542012-12-04 13:59:12 -0600269};
270
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200271/* -----------------------------------------------------------------------------
Laurent Pinchart1d5e5ea2015-01-18 16:57:36 +0200272 * Setup, Flush and Page Flip
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200273 */
274
Laurent Pincharte0519af2015-05-28 00:21:29 +0300275void omap_crtc_error_irq(struct drm_crtc *crtc, uint32_t irqstatus)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200276{
Laurent Pincharte0519af2015-05-28 00:21:29 +0300277 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Tomi Valkeinena36af732015-02-26 15:20:24 +0200278
279 if (omap_crtc->ignore_digit_sync_lost) {
280 irqstatus &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
281 if (!irqstatus)
282 return;
283 }
284
Tomi Valkeinen3b143fc2014-11-19 12:50:13 +0200285 DRM_ERROR_RATELIMITED("%s: errors: %08x\n", omap_crtc->name, irqstatus);
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200286}
287
Laurent Pinchart14389a32016-04-19 01:43:03 +0300288void omap_crtc_vblank_irq(struct drm_crtc *crtc)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200289{
Laurent Pinchart14389a32016-04-19 01:43:03 +0300290 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200291 struct drm_device *dev = omap_crtc->base.dev;
292 struct omap_drm_private *priv = dev->dev_private;
Laurent Pinchart14389a32016-04-19 01:43:03 +0300293 bool pending;
Laurent Pincharta42133a2015-01-17 19:09:26 +0200294
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300295 spin_lock(&crtc->dev->event_lock);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300296 /*
297 * If the dispc is busy we're racing the flush operation. Try again on
298 * the next vblank interrupt.
299 */
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200300 if (priv->dispc_ops->mgr_go_busy(omap_crtc->channel)) {
Laurent Pinchart14389a32016-04-19 01:43:03 +0300301 spin_unlock(&crtc->dev->event_lock);
302 return;
303 }
304
305 /* Send the vblank event if one has been requested. */
306 if (omap_crtc->event) {
307 drm_crtc_send_vblank_event(crtc, omap_crtc->event);
308 omap_crtc->event = NULL;
309 }
310
311 pending = omap_crtc->pending;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300312 omap_crtc->pending = false;
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300313 spin_unlock(&crtc->dev->event_lock);
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300314
Laurent Pinchart14389a32016-04-19 01:43:03 +0300315 if (pending)
316 drm_crtc_vblank_put(crtc);
Laurent Pincharta42133a2015-01-17 19:09:26 +0200317
Laurent Pinchart14389a32016-04-19 01:43:03 +0300318 /* Wake up omap_atomic_complete. */
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300319 wake_up(&omap_crtc->pending_wait);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300320
321 DBG("%s: apply done", omap_crtc->name);
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200322}
323
Tomi Valkeinen7e3d9272015-08-10 12:08:50 +0300324static void omap_crtc_write_crtc_properties(struct drm_crtc *crtc)
325{
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200326 struct omap_drm_private *priv = crtc->dev->dev_private;
Tomi Valkeinen7e3d9272015-08-10 12:08:50 +0300327 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
328 struct omap_overlay_manager_info info;
329
330 memset(&info, 0, sizeof(info));
331
332 info.default_color = 0x000000;
333 info.trans_enabled = false;
334 info.partial_alpha_enabled = false;
335 info.cpr_enable = false;
336
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200337 priv->dispc_ops->mgr_setup(omap_crtc->channel, &info);
Tomi Valkeinen7e3d9272015-08-10 12:08:50 +0300338}
339
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200340/* -----------------------------------------------------------------------------
341 * CRTC Functions
Rob Clarkf5f94542012-12-04 13:59:12 -0600342 */
343
Rob Clarkcd5351f2011-11-12 12:09:40 -0600344static void omap_crtc_destroy(struct drm_crtc *crtc)
345{
346 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600347
348 DBG("%s", omap_crtc->name);
349
Rob Clarkcd5351f2011-11-12 12:09:40 -0600350 drm_crtc_cleanup(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600351
Rob Clarkcd5351f2011-11-12 12:09:40 -0600352 kfree(omap_crtc);
353}
354
Laurent Pinchartce9a8f12017-05-09 01:27:09 +0300355static void omap_crtc_arm_event(struct drm_crtc *crtc)
356{
357 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
358
359 WARN_ON(omap_crtc->pending);
360 omap_crtc->pending = true;
361
362 if (crtc->state->event) {
363 omap_crtc->event = crtc->state->event;
364 crtc->state->event = NULL;
365 }
366}
367
Laurent Pinchart0b20a0f2017-06-30 12:36:44 +0300368static void omap_crtc_atomic_enable(struct drm_crtc *crtc,
369 struct drm_crtc_state *old_state)
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200370{
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200371 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300372 int ret;
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200373
374 DBG("%s", omap_crtc->name);
375
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300376 spin_lock_irq(&crtc->dev->event_lock);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300377 drm_crtc_vblank_on(crtc);
378 ret = drm_crtc_vblank_get(crtc);
379 WARN_ON(ret != 0);
380
Laurent Pinchartce9a8f12017-05-09 01:27:09 +0300381 omap_crtc_arm_event(crtc);
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300382 spin_unlock_irq(&crtc->dev->event_lock);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200383}
384
Laurent Pinchart64581712017-06-30 12:36:45 +0300385static void omap_crtc_atomic_disable(struct drm_crtc *crtc,
386 struct drm_crtc_state *old_state)
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200387{
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200388 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200389
390 DBG("%s", omap_crtc->name);
391
Laurent Pinchartce9a8f12017-05-09 01:27:09 +0300392 spin_lock_irq(&crtc->dev->event_lock);
393 if (crtc->state->event) {
394 drm_crtc_send_vblank_event(crtc, crtc->state->event);
395 crtc->state->event = NULL;
396 }
397 spin_unlock_irq(&crtc->dev->event_lock);
398
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200399 drm_crtc_vblank_off(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200400}
401
Peter Ujfalusia7631c42017-11-30 14:12:37 +0200402static enum drm_mode_status omap_crtc_mode_valid(struct drm_crtc *crtc,
403 const struct drm_display_mode *mode)
404{
405 struct omap_drm_private *priv = crtc->dev->dev_private;
406
407 /* Check for bandwidth limit */
408 if (priv->max_bandwidth) {
409 /*
410 * Estimation for the bandwidth need of a given mode with one
411 * full screen plane:
412 * bandwidth = resolution * 32bpp * (pclk / (vtotal * htotal))
413 * ^^ Refresh rate ^^
414 *
415 * The interlaced mode is taken into account by using the
416 * pixelclock in the calculation.
417 *
418 * The equation is rearranged for 64bit arithmetic.
419 */
420 uint64_t bandwidth = mode->clock * 1000;
421 unsigned int bpp = 4;
422
423 bandwidth = bandwidth * mode->hdisplay * mode->vdisplay * bpp;
424 bandwidth = div_u64(bandwidth, mode->htotal * mode->vtotal);
425
426 /*
427 * Reject modes which would need more bandwidth if used with one
428 * full resolution plane (most common use case).
429 */
430 if (priv->max_bandwidth < bandwidth)
431 return MODE_BAD;
432 }
433
434 return MODE_OK;
435}
436
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200437static void omap_crtc_mode_set_nofb(struct drm_crtc *crtc)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600438{
439 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200440 struct drm_display_mode *mode = &crtc->state->adjusted_mode;
Tomi Valkeinen50fa9f02016-11-23 13:24:00 +0200441 struct omap_drm_private *priv = crtc->dev->dev_private;
442 const u32 flags_mask = DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_DE_LOW |
443 DISPLAY_FLAGS_PIXDATA_POSEDGE | DISPLAY_FLAGS_PIXDATA_NEGEDGE |
444 DISPLAY_FLAGS_SYNC_POSEDGE | DISPLAY_FLAGS_SYNC_NEGEDGE;
445 unsigned int i;
Rob Clarkf5f94542012-12-04 13:59:12 -0600446
447 DBG("%s: set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x",
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200448 omap_crtc->name, mode->base.id, mode->name,
449 mode->vrefresh, mode->clock,
450 mode->hdisplay, mode->hsync_start, mode->hsync_end, mode->htotal,
451 mode->vdisplay, mode->vsync_start, mode->vsync_end, mode->vtotal,
452 mode->type, mode->flags);
Rob Clarkf5f94542012-12-04 13:59:12 -0600453
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300454 drm_display_mode_to_videomode(mode, &omap_crtc->vm);
Tomi Valkeinen50fa9f02016-11-23 13:24:00 +0200455
456 /*
457 * HACK: This fixes the vm flags.
458 * struct drm_display_mode does not contain the VSYNC/HSYNC/DE flags
459 * and they get lost when converting back and forth between
460 * struct drm_display_mode and struct videomode. The hack below
461 * goes and fetches the missing flags from the panel drivers.
462 *
463 * Correct solution would be to use DRM's bus-flags, but that's not
464 * easily possible before the omapdrm's panel/encoder driver model
465 * has been changed to the DRM model.
466 */
467
468 for (i = 0; i < priv->num_encoders; ++i) {
469 struct drm_encoder *encoder = priv->encoders[i];
470
471 if (encoder->crtc == crtc) {
472 struct omap_dss_device *dssdev;
473
474 dssdev = omap_encoder_get_dssdev(encoder);
475
476 if (dssdev) {
477 struct videomode vm = {0};
478
479 dssdev->driver->get_timings(dssdev, &vm);
480
481 omap_crtc->vm.flags |= vm.flags & flags_mask;
482 }
483
484 break;
485 }
486 }
Rob Clarkcd5351f2011-11-12 12:09:40 -0600487}
488
Jyri Sarha492a4262016-06-07 15:09:17 +0300489static int omap_crtc_atomic_check(struct drm_crtc *crtc,
490 struct drm_crtc_state *state)
491{
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200492 struct drm_plane_state *pri_state;
493
Jyri Sarha492a4262016-06-07 15:09:17 +0300494 if (state->color_mgmt_changed && state->gamma_lut) {
495 uint length = state->gamma_lut->length /
496 sizeof(struct drm_color_lut);
497
498 if (length < 2)
499 return -EINVAL;
500 }
501
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200502 pri_state = drm_atomic_get_new_plane_state(state->state, crtc->primary);
503 if (pri_state) {
504 struct omap_crtc_state *omap_crtc_state =
505 to_omap_crtc_state(state);
506
507 /* Mirror new values for zpos and rotation in omap_crtc_state */
508 omap_crtc_state->zpos = pri_state->zpos;
509 omap_crtc_state->rotation = pri_state->rotation;
510 }
511
Jyri Sarha492a4262016-06-07 15:09:17 +0300512 return 0;
513}
514
Daniel Vetterc201d002015-08-06 14:09:35 +0200515static void omap_crtc_atomic_begin(struct drm_crtc *crtc,
Laurent Pinchart577d3982016-04-19 01:15:11 +0300516 struct drm_crtc_state *old_crtc_state)
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200517{
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200518}
519
Daniel Vetterc201d002015-08-06 14:09:35 +0200520static void omap_crtc_atomic_flush(struct drm_crtc *crtc,
Laurent Pinchart577d3982016-04-19 01:15:11 +0300521 struct drm_crtc_state *old_crtc_state)
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200522{
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200523 struct omap_drm_private *priv = crtc->dev->dev_private;
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300524 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300525 int ret;
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300526
Jyri Sarha492a4262016-06-07 15:09:17 +0300527 if (crtc->state->color_mgmt_changed) {
528 struct drm_color_lut *lut = NULL;
529 uint length = 0;
530
531 if (crtc->state->gamma_lut) {
532 lut = (struct drm_color_lut *)
533 crtc->state->gamma_lut->data;
534 length = crtc->state->gamma_lut->length /
535 sizeof(*lut);
536 }
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200537 priv->dispc_ops->mgr_set_gamma(omap_crtc->channel, lut, length);
Jyri Sarha492a4262016-06-07 15:09:17 +0300538 }
539
Tomi Valkeinen7e3d9272015-08-10 12:08:50 +0300540 omap_crtc_write_crtc_properties(crtc);
541
Jyri Sarhae025d382017-01-27 12:04:54 +0200542 /* Only flush the CRTC if it is currently enabled. */
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300543 if (!omap_crtc->enabled)
544 return;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300545
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300546 DBG("%s: GO", omap_crtc->name);
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300547
Laurent Pinchart14389a32016-04-19 01:43:03 +0300548 ret = drm_crtc_vblank_get(crtc);
549 WARN_ON(ret != 0);
550
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300551 spin_lock_irq(&crtc->dev->event_lock);
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200552 priv->dispc_ops->mgr_go(omap_crtc->channel);
Laurent Pinchartce9a8f12017-05-09 01:27:09 +0300553 omap_crtc_arm_event(crtc);
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300554 spin_unlock_irq(&crtc->dev->event_lock);
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200555}
556
Laurent Pinchartafc34932015-03-06 18:35:16 +0200557static int omap_crtc_atomic_set_property(struct drm_crtc *crtc,
558 struct drm_crtc_state *state,
559 struct drm_property *property,
560 uint64_t val)
Rob Clark3c810c62012-08-15 15:18:01 -0500561{
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200562 struct omap_drm_private *priv = crtc->dev->dev_private;
563 struct drm_plane_state *plane_state;
Laurent Pinchartafc34932015-03-06 18:35:16 +0200564
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200565 /*
566 * Delegate property set to the primary plane. Get the plane state and
567 * set the property directly, the shadow copy will be assigned in the
568 * omap_crtc_atomic_check callback. This way updates to plane state will
569 * always be mirrored in the crtc state correctly.
570 */
571 plane_state = drm_atomic_get_plane_state(state->state, crtc->primary);
572 if (IS_ERR(plane_state))
573 return PTR_ERR(plane_state);
Laurent Pinchartafc34932015-03-06 18:35:16 +0200574
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200575 if (property == crtc->primary->rotation_property)
576 plane_state->rotation = val;
577 else if (property == priv->zorder_prop)
578 plane_state->zpos = val;
579 else
580 return -EINVAL;
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200581
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200582 return 0;
Laurent Pinchartafc34932015-03-06 18:35:16 +0200583}
584
585static int omap_crtc_atomic_get_property(struct drm_crtc *crtc,
586 const struct drm_crtc_state *state,
587 struct drm_property *property,
588 uint64_t *val)
589{
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200590 struct omap_drm_private *priv = crtc->dev->dev_private;
591 struct omap_crtc_state *omap_state = to_omap_crtc_state(state);
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200592
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200593 if (property == crtc->primary->rotation_property)
594 *val = omap_state->rotation;
595 else if (property == priv->zorder_prop)
596 *val = omap_state->zpos;
597 else
598 return -EINVAL;
599
600 return 0;
601}
602
603static void omap_crtc_reset(struct drm_crtc *crtc)
604{
605 if (crtc->state)
606 __drm_atomic_helper_crtc_destroy_state(crtc->state);
607
608 kfree(crtc->state);
609 crtc->state = kzalloc(sizeof(struct omap_crtc_state), GFP_KERNEL);
610
611 if (crtc->state)
612 crtc->state->crtc = crtc;
613}
614
615static struct drm_crtc_state *
616omap_crtc_duplicate_state(struct drm_crtc *crtc)
617{
618 struct omap_crtc_state *state, *current_state;
619
620 if (WARN_ON(!crtc->state))
621 return NULL;
622
623 current_state = to_omap_crtc_state(crtc->state);
624
625 state = kmalloc(sizeof(*state), GFP_KERNEL);
Dan Carpenter24196722017-08-11 23:16:06 +0300626 if (!state)
627 return NULL;
628
629 __drm_atomic_helper_crtc_duplicate_state(crtc, &state->base);
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200630
631 state->zpos = current_state->zpos;
632 state->rotation = current_state->rotation;
633
634 return &state->base;
Rob Clark3c810c62012-08-15 15:18:01 -0500635}
636
Rob Clarkcd5351f2011-11-12 12:09:40 -0600637static const struct drm_crtc_funcs omap_crtc_funcs = {
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200638 .reset = omap_crtc_reset,
Laurent Pinchart9416c9d2015-03-05 21:54:54 +0200639 .set_config = drm_atomic_helper_set_config,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600640 .destroy = omap_crtc_destroy,
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200641 .page_flip = drm_atomic_helper_page_flip,
Jyri Sarha492a4262016-06-07 15:09:17 +0300642 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200643 .atomic_duplicate_state = omap_crtc_duplicate_state,
Laurent Pinchart69a12262015-03-05 21:38:16 +0200644 .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
Laurent Pinchartafc34932015-03-06 18:35:16 +0200645 .atomic_set_property = omap_crtc_atomic_set_property,
646 .atomic_get_property = omap_crtc_atomic_get_property,
Tomi Valkeinen03961622017-02-08 13:26:00 +0200647 .enable_vblank = omap_irq_enable_vblank,
648 .disable_vblank = omap_irq_disable_vblank,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600649};
650
651static const struct drm_crtc_helper_funcs omap_crtc_helper_funcs = {
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200652 .mode_set_nofb = omap_crtc_mode_set_nofb,
Jyri Sarha492a4262016-06-07 15:09:17 +0300653 .atomic_check = omap_crtc_atomic_check,
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200654 .atomic_begin = omap_crtc_atomic_begin,
655 .atomic_flush = omap_crtc_atomic_flush,
Laurent Pinchart0b20a0f2017-06-30 12:36:44 +0300656 .atomic_enable = omap_crtc_atomic_enable,
Laurent Pinchart64581712017-06-30 12:36:45 +0300657 .atomic_disable = omap_crtc_atomic_disable,
Peter Ujfalusia7631c42017-11-30 14:12:37 +0200658 .mode_valid = omap_crtc_mode_valid,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600659};
660
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200661/* -----------------------------------------------------------------------------
662 * Init and Cleanup
663 */
Tomi Valkeinene2f8fd72014-04-02 14:31:57 +0300664
Rob Clarkf5f94542012-12-04 13:59:12 -0600665static const char *channel_names[] = {
Laurent Pinchart222025e2015-01-11 00:02:07 +0200666 [OMAP_DSS_CHANNEL_LCD] = "lcd",
667 [OMAP_DSS_CHANNEL_DIGIT] = "tv",
668 [OMAP_DSS_CHANNEL_LCD2] = "lcd2",
669 [OMAP_DSS_CHANNEL_LCD3] = "lcd3",
Rob Clarkf5f94542012-12-04 13:59:12 -0600670};
671
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300672void omap_crtc_pre_init(void)
673{
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200674 memset(omap_crtcs, 0, sizeof(omap_crtcs));
675
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300676 dss_install_mgr_ops(&mgr_ops);
677}
678
Archit Taneja3a01ab22014-01-02 14:49:51 +0530679void omap_crtc_pre_uninit(void)
680{
681 dss_uninstall_mgr_ops();
682}
683
Rob Clarkcd5351f2011-11-12 12:09:40 -0600684/* initialize crtc */
685struct drm_crtc *omap_crtc_init(struct drm_device *dev,
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200686 struct drm_plane *plane, struct omap_dss_device *dssdev)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600687{
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200688 struct omap_drm_private *priv = dev->dev_private;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600689 struct drm_crtc *crtc = NULL;
Rob Clarkf5f94542012-12-04 13:59:12 -0600690 struct omap_crtc *omap_crtc;
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200691 enum omap_channel channel;
692 struct omap_dss_device *out;
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200693 int ret;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600694
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200695 out = omapdss_find_output_from_display(dssdev);
696 channel = out->dispc_channel;
697 omap_dss_put_device(out);
698
Rob Clarkf5f94542012-12-04 13:59:12 -0600699 DBG("%s", channel_names[channel]);
700
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200701 /* Multiple displays on same channel is not allowed */
702 if (WARN_ON(omap_crtcs[channel] != NULL))
703 return ERR_PTR(-EINVAL);
704
Rob Clarkf5f94542012-12-04 13:59:12 -0600705 omap_crtc = kzalloc(sizeof(*omap_crtc), GFP_KERNEL);
Joe Perches78110bb2013-02-11 09:41:29 -0800706 if (!omap_crtc)
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200707 return ERR_PTR(-ENOMEM);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600708
Rob Clarkcd5351f2011-11-12 12:09:40 -0600709 crtc = &omap_crtc->base;
Rob Clarkbb5c2d92012-01-16 12:51:16 -0600710
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300711 init_waitqueue_head(&omap_crtc->pending_wait);
Rob Clarkf5f94542012-12-04 13:59:12 -0600712
Archit Taneja0d8f3712013-03-26 19:15:19 +0530713 omap_crtc->channel = channel;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530714 omap_crtc->name = channel_names[channel];
Archit Taneja0d8f3712013-03-26 19:15:19 +0530715
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200716 ret = drm_crtc_init_with_planes(dev, crtc, plane, NULL,
Ville Syrjäläf9882872015-12-09 16:19:31 +0200717 &omap_crtc_funcs, NULL);
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200718 if (ret < 0) {
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200719 dev_err(dev->dev, "%s(): could not init crtc for: %s\n",
720 __func__, dssdev->name);
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200721 kfree(omap_crtc);
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200722 return ERR_PTR(ret);
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200723 }
724
Rob Clarkcd5351f2011-11-12 12:09:40 -0600725 drm_crtc_helper_add(crtc, &omap_crtc_helper_funcs);
726
Jyri Sarha492a4262016-06-07 15:09:17 +0300727 /* The dispc API adapts to what ever size, but the HW supports
728 * 256 element gamma table for LCDs and 1024 element table for
729 * OMAP_DSS_CHANNEL_DIGIT. X server assumes 256 element gamma
730 * tables so lets use that. Size of HW gamma table can be
731 * extracted with dispc_mgr_gamma_size(). If it returns 0
732 * gamma table is not supprted.
733 */
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200734 if (priv->dispc_ops->mgr_gamma_size(channel)) {
Jyri Sarha492a4262016-06-07 15:09:17 +0300735 uint gamma_lut_size = 256;
736
737 drm_crtc_enable_color_mgmt(crtc, 0, false, gamma_lut_size);
738 drm_mode_crtc_set_gamma_size(crtc, gamma_lut_size);
739 }
740
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200741 omap_plane_install_properties(crtc->primary, &crtc->base);
Rob Clark3c810c62012-08-15 15:18:01 -0500742
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300743 omap_crtcs[channel] = omap_crtc;
744
Rob Clarkcd5351f2011-11-12 12:09:40 -0600745 return crtc;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600746}