blob: a2c5a60bc2e204d0047363cbbc491ab198b2e559 [file] [log] [blame]
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001/*
Heikki Krogerusb8014792012-10-18 17:34:08 +03002 * Core driver for the Synopsys DesignWare DMA Controller
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07003 *
4 * Copyright (C) 2007-2008 Atmel Corporation
Viresh Kumaraecb7b62011-05-24 14:04:09 +05305 * Copyright (C) 2010-2011 ST Microelectronics
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
Heikki Krogerusb8014792012-10-18 17:34:08 +030011
Viresh Kumar327e6972012-02-01 16:12:26 +053012#include <linux/bitops.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070013#include <linux/clk.h>
14#include <linux/delay.h>
15#include <linux/dmaengine.h>
16#include <linux/dma-mapping.h>
17#include <linux/init.h>
18#include <linux/interrupt.h>
19#include <linux/io.h>
Viresh Kumard3f797d2012-04-20 20:15:34 +053020#include <linux/of.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070021#include <linux/mm.h>
22#include <linux/module.h>
23#include <linux/platform_device.h>
24#include <linux/slab.h>
25
26#include "dw_dmac_regs.h"
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000027#include "dmaengine.h"
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070028
29/*
30 * This supports the Synopsys "DesignWare AHB Central DMA Controller",
31 * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
32 * of which use ARM any more). See the "Databook" from Synopsys for
33 * information beyond what licensees probably provide.
34 *
35 * The driver has currently been tested only with the Atmel AT32AP7000,
36 * which does not support descriptor writeback.
37 */
38
Andy Shevchenkoa0982002012-09-21 15:05:48 +030039static inline unsigned int dwc_get_dms(struct dw_dma_slave *slave)
40{
41 return slave ? slave->dst_master : 0;
42}
43
44static inline unsigned int dwc_get_sms(struct dw_dma_slave *slave)
45{
46 return slave ? slave->src_master : 1;
47}
48
Viresh Kumar327e6972012-02-01 16:12:26 +053049#define DWC_DEFAULT_CTLLO(_chan) ({ \
50 struct dw_dma_slave *__slave = (_chan->private); \
51 struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan); \
52 struct dma_slave_config *_sconfig = &_dwc->dma_sconfig; \
Andy Shevchenkoa0982002012-09-21 15:05:48 +030053 int _dms = dwc_get_dms(__slave); \
54 int _sms = dwc_get_sms(__slave); \
Viresh Kumar327e6972012-02-01 16:12:26 +053055 u8 _smsize = __slave ? _sconfig->src_maxburst : \
56 DW_DMA_MSIZE_16; \
57 u8 _dmsize = __slave ? _sconfig->dst_maxburst : \
58 DW_DMA_MSIZE_16; \
Jamie Ilesf301c062011-01-21 14:11:53 +000059 \
Viresh Kumar327e6972012-02-01 16:12:26 +053060 (DWC_CTLL_DST_MSIZE(_dmsize) \
61 | DWC_CTLL_SRC_MSIZE(_smsize) \
Jamie Ilesf301c062011-01-21 14:11:53 +000062 | DWC_CTLL_LLP_D_EN \
63 | DWC_CTLL_LLP_S_EN \
Viresh Kumar327e6972012-02-01 16:12:26 +053064 | DWC_CTLL_DMS(_dms) \
65 | DWC_CTLL_SMS(_sms)); \
Jamie Ilesf301c062011-01-21 14:11:53 +000066 })
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070067
68/*
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070069 * Number of descriptors to allocate for each channel. This should be
70 * made configurable somehow; preferably, the clients (at least the
71 * ones using slave transfers) should be able to give us a hint.
72 */
73#define NR_DESCS_PER_CHANNEL 64
74
75/*----------------------------------------------------------------------*/
76
77/*
78 * Because we're not relying on writeback from the controller (it may not
79 * even be configured into the core!) we don't need to use dma_pool. These
80 * descriptors -- and associated data -- are cacheable. We do need to make
81 * sure their dcache entries are written back before handing them off to
82 * the controller, though.
83 */
84
Dan Williams41d5e592009-01-06 11:38:21 -070085static struct device *chan2dev(struct dma_chan *chan)
86{
87 return &chan->dev->device;
88}
89static struct device *chan2parent(struct dma_chan *chan)
90{
91 return chan->dev->device.parent;
92}
93
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070094static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
95{
Andy Shevchenkoe63a47a2012-10-18 17:34:12 +030096 return to_dw_desc(dwc->active_list.next);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070097}
98
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070099static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
100{
101 struct dw_desc *desc, *_desc;
102 struct dw_desc *ret = NULL;
103 unsigned int i = 0;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530104 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700105
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530106 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700107 list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
Andy Shevchenko2ab37272012-06-19 13:34:04 +0300108 i++;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700109 if (async_tx_test_ack(&desc->txd)) {
110 list_del(&desc->desc_node);
111 ret = desc;
112 break;
113 }
Dan Williams41d5e592009-01-06 11:38:21 -0700114 dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700115 }
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530116 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700117
Dan Williams41d5e592009-01-06 11:38:21 -0700118 dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700119
120 return ret;
121}
122
123static void dwc_sync_desc_for_cpu(struct dw_dma_chan *dwc, struct dw_desc *desc)
124{
125 struct dw_desc *child;
126
Dan Williamse0bd0f82009-09-08 17:53:02 -0700127 list_for_each_entry(child, &desc->tx_list, desc_node)
Dan Williams41d5e592009-01-06 11:38:21 -0700128 dma_sync_single_for_cpu(chan2parent(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700129 child->txd.phys, sizeof(child->lli),
130 DMA_TO_DEVICE);
Dan Williams41d5e592009-01-06 11:38:21 -0700131 dma_sync_single_for_cpu(chan2parent(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700132 desc->txd.phys, sizeof(desc->lli),
133 DMA_TO_DEVICE);
134}
135
136/*
137 * Move a descriptor, including any children, to the free list.
138 * `desc' must not be on any lists.
139 */
140static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
141{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530142 unsigned long flags;
143
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700144 if (desc) {
145 struct dw_desc *child;
146
147 dwc_sync_desc_for_cpu(dwc, desc);
148
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530149 spin_lock_irqsave(&dwc->lock, flags);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700150 list_for_each_entry(child, &desc->tx_list, desc_node)
Dan Williams41d5e592009-01-06 11:38:21 -0700151 dev_vdbg(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700152 "moving child desc %p to freelist\n",
153 child);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700154 list_splice_init(&desc->tx_list, &dwc->free_list);
Dan Williams41d5e592009-01-06 11:38:21 -0700155 dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700156 list_add(&desc->desc_node, &dwc->free_list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530157 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700158 }
159}
160
Viresh Kumar61e183f2011-11-17 16:01:29 +0530161static void dwc_initialize(struct dw_dma_chan *dwc)
162{
163 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
164 struct dw_dma_slave *dws = dwc->chan.private;
165 u32 cfghi = DWC_CFGH_FIFO_MODE;
166 u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);
167
168 if (dwc->initialized == true)
169 return;
170
171 if (dws) {
172 /*
173 * We need controller-specific data to set up slave
174 * transfers.
175 */
176 BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);
177
178 cfghi = dws->cfg_hi;
179 cfglo |= dws->cfg_lo & ~DWC_CFGL_CH_PRIOR_MASK;
Andy Shevchenko8fccc5b2012-09-03 13:46:19 +0300180 } else {
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200181 if (dwc->direction == DMA_MEM_TO_DEV)
Andy Shevchenko8fccc5b2012-09-03 13:46:19 +0300182 cfghi = DWC_CFGH_DST_PER(dwc->dma_sconfig.slave_id);
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200183 else if (dwc->direction == DMA_DEV_TO_MEM)
Andy Shevchenko8fccc5b2012-09-03 13:46:19 +0300184 cfghi = DWC_CFGH_SRC_PER(dwc->dma_sconfig.slave_id);
Viresh Kumar61e183f2011-11-17 16:01:29 +0530185 }
186
187 channel_writel(dwc, CFG_LO, cfglo);
188 channel_writel(dwc, CFG_HI, cfghi);
189
190 /* Enable interrupts */
191 channel_set_bit(dw, MASK.XFER, dwc->mask);
Viresh Kumar61e183f2011-11-17 16:01:29 +0530192 channel_set_bit(dw, MASK.ERROR, dwc->mask);
193
194 dwc->initialized = true;
195}
196
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700197/*----------------------------------------------------------------------*/
198
Andy Shevchenko4c2d56c2012-06-19 13:34:08 +0300199static inline unsigned int dwc_fast_fls(unsigned long long v)
200{
201 /*
202 * We can be a lot more clever here, but this should take care
203 * of the most common optimization.
204 */
205 if (!(v & 7))
206 return 3;
207 else if (!(v & 3))
208 return 2;
209 else if (!(v & 1))
210 return 1;
211 return 0;
212}
213
Andy Shevchenkof52b36d2012-09-21 15:05:44 +0300214static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
Andy Shevchenko1d455432012-06-19 13:34:03 +0300215{
216 dev_err(chan2dev(&dwc->chan),
217 " SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
218 channel_readl(dwc, SAR),
219 channel_readl(dwc, DAR),
220 channel_readl(dwc, LLP),
221 channel_readl(dwc, CTL_HI),
222 channel_readl(dwc, CTL_LO));
223}
224
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300225static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
226{
227 channel_clear_bit(dw, CH_EN, dwc->mask);
228 while (dma_readl(dw, CH_EN) & dwc->mask)
229 cpu_relax();
230}
231
Andy Shevchenko1d455432012-06-19 13:34:03 +0300232/*----------------------------------------------------------------------*/
233
Andy Shevchenkofed25742012-09-21 15:05:49 +0300234/* Perform single block transfer */
235static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
236 struct dw_desc *desc)
237{
238 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
239 u32 ctllo;
240
241 /* Software emulation of LLP mode relies on interrupts to continue
242 * multi block transfer. */
243 ctllo = desc->lli.ctllo | DWC_CTLL_INT_EN;
244
245 channel_writel(dwc, SAR, desc->lli.sar);
246 channel_writel(dwc, DAR, desc->lli.dar);
247 channel_writel(dwc, CTL_LO, ctllo);
248 channel_writel(dwc, CTL_HI, desc->lli.ctlhi);
249 channel_set_bit(dw, CH_EN, dwc->mask);
Andy Shevchenkof5c6a7d2013-01-09 10:17:13 +0200250
251 /* Move pointer to next descriptor */
252 dwc->tx_node_active = dwc->tx_node_active->next;
Andy Shevchenkofed25742012-09-21 15:05:49 +0300253}
254
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700255/* Called with dwc->lock held and bh disabled */
256static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
257{
258 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Andy Shevchenkofed25742012-09-21 15:05:49 +0300259 unsigned long was_soft_llp;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700260
261 /* ASSERT: channel is idle */
262 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700263 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700264 "BUG: Attempted to start non-idle channel\n");
Andy Shevchenko1d455432012-06-19 13:34:03 +0300265 dwc_dump_chan_regs(dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700266
267 /* The tasklet will hopefully advance the queue... */
268 return;
269 }
270
Andy Shevchenkofed25742012-09-21 15:05:49 +0300271 if (dwc->nollp) {
272 was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
273 &dwc->flags);
274 if (was_soft_llp) {
275 dev_err(chan2dev(&dwc->chan),
276 "BUG: Attempted to start new LLP transfer "
277 "inside ongoing one\n");
278 return;
279 }
280
281 dwc_initialize(dwc);
282
283 dwc->tx_list = &first->tx_list;
Andy Shevchenkof5c6a7d2013-01-09 10:17:13 +0200284 dwc->tx_node_active = &first->tx_list;
Andy Shevchenkofed25742012-09-21 15:05:49 +0300285
286 dwc_do_single_block(dwc, first);
287
288 return;
289 }
290
Viresh Kumar61e183f2011-11-17 16:01:29 +0530291 dwc_initialize(dwc);
292
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700293 channel_writel(dwc, LLP, first->txd.phys);
294 channel_writel(dwc, CTL_LO,
295 DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
296 channel_writel(dwc, CTL_HI, 0);
297 channel_set_bit(dw, CH_EN, dwc->mask);
298}
299
300/*----------------------------------------------------------------------*/
301
302static void
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530303dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
304 bool callback_required)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700305{
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530306 dma_async_tx_callback callback = NULL;
307 void *param = NULL;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700308 struct dma_async_tx_descriptor *txd = &desc->txd;
Viresh Kumare5180762011-03-03 15:47:20 +0530309 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530310 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700311
Dan Williams41d5e592009-01-06 11:38:21 -0700312 dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700313
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530314 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linuxf7fbce02012-03-06 22:35:07 +0000315 dma_cookie_complete(txd);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530316 if (callback_required) {
317 callback = txd->callback;
318 param = txd->callback_param;
319 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700320
321 dwc_sync_desc_for_cpu(dwc, desc);
Viresh Kumare5180762011-03-03 15:47:20 +0530322
323 /* async_tx_ack */
324 list_for_each_entry(child, &desc->tx_list, desc_node)
325 async_tx_ack(&child->txd);
326 async_tx_ack(&desc->txd);
327
Dan Williamse0bd0f82009-09-08 17:53:02 -0700328 list_splice_init(&desc->tx_list, &dwc->free_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700329 list_move(&desc->desc_node, &dwc->free_list);
330
Atsushi Nemoto657a77f2009-09-08 17:53:05 -0700331 if (!dwc->chan.private) {
332 struct device *parent = chan2parent(&dwc->chan);
333 if (!(txd->flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
334 if (txd->flags & DMA_COMPL_DEST_UNMAP_SINGLE)
335 dma_unmap_single(parent, desc->lli.dar,
336 desc->len, DMA_FROM_DEVICE);
337 else
338 dma_unmap_page(parent, desc->lli.dar,
339 desc->len, DMA_FROM_DEVICE);
340 }
341 if (!(txd->flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
342 if (txd->flags & DMA_COMPL_SRC_UNMAP_SINGLE)
343 dma_unmap_single(parent, desc->lli.sar,
344 desc->len, DMA_TO_DEVICE);
345 else
346 dma_unmap_page(parent, desc->lli.sar,
347 desc->len, DMA_TO_DEVICE);
348 }
349 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700350
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530351 spin_unlock_irqrestore(&dwc->lock, flags);
352
Andy Shevchenko21e93c12013-01-09 10:17:12 +0200353 if (callback)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700354 callback(param);
355}
356
357static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
358{
359 struct dw_desc *desc, *_desc;
360 LIST_HEAD(list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530361 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700362
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530363 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700364 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700365 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700366 "BUG: XFER bit set, but channel not idle!\n");
367
368 /* Try to continue after resetting the channel... */
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300369 dwc_chan_disable(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700370 }
371
372 /*
373 * Submit queued descriptors ASAP, i.e. before we go through
374 * the completed ones.
375 */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700376 list_splice_init(&dwc->active_list, &list);
Viresh Kumarf336e422011-03-03 15:47:16 +0530377 if (!list_empty(&dwc->queue)) {
378 list_move(dwc->queue.next, &dwc->active_list);
379 dwc_dostart(dwc, dwc_first_active(dwc));
380 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700381
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530382 spin_unlock_irqrestore(&dwc->lock, flags);
383
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700384 list_for_each_entry_safe(desc, _desc, &list, desc_node)
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530385 dwc_descriptor_complete(dwc, desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700386}
387
388static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
389{
390 dma_addr_t llp;
391 struct dw_desc *desc, *_desc;
392 struct dw_desc *child;
393 u32 status_xfer;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530394 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700395
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530396 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700397 llp = channel_readl(dwc, LLP);
398 status_xfer = dma_readl(dw, RAW.XFER);
399
400 if (status_xfer & dwc->mask) {
401 /* Everything we've submitted is done */
402 dma_writel(dw, CLEAR.XFER, dwc->mask);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530403 spin_unlock_irqrestore(&dwc->lock, flags);
404
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700405 dwc_complete_all(dw, dwc);
406 return;
407 }
408
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530409 if (list_empty(&dwc->active_list)) {
410 spin_unlock_irqrestore(&dwc->lock, flags);
Jamie Iles087809f2011-01-21 14:11:52 +0000411 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530412 }
Jamie Iles087809f2011-01-21 14:11:52 +0000413
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300414 dev_vdbg(chan2dev(&dwc->chan), "%s: llp=0x%llx\n", __func__,
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300415 (unsigned long long)llp);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700416
417 list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
Viresh Kumar84adccf2011-03-24 11:32:15 +0530418 /* check first descriptors addr */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530419 if (desc->txd.phys == llp) {
420 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700421 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530422 }
Viresh Kumar84adccf2011-03-24 11:32:15 +0530423
424 /* check first descriptors llp */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530425 if (desc->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700426 /* This one is currently in progress */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530427 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700428 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530429 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700430
Dan Williamse0bd0f82009-09-08 17:53:02 -0700431 list_for_each_entry(child, &desc->tx_list, desc_node)
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530432 if (child->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700433 /* Currently in progress */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530434 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700435 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530436 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700437
438 /*
439 * No descriptors so far seem to be in progress, i.e.
440 * this one must be done.
441 */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530442 spin_unlock_irqrestore(&dwc->lock, flags);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530443 dwc_descriptor_complete(dwc, desc, true);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530444 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700445 }
446
Dan Williams41d5e592009-01-06 11:38:21 -0700447 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700448 "BUG: All descriptors done, but channel not idle!\n");
449
450 /* Try to continue after resetting the channel... */
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300451 dwc_chan_disable(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700452
453 if (!list_empty(&dwc->queue)) {
Viresh Kumarf336e422011-03-03 15:47:16 +0530454 list_move(dwc->queue.next, &dwc->active_list);
455 dwc_dostart(dwc, dwc_first_active(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700456 }
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530457 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700458}
459
Andy Shevchenko93aad1b2012-07-13 11:09:32 +0300460static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700461{
Andy Shevchenko21d43f42012-10-18 17:34:09 +0300462 dev_crit(chan2dev(&dwc->chan), " desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
463 lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700464}
465
466static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
467{
468 struct dw_desc *bad_desc;
469 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530470 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700471
472 dwc_scan_descriptors(dw, dwc);
473
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530474 spin_lock_irqsave(&dwc->lock, flags);
475
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700476 /*
477 * The descriptor currently at the head of the active list is
478 * borked. Since we don't have any way to report errors, we'll
479 * just have to scream loudly and try to carry on.
480 */
481 bad_desc = dwc_first_active(dwc);
482 list_del_init(&bad_desc->desc_node);
Viresh Kumarf336e422011-03-03 15:47:16 +0530483 list_move(dwc->queue.next, dwc->active_list.prev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700484
485 /* Clear the error flag and try to restart the controller */
486 dma_writel(dw, CLEAR.ERROR, dwc->mask);
487 if (!list_empty(&dwc->active_list))
488 dwc_dostart(dwc, dwc_first_active(dwc));
489
490 /*
Andy Shevchenkoba84bd72012-10-18 17:34:11 +0300491 * WARN may seem harsh, but since this only happens
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700492 * when someone submits a bad physical address in a
493 * descriptor, we should consider ourselves lucky that the
494 * controller flagged an error instead of scribbling over
495 * random memory locations.
496 */
Andy Shevchenkoba84bd72012-10-18 17:34:11 +0300497 dev_WARN(chan2dev(&dwc->chan), "Bad descriptor submitted for DMA!\n"
498 " cookie: %d\n", bad_desc->txd.cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700499 dwc_dump_lli(dwc, &bad_desc->lli);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700500 list_for_each_entry(child, &bad_desc->tx_list, desc_node)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700501 dwc_dump_lli(dwc, &child->lli);
502
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530503 spin_unlock_irqrestore(&dwc->lock, flags);
504
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700505 /* Pretend the descriptor completed successfully */
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530506 dwc_descriptor_complete(dwc, bad_desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700507}
508
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200509/* --------------------- Cyclic DMA API extensions -------------------- */
510
511inline dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
512{
513 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
514 return channel_readl(dwc, SAR);
515}
516EXPORT_SYMBOL(dw_dma_get_src_addr);
517
518inline dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
519{
520 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
521 return channel_readl(dwc, DAR);
522}
523EXPORT_SYMBOL(dw_dma_get_dst_addr);
524
525/* called with dwc->lock held and all DMAC interrupts disabled */
526static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530527 u32 status_err, u32 status_xfer)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200528{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530529 unsigned long flags;
530
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530531 if (dwc->mask) {
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200532 void (*callback)(void *param);
533 void *callback_param;
534
535 dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
536 channel_readl(dwc, LLP));
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200537
538 callback = dwc->cdesc->period_callback;
539 callback_param = dwc->cdesc->period_callback_param;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530540
541 if (callback)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200542 callback(callback_param);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200543 }
544
545 /*
546 * Error and transfer complete are highly unlikely, and will most
547 * likely be due to a configuration error by the user.
548 */
549 if (unlikely(status_err & dwc->mask) ||
550 unlikely(status_xfer & dwc->mask)) {
551 int i;
552
553 dev_err(chan2dev(&dwc->chan), "cyclic DMA unexpected %s "
554 "interrupt, stopping DMA transfer\n",
555 status_xfer ? "xfer" : "error");
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530556
557 spin_lock_irqsave(&dwc->lock, flags);
558
Andy Shevchenko1d455432012-06-19 13:34:03 +0300559 dwc_dump_chan_regs(dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200560
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300561 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200562
563 /* make sure DMA does not restart by loading a new list */
564 channel_writel(dwc, LLP, 0);
565 channel_writel(dwc, CTL_LO, 0);
566 channel_writel(dwc, CTL_HI, 0);
567
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200568 dma_writel(dw, CLEAR.ERROR, dwc->mask);
569 dma_writel(dw, CLEAR.XFER, dwc->mask);
570
571 for (i = 0; i < dwc->cdesc->periods; i++)
572 dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530573
574 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200575 }
576}
577
578/* ------------------------------------------------------------------------- */
579
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700580static void dw_dma_tasklet(unsigned long data)
581{
582 struct dw_dma *dw = (struct dw_dma *)data;
583 struct dw_dma_chan *dwc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700584 u32 status_xfer;
585 u32 status_err;
586 int i;
587
Haavard Skinnemoen7fe7b2f2008-10-03 15:23:46 -0700588 status_xfer = dma_readl(dw, RAW.XFER);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700589 status_err = dma_readl(dw, RAW.ERROR);
590
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300591 dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700592
593 for (i = 0; i < dw->dma.chancnt; i++) {
594 dwc = &dw->chan[i];
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200595 if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530596 dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200597 else if (status_err & (1 << i))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700598 dwc_handle_error(dw, dwc);
Andy Shevchenkofed25742012-09-21 15:05:49 +0300599 else if (status_xfer & (1 << i)) {
600 unsigned long flags;
601
602 spin_lock_irqsave(&dwc->lock, flags);
603 if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
604 if (dwc->tx_node_active != dwc->tx_list) {
605 struct dw_desc *desc =
Andy Shevchenkoe63a47a2012-10-18 17:34:12 +0300606 to_dw_desc(dwc->tx_node_active);
Andy Shevchenkofed25742012-09-21 15:05:49 +0300607
608 dma_writel(dw, CLEAR.XFER, dwc->mask);
609
Andy Shevchenkofed25742012-09-21 15:05:49 +0300610 dwc_do_single_block(dwc, desc);
611
612 spin_unlock_irqrestore(&dwc->lock, flags);
613 continue;
Andy Shevchenkofed25742012-09-21 15:05:49 +0300614 }
Andy Shevchenkof5c6a7d2013-01-09 10:17:13 +0200615 /* we are done here */
616 clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
Andy Shevchenkofed25742012-09-21 15:05:49 +0300617 }
618 spin_unlock_irqrestore(&dwc->lock, flags);
619
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700620 dwc_scan_descriptors(dw, dwc);
Andy Shevchenkofed25742012-09-21 15:05:49 +0300621 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700622 }
623
624 /*
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530625 * Re-enable interrupts.
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700626 */
627 channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700628 channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
629}
630
631static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
632{
633 struct dw_dma *dw = dev_id;
634 u32 status;
635
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300636 dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700637 dma_readl(dw, STATUS_INT));
638
639 /*
640 * Just disable the interrupts. We'll turn them back on in the
641 * softirq handler.
642 */
643 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700644 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
645
646 status = dma_readl(dw, STATUS_INT);
647 if (status) {
648 dev_err(dw->dma.dev,
649 "BUG: Unexpected interrupts pending: 0x%x\n",
650 status);
651
652 /* Try to recover */
653 channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700654 channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
655 channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
656 channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
657 }
658
659 tasklet_schedule(&dw->tasklet);
660
661 return IRQ_HANDLED;
662}
663
664/*----------------------------------------------------------------------*/
665
666static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
667{
668 struct dw_desc *desc = txd_to_dw_desc(tx);
669 struct dw_dma_chan *dwc = to_dw_dma_chan(tx->chan);
670 dma_cookie_t cookie;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530671 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700672
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530673 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linux884485e2012-03-06 22:34:46 +0000674 cookie = dma_cookie_assign(tx);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700675
676 /*
677 * REVISIT: We should attempt to chain as many descriptors as
678 * possible, perhaps even appending to those already submitted
679 * for DMA. But this is hard to do in a race-free manner.
680 */
681 if (list_empty(&dwc->active_list)) {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300682 dev_vdbg(chan2dev(tx->chan), "%s: started %u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700683 desc->txd.cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700684 list_add_tail(&desc->desc_node, &dwc->active_list);
Viresh Kumarf336e422011-03-03 15:47:16 +0530685 dwc_dostart(dwc, dwc_first_active(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700686 } else {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300687 dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700688 desc->txd.cookie);
689
690 list_add_tail(&desc->desc_node, &dwc->queue);
691 }
692
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530693 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700694
695 return cookie;
696}
697
698static struct dma_async_tx_descriptor *
699dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
700 size_t len, unsigned long flags)
701{
702 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300703 struct dw_dma_slave *dws = chan->private;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700704 struct dw_desc *desc;
705 struct dw_desc *first;
706 struct dw_desc *prev;
707 size_t xfer_count;
708 size_t offset;
709 unsigned int src_width;
710 unsigned int dst_width;
Andy Shevchenko3d4f8602012-10-01 13:06:25 +0300711 unsigned int data_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700712 u32 ctllo;
713
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300714 dev_vdbg(chan2dev(chan),
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300715 "%s: d0x%llx s0x%llx l0x%zx f0x%lx\n", __func__,
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300716 (unsigned long long)dest, (unsigned long long)src,
717 len, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700718
719 if (unlikely(!len)) {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300720 dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700721 return NULL;
722 }
723
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200724 dwc->direction = DMA_MEM_TO_MEM;
725
Andy Shevchenko3d4f8602012-10-01 13:06:25 +0300726 data_width = min_t(unsigned int, dwc->dw->data_width[dwc_get_sms(dws)],
727 dwc->dw->data_width[dwc_get_dms(dws)]);
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300728
Andy Shevchenko3d4f8602012-10-01 13:06:25 +0300729 src_width = dst_width = min_t(unsigned int, data_width,
730 dwc_fast_fls(src | dest | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700731
Viresh Kumar327e6972012-02-01 16:12:26 +0530732 ctllo = DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700733 | DWC_CTLL_DST_WIDTH(dst_width)
734 | DWC_CTLL_SRC_WIDTH(src_width)
735 | DWC_CTLL_DST_INC
736 | DWC_CTLL_SRC_INC
737 | DWC_CTLL_FC_M2M;
738 prev = first = NULL;
739
740 for (offset = 0; offset < len; offset += xfer_count << src_width) {
741 xfer_count = min_t(size_t, (len - offset) >> src_width,
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300742 dwc->block_size);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700743
744 desc = dwc_desc_get(dwc);
745 if (!desc)
746 goto err_desc_get;
747
748 desc->lli.sar = src + offset;
749 desc->lli.dar = dest + offset;
750 desc->lli.ctllo = ctllo;
751 desc->lli.ctlhi = xfer_count;
752
753 if (!first) {
754 first = desc;
755 } else {
756 prev->lli.llp = desc->txd.phys;
Dan Williams41d5e592009-01-06 11:38:21 -0700757 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700758 prev->txd.phys, sizeof(prev->lli),
759 DMA_TO_DEVICE);
760 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700761 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700762 }
763 prev = desc;
764 }
765
766
767 if (flags & DMA_PREP_INTERRUPT)
768 /* Trigger interrupt after last block */
769 prev->lli.ctllo |= DWC_CTLL_INT_EN;
770
771 prev->lli.llp = 0;
Dan Williams41d5e592009-01-06 11:38:21 -0700772 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700773 prev->txd.phys, sizeof(prev->lli),
774 DMA_TO_DEVICE);
775
776 first->txd.flags = flags;
777 first->len = len;
778
779 return &first->txd;
780
781err_desc_get:
782 dwc_desc_put(dwc, first);
783 return NULL;
784}
785
786static struct dma_async_tx_descriptor *
787dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +0530788 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500789 unsigned long flags, void *context)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700790{
791 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Dan Williams287d8592009-02-18 14:48:26 -0800792 struct dw_dma_slave *dws = chan->private;
Viresh Kumar327e6972012-02-01 16:12:26 +0530793 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700794 struct dw_desc *prev;
795 struct dw_desc *first;
796 u32 ctllo;
797 dma_addr_t reg;
798 unsigned int reg_width;
799 unsigned int mem_width;
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300800 unsigned int data_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700801 unsigned int i;
802 struct scatterlist *sg;
803 size_t total_len = 0;
804
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300805 dev_vdbg(chan2dev(chan), "%s\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700806
807 if (unlikely(!dws || !sg_len))
808 return NULL;
809
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200810 dwc->direction = direction;
811
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700812 prev = first = NULL;
813
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700814 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +0530815 case DMA_MEM_TO_DEV:
Viresh Kumar327e6972012-02-01 16:12:26 +0530816 reg_width = __fls(sconfig->dst_addr_width);
817 reg = sconfig->dst_addr;
818 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700819 | DWC_CTLL_DST_WIDTH(reg_width)
820 | DWC_CTLL_DST_FIX
Viresh Kumar327e6972012-02-01 16:12:26 +0530821 | DWC_CTLL_SRC_INC);
822
823 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
824 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
825
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300826 data_width = dwc->dw->data_width[dwc_get_sms(dws)];
827
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700828 for_each_sg(sgl, sg, sg_len, i) {
829 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530830 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700831
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +0200832 mem = sg_dma_address(sg);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700833 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530834
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300835 mem_width = min_t(unsigned int,
836 data_width, dwc_fast_fls(mem | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700837
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530838slave_sg_todev_fill_desc:
839 desc = dwc_desc_get(dwc);
840 if (!desc) {
841 dev_err(chan2dev(chan),
842 "not enough descriptors available\n");
843 goto err_desc_get;
844 }
845
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700846 desc->lli.sar = mem;
847 desc->lli.dar = reg;
848 desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300849 if ((len >> mem_width) > dwc->block_size) {
850 dlen = dwc->block_size << mem_width;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530851 mem += dlen;
852 len -= dlen;
853 } else {
854 dlen = len;
855 len = 0;
856 }
857
858 desc->lli.ctlhi = dlen >> mem_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700859
860 if (!first) {
861 first = desc;
862 } else {
863 prev->lli.llp = desc->txd.phys;
Dan Williams41d5e592009-01-06 11:38:21 -0700864 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700865 prev->txd.phys,
866 sizeof(prev->lli),
867 DMA_TO_DEVICE);
868 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700869 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700870 }
871 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530872 total_len += dlen;
873
874 if (len)
875 goto slave_sg_todev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700876 }
877 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +0530878 case DMA_DEV_TO_MEM:
Viresh Kumar327e6972012-02-01 16:12:26 +0530879 reg_width = __fls(sconfig->src_addr_width);
880 reg = sconfig->src_addr;
881 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700882 | DWC_CTLL_SRC_WIDTH(reg_width)
883 | DWC_CTLL_DST_INC
Viresh Kumar327e6972012-02-01 16:12:26 +0530884 | DWC_CTLL_SRC_FIX);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700885
Viresh Kumar327e6972012-02-01 16:12:26 +0530886 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
887 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
888
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300889 data_width = dwc->dw->data_width[dwc_get_dms(dws)];
890
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700891 for_each_sg(sgl, sg, sg_len, i) {
892 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530893 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700894
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +0200895 mem = sg_dma_address(sg);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700896 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530897
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300898 mem_width = min_t(unsigned int,
899 data_width, dwc_fast_fls(mem | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700900
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530901slave_sg_fromdev_fill_desc:
902 desc = dwc_desc_get(dwc);
903 if (!desc) {
904 dev_err(chan2dev(chan),
905 "not enough descriptors available\n");
906 goto err_desc_get;
907 }
908
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700909 desc->lli.sar = reg;
910 desc->lli.dar = mem;
911 desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300912 if ((len >> reg_width) > dwc->block_size) {
913 dlen = dwc->block_size << reg_width;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530914 mem += dlen;
915 len -= dlen;
916 } else {
917 dlen = len;
918 len = 0;
919 }
920 desc->lli.ctlhi = dlen >> reg_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700921
922 if (!first) {
923 first = desc;
924 } else {
925 prev->lli.llp = desc->txd.phys;
Dan Williams41d5e592009-01-06 11:38:21 -0700926 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700927 prev->txd.phys,
928 sizeof(prev->lli),
929 DMA_TO_DEVICE);
930 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700931 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700932 }
933 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530934 total_len += dlen;
935
936 if (len)
937 goto slave_sg_fromdev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700938 }
939 break;
940 default:
941 return NULL;
942 }
943
944 if (flags & DMA_PREP_INTERRUPT)
945 /* Trigger interrupt after last block */
946 prev->lli.ctllo |= DWC_CTLL_INT_EN;
947
948 prev->lli.llp = 0;
Dan Williams41d5e592009-01-06 11:38:21 -0700949 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700950 prev->txd.phys, sizeof(prev->lli),
951 DMA_TO_DEVICE);
952
953 first->len = total_len;
954
955 return &first->txd;
956
957err_desc_get:
958 dwc_desc_put(dwc, first);
959 return NULL;
960}
961
Viresh Kumar327e6972012-02-01 16:12:26 +0530962/*
963 * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
964 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
965 *
966 * NOTE: burst size 2 is not supported by controller.
967 *
968 * This can be done by finding least significant bit set: n & (n - 1)
969 */
970static inline void convert_burst(u32 *maxburst)
971{
972 if (*maxburst > 1)
973 *maxburst = fls(*maxburst) - 2;
974 else
975 *maxburst = 0;
976}
977
978static int
979set_runtime_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
980{
981 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
982
983 /* Check if it is chan is configured for slave transfers */
984 if (!chan->private)
985 return -EINVAL;
986
987 memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200988 dwc->direction = sconfig->direction;
Viresh Kumar327e6972012-02-01 16:12:26 +0530989
990 convert_burst(&dwc->dma_sconfig.src_maxburst);
991 convert_burst(&dwc->dma_sconfig.dst_maxburst);
992
993 return 0;
994}
995
Andy Shevchenko21fe3c52013-01-09 10:17:14 +0200996static inline void dwc_chan_pause(struct dw_dma_chan *dwc)
997{
998 u32 cfglo = channel_readl(dwc, CFG_LO);
999
1000 channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
1001 while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY))
1002 cpu_relax();
1003
1004 dwc->paused = true;
1005}
1006
1007static inline void dwc_chan_resume(struct dw_dma_chan *dwc)
1008{
1009 u32 cfglo = channel_readl(dwc, CFG_LO);
1010
1011 channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);
1012
1013 dwc->paused = false;
1014}
1015
Linus Walleij05827632010-05-17 16:30:42 -07001016static int dwc_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
1017 unsigned long arg)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001018{
1019 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1020 struct dw_dma *dw = to_dw_dma(chan->device);
1021 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301022 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001023 LIST_HEAD(list);
1024
Linus Walleija7c57cf2011-04-19 08:31:32 +08001025 if (cmd == DMA_PAUSE) {
1026 spin_lock_irqsave(&dwc->lock, flags);
1027
Andy Shevchenko21fe3c52013-01-09 10:17:14 +02001028 dwc_chan_pause(dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001029
Linus Walleija7c57cf2011-04-19 08:31:32 +08001030 spin_unlock_irqrestore(&dwc->lock, flags);
1031 } else if (cmd == DMA_RESUME) {
1032 if (!dwc->paused)
1033 return 0;
1034
1035 spin_lock_irqsave(&dwc->lock, flags);
1036
Andy Shevchenko21fe3c52013-01-09 10:17:14 +02001037 dwc_chan_resume(dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001038
1039 spin_unlock_irqrestore(&dwc->lock, flags);
1040 } else if (cmd == DMA_TERMINATE_ALL) {
1041 spin_lock_irqsave(&dwc->lock, flags);
1042
Andy Shevchenkofed25742012-09-21 15:05:49 +03001043 clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
1044
Andy Shevchenko3f9362072012-06-19 13:46:32 +03001045 dwc_chan_disable(dw, dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001046
1047 dwc->paused = false;
1048
1049 /* active_list entries will end up before queued entries */
1050 list_splice_init(&dwc->queue, &list);
1051 list_splice_init(&dwc->active_list, &list);
1052
1053 spin_unlock_irqrestore(&dwc->lock, flags);
1054
1055 /* Flush all pending and queued descriptors */
1056 list_for_each_entry_safe(desc, _desc, &list, desc_node)
1057 dwc_descriptor_complete(dwc, desc, false);
Viresh Kumar327e6972012-02-01 16:12:26 +05301058 } else if (cmd == DMA_SLAVE_CONFIG) {
1059 return set_runtime_config(chan, (struct dma_slave_config *)arg);
1060 } else {
Linus Walleijc3635c72010-03-26 16:44:01 -07001061 return -ENXIO;
Viresh Kumar327e6972012-02-01 16:12:26 +05301062 }
Linus Walleijc3635c72010-03-26 16:44:01 -07001063
Linus Walleijc3635c72010-03-26 16:44:01 -07001064 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001065}
1066
1067static enum dma_status
Linus Walleij07934482010-03-26 16:50:49 -07001068dwc_tx_status(struct dma_chan *chan,
1069 dma_cookie_t cookie,
1070 struct dma_tx_state *txstate)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001071{
1072 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001073 enum dma_status ret;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001074
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001075 ret = dma_cookie_status(chan, cookie, txstate);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001076 if (ret != DMA_SUCCESS) {
1077 dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
1078
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001079 ret = dma_cookie_status(chan, cookie, txstate);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001080 }
1081
Viresh Kumarabf53902011-04-15 16:03:35 +05301082 if (ret != DMA_SUCCESS)
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001083 dma_set_residue(txstate, dwc_first_active(dwc)->len);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001084
Linus Walleija7c57cf2011-04-19 08:31:32 +08001085 if (dwc->paused)
1086 return DMA_PAUSED;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001087
1088 return ret;
1089}
1090
1091static void dwc_issue_pending(struct dma_chan *chan)
1092{
1093 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1094
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001095 if (!list_empty(&dwc->queue))
1096 dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001097}
1098
Dan Williamsaa1e6f12009-01-06 11:38:17 -07001099static int dwc_alloc_chan_resources(struct dma_chan *chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001100{
1101 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1102 struct dw_dma *dw = to_dw_dma(chan->device);
1103 struct dw_desc *desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001104 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301105 unsigned long flags;
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001106 int ret;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001107
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001108 dev_vdbg(chan2dev(chan), "%s\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001109
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001110 /* ASSERT: channel is idle */
1111 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -07001112 dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001113 return -EIO;
1114 }
1115
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001116 dma_cookie_init(chan);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001117
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001118 /*
1119 * NOTE: some controllers may have additional features that we
1120 * need to initialize here, like "scatter-gather" (which
1121 * doesn't mean what you think it means), and status writeback.
1122 */
1123
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301124 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001125 i = dwc->descs_allocated;
1126 while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301127 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001128
1129 desc = kzalloc(sizeof(struct dw_desc), GFP_KERNEL);
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001130 if (!desc)
1131 goto err_desc_alloc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001132
Dan Williamse0bd0f82009-09-08 17:53:02 -07001133 INIT_LIST_HEAD(&desc->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001134 dma_async_tx_descriptor_init(&desc->txd, chan);
1135 desc->txd.tx_submit = dwc_tx_submit;
1136 desc->txd.flags = DMA_CTRL_ACK;
Dan Williams41d5e592009-01-06 11:38:21 -07001137 desc->txd.phys = dma_map_single(chan2parent(chan), &desc->lli,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001138 sizeof(desc->lli), DMA_TO_DEVICE);
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001139 ret = dma_mapping_error(chan2parent(chan), desc->txd.phys);
1140 if (ret)
1141 goto err_desc_alloc;
1142
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001143 dwc_desc_put(dwc, desc);
1144
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301145 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001146 i = ++dwc->descs_allocated;
1147 }
1148
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301149 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001150
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001151 dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001152
1153 return i;
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001154
1155err_desc_alloc:
1156 kfree(desc);
1157
1158 dev_info(chan2dev(chan), "only allocated %d descriptors\n", i);
1159
1160 return i;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001161}
1162
1163static void dwc_free_chan_resources(struct dma_chan *chan)
1164{
1165 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1166 struct dw_dma *dw = to_dw_dma(chan->device);
1167 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301168 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001169 LIST_HEAD(list);
1170
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001171 dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001172 dwc->descs_allocated);
1173
1174 /* ASSERT: channel is idle */
1175 BUG_ON(!list_empty(&dwc->active_list));
1176 BUG_ON(!list_empty(&dwc->queue));
1177 BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);
1178
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301179 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001180 list_splice_init(&dwc->free_list, &list);
1181 dwc->descs_allocated = 0;
Viresh Kumar61e183f2011-11-17 16:01:29 +05301182 dwc->initialized = false;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001183
1184 /* Disable interrupts */
1185 channel_clear_bit(dw, MASK.XFER, dwc->mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001186 channel_clear_bit(dw, MASK.ERROR, dwc->mask);
1187
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301188 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001189
1190 list_for_each_entry_safe(desc, _desc, &list, desc_node) {
Dan Williams41d5e592009-01-06 11:38:21 -07001191 dev_vdbg(chan2dev(chan), " freeing descriptor %p\n", desc);
1192 dma_unmap_single(chan2parent(chan), desc->txd.phys,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001193 sizeof(desc->lli), DMA_TO_DEVICE);
1194 kfree(desc);
1195 }
1196
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001197 dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001198}
1199
Viresh Kumara9ddb572012-10-16 09:49:17 +05301200bool dw_dma_generic_filter(struct dma_chan *chan, void *param)
1201{
1202 struct dw_dma *dw = to_dw_dma(chan->device);
1203 static struct dw_dma *last_dw;
1204 static char *last_bus_id;
1205 int i = -1;
1206
1207 /*
1208 * dmaengine framework calls this routine for all channels of all dma
1209 * controller, until true is returned. If 'param' bus_id is not
1210 * registered with a dma controller (dw), then there is no need of
1211 * running below function for all channels of dw.
1212 *
1213 * This block of code does this by saving the parameters of last
1214 * failure. If dw and param are same, i.e. trying on same dw with
1215 * different channel, return false.
1216 */
1217 if ((last_dw == dw) && (last_bus_id == param))
1218 return false;
1219 /*
1220 * Return true:
1221 * - If dw_dma's platform data is not filled with slave info, then all
1222 * dma controllers are fine for transfer.
1223 * - Or if param is NULL
1224 */
1225 if (!dw->sd || !param)
1226 return true;
1227
1228 while (++i < dw->sd_count) {
1229 if (!strcmp(dw->sd[i].bus_id, param)) {
1230 chan->private = &dw->sd[i];
1231 last_dw = NULL;
1232 last_bus_id = NULL;
1233
1234 return true;
1235 }
1236 }
1237
1238 last_dw = dw;
1239 last_bus_id = param;
1240 return false;
1241}
1242EXPORT_SYMBOL(dw_dma_generic_filter);
1243
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001244/* --------------------- Cyclic DMA API extensions -------------------- */
1245
1246/**
1247 * dw_dma_cyclic_start - start the cyclic DMA transfer
1248 * @chan: the DMA channel to start
1249 *
1250 * Must be called with soft interrupts disabled. Returns zero on success or
1251 * -errno on failure.
1252 */
1253int dw_dma_cyclic_start(struct dma_chan *chan)
1254{
1255 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1256 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301257 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001258
1259 if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
1260 dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
1261 return -ENODEV;
1262 }
1263
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301264 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001265
1266 /* assert channel is idle */
1267 if (dma_readl(dw, CH_EN) & dwc->mask) {
1268 dev_err(chan2dev(&dwc->chan),
1269 "BUG: Attempted to start non-idle channel\n");
Andy Shevchenko1d455432012-06-19 13:34:03 +03001270 dwc_dump_chan_regs(dwc);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301271 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001272 return -EBUSY;
1273 }
1274
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001275 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1276 dma_writel(dw, CLEAR.XFER, dwc->mask);
1277
1278 /* setup DMAC channel registers */
1279 channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
1280 channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
1281 channel_writel(dwc, CTL_HI, 0);
1282
1283 channel_set_bit(dw, CH_EN, dwc->mask);
1284
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301285 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001286
1287 return 0;
1288}
1289EXPORT_SYMBOL(dw_dma_cyclic_start);
1290
1291/**
1292 * dw_dma_cyclic_stop - stop the cyclic DMA transfer
1293 * @chan: the DMA channel to stop
1294 *
1295 * Must be called with soft interrupts disabled.
1296 */
1297void dw_dma_cyclic_stop(struct dma_chan *chan)
1298{
1299 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1300 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301301 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001302
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301303 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001304
Andy Shevchenko3f9362072012-06-19 13:46:32 +03001305 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001306
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301307 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001308}
1309EXPORT_SYMBOL(dw_dma_cyclic_stop);
1310
1311/**
1312 * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
1313 * @chan: the DMA channel to prepare
1314 * @buf_addr: physical DMA address where the buffer starts
1315 * @buf_len: total number of bytes for the entire buffer
1316 * @period_len: number of bytes for each period
1317 * @direction: transfer direction, to or from device
1318 *
1319 * Must be called before trying to start the transfer. Returns a valid struct
1320 * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
1321 */
1322struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
1323 dma_addr_t buf_addr, size_t buf_len, size_t period_len,
Vinod Kouldb8196d2011-10-13 22:34:23 +05301324 enum dma_transfer_direction direction)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001325{
1326 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Viresh Kumar327e6972012-02-01 16:12:26 +05301327 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001328 struct dw_cyclic_desc *cdesc;
1329 struct dw_cyclic_desc *retval = NULL;
1330 struct dw_desc *desc;
1331 struct dw_desc *last = NULL;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001332 unsigned long was_cyclic;
1333 unsigned int reg_width;
1334 unsigned int periods;
1335 unsigned int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301336 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001337
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301338 spin_lock_irqsave(&dwc->lock, flags);
Andy Shevchenkofed25742012-09-21 15:05:49 +03001339 if (dwc->nollp) {
1340 spin_unlock_irqrestore(&dwc->lock, flags);
1341 dev_dbg(chan2dev(&dwc->chan),
1342 "channel doesn't support LLP transfers\n");
1343 return ERR_PTR(-EINVAL);
1344 }
1345
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001346 if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301347 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001348 dev_dbg(chan2dev(&dwc->chan),
1349 "queue and/or active list are not empty\n");
1350 return ERR_PTR(-EBUSY);
1351 }
1352
1353 was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301354 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001355 if (was_cyclic) {
1356 dev_dbg(chan2dev(&dwc->chan),
1357 "channel already prepared for cyclic DMA\n");
1358 return ERR_PTR(-EBUSY);
1359 }
1360
1361 retval = ERR_PTR(-EINVAL);
Viresh Kumar327e6972012-02-01 16:12:26 +05301362
Andy Shevchenkof44b92f2013-01-10 10:52:58 +02001363 if (unlikely(!is_slave_direction(direction)))
1364 goto out_err;
1365
Andy Shevchenko0fdb5672013-01-10 10:53:03 +02001366 dwc->direction = direction;
1367
Viresh Kumar327e6972012-02-01 16:12:26 +05301368 if (direction == DMA_MEM_TO_DEV)
1369 reg_width = __ffs(sconfig->dst_addr_width);
1370 else
1371 reg_width = __ffs(sconfig->src_addr_width);
1372
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001373 periods = buf_len / period_len;
1374
1375 /* Check for too big/unaligned periods and unaligned DMA buffer. */
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001376 if (period_len > (dwc->block_size << reg_width))
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001377 goto out_err;
1378 if (unlikely(period_len & ((1 << reg_width) - 1)))
1379 goto out_err;
1380 if (unlikely(buf_addr & ((1 << reg_width) - 1)))
1381 goto out_err;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001382
1383 retval = ERR_PTR(-ENOMEM);
1384
1385 if (periods > NR_DESCS_PER_CHANNEL)
1386 goto out_err;
1387
1388 cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
1389 if (!cdesc)
1390 goto out_err;
1391
1392 cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
1393 if (!cdesc->desc)
1394 goto out_err_alloc;
1395
1396 for (i = 0; i < periods; i++) {
1397 desc = dwc_desc_get(dwc);
1398 if (!desc)
1399 goto out_err_desc_get;
1400
1401 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +05301402 case DMA_MEM_TO_DEV:
Viresh Kumar327e6972012-02-01 16:12:26 +05301403 desc->lli.dar = sconfig->dst_addr;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001404 desc->lli.sar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301405 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001406 | DWC_CTLL_DST_WIDTH(reg_width)
1407 | DWC_CTLL_SRC_WIDTH(reg_width)
1408 | DWC_CTLL_DST_FIX
1409 | DWC_CTLL_SRC_INC
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001410 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301411
1412 desc->lli.ctllo |= sconfig->device_fc ?
1413 DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
1414 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
1415
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001416 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +05301417 case DMA_DEV_TO_MEM:
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001418 desc->lli.dar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301419 desc->lli.sar = sconfig->src_addr;
1420 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001421 | DWC_CTLL_SRC_WIDTH(reg_width)
1422 | DWC_CTLL_DST_WIDTH(reg_width)
1423 | DWC_CTLL_DST_INC
1424 | DWC_CTLL_SRC_FIX
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001425 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301426
1427 desc->lli.ctllo |= sconfig->device_fc ?
1428 DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
1429 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
1430
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001431 break;
1432 default:
1433 break;
1434 }
1435
1436 desc->lli.ctlhi = (period_len >> reg_width);
1437 cdesc->desc[i] = desc;
1438
1439 if (last) {
1440 last->lli.llp = desc->txd.phys;
1441 dma_sync_single_for_device(chan2parent(chan),
1442 last->txd.phys, sizeof(last->lli),
1443 DMA_TO_DEVICE);
1444 }
1445
1446 last = desc;
1447 }
1448
1449 /* lets make a cyclic list */
1450 last->lli.llp = cdesc->desc[0]->txd.phys;
1451 dma_sync_single_for_device(chan2parent(chan), last->txd.phys,
1452 sizeof(last->lli), DMA_TO_DEVICE);
1453
Andy Shevchenko2f45d612012-06-19 13:34:02 +03001454 dev_dbg(chan2dev(&dwc->chan), "cyclic prepared buf 0x%llx len %zu "
1455 "period %zu periods %d\n", (unsigned long long)buf_addr,
1456 buf_len, period_len, periods);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001457
1458 cdesc->periods = periods;
1459 dwc->cdesc = cdesc;
1460
1461 return cdesc;
1462
1463out_err_desc_get:
1464 while (i--)
1465 dwc_desc_put(dwc, cdesc->desc[i]);
1466out_err_alloc:
1467 kfree(cdesc);
1468out_err:
1469 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1470 return (struct dw_cyclic_desc *)retval;
1471}
1472EXPORT_SYMBOL(dw_dma_cyclic_prep);
1473
1474/**
1475 * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
1476 * @chan: the DMA channel to free
1477 */
1478void dw_dma_cyclic_free(struct dma_chan *chan)
1479{
1480 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1481 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
1482 struct dw_cyclic_desc *cdesc = dwc->cdesc;
1483 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301484 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001485
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001486 dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001487
1488 if (!cdesc)
1489 return;
1490
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301491 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001492
Andy Shevchenko3f9362072012-06-19 13:46:32 +03001493 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001494
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001495 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1496 dma_writel(dw, CLEAR.XFER, dwc->mask);
1497
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301498 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001499
1500 for (i = 0; i < cdesc->periods; i++)
1501 dwc_desc_put(dwc, cdesc->desc[i]);
1502
1503 kfree(cdesc->desc);
1504 kfree(cdesc);
1505
1506 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1507}
1508EXPORT_SYMBOL(dw_dma_cyclic_free);
1509
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001510/*----------------------------------------------------------------------*/
1511
1512static void dw_dma_off(struct dw_dma *dw)
1513{
Viresh Kumar61e183f2011-11-17 16:01:29 +05301514 int i;
1515
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001516 dma_writel(dw, CFG, 0);
1517
1518 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001519 channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
1520 channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
1521 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
1522
1523 while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
1524 cpu_relax();
Viresh Kumar61e183f2011-11-17 16:01:29 +05301525
1526 for (i = 0; i < dw->dma.chancnt; i++)
1527 dw->chan[i].initialized = false;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001528}
1529
Viresh Kumara9ddb572012-10-16 09:49:17 +05301530#ifdef CONFIG_OF
1531static struct dw_dma_platform_data *
1532dw_dma_parse_dt(struct platform_device *pdev)
1533{
1534 struct device_node *sn, *cn, *np = pdev->dev.of_node;
1535 struct dw_dma_platform_data *pdata;
1536 struct dw_dma_slave *sd;
1537 u32 tmp, arr[4];
1538
1539 if (!np) {
1540 dev_err(&pdev->dev, "Missing DT data\n");
1541 return NULL;
1542 }
1543
1544 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
1545 if (!pdata)
1546 return NULL;
1547
1548 if (of_property_read_u32(np, "nr_channels", &pdata->nr_channels))
1549 return NULL;
1550
1551 if (of_property_read_bool(np, "is_private"))
1552 pdata->is_private = true;
1553
1554 if (!of_property_read_u32(np, "chan_allocation_order", &tmp))
1555 pdata->chan_allocation_order = (unsigned char)tmp;
1556
1557 if (!of_property_read_u32(np, "chan_priority", &tmp))
1558 pdata->chan_priority = tmp;
1559
1560 if (!of_property_read_u32(np, "block_size", &tmp))
1561 pdata->block_size = tmp;
1562
1563 if (!of_property_read_u32(np, "nr_masters", &tmp)) {
1564 if (tmp > 4)
1565 return NULL;
1566
1567 pdata->nr_masters = tmp;
1568 }
1569
1570 if (!of_property_read_u32_array(np, "data_width", arr,
1571 pdata->nr_masters))
1572 for (tmp = 0; tmp < pdata->nr_masters; tmp++)
1573 pdata->data_width[tmp] = arr[tmp];
1574
1575 /* parse slave data */
1576 sn = of_find_node_by_name(np, "slave_info");
1577 if (!sn)
1578 return pdata;
1579
1580 /* calculate number of slaves */
1581 tmp = of_get_child_count(sn);
1582 if (!tmp)
1583 return NULL;
1584
1585 sd = devm_kzalloc(&pdev->dev, sizeof(*sd) * tmp, GFP_KERNEL);
1586 if (!sd)
1587 return NULL;
1588
1589 pdata->sd = sd;
1590 pdata->sd_count = tmp;
1591
1592 for_each_child_of_node(sn, cn) {
1593 sd->dma_dev = &pdev->dev;
1594 of_property_read_string(cn, "bus_id", &sd->bus_id);
1595 of_property_read_u32(cn, "cfg_hi", &sd->cfg_hi);
1596 of_property_read_u32(cn, "cfg_lo", &sd->cfg_lo);
1597 if (!of_property_read_u32(cn, "src_master", &tmp))
1598 sd->src_master = tmp;
1599
1600 if (!of_property_read_u32(cn, "dst_master", &tmp))
1601 sd->dst_master = tmp;
1602 sd++;
1603 }
1604
1605 return pdata;
1606}
1607#else
1608static inline struct dw_dma_platform_data *
1609dw_dma_parse_dt(struct platform_device *pdev)
1610{
1611 return NULL;
1612}
1613#endif
1614
Bill Pemberton463a1f82012-11-19 13:22:55 -05001615static int dw_probe(struct platform_device *pdev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001616{
1617 struct dw_dma_platform_data *pdata;
1618 struct resource *io;
1619 struct dw_dma *dw;
1620 size_t size;
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001621 void __iomem *regs;
1622 bool autocfg;
1623 unsigned int dw_params;
1624 unsigned int nr_channels;
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001625 unsigned int max_blk_size = 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001626 int irq;
1627 int err;
1628 int i;
1629
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001630 io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1631 if (!io)
1632 return -EINVAL;
1633
1634 irq = platform_get_irq(pdev, 0);
1635 if (irq < 0)
1636 return irq;
1637
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001638 regs = devm_request_and_ioremap(&pdev->dev, io);
1639 if (!regs)
1640 return -EBUSY;
1641
1642 dw_params = dma_read_byaddr(regs, DW_PARAMS);
1643 autocfg = dw_params >> DW_PARAMS_EN & 0x1;
1644
Andy Shevchenko123de542013-01-09 10:17:01 +02001645 pdata = dev_get_platdata(&pdev->dev);
1646 if (!pdata)
1647 pdata = dw_dma_parse_dt(pdev);
1648
1649 if (!pdata && autocfg) {
1650 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
1651 if (!pdata)
1652 return -ENOMEM;
1653
1654 /* Fill platform data with the default values */
1655 pdata->is_private = true;
1656 pdata->chan_allocation_order = CHAN_ALLOCATION_ASCENDING;
1657 pdata->chan_priority = CHAN_PRIORITY_ASCENDING;
1658 } else if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS)
1659 return -EINVAL;
1660
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001661 if (autocfg)
1662 nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 0x7) + 1;
1663 else
1664 nr_channels = pdata->nr_channels;
1665
1666 size = sizeof(struct dw_dma) + nr_channels * sizeof(struct dw_dma_chan);
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001667 dw = devm_kzalloc(&pdev->dev, size, GFP_KERNEL);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001668 if (!dw)
1669 return -ENOMEM;
1670
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001671 dw->clk = devm_clk_get(&pdev->dev, "hclk");
1672 if (IS_ERR(dw->clk))
1673 return PTR_ERR(dw->clk);
Viresh Kumar30755282012-04-17 17:10:07 +05301674 clk_prepare_enable(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001675
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001676 dw->regs = regs;
Viresh Kumara9ddb572012-10-16 09:49:17 +05301677 dw->sd = pdata->sd;
1678 dw->sd_count = pdata->sd_count;
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001679
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001680 /* get hardware configuration parameters */
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001681 if (autocfg) {
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001682 max_blk_size = dma_readl(dw, MAX_BLK_SIZE);
1683
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001684 dw->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
1685 for (i = 0; i < dw->nr_masters; i++) {
1686 dw->data_width[i] =
1687 (dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2;
1688 }
1689 } else {
1690 dw->nr_masters = pdata->nr_masters;
1691 memcpy(dw->data_width, pdata->data_width, 4);
1692 }
1693
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001694 /* Calculate all channel mask before DMA setup */
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001695 dw->all_chan_mask = (1 << nr_channels) - 1;
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001696
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001697 /* force dma off, just in case */
1698 dw_dma_off(dw);
1699
Andy Shevchenko236b1062012-06-19 13:34:07 +03001700 /* disable BLOCK interrupts as well */
1701 channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);
1702
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001703 err = devm_request_irq(&pdev->dev, irq, dw_dma_interrupt, 0,
1704 "dw_dmac", dw);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001705 if (err)
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001706 return err;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001707
1708 platform_set_drvdata(pdev, dw);
1709
1710 tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);
1711
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001712 INIT_LIST_HEAD(&dw->dma.channels);
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001713 for (i = 0; i < nr_channels; i++) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001714 struct dw_dma_chan *dwc = &dw->chan[i];
Andy Shevchenkofed25742012-09-21 15:05:49 +03001715 int r = nr_channels - i - 1;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001716
1717 dwc->chan.device = &dw->dma;
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001718 dma_cookie_init(&dwc->chan);
Viresh Kumarb0c31302011-03-03 15:47:21 +05301719 if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
1720 list_add_tail(&dwc->chan.device_node,
1721 &dw->dma.channels);
1722 else
1723 list_add(&dwc->chan.device_node, &dw->dma.channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001724
Viresh Kumar93317e82011-03-03 15:47:22 +05301725 /* 7 is highest priority & 0 is lowest. */
1726 if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
Andy Shevchenkofed25742012-09-21 15:05:49 +03001727 dwc->priority = r;
Viresh Kumar93317e82011-03-03 15:47:22 +05301728 else
1729 dwc->priority = i;
1730
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001731 dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
1732 spin_lock_init(&dwc->lock);
1733 dwc->mask = 1 << i;
1734
1735 INIT_LIST_HEAD(&dwc->active_list);
1736 INIT_LIST_HEAD(&dwc->queue);
1737 INIT_LIST_HEAD(&dwc->free_list);
1738
1739 channel_clear_bit(dw, CH_EN, dwc->mask);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001740
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001741 dwc->dw = dw;
Andy Shevchenko0fdb5672013-01-10 10:53:03 +02001742 dwc->direction = DMA_TRANS_NONE;
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001743
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001744 /* hardware configuration */
Andy Shevchenkofed25742012-09-21 15:05:49 +03001745 if (autocfg) {
1746 unsigned int dwc_params;
1747
1748 dwc_params = dma_read_byaddr(regs + r * sizeof(u32),
1749 DWC_PARAMS);
1750
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001751 /* Decode maximum block size for given channel. The
1752 * stored 4 bit value represents blocks from 0x00 for 3
1753 * up to 0x0a for 4095. */
1754 dwc->block_size =
1755 (4 << ((max_blk_size >> 4 * i) & 0xf)) - 1;
Andy Shevchenkofed25742012-09-21 15:05:49 +03001756 dwc->nollp =
1757 (dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0;
1758 } else {
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001759 dwc->block_size = pdata->block_size;
Andy Shevchenkofed25742012-09-21 15:05:49 +03001760
1761 /* Check if channel supports multi block transfer */
1762 channel_writel(dwc, LLP, 0xfffffffc);
1763 dwc->nollp =
1764 (channel_readl(dwc, LLP) & 0xfffffffc) == 0;
1765 channel_writel(dwc, LLP, 0);
1766 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001767 }
1768
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001769 /* Clear all interrupts on all channels. */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001770 dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
Andy Shevchenko236b1062012-06-19 13:34:07 +03001771 dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001772 dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
1773 dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
1774 dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);
1775
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001776 dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
1777 dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
Jamie Iles95ea7592011-01-21 14:11:54 +00001778 if (pdata->is_private)
1779 dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001780 dw->dma.dev = &pdev->dev;
1781 dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
1782 dw->dma.device_free_chan_resources = dwc_free_chan_resources;
1783
1784 dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;
1785
1786 dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
Linus Walleijc3635c72010-03-26 16:44:01 -07001787 dw->dma.device_control = dwc_control;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001788
Linus Walleij07934482010-03-26 16:50:49 -07001789 dw->dma.device_tx_status = dwc_tx_status;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001790 dw->dma.device_issue_pending = dwc_issue_pending;
1791
1792 dma_writel(dw, CFG, DW_CFG_DMA_EN);
1793
Andy Shevchenko21d43f42012-10-18 17:34:09 +03001794 dev_info(&pdev->dev, "DesignWare DMA Controller, %d channels\n",
1795 nr_channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001796
1797 dma_async_device_register(&dw->dma);
1798
1799 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001800}
1801
Andy Shevchenko0272e932012-06-19 13:34:09 +03001802static int __devexit dw_remove(struct platform_device *pdev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001803{
1804 struct dw_dma *dw = platform_get_drvdata(pdev);
1805 struct dw_dma_chan *dwc, *_dwc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001806
1807 dw_dma_off(dw);
1808 dma_async_device_unregister(&dw->dma);
1809
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001810 tasklet_kill(&dw->tasklet);
1811
1812 list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
1813 chan.device_node) {
1814 list_del(&dwc->chan.device_node);
1815 channel_clear_bit(dw, CH_EN, dwc->mask);
1816 }
1817
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001818 return 0;
1819}
1820
1821static void dw_shutdown(struct platform_device *pdev)
1822{
1823 struct dw_dma *dw = platform_get_drvdata(pdev);
1824
Andy Shevchenko6168d562012-10-18 17:34:10 +03001825 dw_dma_off(dw);
Viresh Kumar30755282012-04-17 17:10:07 +05301826 clk_disable_unprepare(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001827}
1828
Magnus Damm4a256b52009-07-08 13:22:18 +02001829static int dw_suspend_noirq(struct device *dev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001830{
Magnus Damm4a256b52009-07-08 13:22:18 +02001831 struct platform_device *pdev = to_platform_device(dev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001832 struct dw_dma *dw = platform_get_drvdata(pdev);
1833
Andy Shevchenko6168d562012-10-18 17:34:10 +03001834 dw_dma_off(dw);
Viresh Kumar30755282012-04-17 17:10:07 +05301835 clk_disable_unprepare(dw->clk);
Viresh Kumar61e183f2011-11-17 16:01:29 +05301836
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001837 return 0;
1838}
1839
Magnus Damm4a256b52009-07-08 13:22:18 +02001840static int dw_resume_noirq(struct device *dev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001841{
Magnus Damm4a256b52009-07-08 13:22:18 +02001842 struct platform_device *pdev = to_platform_device(dev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001843 struct dw_dma *dw = platform_get_drvdata(pdev);
1844
Viresh Kumar30755282012-04-17 17:10:07 +05301845 clk_prepare_enable(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001846 dma_writel(dw, CFG, DW_CFG_DMA_EN);
Heikki Krogerusb8014792012-10-18 17:34:08 +03001847
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001848 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001849}
1850
Alexey Dobriyan47145212009-12-14 18:00:08 -08001851static const struct dev_pm_ops dw_dev_pm_ops = {
Magnus Damm4a256b52009-07-08 13:22:18 +02001852 .suspend_noirq = dw_suspend_noirq,
1853 .resume_noirq = dw_resume_noirq,
Rajeev KUMAR7414a1b2012-02-01 16:12:17 +05301854 .freeze_noirq = dw_suspend_noirq,
1855 .thaw_noirq = dw_resume_noirq,
1856 .restore_noirq = dw_resume_noirq,
1857 .poweroff_noirq = dw_suspend_noirq,
Magnus Damm4a256b52009-07-08 13:22:18 +02001858};
1859
Viresh Kumard3f797d2012-04-20 20:15:34 +05301860#ifdef CONFIG_OF
1861static const struct of_device_id dw_dma_id_table[] = {
1862 { .compatible = "snps,dma-spear1340" },
1863 {}
1864};
1865MODULE_DEVICE_TABLE(of, dw_dma_id_table);
1866#endif
1867
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001868static struct platform_driver dw_driver = {
Andy Shevchenko01126852013-01-10 10:53:02 +02001869 .probe = dw_probe,
Bill Pembertona7d6e3e2012-11-19 13:20:04 -05001870 .remove = dw_remove,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001871 .shutdown = dw_shutdown,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001872 .driver = {
1873 .name = "dw_dmac",
Magnus Damm4a256b52009-07-08 13:22:18 +02001874 .pm = &dw_dev_pm_ops,
Viresh Kumard3f797d2012-04-20 20:15:34 +05301875 .of_match_table = of_match_ptr(dw_dma_id_table),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001876 },
1877};
1878
1879static int __init dw_init(void)
1880{
Andy Shevchenko01126852013-01-10 10:53:02 +02001881 return platform_driver_register(&dw_driver);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001882}
Viresh Kumarcb689a72011-03-03 15:47:15 +05301883subsys_initcall(dw_init);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001884
1885static void __exit dw_exit(void)
1886{
1887 platform_driver_unregister(&dw_driver);
1888}
1889module_exit(dw_exit);
1890
1891MODULE_LICENSE("GPL v2");
1892MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller driver");
Jean Delvaree05503e2011-05-18 16:49:24 +02001893MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
Viresh Kumar10d89352012-06-20 12:53:02 -07001894MODULE_AUTHOR("Viresh Kumar <viresh.linux@gmail.com>");