Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 1 | /* |
| 2 | * EHCI HCD (Host Controller Driver) PCI Bus Glue. |
| 3 | * |
| 4 | * Copyright (c) 2000-2004 by David Brownell |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify it |
| 7 | * under the terms of the GNU General Public License as published by the |
| 8 | * Free Software Foundation; either version 2 of the License, or (at your |
| 9 | * option) any later version. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, but |
| 12 | * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY |
| 13 | * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License |
| 14 | * for more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU General Public License |
| 17 | * along with this program; if not, write to the Free Software Foundation, |
| 18 | * Inc., 675 Mass Ave, Cambridge, MA 02139, USA. |
| 19 | */ |
| 20 | |
| 21 | #ifndef CONFIG_PCI |
| 22 | #error "This file is PCI bus glue. CONFIG_PCI must be defined." |
| 23 | #endif |
| 24 | |
Dirk Brandewie | 4f68384 | 2010-11-17 07:43:09 -0800 | [diff] [blame] | 25 | /* defined here to avoid adding to pci_ids.h for single instance use */ |
| 26 | #define PCI_DEVICE_ID_INTEL_CE4100_USB 0x2e70 |
| 27 | |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 28 | /*-------------------------------------------------------------------------*/ |
| 29 | |
David Brownell | 1880752 | 2005-11-23 15:45:37 -0800 | [diff] [blame] | 30 | /* called after powerup, by probe or system-pm "wakeup" */ |
| 31 | static int ehci_pci_reinit(struct ehci_hcd *ehci, struct pci_dev *pdev) |
| 32 | { |
David Brownell | 1880752 | 2005-11-23 15:45:37 -0800 | [diff] [blame] | 33 | int retval; |
David Brownell | 1880752 | 2005-11-23 15:45:37 -0800 | [diff] [blame] | 34 | |
David Brownell | 401feaf | 2006-01-24 07:15:30 -0800 | [diff] [blame] | 35 | /* we expect static quirk code to handle the "extended capabilities" |
| 36 | * (currently just BIOS handoff) allowed starting with EHCI 0.96 |
| 37 | */ |
David Brownell | 1880752 | 2005-11-23 15:45:37 -0800 | [diff] [blame] | 38 | |
| 39 | /* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */ |
| 40 | retval = pci_set_mwi(pdev); |
| 41 | if (!retval) |
| 42 | ehci_dbg(ehci, "MWI active\n"); |
| 43 | |
David Brownell | 1880752 | 2005-11-23 15:45:37 -0800 | [diff] [blame] | 44 | return 0; |
| 45 | } |
| 46 | |
David Brownell | 8926bfa | 2005-11-28 08:40:38 -0800 | [diff] [blame] | 47 | /* called during probe() after chip reset completes */ |
| 48 | static int ehci_pci_setup(struct usb_hcd *hcd) |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 49 | { |
David Brownell | abcc94480 | 2005-11-23 15:45:32 -0800 | [diff] [blame] | 50 | struct ehci_hcd *ehci = hcd_to_ehci(hcd); |
| 51 | struct pci_dev *pdev = to_pci_dev(hcd->self.controller); |
Andiry Xu | b09bc6c | 2008-11-14 11:42:29 +0800 | [diff] [blame] | 52 | struct pci_dev *p_smbus; |
| 53 | u8 rev; |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 54 | u32 temp; |
David Brownell | 1880752 | 2005-11-23 15:45:37 -0800 | [diff] [blame] | 55 | int retval; |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 56 | |
Alan Stern | 1a49e2a | 2012-07-09 15:55:14 -0400 | [diff] [blame] | 57 | ehci->caps = hcd->regs; |
| 58 | |
| 59 | /* |
| 60 | * ehci_init() causes memory for DMA transfers to be |
| 61 | * allocated. Thus, any vendor-specific workarounds based on |
| 62 | * limiting the type of memory used for DMA transfers must |
| 63 | * happen before ehci_setup() is called. |
| 64 | * |
| 65 | * Most other workarounds can be done either before or after |
| 66 | * init and reset; they are located here too. |
| 67 | */ |
Benjamin Herrenschmidt | 083522d | 2006-12-15 06:54:08 +1100 | [diff] [blame] | 68 | switch (pdev->vendor) { |
| 69 | case PCI_VENDOR_ID_TOSHIBA_2: |
| 70 | /* celleb's companion chip */ |
| 71 | if (pdev->device == 0x01b5) { |
| 72 | #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO |
| 73 | ehci->big_endian_mmio = 1; |
| 74 | #else |
| 75 | ehci_warn(ehci, |
| 76 | "unsupported big endian Toshiba quirk\n"); |
| 77 | #endif |
| 78 | } |
| 79 | break; |
Paul Serice | c32ba30 | 2006-06-07 10:23:38 -0700 | [diff] [blame] | 80 | case PCI_VENDOR_ID_NVIDIA: |
| 81 | /* NVidia reports that certain chips don't handle |
| 82 | * QH, ITD, or SITD addresses above 2GB. (But TD, |
| 83 | * data buffer, and periodic schedule are normal.) |
| 84 | */ |
| 85 | switch (pdev->device) { |
| 86 | case 0x003c: /* MCP04 */ |
| 87 | case 0x005b: /* CK804 */ |
| 88 | case 0x00d8: /* CK8 */ |
| 89 | case 0x00e8: /* CK8S */ |
| 90 | if (pci_set_consistent_dma_mask(pdev, |
Yang Hongyang | 929a22a | 2009-04-06 19:01:16 -0700 | [diff] [blame] | 91 | DMA_BIT_MASK(31)) < 0) |
Paul Serice | c32ba30 | 2006-06-07 10:23:38 -0700 | [diff] [blame] | 92 | ehci_warn(ehci, "can't enable NVidia " |
| 93 | "workaround for >2GB RAM\n"); |
| 94 | break; |
Alan Stern | 1a49e2a | 2012-07-09 15:55:14 -0400 | [diff] [blame] | 95 | |
| 96 | /* Some NForce2 chips have problems with selective suspend; |
| 97 | * fixed in newer silicon. |
| 98 | */ |
| 99 | case 0x0068: |
| 100 | if (pdev->revision < 0xa4) |
| 101 | ehci->no_selective_suspend = 1; |
| 102 | break; |
Paul Serice | c32ba30 | 2006-06-07 10:23:38 -0700 | [diff] [blame] | 103 | } |
| 104 | break; |
Alek Du | 403dbd3 | 2009-07-13 17:30:41 +0800 | [diff] [blame] | 105 | case PCI_VENDOR_ID_INTEL: |
Alan Stern | 1a49e2a | 2012-07-09 15:55:14 -0400 | [diff] [blame] | 106 | if (pdev->device == PCI_DEVICE_ID_INTEL_CE4100_USB) |
Dirk Brandewie | 4f68384 | 2010-11-17 07:43:09 -0800 | [diff] [blame] | 107 | hcd->has_tt = 1; |
Alek Du | 403dbd3 | 2009-07-13 17:30:41 +0800 | [diff] [blame] | 108 | break; |
David Brownell | abcc94480 | 2005-11-23 15:45:32 -0800 | [diff] [blame] | 109 | case PCI_VENDOR_ID_TDI: |
Alan Stern | 1a49e2a | 2012-07-09 15:55:14 -0400 | [diff] [blame] | 110 | if (pdev->device == PCI_DEVICE_ID_TDI_EHCI) |
Alan Stern | 7329e21 | 2008-04-03 18:02:56 -0400 | [diff] [blame] | 111 | hcd->has_tt = 1; |
David Brownell | abcc94480 | 2005-11-23 15:45:32 -0800 | [diff] [blame] | 112 | break; |
| 113 | case PCI_VENDOR_ID_AMD: |
Andiry Xu | ad93562 | 2011-03-01 14:57:05 +0800 | [diff] [blame] | 114 | /* AMD PLL quirk */ |
| 115 | if (usb_amd_find_chipset_info()) |
| 116 | ehci->amd_pll_fix = 1; |
David Brownell | abcc94480 | 2005-11-23 15:45:32 -0800 | [diff] [blame] | 117 | /* AMD8111 EHCI doesn't work, according to AMD errata */ |
| 118 | if (pdev->device == 0x7463) { |
| 119 | ehci_info(ehci, "ignoring AMD8111 (errata)\n"); |
David Brownell | 8926bfa | 2005-11-28 08:40:38 -0800 | [diff] [blame] | 120 | retval = -EIO; |
| 121 | goto done; |
David Brownell | abcc94480 | 2005-11-23 15:45:32 -0800 | [diff] [blame] | 122 | } |
Brian J. Tarricone | a85b4e7 | 2010-11-21 21:15:52 -0800 | [diff] [blame] | 123 | |
Alan Stern | 1a49e2a | 2012-07-09 15:55:14 -0400 | [diff] [blame] | 124 | /* |
| 125 | * EHCI controller on AMD SB700/SB800/Hudson-2/3 platforms may |
| 126 | * read/write memory space which does not belong to it when |
| 127 | * there is NULL pointer with T-bit set to 1 in the frame list |
| 128 | * table. To avoid the issue, the frame list link pointer |
| 129 | * should always contain a valid pointer to a inactive qh. |
Brian J. Tarricone | a85b4e7 | 2010-11-21 21:15:52 -0800 | [diff] [blame] | 130 | */ |
Alan Stern | 1a49e2a | 2012-07-09 15:55:14 -0400 | [diff] [blame] | 131 | if (pdev->device == 0x7808) { |
| 132 | ehci->use_dummy_qh = 1; |
| 133 | ehci_info(ehci, "applying AMD SB700/SB800/Hudson-2/3 EHCI dummy qh workaround\n"); |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 134 | } |
David Brownell | abcc94480 | 2005-11-23 15:45:32 -0800 | [diff] [blame] | 135 | break; |
Rene Herman | 055b93c | 2008-03-20 00:58:16 -0700 | [diff] [blame] | 136 | case PCI_VENDOR_ID_VIA: |
| 137 | if (pdev->device == 0x3104 && (pdev->revision & 0xf0) == 0x60) { |
| 138 | u8 tmp; |
| 139 | |
| 140 | /* The VT6212 defaults to a 1 usec EHCI sleep time which |
| 141 | * hogs the PCI bus *badly*. Setting bit 5 of 0x4B makes |
| 142 | * that sleep time use the conventional 10 usec. |
| 143 | */ |
| 144 | pci_read_config_byte(pdev, 0x4b, &tmp); |
| 145 | if (tmp & 0x20) |
| 146 | break; |
| 147 | pci_write_config_byte(pdev, 0x4b, tmp | 0x20); |
| 148 | } |
| 149 | break; |
Andiry Xu | b09bc6c | 2008-11-14 11:42:29 +0800 | [diff] [blame] | 150 | case PCI_VENDOR_ID_ATI: |
Andiry Xu | ad93562 | 2011-03-01 14:57:05 +0800 | [diff] [blame] | 151 | /* AMD PLL quirk */ |
| 152 | if (usb_amd_find_chipset_info()) |
| 153 | ehci->amd_pll_fix = 1; |
Alan Stern | 1a49e2a | 2012-07-09 15:55:14 -0400 | [diff] [blame] | 154 | |
| 155 | /* |
| 156 | * EHCI controller on AMD SB700/SB800/Hudson-2/3 platforms may |
| 157 | * read/write memory space which does not belong to it when |
| 158 | * there is NULL pointer with T-bit set to 1 in the frame list |
| 159 | * table. To avoid the issue, the frame list link pointer |
| 160 | * should always contain a valid pointer to a inactive qh. |
| 161 | */ |
| 162 | if (pdev->device == 0x4396) { |
| 163 | ehci->use_dummy_qh = 1; |
| 164 | ehci_info(ehci, "applying AMD SB700/SB800/Hudson-2/3 EHCI dummy qh workaround\n"); |
| 165 | } |
Shane Huang | 0a99e8a | 2008-11-25 15:12:33 +0800 | [diff] [blame] | 166 | /* SB600 and old version of SB700 have a bug in EHCI controller, |
Andiry Xu | b09bc6c | 2008-11-14 11:42:29 +0800 | [diff] [blame] | 167 | * which causes usb devices lose response in some cases. |
| 168 | */ |
Shane Huang | 0a99e8a | 2008-11-25 15:12:33 +0800 | [diff] [blame] | 169 | if ((pdev->device == 0x4386) || (pdev->device == 0x4396)) { |
Andiry Xu | b09bc6c | 2008-11-14 11:42:29 +0800 | [diff] [blame] | 170 | p_smbus = pci_get_device(PCI_VENDOR_ID_ATI, |
| 171 | PCI_DEVICE_ID_ATI_SBX00_SMBUS, |
| 172 | NULL); |
| 173 | if (!p_smbus) |
| 174 | break; |
| 175 | rev = p_smbus->revision; |
Shane Huang | 0a99e8a | 2008-11-25 15:12:33 +0800 | [diff] [blame] | 176 | if ((pdev->device == 0x4386) || (rev == 0x3a) |
| 177 | || (rev == 0x3b)) { |
Andiry Xu | b09bc6c | 2008-11-14 11:42:29 +0800 | [diff] [blame] | 178 | u8 tmp; |
Shane Huang | 0a99e8a | 2008-11-25 15:12:33 +0800 | [diff] [blame] | 179 | ehci_info(ehci, "applying AMD SB600/SB700 USB " |
| 180 | "freeze workaround\n"); |
Andiry Xu | b09bc6c | 2008-11-14 11:42:29 +0800 | [diff] [blame] | 181 | pci_read_config_byte(pdev, 0x53, &tmp); |
| 182 | pci_write_config_byte(pdev, 0x53, tmp | (1<<3)); |
| 183 | } |
| 184 | pci_dev_put(p_smbus); |
| 185 | } |
| 186 | break; |
Alan Stern | 68aa95d | 2011-10-12 10:39:14 -0400 | [diff] [blame] | 187 | case PCI_VENDOR_ID_NETMOS: |
| 188 | /* MosChip frame-index-register bug */ |
| 189 | ehci_info(ehci, "applying MosChip frame-index workaround\n"); |
| 190 | ehci->frame_index_bug = 1; |
| 191 | break; |
David Brownell | abcc94480 | 2005-11-23 15:45:32 -0800 | [diff] [blame] | 192 | } |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 193 | |
Alan Stern | 1a49e2a | 2012-07-09 15:55:14 -0400 | [diff] [blame] | 194 | retval = ehci_setup(hcd); |
| 195 | if (retval) |
| 196 | return retval; |
| 197 | |
| 198 | /* These workarounds need to be applied after ehci_setup() */ |
| 199 | switch (pdev->vendor) { |
| 200 | case PCI_VENDOR_ID_NEC: |
| 201 | ehci->need_io_watchdog = 0; |
| 202 | break; |
| 203 | case PCI_VENDOR_ID_INTEL: |
| 204 | ehci->need_io_watchdog = 0; |
| 205 | if (pdev->device == 0x0806 || pdev->device == 0x0811 |
| 206 | || pdev->device == 0x0829) { |
| 207 | ehci_info(ehci, "disable lpm for langwell/penwell\n"); |
| 208 | ehci->has_lpm = 0; |
| 209 | } |
| 210 | break; |
| 211 | case PCI_VENDOR_ID_NVIDIA: |
| 212 | switch (pdev->device) { |
| 213 | /* MCP89 chips on the MacBookAir3,1 give EPROTO when |
| 214 | * fetching device descriptors unless LPM is disabled. |
| 215 | * There are also intermittent problems enumerating |
| 216 | * devices with PPCD enabled. |
| 217 | */ |
| 218 | case 0x0d9d: |
| 219 | ehci_info(ehci, "disable lpm/ppcd for nvidia mcp89"); |
| 220 | ehci->has_lpm = 0; |
| 221 | ehci->has_ppcd = 0; |
| 222 | ehci->command &= ~CMD_PPCEE; |
| 223 | break; |
| 224 | } |
| 225 | break; |
| 226 | } |
| 227 | |
Jason Wessel | 8d053c7 | 2009-08-20 15:39:54 -0500 | [diff] [blame] | 228 | /* optional debug port, normally in the first BAR */ |
| 229 | temp = pci_find_capability(pdev, 0x0a); |
| 230 | if (temp) { |
| 231 | pci_read_config_dword(pdev, temp, &temp); |
| 232 | temp >>= 16; |
| 233 | if ((temp & (3 << 13)) == (1 << 13)) { |
| 234 | temp &= 0x1fff; |
Alan Stern | 1a49e2a | 2012-07-09 15:55:14 -0400 | [diff] [blame] | 235 | ehci->debug = hcd->regs + temp; |
Jason Wessel | 8d053c7 | 2009-08-20 15:39:54 -0500 | [diff] [blame] | 236 | temp = ehci_readl(ehci, &ehci->debug->control); |
| 237 | ehci_info(ehci, "debug port %d%s\n", |
| 238 | HCS_DEBUG_PORT(ehci->hcs_params), |
| 239 | (temp & DBGP_ENABLED) |
| 240 | ? " IN USE" |
| 241 | : ""); |
| 242 | if (!(temp & DBGP_ENABLED)) |
| 243 | ehci->debug = NULL; |
| 244 | } |
| 245 | } |
| 246 | |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 247 | /* at least the Genesys GL880S needs fixup here */ |
| 248 | temp = HCS_N_CC(ehci->hcs_params) * HCS_N_PCC(ehci->hcs_params); |
| 249 | temp &= 0x0f; |
| 250 | if (temp && HCS_N_PORTS(ehci->hcs_params) > temp) { |
David Brownell | abcc94480 | 2005-11-23 15:45:32 -0800 | [diff] [blame] | 251 | ehci_dbg(ehci, "bogus port configuration: " |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 252 | "cc=%d x pcc=%d < ports=%d\n", |
| 253 | HCS_N_CC(ehci->hcs_params), |
| 254 | HCS_N_PCC(ehci->hcs_params), |
| 255 | HCS_N_PORTS(ehci->hcs_params)); |
| 256 | |
David Brownell | abcc94480 | 2005-11-23 15:45:32 -0800 | [diff] [blame] | 257 | switch (pdev->vendor) { |
| 258 | case 0x17a0: /* GENESYS */ |
| 259 | /* GL880S: should be PORTS=2 */ |
| 260 | temp |= (ehci->hcs_params & ~0xf); |
| 261 | ehci->hcs_params = temp; |
| 262 | break; |
| 263 | case PCI_VENDOR_ID_NVIDIA: |
| 264 | /* NF4: should be PCC=10 */ |
| 265 | break; |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 266 | } |
| 267 | } |
| 268 | |
David Brownell | abcc94480 | 2005-11-23 15:45:32 -0800 | [diff] [blame] | 269 | /* Serial Bus Release Number is at PCI 0x60 offset */ |
Alessandro Rubini | 3a0bac0 | 2012-01-06 13:33:28 +0100 | [diff] [blame] | 270 | if (pdev->vendor == PCI_VENDOR_ID_STMICRO |
| 271 | && pdev->device == PCI_DEVICE_ID_STMICRO_USB_HOST) |
Alan Stern | 1a49e2a | 2012-07-09 15:55:14 -0400 | [diff] [blame] | 272 | ; /* ConneXT has no sbrn register */ |
| 273 | else |
| 274 | pci_read_config_byte(pdev, 0x60, &ehci->sbrn); |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 275 | |
Alan Stern | 6fd9086 | 2008-12-17 17:20:38 -0500 | [diff] [blame] | 276 | /* Keep this around for a while just in case some EHCI |
| 277 | * implementation uses legacy PCI PM support. This test |
| 278 | * can be removed on 17 Dec 2009 if the dev_warn() hasn't |
| 279 | * been triggered by then. |
David Brownell | 2c1c3c4 | 2005-11-07 15:24:46 -0800 | [diff] [blame] | 280 | */ |
| 281 | if (!device_can_wakeup(&pdev->dev)) { |
| 282 | u16 port_wake; |
| 283 | |
| 284 | pci_read_config_word(pdev, 0x62, &port_wake); |
Alan Stern | 6fd9086 | 2008-12-17 17:20:38 -0500 | [diff] [blame] | 285 | if (port_wake & 0x0001) { |
| 286 | dev_warn(&pdev->dev, "Enabling legacy PCI PM\n"); |
Alan Stern | bcca06e | 2009-01-13 11:35:54 -0500 | [diff] [blame] | 287 | device_set_wakeup_capable(&pdev->dev, 1); |
Alan Stern | 6fd9086 | 2008-12-17 17:20:38 -0500 | [diff] [blame] | 288 | } |
David Brownell | 2c1c3c4 | 2005-11-07 15:24:46 -0800 | [diff] [blame] | 289 | } |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 290 | |
David Brownell | f8aeb3b | 2006-01-20 13:55:14 -0800 | [diff] [blame] | 291 | #ifdef CONFIG_USB_SUSPEND |
| 292 | /* REVISIT: the controller works fine for wakeup iff the root hub |
| 293 | * itself is "globally" suspended, but usbcore currently doesn't |
| 294 | * understand such things. |
| 295 | * |
| 296 | * System suspend currently expects to be able to suspend the entire |
| 297 | * device tree, device-at-a-time. If we failed selective suspend |
| 298 | * reports, system suspend would fail; so the root hub code must claim |
Anand Gadiyar | 411c940 | 2009-07-07 15:24:23 +0530 | [diff] [blame] | 299 | * success. That's lying to usbcore, and it matters for runtime |
David Brownell | f8aeb3b | 2006-01-20 13:55:14 -0800 | [diff] [blame] | 300 | * PM scenarios with selective suspend and remote wakeup... |
| 301 | */ |
| 302 | if (ehci->no_selective_suspend && device_can_wakeup(&pdev->dev)) |
| 303 | ehci_warn(ehci, "selective suspend/wakeup unavailable\n"); |
| 304 | #endif |
| 305 | |
Alan Stern | aff6d18 | 2008-04-18 11:11:26 -0400 | [diff] [blame] | 306 | ehci_port_power(ehci, 1); |
David Brownell | 1880752 | 2005-11-23 15:45:37 -0800 | [diff] [blame] | 307 | retval = ehci_pci_reinit(ehci, pdev); |
David Brownell | 8926bfa | 2005-11-28 08:40:38 -0800 | [diff] [blame] | 308 | done: |
| 309 | return retval; |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 310 | } |
| 311 | |
| 312 | /*-------------------------------------------------------------------------*/ |
| 313 | |
| 314 | #ifdef CONFIG_PM |
| 315 | |
| 316 | /* suspend/resume, section 4.3 */ |
| 317 | |
David Brownell | f03c17f | 2005-11-23 15:45:28 -0800 | [diff] [blame] | 318 | /* These routines rely on the PCI bus glue |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 319 | * to handle powerdown and wakeup, and currently also on |
| 320 | * transceivers that don't need any software attention to set up |
| 321 | * the right sort of wakeup. |
David Brownell | f03c17f | 2005-11-23 15:45:28 -0800 | [diff] [blame] | 322 | * Also they depend on separate root hub suspend/resume. |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 323 | */ |
| 324 | |
Alan Stern | 4147200 | 2010-06-25 14:02:14 -0400 | [diff] [blame] | 325 | static int ehci_pci_suspend(struct usb_hcd *hcd, bool do_wakeup) |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 326 | { |
Alan Stern | c5cf921 | 2012-06-28 11:19:02 -0400 | [diff] [blame] | 327 | return ehci_suspend(hcd, do_wakeup); |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 328 | } |
| 329 | |
Sarah Sharp | 69e848c | 2011-02-22 09:57:15 -0800 | [diff] [blame] | 330 | static bool usb_is_intel_switchable_ehci(struct pci_dev *pdev) |
| 331 | { |
| 332 | return pdev->class == PCI_CLASS_SERIAL_USB_EHCI && |
| 333 | pdev->vendor == PCI_VENDOR_ID_INTEL && |
Sarah Sharp | 1c12443 | 2012-02-09 15:55:13 -0800 | [diff] [blame] | 334 | (pdev->device == 0x1E26 || |
| 335 | pdev->device == 0x8C2D || |
| 336 | pdev->device == 0x8C26); |
Sarah Sharp | 69e848c | 2011-02-22 09:57:15 -0800 | [diff] [blame] | 337 | } |
| 338 | |
| 339 | static void ehci_enable_xhci_companion(void) |
| 340 | { |
| 341 | struct pci_dev *companion = NULL; |
| 342 | |
| 343 | /* The xHCI and EHCI controllers are not on the same PCI slot */ |
| 344 | for_each_pci_dev(companion) { |
| 345 | if (!usb_is_intel_switchable_xhci(companion)) |
| 346 | continue; |
| 347 | usb_enable_xhci_ports(companion); |
| 348 | return; |
| 349 | } |
| 350 | } |
| 351 | |
Alan Stern | 6ec4beb | 2009-04-27 13:33:41 -0400 | [diff] [blame] | 352 | static int ehci_pci_resume(struct usb_hcd *hcd, bool hibernated) |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 353 | { |
David Brownell | abcc94480 | 2005-11-23 15:45:32 -0800 | [diff] [blame] | 354 | struct ehci_hcd *ehci = hcd_to_ehci(hcd); |
David Brownell | 1880752 | 2005-11-23 15:45:37 -0800 | [diff] [blame] | 355 | struct pci_dev *pdev = to_pci_dev(hcd->self.controller); |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 356 | |
Sarah Sharp | 69e848c | 2011-02-22 09:57:15 -0800 | [diff] [blame] | 357 | /* The BIOS on systems with the Intel Panther Point chipset may or may |
| 358 | * not support xHCI natively. That means that during system resume, it |
| 359 | * may switch the ports back to EHCI so that users can use their |
| 360 | * keyboard to select a kernel from GRUB after resume from hibernate. |
| 361 | * |
| 362 | * The BIOS is supposed to remember whether the OS had xHCI ports |
| 363 | * enabled before resume, and switch the ports back to xHCI when the |
| 364 | * BIOS/OS semaphore is written, but we all know we can't trust BIOS |
| 365 | * writers. |
| 366 | * |
| 367 | * Unconditionally switch the ports back to xHCI after a system resume. |
| 368 | * We can't tell whether the EHCI or xHCI controller will be resumed |
| 369 | * first, so we have to do the port switchover in both drivers. Writing |
| 370 | * a '1' to the port switchover registers should have no effect if the |
| 371 | * port was already switched over. |
| 372 | */ |
| 373 | if (usb_is_intel_switchable_ehci(pdev)) |
| 374 | ehci_enable_xhci_companion(); |
| 375 | |
Alan Stern | c5cf921 | 2012-06-28 11:19:02 -0400 | [diff] [blame] | 376 | if (ehci_resume(hcd, hibernated) != 0) |
| 377 | (void) ehci_pci_reinit(ehci, pdev); |
Alan Stern | 8c03356 | 2006-11-09 14:42:16 -0500 | [diff] [blame] | 378 | return 0; |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 379 | } |
| 380 | #endif |
| 381 | |
| 382 | static const struct hc_driver ehci_pci_hc_driver = { |
| 383 | .description = hcd_name, |
| 384 | .product_desc = "EHCI Host Controller", |
| 385 | .hcd_priv_size = sizeof(struct ehci_hcd), |
| 386 | |
| 387 | /* |
| 388 | * generic hardware linkage |
| 389 | */ |
| 390 | .irq = ehci_irq, |
| 391 | .flags = HCD_MEMORY | HCD_USB2, |
| 392 | |
| 393 | /* |
| 394 | * basic lifecycle operations |
| 395 | */ |
David Brownell | 8926bfa | 2005-11-28 08:40:38 -0800 | [diff] [blame] | 396 | .reset = ehci_pci_setup, |
David Brownell | 1880752 | 2005-11-23 15:45:37 -0800 | [diff] [blame] | 397 | .start = ehci_run, |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 398 | #ifdef CONFIG_PM |
Alan Stern | 7be7d74 | 2008-04-03 18:03:06 -0400 | [diff] [blame] | 399 | .pci_suspend = ehci_pci_suspend, |
| 400 | .pci_resume = ehci_pci_resume, |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 401 | #endif |
David Brownell | 1880752 | 2005-11-23 15:45:37 -0800 | [diff] [blame] | 402 | .stop = ehci_stop, |
Aleksey Gorelov | 64a21d0 | 2006-08-08 17:24:08 -0700 | [diff] [blame] | 403 | .shutdown = ehci_shutdown, |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 404 | |
| 405 | /* |
| 406 | * managing i/o requests and associated device resources |
| 407 | */ |
| 408 | .urb_enqueue = ehci_urb_enqueue, |
| 409 | .urb_dequeue = ehci_urb_dequeue, |
| 410 | .endpoint_disable = ehci_endpoint_disable, |
Alan Stern | b18ffd4 | 2009-05-27 18:21:56 -0400 | [diff] [blame] | 411 | .endpoint_reset = ehci_endpoint_reset, |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 412 | |
| 413 | /* |
| 414 | * scheduling support |
| 415 | */ |
| 416 | .get_frame_number = ehci_get_frame, |
| 417 | |
| 418 | /* |
| 419 | * root hub support |
| 420 | */ |
| 421 | .hub_status_data = ehci_hub_status_data, |
| 422 | .hub_control = ehci_hub_control, |
Alan Stern | 0c0382e | 2005-10-13 17:08:02 -0400 | [diff] [blame] | 423 | .bus_suspend = ehci_bus_suspend, |
| 424 | .bus_resume = ehci_bus_resume, |
Alan Stern | a8e5177 | 2008-05-20 16:58:11 -0400 | [diff] [blame] | 425 | .relinquish_port = ehci_relinquish_port, |
Alan Stern | 3a31155 | 2008-05-20 16:58:29 -0400 | [diff] [blame] | 426 | .port_handed_over = ehci_port_handed_over, |
Alan Stern | 914b701 | 2009-06-29 10:47:30 -0400 | [diff] [blame] | 427 | |
Alek Du | 48f2497 | 2010-06-04 15:47:55 +0800 | [diff] [blame] | 428 | /* |
| 429 | * call back when device connected and addressed |
| 430 | */ |
| 431 | .update_device = ehci_update_device, |
| 432 | |
Alan Stern | 914b701 | 2009-06-29 10:47:30 -0400 | [diff] [blame] | 433 | .clear_tt_buffer_complete = ehci_clear_tt_buffer_complete, |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 434 | }; |
| 435 | |
| 436 | /*-------------------------------------------------------------------------*/ |
| 437 | |
| 438 | /* PCI driver selection metadata; PCI hotplugging uses this */ |
| 439 | static const struct pci_device_id pci_ids [] = { { |
| 440 | /* handle any USB 2.0 EHCI controller */ |
Jean Delvare | c67808e | 2006-04-09 20:07:35 +0200 | [diff] [blame] | 441 | PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_EHCI, ~0), |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 442 | .driver_data = (unsigned long) &ehci_pci_hc_driver, |
Alessandro Rubini | 3a0bac0 | 2012-01-06 13:33:28 +0100 | [diff] [blame] | 443 | }, { |
| 444 | PCI_VDEVICE(STMICRO, PCI_DEVICE_ID_STMICRO_USB_HOST), |
| 445 | .driver_data = (unsigned long) &ehci_pci_hc_driver, |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 446 | }, |
| 447 | { /* end: all zeroes */ } |
| 448 | }; |
David Brownell | abcc94480 | 2005-11-23 15:45:32 -0800 | [diff] [blame] | 449 | MODULE_DEVICE_TABLE(pci, pci_ids); |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 450 | |
| 451 | /* pci driver glue; this is a "new style" PCI driver module */ |
| 452 | static struct pci_driver ehci_pci_driver = { |
| 453 | .name = (char *) hcd_name, |
| 454 | .id_table = pci_ids, |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 455 | |
| 456 | .probe = usb_hcd_pci_probe, |
| 457 | .remove = usb_hcd_pci_remove, |
Aleksey Gorelov | 64a21d0 | 2006-08-08 17:24:08 -0700 | [diff] [blame] | 458 | .shutdown = usb_hcd_pci_shutdown, |
Alan Stern | abb3064 | 2009-04-27 13:33:24 -0400 | [diff] [blame] | 459 | |
| 460 | #ifdef CONFIG_PM_SLEEP |
| 461 | .driver = { |
| 462 | .pm = &usb_hcd_pci_pm_ops |
| 463 | }, |
| 464 | #endif |
Matt Porter | 7ff71d6 | 2005-09-22 22:31:15 -0700 | [diff] [blame] | 465 | }; |