blob: add7462bf67df93127bbf8bcef1dd3629b39d10c [file] [log] [blame]
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001/*
2 * Faraday FTGMAC100 Gigabit Ethernet
3 *
4 * (C) Copyright 2009-2011 Faraday Technology
5 * Po-Yu Chuang <ratbert@faraday-tech.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
20 */
21
22#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
23
24#include <linux/dma-mapping.h>
25#include <linux/etherdevice.h>
26#include <linux/ethtool.h>
Thomas Faber17f1bbc2012-01-18 13:45:44 +000027#include <linux/interrupt.h>
Po-Yu Chuang69785b72011-06-08 23:32:48 +000028#include <linux/io.h>
29#include <linux/module.h>
30#include <linux/netdevice.h>
Mark Brown3af887c2017-03-30 17:00:12 +010031#include <linux/of.h>
Po-Yu Chuang69785b72011-06-08 23:32:48 +000032#include <linux/phy.h>
33#include <linux/platform_device.h>
Mark Brown3af887c2017-03-30 17:00:12 +010034#include <linux/property.h>
Po-Yu Chuang69785b72011-06-08 23:32:48 +000035#include <net/ip.h>
Gavin Shanbd466c32016-07-19 11:54:23 +100036#include <net/ncsi.h>
Po-Yu Chuang69785b72011-06-08 23:32:48 +000037
38#include "ftgmac100.h"
39
40#define DRV_NAME "ftgmac100"
41#define DRV_VERSION "0.7"
42
43#define RX_QUEUE_ENTRIES 256 /* must be power of 2 */
44#define TX_QUEUE_ENTRIES 512 /* must be power of 2 */
45
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +100046#define MAX_PKT_SIZE 1536
47#define RX_BUF_SIZE MAX_PKT_SIZE /* must be smaller than 0x3fff */
Po-Yu Chuang69785b72011-06-08 23:32:48 +000048
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +100049/* Min number of tx ring entries before stopping queue */
50#define TX_THRESHOLD (1)
51
Po-Yu Chuang69785b72011-06-08 23:32:48 +000052struct ftgmac100_descs {
53 struct ftgmac100_rxdes rxdes[RX_QUEUE_ENTRIES];
54 struct ftgmac100_txdes txdes[TX_QUEUE_ENTRIES];
55};
56
57struct ftgmac100 {
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100058 /* Registers */
Po-Yu Chuang69785b72011-06-08 23:32:48 +000059 struct resource *res;
60 void __iomem *base;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000061
62 struct ftgmac100_descs *descs;
63 dma_addr_t descs_dma_addr;
64
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100065 /* Rx ring */
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +100066 struct sk_buff *rx_skbs[RX_QUEUE_ENTRIES];
Po-Yu Chuang69785b72011-06-08 23:32:48 +000067 unsigned int rx_pointer;
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100068 u32 rxdes0_edorr_mask;
69
70 /* Tx ring */
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +100071 struct sk_buff *tx_skbs[TX_QUEUE_ENTRIES];
Po-Yu Chuang69785b72011-06-08 23:32:48 +000072 unsigned int tx_clean_pointer;
73 unsigned int tx_pointer;
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100074 u32 txdes0_edotr_mask;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000075
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +100076 /* Scratch page to use when rx skb alloc fails */
77 void *rx_scratch;
78 dma_addr_t rx_scratch_dma;
79
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100080 /* Component structures */
Po-Yu Chuang69785b72011-06-08 23:32:48 +000081 struct net_device *netdev;
82 struct device *dev;
Gavin Shanbd466c32016-07-19 11:54:23 +100083 struct ncsi_dev *ndev;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000084 struct napi_struct napi;
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +100085 struct work_struct reset_task;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000086 struct mii_bus *mii_bus;
Andrew Jeffery7906a4d2016-09-22 08:34:59 +093087
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100088 /* Link management */
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +100089 int cur_speed;
90 int cur_duplex;
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100091 bool use_ncsi;
92
93 /* Misc */
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +100094 bool need_mac_restart;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000095};
96
Po-Yu Chuang69785b72011-06-08 23:32:48 +000097static void ftgmac100_set_rx_ring_base(struct ftgmac100 *priv, dma_addr_t addr)
98{
99 iowrite32(addr, priv->base + FTGMAC100_OFFSET_RXR_BADR);
100}
101
102static void ftgmac100_set_rx_buffer_size(struct ftgmac100 *priv,
103 unsigned int size)
104{
105 size = FTGMAC100_RBSR_SIZE(size);
106 iowrite32(size, priv->base + FTGMAC100_OFFSET_RBSR);
107}
108
109static void ftgmac100_set_normal_prio_tx_ring_base(struct ftgmac100 *priv,
110 dma_addr_t addr)
111{
112 iowrite32(addr, priv->base + FTGMAC100_OFFSET_NPTXR_BADR);
113}
114
115static void ftgmac100_txdma_normal_prio_start_polling(struct ftgmac100 *priv)
116{
117 iowrite32(1, priv->base + FTGMAC100_OFFSET_NPTXPD);
118}
119
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000120static int ftgmac100_reset_mac(struct ftgmac100 *priv, u32 maccr)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000121{
122 struct net_device *netdev = priv->netdev;
123 int i;
124
125 /* NOTE: reset clears all registers */
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000126 iowrite32(maccr, priv->base + FTGMAC100_OFFSET_MACCR);
127 iowrite32(maccr | FTGMAC100_MACCR_SW_RST,
128 priv->base + FTGMAC100_OFFSET_MACCR);
129 for (i = 0; i < 50; i++) {
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000130 unsigned int maccr;
131
132 maccr = ioread32(priv->base + FTGMAC100_OFFSET_MACCR);
133 if (!(maccr & FTGMAC100_MACCR_SW_RST))
134 return 0;
135
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000136 udelay(1);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000137 }
138
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000139 netdev_err(netdev, "Hardware reset failed\n");
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000140 return -EIO;
141}
142
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000143static int ftgmac100_reset_and_config_mac(struct ftgmac100 *priv)
144{
145 u32 maccr = 0;
146
147 switch (priv->cur_speed) {
148 case SPEED_10:
149 case 0: /* no link */
150 break;
151
152 case SPEED_100:
153 maccr |= FTGMAC100_MACCR_FAST_MODE;
154 break;
155
156 case SPEED_1000:
157 maccr |= FTGMAC100_MACCR_GIGA_MODE;
158 break;
159 default:
160 netdev_err(priv->netdev, "Unknown speed %d !\n",
161 priv->cur_speed);
162 break;
163 }
164
165 /* (Re)initialize the queue pointers */
166 priv->rx_pointer = 0;
167 priv->tx_clean_pointer = 0;
168 priv->tx_pointer = 0;
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000169
170 /* The doc says reset twice with 10us interval */
171 if (ftgmac100_reset_mac(priv, maccr))
172 return -EIO;
173 usleep_range(10, 1000);
174 return ftgmac100_reset_mac(priv, maccr);
175}
176
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000177static void ftgmac100_set_mac(struct ftgmac100 *priv, const unsigned char *mac)
178{
179 unsigned int maddr = mac[0] << 8 | mac[1];
180 unsigned int laddr = mac[2] << 24 | mac[3] << 16 | mac[4] << 8 | mac[5];
181
182 iowrite32(maddr, priv->base + FTGMAC100_OFFSET_MAC_MADR);
183 iowrite32(laddr, priv->base + FTGMAC100_OFFSET_MAC_LADR);
184}
185
Gavin Shan113ce102016-07-19 11:54:22 +1000186static void ftgmac100_setup_mac(struct ftgmac100 *priv)
187{
188 u8 mac[ETH_ALEN];
189 unsigned int m;
190 unsigned int l;
191 void *addr;
192
193 addr = device_get_mac_address(priv->dev, mac, ETH_ALEN);
194 if (addr) {
195 ether_addr_copy(priv->netdev->dev_addr, mac);
196 dev_info(priv->dev, "Read MAC address %pM from device tree\n",
197 mac);
198 return;
199 }
200
201 m = ioread32(priv->base + FTGMAC100_OFFSET_MAC_MADR);
202 l = ioread32(priv->base + FTGMAC100_OFFSET_MAC_LADR);
203
204 mac[0] = (m >> 8) & 0xff;
205 mac[1] = m & 0xff;
206 mac[2] = (l >> 24) & 0xff;
207 mac[3] = (l >> 16) & 0xff;
208 mac[4] = (l >> 8) & 0xff;
209 mac[5] = l & 0xff;
210
Gavin Shan113ce102016-07-19 11:54:22 +1000211 if (is_valid_ether_addr(mac)) {
212 ether_addr_copy(priv->netdev->dev_addr, mac);
213 dev_info(priv->dev, "Read MAC address %pM from chip\n", mac);
214 } else {
215 eth_hw_addr_random(priv->netdev);
216 dev_info(priv->dev, "Generated random MAC address %pM\n",
217 priv->netdev->dev_addr);
218 }
219}
220
221static int ftgmac100_set_mac_addr(struct net_device *dev, void *p)
222{
223 int ret;
224
225 ret = eth_prepare_mac_addr_change(dev, p);
226 if (ret < 0)
227 return ret;
228
229 eth_commit_mac_addr_change(dev, p);
230 ftgmac100_set_mac(netdev_priv(dev), dev->dev_addr);
231
232 return 0;
233}
234
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000235static void ftgmac100_init_hw(struct ftgmac100 *priv)
236{
237 /* setup ring buffer base registers */
238 ftgmac100_set_rx_ring_base(priv,
239 priv->descs_dma_addr +
240 offsetof(struct ftgmac100_descs, rxdes));
241 ftgmac100_set_normal_prio_tx_ring_base(priv,
242 priv->descs_dma_addr +
243 offsetof(struct ftgmac100_descs, txdes));
244
245 ftgmac100_set_rx_buffer_size(priv, RX_BUF_SIZE);
246
247 iowrite32(FTGMAC100_APTC_RXPOLL_CNT(1), priv->base + FTGMAC100_OFFSET_APTC);
248
249 ftgmac100_set_mac(priv, priv->netdev->dev_addr);
250}
251
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +1000252static void ftgmac100_start_hw(struct ftgmac100 *priv)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000253{
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000254 u32 maccr = ioread32(priv->base + FTGMAC100_OFFSET_MACCR);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000255
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000256 /* Keep the original GMAC and FAST bits */
257 maccr &= (FTGMAC100_MACCR_FAST_MODE | FTGMAC100_MACCR_GIGA_MODE);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000258
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000259 /* Add all the main enable bits */
260 maccr |= FTGMAC100_MACCR_TXDMA_EN |
261 FTGMAC100_MACCR_RXDMA_EN |
262 FTGMAC100_MACCR_TXMAC_EN |
263 FTGMAC100_MACCR_RXMAC_EN |
264 FTGMAC100_MACCR_CRC_APD |
265 FTGMAC100_MACCR_PHY_LINK_LEVEL |
266 FTGMAC100_MACCR_RX_RUNT |
267 FTGMAC100_MACCR_RX_BROADPKT;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000268
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000269 /* Add other bits as needed */
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +1000270 if (priv->cur_duplex == DUPLEX_FULL)
271 maccr |= FTGMAC100_MACCR_FULLDUP;
272
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000273 /* Hit the HW */
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000274 iowrite32(maccr, priv->base + FTGMAC100_OFFSET_MACCR);
275}
276
277static void ftgmac100_stop_hw(struct ftgmac100 *priv)
278{
279 iowrite32(0, priv->base + FTGMAC100_OFFSET_MACCR);
280}
281
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000282static int ftgmac100_alloc_rx_buf(struct ftgmac100 *priv, unsigned int entry,
283 struct ftgmac100_rxdes *rxdes, gfp_t gfp)
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000284{
285 struct net_device *netdev = priv->netdev;
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000286 struct sk_buff *skb;
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000287 dma_addr_t map;
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000288 int err;
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000289
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000290 skb = netdev_alloc_skb_ip_align(netdev, RX_BUF_SIZE);
291 if (unlikely(!skb)) {
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000292 if (net_ratelimit())
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000293 netdev_warn(netdev, "failed to allocate rx skb\n");
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000294 err = -ENOMEM;
295 map = priv->rx_scratch_dma;
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000296 } else {
297 map = dma_map_single(priv->dev, skb->data, RX_BUF_SIZE,
298 DMA_FROM_DEVICE);
299 if (unlikely(dma_mapping_error(priv->dev, map))) {
300 if (net_ratelimit())
301 netdev_err(netdev, "failed to map rx page\n");
302 dev_kfree_skb_any(skb);
303 map = priv->rx_scratch_dma;
304 skb = NULL;
305 err = -ENOMEM;
306 }
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000307 }
308
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000309 /* Store skb */
310 priv->rx_skbs[entry] = skb;
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000311
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000312 /* Store DMA address into RX desc */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000313 rxdes->rxdes3 = cpu_to_le32(map);
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000314
315 /* Ensure the above is ordered vs clearing the OWN bit */
316 dma_wmb();
317
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000318 /* Clean status (which resets own bit) */
319 if (entry == (RX_QUEUE_ENTRIES - 1))
320 rxdes->rxdes0 = cpu_to_le32(priv->rxdes0_edorr_mask);
321 else
322 rxdes->rxdes0 = 0;
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000323
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000324 return 0;
325}
326
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000327static int ftgmac100_next_rx_pointer(int pointer)
328{
329 return (pointer + 1) & (RX_QUEUE_ENTRIES - 1);
330}
331
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000332static void ftgmac100_rx_packet_error(struct ftgmac100 *priv, u32 status)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000333{
334 struct net_device *netdev = priv->netdev;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000335
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000336 if (status & FTGMAC100_RXDES0_RX_ERR)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000337 netdev->stats.rx_errors++;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000338
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000339 if (status & FTGMAC100_RXDES0_CRC_ERR)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000340 netdev->stats.rx_crc_errors++;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000341
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000342 if (status & (FTGMAC100_RXDES0_FTL |
343 FTGMAC100_RXDES0_RUNT |
344 FTGMAC100_RXDES0_RX_ODD_NB))
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000345 netdev->stats.rx_length_errors++;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000346}
347
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000348static bool ftgmac100_rx_packet(struct ftgmac100 *priv, int *processed)
349{
350 struct net_device *netdev = priv->netdev;
351 struct ftgmac100_rxdes *rxdes;
352 struct sk_buff *skb;
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000353 unsigned int pointer, size;
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000354 u32 status, csum_vlan;
Benjamin Herrenschmidtb1977bf2017-04-06 11:02:44 +1000355 dma_addr_t map;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000356
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000357 /* Grab next RX descriptor */
358 pointer = priv->rx_pointer;
359 rxdes = &priv->descs->rxdes[pointer];
360
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000361 /* Grab descriptor status */
362 status = le32_to_cpu(rxdes->rxdes0);
363
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000364 /* Do we have a packet ? */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000365 if (!(status & FTGMAC100_RXDES0_RXPKT_RDY))
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000366 return false;
367
Benjamin Herrenschmidt027f4262017-04-06 11:02:50 +1000368 /* Order subsequent reads with the test for the ready bit */
369 dma_rmb();
370
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000371 /* We don't cope with fragmented RX packets */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000372 if (unlikely(!(status & FTGMAC100_RXDES0_FRS) ||
373 !(status & FTGMAC100_RXDES0_LRS)))
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000374 goto drop;
375
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000376 /* Grab received size and csum vlan field in the descriptor */
377 size = status & FTGMAC100_RXDES0_VDBC;
378 csum_vlan = le32_to_cpu(rxdes->rxdes1);
379
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000380 /* Any error (other than csum offload) flagged ? */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000381 if (unlikely(status & RXDES0_ANY_ERROR)) {
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000382 /* Correct for incorrect flagging of runt packets
383 * with vlan tags... Just accept a runt packet that
384 * has been flagged as vlan and whose size is at
385 * least 60 bytes.
386 */
387 if ((status & FTGMAC100_RXDES0_RUNT) &&
388 (csum_vlan & FTGMAC100_RXDES1_VLANTAG_AVAIL) &&
389 (size >= 60))
390 status &= ~FTGMAC100_RXDES0_RUNT;
391
392 /* Any error still in there ? */
393 if (status & RXDES0_ANY_ERROR) {
394 ftgmac100_rx_packet_error(priv, status);
395 goto drop;
396 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000397 }
398
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000399 /* If the packet had no skb (failed to allocate earlier)
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000400 * then try to allocate one and skip
401 */
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000402 skb = priv->rx_skbs[pointer];
403 if (!unlikely(skb)) {
404 ftgmac100_alloc_rx_buf(priv, pointer, rxdes, GFP_ATOMIC);
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000405 goto drop;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000406 }
407
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000408 if (unlikely(status & FTGMAC100_RXDES0_MULTICAST))
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000409 netdev->stats.multicast++;
410
Benjamin Herrenschmidt67202192017-04-06 11:02:46 +1000411 /* If the HW found checksum errors, bounce it to software.
412 *
413 * If we didn't, we need to see if the packet was recognized
414 * by HW as one of the supported checksummed protocols before
415 * we accept the HW test results.
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000416 */
Benjamin Herrenschmidt67202192017-04-06 11:02:46 +1000417 if (netdev->features & NETIF_F_RXCSUM) {
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000418 u32 err_bits = FTGMAC100_RXDES1_TCP_CHKSUM_ERR |
419 FTGMAC100_RXDES1_UDP_CHKSUM_ERR |
420 FTGMAC100_RXDES1_IP_CHKSUM_ERR;
Benjamin Herrenschmidt67202192017-04-06 11:02:46 +1000421 if ((csum_vlan & err_bits) ||
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000422 !(csum_vlan & FTGMAC100_RXDES1_PROT_MASK))
Benjamin Herrenschmidt67202192017-04-06 11:02:46 +1000423 skb->ip_summed = CHECKSUM_NONE;
424 else
425 skb->ip_summed = CHECKSUM_UNNECESSARY;
426 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000427
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000428 /* Transfer received size to skb */
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000429 skb_put(skb, size);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000430
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000431 /* Tear down DMA mapping, do necessary cache management */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000432 map = le32_to_cpu(rxdes->rxdes3);
433
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000434#if defined(CONFIG_ARM) && !defined(CONFIG_ARM_DMA_USE_IOMMU)
435 /* When we don't have an iommu, we can save cycles by not
436 * invalidating the cache for the part of the packet that
437 * wasn't received.
438 */
439 dma_unmap_single(priv->dev, map, size, DMA_FROM_DEVICE);
440#else
441 dma_unmap_single(priv->dev, map, RX_BUF_SIZE, DMA_FROM_DEVICE);
442#endif
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000443
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000444
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000445 /* Resplenish rx ring */
446 ftgmac100_alloc_rx_buf(priv, pointer, rxdes, GFP_ATOMIC);
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000447 priv->rx_pointer = ftgmac100_next_rx_pointer(pointer);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000448
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000449 skb->protocol = eth_type_trans(skb, netdev);
450
451 netdev->stats.rx_packets++;
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000452 netdev->stats.rx_bytes += size;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000453
454 /* push packet to protocol stack */
Benjamin Herrenschmidt67202192017-04-06 11:02:46 +1000455 if (skb->ip_summed == CHECKSUM_NONE)
456 netif_receive_skb(skb);
457 else
458 napi_gro_receive(&priv->napi, skb);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000459
460 (*processed)++;
461 return true;
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000462
463 drop:
464 /* Clean rxdes0 (which resets own bit) */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000465 rxdes->rxdes0 = cpu_to_le32(status & priv->rxdes0_edorr_mask);
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000466 priv->rx_pointer = ftgmac100_next_rx_pointer(pointer);
467 netdev->stats.rx_dropped++;
468 return true;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000469}
470
Andrew Jeffery7906a4d2016-09-22 08:34:59 +0930471static void ftgmac100_txdes_reset(const struct ftgmac100 *priv,
472 struct ftgmac100_txdes *txdes)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000473{
474 /* clear all except end of ring bit */
Andrew Jeffery7906a4d2016-09-22 08:34:59 +0930475 txdes->txdes0 &= cpu_to_le32(priv->txdes0_edotr_mask);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000476 txdes->txdes1 = 0;
477 txdes->txdes2 = 0;
478 txdes->txdes3 = 0;
479}
480
481static bool ftgmac100_txdes_owned_by_dma(struct ftgmac100_txdes *txdes)
482{
483 return txdes->txdes0 & cpu_to_le32(FTGMAC100_TXDES0_TXDMA_OWN);
484}
485
486static void ftgmac100_txdes_set_dma_own(struct ftgmac100_txdes *txdes)
487{
488 /*
489 * Make sure dma own bit will not be set before any other
490 * descriptor fields.
491 */
492 wmb();
493 txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_TXDMA_OWN);
494}
495
Andrew Jeffery7906a4d2016-09-22 08:34:59 +0930496static void ftgmac100_txdes_set_end_of_ring(const struct ftgmac100 *priv,
497 struct ftgmac100_txdes *txdes)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000498{
Andrew Jeffery7906a4d2016-09-22 08:34:59 +0930499 txdes->txdes0 |= cpu_to_le32(priv->txdes0_edotr_mask);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000500}
501
502static void ftgmac100_txdes_set_first_segment(struct ftgmac100_txdes *txdes)
503{
504 txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_FTS);
505}
506
507static void ftgmac100_txdes_set_last_segment(struct ftgmac100_txdes *txdes)
508{
509 txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_LTS);
510}
511
512static void ftgmac100_txdes_set_buffer_size(struct ftgmac100_txdes *txdes,
513 unsigned int len)
514{
515 txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_TXBUF_SIZE(len));
516}
517
518static void ftgmac100_txdes_set_txint(struct ftgmac100_txdes *txdes)
519{
520 txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_TXIC);
521}
522
523static void ftgmac100_txdes_set_tcpcs(struct ftgmac100_txdes *txdes)
524{
525 txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_TCP_CHKSUM);
526}
527
528static void ftgmac100_txdes_set_udpcs(struct ftgmac100_txdes *txdes)
529{
530 txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_UDP_CHKSUM);
531}
532
533static void ftgmac100_txdes_set_ipcs(struct ftgmac100_txdes *txdes)
534{
535 txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_IP_CHKSUM);
536}
537
538static void ftgmac100_txdes_set_dma_addr(struct ftgmac100_txdes *txdes,
539 dma_addr_t addr)
540{
541 txdes->txdes3 = cpu_to_le32(addr);
542}
543
544static dma_addr_t ftgmac100_txdes_get_dma_addr(struct ftgmac100_txdes *txdes)
545{
546 return le32_to_cpu(txdes->txdes3);
547}
548
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000549static int ftgmac100_next_tx_pointer(int pointer)
550{
551 return (pointer + 1) & (TX_QUEUE_ENTRIES - 1);
552}
553
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +1000554static u32 ftgmac100_tx_buf_avail(struct ftgmac100 *priv)
555{
556 /* Returns the number of available slots in the TX queue
557 *
558 * This always leaves one free slot so we don't have to
559 * worry about empty vs. full, and this simplifies the
560 * test for ftgmac100_tx_buf_cleanable() below
561 */
562 return (priv->tx_clean_pointer - priv->tx_pointer - 1) &
563 (TX_QUEUE_ENTRIES - 1);
564}
565
566static bool ftgmac100_tx_buf_cleanable(struct ftgmac100 *priv)
567{
568 return priv->tx_pointer != priv->tx_clean_pointer;
569}
570
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000571static bool ftgmac100_tx_complete_packet(struct ftgmac100 *priv)
572{
573 struct net_device *netdev = priv->netdev;
574 struct ftgmac100_txdes *txdes;
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000575 unsigned int pointer;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000576 struct sk_buff *skb;
577 dma_addr_t map;
578
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000579 pointer = priv->tx_clean_pointer;
580 txdes = &priv->descs->txdes[pointer];
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000581
582 if (ftgmac100_txdes_owned_by_dma(txdes))
583 return false;
584
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000585 skb = priv->tx_skbs[pointer];
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000586 map = ftgmac100_txdes_get_dma_addr(txdes);
587
588 netdev->stats.tx_packets++;
589 netdev->stats.tx_bytes += skb->len;
590
591 dma_unmap_single(priv->dev, map, skb_headlen(skb), DMA_TO_DEVICE);
592
593 dev_kfree_skb(skb);
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000594 priv->tx_skbs[pointer] = NULL;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000595
Andrew Jeffery7906a4d2016-09-22 08:34:59 +0930596 ftgmac100_txdes_reset(priv, txdes);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000597
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000598 priv->tx_clean_pointer = ftgmac100_next_tx_pointer(pointer);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000599
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000600 return true;
601}
602
603static void ftgmac100_tx_complete(struct ftgmac100 *priv)
604{
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +1000605 struct net_device *netdev = priv->netdev;
606
607 /* Process all completed packets */
608 while (ftgmac100_tx_buf_cleanable(priv) &&
609 ftgmac100_tx_complete_packet(priv))
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000610 ;
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +1000611
612 /* Restart queue if needed */
613 smp_mb();
614 if (unlikely(netif_queue_stopped(netdev) &&
615 ftgmac100_tx_buf_avail(priv) >= TX_THRESHOLD)) {
616 struct netdev_queue *txq;
617
618 txq = netdev_get_tx_queue(netdev, 0);
619 __netif_tx_lock(txq, smp_processor_id());
620 if (netif_queue_stopped(netdev) &&
621 ftgmac100_tx_buf_avail(priv) >= TX_THRESHOLD)
622 netif_wake_queue(netdev);
623 __netif_tx_unlock(txq);
624 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000625}
626
Benjamin Herrenschmidt43b25ee2017-04-10 11:15:17 +1000627static int ftgmac100_hard_start_xmit(struct sk_buff *skb,
628 struct net_device *netdev)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000629{
Benjamin Herrenschmidt43b25ee2017-04-10 11:15:17 +1000630 struct ftgmac100 *priv = netdev_priv(netdev);
631 struct ftgmac100_txdes *txdes;
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000632 unsigned int pointer;
Benjamin Herrenschmidt43b25ee2017-04-10 11:15:17 +1000633 dma_addr_t map;
634
Benjamin Herrenschmidt9b0f7712017-04-10 11:15:19 +1000635 /* The HW doesn't pad small frames */
636 if (eth_skb_pad(skb)) {
637 netdev->stats.tx_dropped++;
638 return NETDEV_TX_OK;
639 }
640
641 /* Reject oversize packets */
Benjamin Herrenschmidt43b25ee2017-04-10 11:15:17 +1000642 if (unlikely(skb->len > MAX_PKT_SIZE)) {
643 if (net_ratelimit())
644 netdev_dbg(netdev, "tx packet too big\n");
Benjamin Herrenschmidt3e427a32017-04-10 11:15:18 +1000645 goto drop;
Benjamin Herrenschmidt43b25ee2017-04-10 11:15:17 +1000646 }
647
648 map = dma_map_single(priv->dev, skb->data, skb_headlen(skb), DMA_TO_DEVICE);
649 if (unlikely(dma_mapping_error(priv->dev, map))) {
650 /* drop packet */
651 if (net_ratelimit())
652 netdev_err(netdev, "map socket buffer failed\n");
Benjamin Herrenschmidt3e427a32017-04-10 11:15:18 +1000653 goto drop;
Benjamin Herrenschmidt43b25ee2017-04-10 11:15:17 +1000654 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000655
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000656 /* Grab the next free tx descriptor */
657 pointer = priv->tx_pointer;
658 txdes = &priv->descs->txdes[pointer];
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000659
660 /* setup TX descriptor */
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000661 priv->tx_skbs[pointer] = skb;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000662 ftgmac100_txdes_set_dma_addr(txdes, map);
Benjamin Herrenschmidt9b0f7712017-04-10 11:15:19 +1000663 ftgmac100_txdes_set_buffer_size(txdes, skb->len);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000664
665 ftgmac100_txdes_set_first_segment(txdes);
666 ftgmac100_txdes_set_last_segment(txdes);
667 ftgmac100_txdes_set_txint(txdes);
668 if (skb->ip_summed == CHECKSUM_PARTIAL) {
669 __be16 protocol = skb->protocol;
670
671 if (protocol == cpu_to_be16(ETH_P_IP)) {
672 u8 ip_proto = ip_hdr(skb)->protocol;
673
674 ftgmac100_txdes_set_ipcs(txdes);
675 if (ip_proto == IPPROTO_TCP)
676 ftgmac100_txdes_set_tcpcs(txdes);
677 else if (ip_proto == IPPROTO_UDP)
678 ftgmac100_txdes_set_udpcs(txdes);
679 }
680 }
681
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +1000682 ftgmac100_txdes_set_dma_own(txdes);
683
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000684 /* Update next TX pointer */
685 priv->tx_pointer = ftgmac100_next_tx_pointer(pointer);
686
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +1000687 /* If there isn't enough room for all the fragments of a new packet
688 * in the TX ring, stop the queue. The sequence below is race free
689 * vs. a concurrent restart in ftgmac100_poll()
690 */
691 if (unlikely(ftgmac100_tx_buf_avail(priv) < TX_THRESHOLD)) {
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000692 netif_stop_queue(netdev);
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +1000693 /* Order the queue stop with the test below */
694 smp_mb();
695 if (ftgmac100_tx_buf_avail(priv) >= TX_THRESHOLD)
696 netif_wake_queue(netdev);
697 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000698
699 ftgmac100_txdma_normal_prio_start_polling(priv);
700
701 return NETDEV_TX_OK;
Benjamin Herrenschmidt3e427a32017-04-10 11:15:18 +1000702
703 drop:
704 /* Drop the packet */
705 dev_kfree_skb_any(skb);
706 netdev->stats.tx_dropped++;
707
708 return NETDEV_TX_OK;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000709}
710
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000711static void ftgmac100_free_buffers(struct ftgmac100 *priv)
712{
713 int i;
714
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000715 /* Free all RX buffers */
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000716 for (i = 0; i < RX_QUEUE_ENTRIES; i++) {
717 struct ftgmac100_rxdes *rxdes = &priv->descs->rxdes[i];
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000718 struct sk_buff *skb = priv->rx_skbs[i];
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000719 dma_addr_t map = le32_to_cpu(rxdes->rxdes3);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000720
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000721 if (!skb)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000722 continue;
723
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000724 priv->rx_skbs[i] = NULL;
725 dma_unmap_single(priv->dev, map, RX_BUF_SIZE, DMA_FROM_DEVICE);
726 dev_kfree_skb_any(skb);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000727 }
728
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000729 /* Free all TX buffers */
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000730 for (i = 0; i < TX_QUEUE_ENTRIES; i++) {
731 struct ftgmac100_txdes *txdes = &priv->descs->txdes[i];
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000732 struct sk_buff *skb = priv->tx_skbs[i];
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000733 dma_addr_t map = ftgmac100_txdes_get_dma_addr(txdes);
734
735 if (!skb)
736 continue;
737
738 dma_unmap_single(priv->dev, map, skb_headlen(skb), DMA_TO_DEVICE);
Eric Dumazet0113e342014-01-16 23:38:24 -0800739 kfree_skb(skb);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000740 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000741}
742
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000743static void ftgmac100_free_rings(struct ftgmac100 *priv)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000744{
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000745 /* Free descriptors */
746 if (priv->descs)
747 dma_free_coherent(priv->dev, sizeof(struct ftgmac100_descs),
748 priv->descs, priv->descs_dma_addr);
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000749
750 /* Free scratch packet buffer */
751 if (priv->rx_scratch)
752 dma_free_coherent(priv->dev, RX_BUF_SIZE,
753 priv->rx_scratch, priv->rx_scratch_dma);
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000754}
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000755
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000756static int ftgmac100_alloc_rings(struct ftgmac100 *priv)
757{
758 /* Allocate descriptors */
Joe Perchesede23fa82013-08-26 22:45:23 -0700759 priv->descs = dma_zalloc_coherent(priv->dev,
760 sizeof(struct ftgmac100_descs),
761 &priv->descs_dma_addr, GFP_KERNEL);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000762 if (!priv->descs)
763 return -ENOMEM;
764
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000765 /* Allocate scratch packet buffer */
766 priv->rx_scratch = dma_alloc_coherent(priv->dev,
767 RX_BUF_SIZE,
768 &priv->rx_scratch_dma,
769 GFP_KERNEL);
770 if (!priv->rx_scratch)
771 return -ENOMEM;
772
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000773 return 0;
774}
775
776static void ftgmac100_init_rings(struct ftgmac100 *priv)
777{
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000778 struct ftgmac100_rxdes *rxdes;
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000779 int i;
780
781 /* Initialize RX ring */
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000782 for (i = 0; i < RX_QUEUE_ENTRIES; i++) {
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000783 rxdes = &priv->descs->rxdes[i];
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000784 rxdes->rxdes0 = 0;
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000785 rxdes->rxdes3 = cpu_to_le32(priv->rx_scratch_dma);
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000786 }
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000787 /* Mark the end of the ring */
788 rxdes->rxdes0 |= cpu_to_le32(priv->rxdes0_edorr_mask);
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000789
790 /* Initialize TX ring */
791 for (i = 0; i < TX_QUEUE_ENTRIES; i++)
792 priv->descs->txdes[i].txdes0 = 0;
793 ftgmac100_txdes_set_end_of_ring(priv, &priv->descs->txdes[i -1]);
794}
795
796static int ftgmac100_alloc_rx_buffers(struct ftgmac100 *priv)
797{
798 int i;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000799
800 for (i = 0; i < RX_QUEUE_ENTRIES; i++) {
801 struct ftgmac100_rxdes *rxdes = &priv->descs->rxdes[i];
802
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000803 if (ftgmac100_alloc_rx_buf(priv, i, rxdes, GFP_KERNEL))
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000804 return -ENOMEM;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000805 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000806 return 0;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000807}
808
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000809static void ftgmac100_adjust_link(struct net_device *netdev)
810{
811 struct ftgmac100 *priv = netdev_priv(netdev);
Philippe Reynesb3c40ad2016-05-16 01:35:13 +0200812 struct phy_device *phydev = netdev->phydev;
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +1000813 int new_speed;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000814
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +1000815 /* We store "no link" as speed 0 */
816 if (!phydev->link)
817 new_speed = 0;
818 else
819 new_speed = phydev->speed;
820
821 if (phydev->speed == priv->cur_speed &&
822 phydev->duplex == priv->cur_duplex)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000823 return;
824
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +1000825 /* Print status if we have a link or we had one and just lost it,
826 * don't print otherwise.
827 */
828 if (new_speed || priv->cur_speed)
829 phy_print_status(phydev);
830
831 priv->cur_speed = new_speed;
832 priv->cur_duplex = phydev->duplex;
833
834 /* Link is down, do nothing else */
835 if (!new_speed)
836 return;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000837
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +1000838 /* Disable all interrupts */
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000839 iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
840
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +1000841 /* Reset the adapter asynchronously */
842 schedule_work(&priv->reset_task);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000843}
844
845static int ftgmac100_mii_probe(struct ftgmac100 *priv)
846{
847 struct net_device *netdev = priv->netdev;
Guenter Roecke574f392016-01-10 12:04:32 -0800848 struct phy_device *phydev;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000849
Guenter Roecke574f392016-01-10 12:04:32 -0800850 phydev = phy_find_first(priv->mii_bus);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000851 if (!phydev) {
852 netdev_info(netdev, "%s: no PHY found\n", netdev->name);
853 return -ENODEV;
854 }
855
Andrew Lunn84eff6d2016-01-06 20:11:10 +0100856 phydev = phy_connect(netdev, phydev_name(phydev),
Florian Fainellif9a8f832013-01-14 00:52:52 +0000857 &ftgmac100_adjust_link, PHY_INTERFACE_MODE_GMII);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000858
859 if (IS_ERR(phydev)) {
860 netdev_err(netdev, "%s: Could not attach to PHY\n", netdev->name);
861 return PTR_ERR(phydev);
862 }
863
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000864 return 0;
865}
866
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000867static int ftgmac100_mdiobus_read(struct mii_bus *bus, int phy_addr, int regnum)
868{
869 struct net_device *netdev = bus->priv;
870 struct ftgmac100 *priv = netdev_priv(netdev);
871 unsigned int phycr;
872 int i;
873
874 phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
875
876 /* preserve MDC cycle threshold */
877 phycr &= FTGMAC100_PHYCR_MDC_CYCTHR_MASK;
878
879 phycr |= FTGMAC100_PHYCR_PHYAD(phy_addr) |
880 FTGMAC100_PHYCR_REGAD(regnum) |
881 FTGMAC100_PHYCR_MIIRD;
882
883 iowrite32(phycr, priv->base + FTGMAC100_OFFSET_PHYCR);
884
885 for (i = 0; i < 10; i++) {
886 phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
887
888 if ((phycr & FTGMAC100_PHYCR_MIIRD) == 0) {
889 int data;
890
891 data = ioread32(priv->base + FTGMAC100_OFFSET_PHYDATA);
892 return FTGMAC100_PHYDATA_MIIRDATA(data);
893 }
894
895 udelay(100);
896 }
897
898 netdev_err(netdev, "mdio read timed out\n");
899 return -EIO;
900}
901
902static int ftgmac100_mdiobus_write(struct mii_bus *bus, int phy_addr,
903 int regnum, u16 value)
904{
905 struct net_device *netdev = bus->priv;
906 struct ftgmac100 *priv = netdev_priv(netdev);
907 unsigned int phycr;
908 int data;
909 int i;
910
911 phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
912
913 /* preserve MDC cycle threshold */
914 phycr &= FTGMAC100_PHYCR_MDC_CYCTHR_MASK;
915
916 phycr |= FTGMAC100_PHYCR_PHYAD(phy_addr) |
917 FTGMAC100_PHYCR_REGAD(regnum) |
918 FTGMAC100_PHYCR_MIIWR;
919
920 data = FTGMAC100_PHYDATA_MIIWDATA(value);
921
922 iowrite32(data, priv->base + FTGMAC100_OFFSET_PHYDATA);
923 iowrite32(phycr, priv->base + FTGMAC100_OFFSET_PHYCR);
924
925 for (i = 0; i < 10; i++) {
926 phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
927
928 if ((phycr & FTGMAC100_PHYCR_MIIWR) == 0)
929 return 0;
930
931 udelay(100);
932 }
933
934 netdev_err(netdev, "mdio write timed out\n");
935 return -EIO;
936}
937
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000938static void ftgmac100_get_drvinfo(struct net_device *netdev,
939 struct ethtool_drvinfo *info)
940{
Jiri Pirko7826d432013-01-06 00:44:26 +0000941 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
942 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
943 strlcpy(info->bus_info, dev_name(&netdev->dev), sizeof(info->bus_info));
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000944}
945
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000946static const struct ethtool_ops ftgmac100_ethtool_ops = {
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000947 .get_drvinfo = ftgmac100_get_drvinfo,
948 .get_link = ethtool_op_get_link,
Philippe Reynesfd24d722016-05-16 01:35:14 +0200949 .get_link_ksettings = phy_ethtool_get_link_ksettings,
950 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000951};
952
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000953static irqreturn_t ftgmac100_interrupt(int irq, void *dev_id)
954{
955 struct net_device *netdev = dev_id;
956 struct ftgmac100 *priv = netdev_priv(netdev);
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +1000957 unsigned int status, new_mask = FTGMAC100_INT_BAD;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000958
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +1000959 /* Fetch and clear interrupt bits, process abnormal ones */
960 status = ioread32(priv->base + FTGMAC100_OFFSET_ISR);
961 iowrite32(status, priv->base + FTGMAC100_OFFSET_ISR);
962 if (unlikely(status & FTGMAC100_INT_BAD)) {
963
964 /* RX buffer unavailable */
965 if (status & FTGMAC100_INT_NO_RXBUF)
966 netdev->stats.rx_over_errors++;
967
968 /* received packet lost due to RX FIFO full */
969 if (status & FTGMAC100_INT_RPKT_LOST)
970 netdev->stats.rx_fifo_errors++;
971
972 /* sent packet lost due to excessive TX collision */
973 if (status & FTGMAC100_INT_XPKT_LOST)
974 netdev->stats.tx_fifo_errors++;
975
976 /* AHB error -> Reset the chip */
977 if (status & FTGMAC100_INT_AHB_ERR) {
978 if (net_ratelimit())
979 netdev_warn(netdev,
980 "AHB bus error ! Resetting chip.\n");
981 iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
982 schedule_work(&priv->reset_task);
983 return IRQ_HANDLED;
984 }
985
986 /* We may need to restart the MAC after such errors, delay
987 * this until after we have freed some Rx buffers though
988 */
989 priv->need_mac_restart = true;
990
991 /* Disable those errors until we restart */
992 new_mask &= ~status;
993 }
994
995 /* Only enable "bad" interrupts while NAPI is on */
996 iowrite32(new_mask, priv->base + FTGMAC100_OFFSET_IER);
997
998 /* Schedule NAPI bh */
999 napi_schedule_irqoff(&priv->napi);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001000
1001 return IRQ_HANDLED;
1002}
1003
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +10001004static bool ftgmac100_check_rx(struct ftgmac100 *priv)
1005{
1006 struct ftgmac100_rxdes *rxdes = &priv->descs->rxdes[priv->rx_pointer];
1007
1008 /* Do we have a packet ? */
1009 return !!(rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_RXPKT_RDY));
1010}
1011
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001012static int ftgmac100_poll(struct napi_struct *napi, int budget)
1013{
1014 struct ftgmac100 *priv = container_of(napi, struct ftgmac100, napi);
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001015 int work_done = 0;
1016 bool more;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001017
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001018 /* Handle TX completions */
1019 if (ftgmac100_tx_buf_cleanable(priv))
1020 ftgmac100_tx_complete(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001021
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001022 /* Handle RX packets */
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001023 do {
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001024 more = ftgmac100_rx_packet(priv, &work_done);
1025 } while (more && work_done < budget);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001026
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001027
1028 /* The interrupt is telling us to kick the MAC back to life
1029 * after an RX overflow
1030 */
1031 if (unlikely(priv->need_mac_restart)) {
1032 ftgmac100_start_hw(priv);
1033
1034 /* Re-enable "bad" interrupts */
1035 iowrite32(FTGMAC100_INT_BAD,
1036 priv->base + FTGMAC100_OFFSET_IER);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001037 }
1038
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001039 /* As long as we are waiting for transmit packets to be
1040 * completed we keep NAPI going
1041 */
1042 if (ftgmac100_tx_buf_cleanable(priv))
1043 work_done = budget;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001044
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001045 if (work_done < budget) {
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001046 /* We are about to re-enable all interrupts. However
1047 * the HW has been latching RX/TX packet interrupts while
1048 * they were masked. So we clear them first, then we need
1049 * to re-check if there's something to process
1050 */
1051 iowrite32(FTGMAC100_INT_RXTX,
1052 priv->base + FTGMAC100_OFFSET_ISR);
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001053 if (ftgmac100_check_rx(priv) ||
1054 ftgmac100_tx_buf_cleanable(priv))
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001055 return budget;
1056
1057 /* deschedule NAPI */
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001058 napi_complete(napi);
1059
1060 /* enable all interrupts */
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001061 iowrite32(FTGMAC100_INT_ALL,
Gavin Shanfc6061c2016-07-19 11:54:25 +10001062 priv->base + FTGMAC100_OFFSET_IER);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001063 }
1064
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001065 return work_done;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001066}
1067
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001068static int ftgmac100_init_all(struct ftgmac100 *priv, bool ignore_alloc_err)
1069{
1070 int err = 0;
1071
1072 /* Re-init descriptors (adjust queue sizes) */
1073 ftgmac100_init_rings(priv);
1074
1075 /* Realloc rx descriptors */
1076 err = ftgmac100_alloc_rx_buffers(priv);
1077 if (err && !ignore_alloc_err)
1078 return err;
1079
1080 /* Reinit and restart HW */
1081 ftgmac100_init_hw(priv);
1082 ftgmac100_start_hw(priv);
1083
1084 /* Re-enable the device */
1085 napi_enable(&priv->napi);
1086 netif_start_queue(priv->netdev);
1087
1088 /* Enable all interrupts */
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001089 iowrite32(FTGMAC100_INT_ALL, priv->base + FTGMAC100_OFFSET_IER);
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001090
1091 return err;
1092}
1093
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001094static void ftgmac100_reset_task(struct work_struct *work)
1095{
1096 struct ftgmac100 *priv = container_of(work, struct ftgmac100,
1097 reset_task);
1098 struct net_device *netdev = priv->netdev;
1099 int err;
1100
1101 netdev_dbg(netdev, "Resetting NIC...\n");
1102
1103 /* Lock the world */
1104 rtnl_lock();
1105 if (netdev->phydev)
1106 mutex_lock(&netdev->phydev->lock);
1107 if (priv->mii_bus)
1108 mutex_lock(&priv->mii_bus->mdio_lock);
1109
1110
1111 /* Check if the interface is still up */
1112 if (!netif_running(netdev))
1113 goto bail;
1114
1115 /* Stop the network stack */
1116 netif_trans_update(netdev);
1117 napi_disable(&priv->napi);
1118 netif_tx_disable(netdev);
1119
1120 /* Stop and reset the MAC */
1121 ftgmac100_stop_hw(priv);
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +10001122 err = ftgmac100_reset_and_config_mac(priv);
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001123 if (err) {
1124 /* Not much we can do ... it might come back... */
1125 netdev_err(netdev, "attempting to continue...\n");
1126 }
1127
1128 /* Free all rx and tx buffers */
1129 ftgmac100_free_buffers(priv);
1130
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001131 /* Setup everything again and restart chip */
1132 ftgmac100_init_all(priv, true);
1133
1134 netdev_dbg(netdev, "Reset done !\n");
1135 bail:
1136 if (priv->mii_bus)
1137 mutex_unlock(&priv->mii_bus->mdio_lock);
1138 if (netdev->phydev)
1139 mutex_unlock(&netdev->phydev->lock);
1140 rtnl_unlock();
1141}
1142
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001143static int ftgmac100_open(struct net_device *netdev)
1144{
1145 struct ftgmac100 *priv = netdev_priv(netdev);
1146 int err;
1147
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +10001148 /* Allocate ring buffers */
1149 err = ftgmac100_alloc_rings(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001150 if (err) {
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +10001151 netdev_err(netdev, "Failed to allocate descriptors\n");
1152 return err;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001153 }
1154
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +10001155 /* When using NC-SI we force the speed to 100Mbit/s full duplex,
1156 *
1157 * Otherwise we leave it set to 0 (no link), the link
1158 * message from the PHY layer will handle setting it up to
1159 * something else if needed.
1160 */
1161 if (priv->use_ncsi) {
1162 priv->cur_duplex = DUPLEX_FULL;
1163 priv->cur_speed = SPEED_100;
1164 } else {
1165 priv->cur_duplex = 0;
1166 priv->cur_speed = 0;
1167 }
1168
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +10001169 /* Reset the hardware */
1170 err = ftgmac100_reset_and_config_mac(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001171 if (err)
1172 goto err_hw;
1173
Benjamin Herrenschmidtb8dbecf2017-04-05 12:28:47 +10001174 /* Initialize NAPI */
1175 netif_napi_add(netdev, &priv->napi, ftgmac100_poll, 64);
1176
Benjamin Herrenschmidt81f1eca2017-04-05 12:28:48 +10001177 /* Grab our interrupt */
1178 err = request_irq(netdev->irq, ftgmac100_interrupt, 0, netdev->name, netdev);
1179 if (err) {
1180 netdev_err(netdev, "failed to request irq %d\n", netdev->irq);
1181 goto err_irq;
1182 }
1183
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001184 /* Start things up */
1185 err = ftgmac100_init_all(priv, false);
1186 if (err) {
1187 netdev_err(netdev, "Failed to allocate packet buffers\n");
1188 goto err_alloc;
1189 }
Gavin Shan08c9c122016-09-22 08:35:01 +09301190
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001191 if (netdev->phydev) {
1192 /* If we have a PHY, start polling */
Gavin Shanbd466c32016-07-19 11:54:23 +10001193 phy_start(netdev->phydev);
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001194 } else if (priv->use_ncsi) {
1195 /* If using NC-SI, set our carrier on and start the stack */
Gavin Shanbd466c32016-07-19 11:54:23 +10001196 netif_carrier_on(netdev);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001197
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001198 /* Start the NCSI device */
Gavin Shanbd466c32016-07-19 11:54:23 +10001199 err = ncsi_start_dev(priv->ndev);
1200 if (err)
1201 goto err_ncsi;
1202 }
1203
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001204 return 0;
1205
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001206 err_ncsi:
Gavin Shanbd466c32016-07-19 11:54:23 +10001207 napi_disable(&priv->napi);
1208 netif_stop_queue(netdev);
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001209 err_alloc:
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +10001210 ftgmac100_free_buffers(priv);
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001211 free_irq(netdev->irq, netdev);
1212 err_irq:
1213 netif_napi_del(&priv->napi);
1214 err_hw:
1215 iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +10001216 ftgmac100_free_rings(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001217 return err;
1218}
1219
1220static int ftgmac100_stop(struct net_device *netdev)
1221{
1222 struct ftgmac100 *priv = netdev_priv(netdev);
1223
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001224 /* Note about the reset task: We are called with the rtnl lock
1225 * held, so we are synchronized against the core of the reset
1226 * task. We must not try to synchronously cancel it otherwise
1227 * we can deadlock. But since it will test for netif_running()
1228 * which has already been cleared by the net core, we don't
1229 * anything special to do.
1230 */
1231
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001232 /* disable all interrupts */
1233 iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
1234
1235 netif_stop_queue(netdev);
1236 napi_disable(&priv->napi);
Benjamin Herrenschmidtb8dbecf2017-04-05 12:28:47 +10001237 netif_napi_del(&priv->napi);
Gavin Shanbd466c32016-07-19 11:54:23 +10001238 if (netdev->phydev)
1239 phy_stop(netdev->phydev);
Gavin Shan2c15f252016-10-04 11:25:54 +11001240 else if (priv->use_ncsi)
1241 ncsi_stop_dev(priv->ndev);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001242
1243 ftgmac100_stop_hw(priv);
Benjamin Herrenschmidt60b28a12017-04-05 12:28:41 +10001244 free_irq(netdev->irq, netdev);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001245 ftgmac100_free_buffers(priv);
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +10001246 ftgmac100_free_rings(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001247
1248 return 0;
1249}
1250
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001251/* optional */
1252static int ftgmac100_do_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
1253{
Gavin Shanbd466c32016-07-19 11:54:23 +10001254 if (!netdev->phydev)
1255 return -ENXIO;
1256
Philippe Reynesb3c40ad2016-05-16 01:35:13 +02001257 return phy_mii_ioctl(netdev->phydev, ifr, cmd);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001258}
1259
Benjamin Herrenschmidtd3ca8fb2017-04-10 11:15:15 +10001260static void ftgmac100_tx_timeout(struct net_device *netdev)
1261{
1262 struct ftgmac100 *priv = netdev_priv(netdev);
1263
1264 /* Disable all interrupts */
1265 iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
1266
1267 /* Do the reset outside of interrupt context */
1268 schedule_work(&priv->reset_task);
1269}
1270
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001271static const struct net_device_ops ftgmac100_netdev_ops = {
1272 .ndo_open = ftgmac100_open,
1273 .ndo_stop = ftgmac100_stop,
1274 .ndo_start_xmit = ftgmac100_hard_start_xmit,
Gavin Shan113ce102016-07-19 11:54:22 +10001275 .ndo_set_mac_address = ftgmac100_set_mac_addr,
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001276 .ndo_validate_addr = eth_validate_addr,
1277 .ndo_do_ioctl = ftgmac100_do_ioctl,
Benjamin Herrenschmidtd3ca8fb2017-04-10 11:15:15 +10001278 .ndo_tx_timeout = ftgmac100_tx_timeout,
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001279};
1280
Gavin Shaneb418182016-07-19 11:54:21 +10001281static int ftgmac100_setup_mdio(struct net_device *netdev)
1282{
1283 struct ftgmac100 *priv = netdev_priv(netdev);
1284 struct platform_device *pdev = to_platform_device(priv->dev);
1285 int i, err = 0;
Joel Stanleye07dc632016-09-22 08:35:02 +09301286 u32 reg;
Gavin Shaneb418182016-07-19 11:54:21 +10001287
1288 /* initialize mdio bus */
1289 priv->mii_bus = mdiobus_alloc();
1290 if (!priv->mii_bus)
1291 return -EIO;
1292
Joel Stanleye07dc632016-09-22 08:35:02 +09301293 if (of_machine_is_compatible("aspeed,ast2400") ||
1294 of_machine_is_compatible("aspeed,ast2500")) {
1295 /* This driver supports the old MDIO interface */
1296 reg = ioread32(priv->base + FTGMAC100_OFFSET_REVR);
1297 reg &= ~FTGMAC100_REVR_NEW_MDIO_INTERFACE;
1298 iowrite32(reg, priv->base + FTGMAC100_OFFSET_REVR);
1299 };
1300
Gavin Shaneb418182016-07-19 11:54:21 +10001301 priv->mii_bus->name = "ftgmac100_mdio";
1302 snprintf(priv->mii_bus->id, MII_BUS_ID_SIZE, "%s-%d",
1303 pdev->name, pdev->id);
1304 priv->mii_bus->priv = priv->netdev;
1305 priv->mii_bus->read = ftgmac100_mdiobus_read;
1306 priv->mii_bus->write = ftgmac100_mdiobus_write;
1307
1308 for (i = 0; i < PHY_MAX_ADDR; i++)
1309 priv->mii_bus->irq[i] = PHY_POLL;
1310
1311 err = mdiobus_register(priv->mii_bus);
1312 if (err) {
1313 dev_err(priv->dev, "Cannot register MDIO bus!\n");
1314 goto err_register_mdiobus;
1315 }
1316
1317 err = ftgmac100_mii_probe(priv);
1318 if (err) {
1319 dev_err(priv->dev, "MII Probe failed!\n");
1320 goto err_mii_probe;
1321 }
1322
1323 return 0;
1324
1325err_mii_probe:
1326 mdiobus_unregister(priv->mii_bus);
1327err_register_mdiobus:
1328 mdiobus_free(priv->mii_bus);
1329 return err;
1330}
1331
1332static void ftgmac100_destroy_mdio(struct net_device *netdev)
1333{
1334 struct ftgmac100 *priv = netdev_priv(netdev);
1335
1336 if (!netdev->phydev)
1337 return;
1338
1339 phy_disconnect(netdev->phydev);
1340 mdiobus_unregister(priv->mii_bus);
1341 mdiobus_free(priv->mii_bus);
1342}
1343
Gavin Shanbd466c32016-07-19 11:54:23 +10001344static void ftgmac100_ncsi_handler(struct ncsi_dev *nd)
1345{
1346 if (unlikely(nd->state != ncsi_dev_state_functional))
1347 return;
1348
1349 netdev_info(nd->dev, "NCSI interface %s\n",
1350 nd->link_up ? "up" : "down");
1351}
1352
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001353static int ftgmac100_probe(struct platform_device *pdev)
1354{
1355 struct resource *res;
1356 int irq;
1357 struct net_device *netdev;
1358 struct ftgmac100 *priv;
Gavin Shanbd466c32016-07-19 11:54:23 +10001359 int err = 0;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001360
1361 if (!pdev)
1362 return -ENODEV;
1363
1364 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1365 if (!res)
1366 return -ENXIO;
1367
1368 irq = platform_get_irq(pdev, 0);
1369 if (irq < 0)
1370 return irq;
1371
1372 /* setup net_device */
1373 netdev = alloc_etherdev(sizeof(*priv));
1374 if (!netdev) {
1375 err = -ENOMEM;
1376 goto err_alloc_etherdev;
1377 }
1378
1379 SET_NETDEV_DEV(netdev, &pdev->dev);
1380
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00001381 netdev->ethtool_ops = &ftgmac100_ethtool_ops;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001382 netdev->netdev_ops = &ftgmac100_netdev_ops;
Benjamin Herrenschmidtd3ca8fb2017-04-10 11:15:15 +10001383 netdev->watchdog_timeo = 5 * HZ;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001384
1385 platform_set_drvdata(pdev, netdev);
1386
1387 /* setup private data */
1388 priv = netdev_priv(netdev);
1389 priv->netdev = netdev;
1390 priv->dev = &pdev->dev;
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001391 INIT_WORK(&priv->reset_task, ftgmac100_reset_task);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001392
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001393 /* map io memory */
1394 priv->res = request_mem_region(res->start, resource_size(res),
1395 dev_name(&pdev->dev));
1396 if (!priv->res) {
1397 dev_err(&pdev->dev, "Could not reserve memory region\n");
1398 err = -ENOMEM;
1399 goto err_req_mem;
1400 }
1401
1402 priv->base = ioremap(res->start, resource_size(res));
1403 if (!priv->base) {
1404 dev_err(&pdev->dev, "Failed to ioremap ethernet registers\n");
1405 err = -EIO;
1406 goto err_ioremap;
1407 }
1408
Benjamin Herrenschmidt60b28a12017-04-05 12:28:41 +10001409 netdev->irq = irq;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001410
Gavin Shan113ce102016-07-19 11:54:22 +10001411 /* MAC address from chip or random one */
1412 ftgmac100_setup_mac(priv);
1413
Joel Stanley2a0ab8eb2016-09-22 08:35:00 +09301414 if (of_machine_is_compatible("aspeed,ast2400") ||
1415 of_machine_is_compatible("aspeed,ast2500")) {
1416 priv->rxdes0_edorr_mask = BIT(30);
1417 priv->txdes0_edotr_mask = BIT(30);
1418 } else {
1419 priv->rxdes0_edorr_mask = BIT(15);
1420 priv->txdes0_edotr_mask = BIT(15);
1421 }
1422
Gavin Shanbd466c32016-07-19 11:54:23 +10001423 if (pdev->dev.of_node &&
1424 of_get_property(pdev->dev.of_node, "use-ncsi", NULL)) {
1425 if (!IS_ENABLED(CONFIG_NET_NCSI)) {
1426 dev_err(&pdev->dev, "NCSI stack not enabled\n");
1427 goto err_ncsi_dev;
1428 }
1429
1430 dev_info(&pdev->dev, "Using NCSI interface\n");
1431 priv->use_ncsi = true;
1432 priv->ndev = ncsi_register_dev(netdev, ftgmac100_ncsi_handler);
1433 if (!priv->ndev)
1434 goto err_ncsi_dev;
1435 } else {
1436 priv->use_ncsi = false;
1437 err = ftgmac100_setup_mdio(netdev);
1438 if (err)
1439 goto err_setup_mdio;
1440 }
1441
1442 /* We have to disable on-chip IP checksum functionality
1443 * when NCSI is enabled on the interface. It doesn't work
1444 * in that case.
1445 */
Benjamin Herrenschmidt67202192017-04-06 11:02:46 +10001446 netdev->features = NETIF_F_RXCSUM | NETIF_F_IP_CSUM | NETIF_F_GRO;
Gavin Shanbd466c32016-07-19 11:54:23 +10001447 if (priv->use_ncsi &&
1448 of_get_property(pdev->dev.of_node, "no-hw-checksum", NULL))
1449 netdev->features &= ~NETIF_F_IP_CSUM;
1450
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001451
1452 /* register network device */
1453 err = register_netdev(netdev);
1454 if (err) {
1455 dev_err(&pdev->dev, "Failed to register netdev\n");
1456 goto err_register_netdev;
1457 }
1458
Benjamin Herrenschmidt60b28a12017-04-05 12:28:41 +10001459 netdev_info(netdev, "irq %d, mapped at %p\n", netdev->irq, priv->base);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001460
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001461 return 0;
1462
Gavin Shanbd466c32016-07-19 11:54:23 +10001463err_ncsi_dev:
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001464err_register_netdev:
Gavin Shaneb418182016-07-19 11:54:21 +10001465 ftgmac100_destroy_mdio(netdev);
1466err_setup_mdio:
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001467 iounmap(priv->base);
1468err_ioremap:
1469 release_resource(priv->res);
1470err_req_mem:
1471 netif_napi_del(&priv->napi);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001472 free_netdev(netdev);
1473err_alloc_etherdev:
1474 return err;
1475}
1476
Dmitry Torokhovbe125022017-03-01 17:24:47 -08001477static int ftgmac100_remove(struct platform_device *pdev)
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001478{
1479 struct net_device *netdev;
1480 struct ftgmac100 *priv;
1481
1482 netdev = platform_get_drvdata(pdev);
1483 priv = netdev_priv(netdev);
1484
1485 unregister_netdev(netdev);
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001486
1487 /* There's a small chance the reset task will have been re-queued,
1488 * during stop, make sure it's gone before we free the structure.
1489 */
1490 cancel_work_sync(&priv->reset_task);
1491
Gavin Shaneb418182016-07-19 11:54:21 +10001492 ftgmac100_destroy_mdio(netdev);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001493
1494 iounmap(priv->base);
1495 release_resource(priv->res);
1496
1497 netif_napi_del(&priv->napi);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001498 free_netdev(netdev);
1499 return 0;
1500}
1501
Gavin Shanbb168e22016-07-19 11:54:24 +10001502static const struct of_device_id ftgmac100_of_match[] = {
1503 { .compatible = "faraday,ftgmac100" },
1504 { }
1505};
1506MODULE_DEVICE_TABLE(of, ftgmac100_of_match);
1507
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001508static struct platform_driver ftgmac100_driver = {
Gavin Shanbb168e22016-07-19 11:54:24 +10001509 .probe = ftgmac100_probe,
Dmitry Torokhovbe125022017-03-01 17:24:47 -08001510 .remove = ftgmac100_remove,
Gavin Shanbb168e22016-07-19 11:54:24 +10001511 .driver = {
1512 .name = DRV_NAME,
1513 .of_match_table = ftgmac100_of_match,
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001514 },
1515};
Sachin Kamat14f645d2013-03-18 01:50:48 +00001516module_platform_driver(ftgmac100_driver);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001517
1518MODULE_AUTHOR("Po-Yu Chuang <ratbert@faraday-tech.com>");
1519MODULE_DESCRIPTION("FTGMAC100 driver");
1520MODULE_LICENSE("GPL");