blob: c16c98538f65fdba7768a94b9d7b642addd676d9 [file] [log] [blame]
Michael Buesch424047e2008-01-09 16:13:56 +01001/*
2
3 Broadcom B43 wireless driver
4 IEEE 802.11n PHY support
5
6 Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
7
8 This program is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 2 of the License, or
11 (at your option) any later version.
12
13 This program is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
17
18 You should have received a copy of the GNU General Public License
19 along with this program; see the file COPYING. If not, write to
20 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
21 Boston, MA 02110-1301, USA.
22
23*/
24
John W. Linville819d7722008-01-17 16:57:10 -050025#include <linux/delay.h>
26#include <linux/types.h>
27
Michael Buesch424047e2008-01-09 16:13:56 +010028#include "b43.h"
Michael Buesch3d0da752008-08-30 02:27:19 +020029#include "phy_n.h"
Michael Buesch53a6e232008-01-13 21:23:44 +010030#include "tables_nphy.h"
Michael Buesch424047e2008-01-09 16:13:56 +010031
Rafał Miłeckif8187b52010-01-15 12:34:21 +010032struct nphy_txgains {
33 u16 txgm[2];
34 u16 pga[2];
35 u16 pad[2];
36 u16 ipa[2];
37};
38
39struct nphy_iqcal_params {
40 u16 txgm;
41 u16 pga;
42 u16 pad;
43 u16 ipa;
44 u16 cal_gain;
45 u16 ncorr[5];
46};
47
48struct nphy_iq_est {
49 s32 iq0_prod;
50 u32 i0_pwr;
51 u32 q0_pwr;
52 s32 iq1_prod;
53 u32 i1_pwr;
54 u32 q1_pwr;
55};
Michael Buesch424047e2008-01-09 16:13:56 +010056
Michael Buesch53a6e232008-01-13 21:23:44 +010057void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
58{//TODO
59}
60
Michael Buesch18c8ade2008-08-28 19:33:40 +020061static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
Michael Buesch53a6e232008-01-13 21:23:44 +010062{//TODO
63}
64
Michael Buesch18c8ade2008-08-28 19:33:40 +020065static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
66 bool ignore_tssi)
67{//TODO
68 return B43_TXPWR_RES_DONE;
69}
70
Michael Bueschd1591312008-01-14 00:05:57 +010071static void b43_chantab_radio_upload(struct b43_wldev *dev,
72 const struct b43_nphy_channeltab_entry *e)
73{
74 b43_radio_write16(dev, B2055_PLL_REF, e->radio_pll_ref);
75 b43_radio_write16(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
76 b43_radio_write16(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
77 b43_radio_write16(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
78 b43_radio_write16(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
79 b43_radio_write16(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
80 b43_radio_write16(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
81 b43_radio_write16(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
82 b43_radio_write16(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
83 b43_radio_write16(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
84 b43_radio_write16(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
85 b43_radio_write16(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
86 b43_radio_write16(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
87 b43_radio_write16(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
88 b43_radio_write16(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
89 b43_radio_write16(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
90 b43_radio_write16(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
91 b43_radio_write16(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
92 b43_radio_write16(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
93 b43_radio_write16(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
94 b43_radio_write16(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
95 b43_radio_write16(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
96}
97
98static void b43_chantab_phy_upload(struct b43_wldev *dev,
99 const struct b43_nphy_channeltab_entry *e)
100{
101 b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
102 b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
103 b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
104 b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
105 b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
106 b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
107}
108
109static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
110{
111 //TODO
112}
113
Michael Bueschef1a6282008-08-27 18:53:02 +0200114/* Tune the hardware to a new channel. */
115static int nphy_channel_switch(struct b43_wldev *dev, unsigned int channel)
Michael Buesch53a6e232008-01-13 21:23:44 +0100116{
Michael Bueschd1591312008-01-14 00:05:57 +0100117 const struct b43_nphy_channeltab_entry *tabent;
Michael Buesch53a6e232008-01-13 21:23:44 +0100118
Michael Bueschd1591312008-01-14 00:05:57 +0100119 tabent = b43_nphy_get_chantabent(dev, channel);
120 if (!tabent)
121 return -ESRCH;
122
123 //FIXME enable/disable band select upper20 in RXCTL
124 if (0 /*FIXME 5Ghz*/)
125 b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x20);
126 else
127 b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x50);
128 b43_chantab_radio_upload(dev, tabent);
129 udelay(50);
130 b43_radio_write16(dev, B2055_VCO_CAL10, 5);
131 b43_radio_write16(dev, B2055_VCO_CAL10, 45);
132 b43_radio_write16(dev, B2055_VCO_CAL10, 65);
133 udelay(300);
134 if (0 /*FIXME 5Ghz*/)
135 b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
136 else
137 b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
138 b43_chantab_phy_upload(dev, tabent);
139 b43_nphy_tx_power_fix(dev);
140
141 return 0;
Michael Buesch53a6e232008-01-13 21:23:44 +0100142}
143
144static void b43_radio_init2055_pre(struct b43_wldev *dev)
145{
146 b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
147 ~B43_NPHY_RFCTL_CMD_PORFORCE);
148 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
149 B43_NPHY_RFCTL_CMD_CHIP0PU |
150 B43_NPHY_RFCTL_CMD_OEPORFORCE);
151 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
152 B43_NPHY_RFCTL_CMD_PORFORCE);
153}
154
155static void b43_radio_init2055_post(struct b43_wldev *dev)
156{
157 struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
158 struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
159 int i;
160 u16 val;
161
162 b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
163 msleep(1);
Gábor Stefanik738f0f42009-08-03 01:28:12 +0200164 if ((sprom->revision != 4) ||
165 !(sprom->boardflags_hi & B43_BFH_RSSIINV)) {
Michael Buesch53a6e232008-01-13 21:23:44 +0100166 if ((binfo->vendor != PCI_VENDOR_ID_BROADCOM) ||
167 (binfo->type != 0x46D) ||
168 (binfo->rev < 0x41)) {
169 b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
170 b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
171 msleep(1);
172 }
173 }
174 b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0x3F, 0x2C);
175 msleep(1);
176 b43_radio_write16(dev, B2055_CAL_MISC, 0x3C);
177 msleep(1);
178 b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
179 msleep(1);
180 b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
181 msleep(1);
182 b43_radio_set(dev, B2055_CAL_MISC, 0x1);
183 msleep(1);
184 b43_radio_set(dev, B2055_CAL_MISC, 0x40);
185 msleep(1);
186 for (i = 0; i < 100; i++) {
187 val = b43_radio_read16(dev, B2055_CAL_COUT2);
188 if (val & 0x80)
189 break;
190 udelay(10);
191 }
192 msleep(1);
193 b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
194 msleep(1);
Michael Bueschef1a6282008-08-27 18:53:02 +0200195 nphy_channel_switch(dev, dev->phy.channel);
Michael Buesch53a6e232008-01-13 21:23:44 +0100196 b43_radio_write16(dev, B2055_C1_RX_BB_LPF, 0x9);
197 b43_radio_write16(dev, B2055_C2_RX_BB_LPF, 0x9);
198 b43_radio_write16(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
199 b43_radio_write16(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
200}
201
202/* Initialize a Broadcom 2055 N-radio */
203static void b43_radio_init2055(struct b43_wldev *dev)
204{
205 b43_radio_init2055_pre(dev);
206 if (b43_status(dev) < B43_STAT_INITIALIZED)
207 b2055_upload_inittab(dev, 0, 1);
208 else
209 b2055_upload_inittab(dev, 0/*FIXME on 5ghz band*/, 0);
210 b43_radio_init2055_post(dev);
211}
212
213void b43_nphy_radio_turn_on(struct b43_wldev *dev)
214{
215 b43_radio_init2055(dev);
216}
217
218void b43_nphy_radio_turn_off(struct b43_wldev *dev)
219{
220 b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
221 ~B43_NPHY_RFCTL_CMD_EN);
222}
223
Michael Buesch95b66ba2008-01-18 01:09:25 +0100224#define ntab_upload(dev, offset, data) do { \
225 unsigned int i; \
226 for (i = 0; i < (offset##_SIZE); i++) \
227 b43_ntab_write(dev, (offset) + i, (data)[i]); \
228 } while (0)
229
Rafał Miłecki4772ae12010-01-15 12:18:21 +0100230/*
231 * Upload the N-PHY tables.
232 * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
233 */
Michael Buesch95b66ba2008-01-18 01:09:25 +0100234static void b43_nphy_tables_init(struct b43_wldev *dev)
235{
Rafał Miłecki4772ae12010-01-15 12:18:21 +0100236 if (dev->phy.rev < 3)
237 b43_nphy_rev0_1_2_tables_init(dev);
238 else
239 b43_nphy_rev3plus_tables_init(dev);
Michael Buesch95b66ba2008-01-18 01:09:25 +0100240}
241
242static void b43_nphy_workarounds(struct b43_wldev *dev)
243{
244 struct b43_phy *phy = &dev->phy;
245 unsigned int i;
246
247 b43_phy_set(dev, B43_NPHY_IQFLIP,
248 B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
Michael Buesch95b66ba2008-01-18 01:09:25 +0100249 if (1 /* FIXME band is 2.4GHz */) {
250 b43_phy_set(dev, B43_NPHY_CLASSCTL,
251 B43_NPHY_CLASSCTL_CCKEN);
252 } else {
253 b43_phy_mask(dev, B43_NPHY_CLASSCTL,
254 ~B43_NPHY_CLASSCTL_CCKEN);
255 }
256 b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
257 b43_phy_write(dev, B43_NPHY_TXFRAMEDELAY, 8);
258
259 /* Fixup some tables */
260 b43_ntab_write(dev, B43_NTAB16(8, 0x00), 0xA);
261 b43_ntab_write(dev, B43_NTAB16(8, 0x10), 0xA);
262 b43_ntab_write(dev, B43_NTAB16(8, 0x02), 0xCDAA);
263 b43_ntab_write(dev, B43_NTAB16(8, 0x12), 0xCDAA);
264 b43_ntab_write(dev, B43_NTAB16(8, 0x08), 0);
265 b43_ntab_write(dev, B43_NTAB16(8, 0x18), 0);
266 b43_ntab_write(dev, B43_NTAB16(8, 0x07), 0x7AAB);
267 b43_ntab_write(dev, B43_NTAB16(8, 0x17), 0x7AAB);
268 b43_ntab_write(dev, B43_NTAB16(8, 0x06), 0x800);
269 b43_ntab_write(dev, B43_NTAB16(8, 0x16), 0x800);
270
271 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
272 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
273 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
274 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
275
276 //TODO set RF sequence
277
278 /* Set narrowband clip threshold */
279 b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 66);
280 b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 66);
281
282 /* Set wideband clip 2 threshold */
283 b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
284 ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
285 21 << B43_NPHY_C1_CLIPWBTHRES_CLIP2_SHIFT);
286 b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
287 ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
288 21 << B43_NPHY_C2_CLIPWBTHRES_CLIP2_SHIFT);
289
290 /* Set Clip 2 detect */
291 b43_phy_set(dev, B43_NPHY_C1_CGAINI,
292 B43_NPHY_C1_CGAINI_CL2DETECT);
293 b43_phy_set(dev, B43_NPHY_C2_CGAINI,
294 B43_NPHY_C2_CGAINI_CL2DETECT);
295
296 if (0 /*FIXME*/) {
297 /* Set dwell lengths */
298 b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 43);
299 b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 43);
300 b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 9);
301 b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 9);
302
303 /* Set gain backoff */
304 b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
305 ~B43_NPHY_C1_CGAINI_GAINBKOFF,
306 1 << B43_NPHY_C1_CGAINI_GAINBKOFF_SHIFT);
307 b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
308 ~B43_NPHY_C2_CGAINI_GAINBKOFF,
309 1 << B43_NPHY_C2_CGAINI_GAINBKOFF_SHIFT);
310
311 /* Set HPVGA2 index */
312 b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
313 ~B43_NPHY_C1_INITGAIN_HPVGA2,
314 6 << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
315 b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
316 ~B43_NPHY_C2_INITGAIN_HPVGA2,
317 6 << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
318
319 //FIXME verify that the specs really mean to use autoinc here.
320 for (i = 0; i < 3; i++)
321 b43_ntab_write(dev, B43_NTAB16(7, 0x106) + i, 0x673);
322 }
323
324 /* Set minimum gain value */
325 b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN,
326 ~B43_NPHY_C1_MINGAIN,
327 23 << B43_NPHY_C1_MINGAIN_SHIFT);
328 b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN,
329 ~B43_NPHY_C2_MINGAIN,
330 23 << B43_NPHY_C2_MINGAIN_SHIFT);
331
332 if (phy->rev < 2) {
333 b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
334 ~B43_NPHY_SCRAM_SIGCTL_SCM);
335 }
336
337 /* Set phase track alpha and beta */
338 b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
339 b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
340 b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
341 b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
342 b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
343 b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
344}
345
346static void b43_nphy_reset_cca(struct b43_wldev *dev)
347{
348 u16 bbcfg;
349
350 ssb_write32(dev->dev, SSB_TMSLOW,
351 ssb_read32(dev->dev, SSB_TMSLOW) | SSB_TMSLOW_FGC);
352 bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
353 b43_phy_set(dev, B43_NPHY_BBCFG, B43_NPHY_BBCFG_RSTCCA);
354 b43_phy_write(dev, B43_NPHY_BBCFG,
355 bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
356 ssb_write32(dev->dev, SSB_TMSLOW,
357 ssb_read32(dev->dev, SSB_TMSLOW) & ~SSB_TMSLOW_FGC);
358}
359
360enum b43_nphy_rf_sequence {
361 B43_RFSEQ_RX2TX,
362 B43_RFSEQ_TX2RX,
363 B43_RFSEQ_RESET2RX,
364 B43_RFSEQ_UPDATE_GAINH,
365 B43_RFSEQ_UPDATE_GAINL,
366 B43_RFSEQ_UPDATE_GAINU,
367};
368
369static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
370 enum b43_nphy_rf_sequence seq)
371{
372 static const u16 trigger[] = {
373 [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
374 [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
375 [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
376 [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
377 [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
378 [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
379 };
380 int i;
381
382 B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
383
384 b43_phy_set(dev, B43_NPHY_RFSEQMODE,
385 B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
386 b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
387 for (i = 0; i < 200; i++) {
388 if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
389 goto ok;
390 msleep(1);
391 }
392 b43err(dev->wl, "RF sequence status timeout\n");
393ok:
394 b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
395 ~(B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER));
396}
397
398static void b43_nphy_bphy_init(struct b43_wldev *dev)
399{
400 unsigned int i;
401 u16 val;
402
403 val = 0x1E1F;
404 for (i = 0; i < 14; i++) {
405 b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
406 val -= 0x202;
407 }
408 val = 0x3E3F;
409 for (i = 0; i < 16; i++) {
410 b43_phy_write(dev, B43_PHY_N_BMODE(0x97 + i), val);
411 val -= 0x202;
412 }
413 b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
414}
415
416/* RSSI Calibration */
417static void b43_nphy_rssi_cal(struct b43_wldev *dev, u8 type)
418{
419 //TODO
420}
421
Rafał Miłecki0988a7a2010-01-15 13:27:29 +0100422/*
423 * Init N-PHY
424 * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
425 */
Michael Buesch424047e2008-01-09 16:13:56 +0100426int b43_phy_initn(struct b43_wldev *dev)
427{
Rafał Miłecki0988a7a2010-01-15 13:27:29 +0100428 struct ssb_bus *bus = dev->dev->bus;
Michael Buesch95b66ba2008-01-18 01:09:25 +0100429 struct b43_phy *phy = &dev->phy;
Rafał Miłecki0988a7a2010-01-15 13:27:29 +0100430 struct b43_phy_n *nphy = phy->n;
431 u8 tx_pwr_state;
432 struct nphy_txgains target;
Michael Buesch95b66ba2008-01-18 01:09:25 +0100433 u16 tmp;
Rafał Miłecki0988a7a2010-01-15 13:27:29 +0100434 enum ieee80211_band tmp2;
435 bool do_rssi_cal;
Michael Buesch424047e2008-01-09 16:13:56 +0100436
Rafał Miłecki0988a7a2010-01-15 13:27:29 +0100437 u16 clip[2];
438 bool do_cal = false;
439
440 if ((dev->phy.rev >= 3) &&
441 (bus->sprom.boardflags_lo & B43_BFL_EXTLNA) &&
442 (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
443 chipco_set32(&dev->dev->bus->chipco, SSB_CHIPCO_CHIPCTL, 0x40);
444 }
445 nphy->deaf_count = 0;
Michael Buesch95b66ba2008-01-18 01:09:25 +0100446 b43_nphy_tables_init(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +0100447 nphy->crsminpwr_adjusted = false;
448 nphy->noisevars_adjusted = false;
Michael Buesch95b66ba2008-01-18 01:09:25 +0100449
450 /* Clear all overrides */
Rafał Miłecki0988a7a2010-01-15 13:27:29 +0100451 if (dev->phy.rev >= 3) {
452 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
453 b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
454 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
455 b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
456 } else {
457 b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
458 }
Michael Buesch95b66ba2008-01-18 01:09:25 +0100459 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
460 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +0100461 if (dev->phy.rev < 6) {
462 b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
463 b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
464 }
Michael Buesch95b66ba2008-01-18 01:09:25 +0100465 b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
466 ~(B43_NPHY_RFSEQMODE_CAOVER |
467 B43_NPHY_RFSEQMODE_TROVER));
Rafał Miłecki0988a7a2010-01-15 13:27:29 +0100468 if (dev->phy.rev >= 3)
469 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
Michael Buesch95b66ba2008-01-18 01:09:25 +0100470 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
471
Rafał Miłecki0988a7a2010-01-15 13:27:29 +0100472 if (dev->phy.rev <= 2) {
473 tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
474 b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
475 ~B43_NPHY_BPHY_CTL3_SCALE,
476 tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
477 }
Michael Buesch95b66ba2008-01-18 01:09:25 +0100478 b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
479 b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
480
Rafał Miłecki0988a7a2010-01-15 13:27:29 +0100481 if (bus->sprom.boardflags2_lo & 0x100 ||
482 (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
483 bus->boardinfo.type == 0x8B))
484 b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
485 else
486 b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
487 b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
488 b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
489 b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
Michael Buesch95b66ba2008-01-18 01:09:25 +0100490
Rafał Miłecki0988a7a2010-01-15 13:27:29 +0100491 /* TODO MIMO-Config */
492 /* TODO Update TX/RX chain */
Michael Buesch95b66ba2008-01-18 01:09:25 +0100493
494 if (phy->rev < 2) {
495 b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
496 b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
497 }
Michael Buesch95b66ba2008-01-18 01:09:25 +0100498
Rafał Miłecki0988a7a2010-01-15 13:27:29 +0100499 tmp2 = b43_current_band(dev->wl);
500 if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
501 (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
502 b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
503 b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
504 nphy->papd_epsilon_offset[0] << 7);
505 b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
506 b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
507 nphy->papd_epsilon_offset[1] << 7);
508 /* TODO N PHY IPA Set TX Dig Filters */
509 } else if (phy->rev >= 5) {
510 /* TODO N PHY Ext PA Set TX Dig Filters */
511 }
512
513 b43_nphy_workarounds(dev);
514
515 /* Reset CCA, in init code it differs a little from standard way */
516 /* b43_nphy_bmac_clock_fgc(dev, 1); */
517 tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
518 b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
519 b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
520 /* b43_nphy_bmac_clock_fgc(dev, 0); */
521
522 /* TODO N PHY MAC PHY Clock Set with argument 1 */
523
524 /* b43_nphy_pa_override(dev, false); */
Michael Buesch95b66ba2008-01-18 01:09:25 +0100525 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
526 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +0100527 /* b43_nphy_pa_override(dev, true); */
Michael Buesch95b66ba2008-01-18 01:09:25 +0100528
Rafał Miłecki0988a7a2010-01-15 13:27:29 +0100529 /* b43_nphy_classifier(dev, 0, 0); */
530 /* b43_nphy_read_clip_detection(dev, clip); */
531 tx_pwr_state = nphy->txpwrctrl;
532 /* TODO N PHY TX power control with argument 0
533 (turning off power control) */
534 /* TODO Fix the TX Power Settings */
535 /* TODO N PHY TX Power Control Idle TSSI */
536 /* TODO N PHY TX Power Control Setup */
Michael Buesch95b66ba2008-01-18 01:09:25 +0100537
Rafał Miłecki0988a7a2010-01-15 13:27:29 +0100538 if (phy->rev >= 3) {
539 /* TODO */
540 } else {
541 /* TODO Write an N PHY table with ID 26, length 128, offset 192, width 32, and the data from Rev 2 TX Power Control Table */
542 /* TODO Write an N PHY table with ID 27, length 128, offset 192, width 32, and the data from Rev 2 TX Power Control Table */
543 }
544
545 if (nphy->phyrxchain != 3)
546 ;/* TODO N PHY RX Core Set State with phyrxchain as argument */
547 if (nphy->mphase_cal_phase_id > 0)
548 ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
549
550 do_rssi_cal = false;
551 if (phy->rev >= 3) {
552 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
553 do_rssi_cal = (nphy->rssical_chanspec_2G == 0);
554 else
555 do_rssi_cal = (nphy->rssical_chanspec_5G == 0);
556
557 if (do_rssi_cal)
558 ;/* b43_nphy_rssi_cal(dev); */
559 else
560 ;/* b43_nphy_restore_rssi_cal(dev); */
561 } else {
562 /* b43_nphy_rssi_cal(dev); */
563 }
564
565 if (!((nphy->measure_hold & 0x6) != 0)) {
566 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
567 do_cal = (nphy->iqcal_chanspec_2G == 0);
568 else
569 do_cal = (nphy->iqcal_chanspec_5G == 0);
570
571 if (nphy->mute)
572 do_cal = false;
573
574 if (do_cal) {
575 /* target = b43_nphy_get_tx_gains(dev); */
576
577 if (nphy->antsel_type == 2)
578 ;/*TODO NPHY Superswitch Init with argument 1*/
579 if (nphy->perical != 2) {
580 /* b43_nphy_rssi_cal(dev); */
581 if (phy->rev >= 3) {
582 nphy->cal_orig_pwr_idx[0] =
583 nphy->txpwrindex[0].index_internal;
584 nphy->cal_orig_pwr_idx[1] =
585 nphy->txpwrindex[1].index_internal;
586 /* TODO N PHY Pre Calibrate TX Gain */
587 /*target = b43_nphy_get_tx_gains(dev)*/
588 }
589 }
590 }
591 }
592
593 /*
594 if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false)) {
595 if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
596 Call N PHY Save Cal
597 else if (nphy->mphase_cal_phase_id == 0)
598 N PHY Periodic Calibration with argument 3
599 } else {
600 b43_nphy_restore_cal(dev);
601 }
602 */
603
604 /* b43_nphy_tx_pwr_ctrl_coef_setup(dev); */
605 /* TODO N PHY TX Power Control Enable with argument tx_pwr_state */
606 b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
607 b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
608 if (phy->rev >= 3 && phy->rev <= 6)
609 b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
610 /* b43_nphy_tx_lp_fbw(dev); */
611 /* TODO N PHY Spur Workaround */
Michael Buesch95b66ba2008-01-18 01:09:25 +0100612
613 b43err(dev->wl, "IEEE 802.11n devices are not supported, yet.\n");
Michael Buesch53a6e232008-01-13 21:23:44 +0100614 return 0;
Michael Buesch424047e2008-01-09 16:13:56 +0100615}
Michael Bueschef1a6282008-08-27 18:53:02 +0200616
617static int b43_nphy_op_allocate(struct b43_wldev *dev)
618{
619 struct b43_phy_n *nphy;
620
621 nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
622 if (!nphy)
623 return -ENOMEM;
624 dev->phy.n = nphy;
625
Michael Bueschef1a6282008-08-27 18:53:02 +0200626 return 0;
627}
628
Michael Bueschfb111372008-09-02 13:00:34 +0200629static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
630{
631 struct b43_phy *phy = &dev->phy;
632 struct b43_phy_n *nphy = phy->n;
633
634 memset(nphy, 0, sizeof(*nphy));
635
636 //TODO init struct b43_phy_n
637}
638
639static void b43_nphy_op_free(struct b43_wldev *dev)
640{
641 struct b43_phy *phy = &dev->phy;
642 struct b43_phy_n *nphy = phy->n;
643
644 kfree(nphy);
645 phy->n = NULL;
646}
647
Michael Bueschef1a6282008-08-27 18:53:02 +0200648static int b43_nphy_op_init(struct b43_wldev *dev)
649{
Michael Bueschfb111372008-09-02 13:00:34 +0200650 return b43_phy_initn(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +0200651}
652
653static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
654{
655#if B43_DEBUG
656 if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
657 /* OFDM registers are onnly available on A/G-PHYs */
658 b43err(dev->wl, "Invalid OFDM PHY access at "
659 "0x%04X on N-PHY\n", offset);
660 dump_stack();
661 }
662 if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
663 /* Ext-G registers are only available on G-PHYs */
664 b43err(dev->wl, "Invalid EXT-G PHY access at "
665 "0x%04X on N-PHY\n", offset);
666 dump_stack();
667 }
668#endif /* B43_DEBUG */
669}
670
671static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
672{
673 check_phyreg(dev, reg);
674 b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
675 return b43_read16(dev, B43_MMIO_PHY_DATA);
676}
677
678static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
679{
680 check_phyreg(dev, reg);
681 b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
682 b43_write16(dev, B43_MMIO_PHY_DATA, value);
683}
684
685static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
686{
687 /* Register 1 is a 32-bit register. */
688 B43_WARN_ON(reg == 1);
689 /* N-PHY needs 0x100 for read access */
690 reg |= 0x100;
691
692 b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
693 return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
694}
695
696static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
697{
698 /* Register 1 is a 32-bit register. */
699 B43_WARN_ON(reg == 1);
700
701 b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
702 b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
703}
704
705static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
Johannes Berg19d337d2009-06-02 13:01:37 +0200706 bool blocked)
Michael Bueschef1a6282008-08-27 18:53:02 +0200707{//TODO
708}
709
Michael Bueschcb24f572008-09-03 12:12:20 +0200710static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
711{
712 b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
713 on ? 0 : 0x7FFF);
714}
715
Michael Bueschef1a6282008-08-27 18:53:02 +0200716static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
717 unsigned int new_channel)
718{
719 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
720 if ((new_channel < 1) || (new_channel > 14))
721 return -EINVAL;
722 } else {
723 if (new_channel > 200)
724 return -EINVAL;
725 }
726
727 return nphy_channel_switch(dev, new_channel);
728}
729
730static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
731{
732 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
733 return 1;
734 return 36;
735}
736
Michael Bueschef1a6282008-08-27 18:53:02 +0200737const struct b43_phy_operations b43_phyops_n = {
738 .allocate = b43_nphy_op_allocate,
Michael Bueschfb111372008-09-02 13:00:34 +0200739 .free = b43_nphy_op_free,
740 .prepare_structs = b43_nphy_op_prepare_structs,
Michael Bueschef1a6282008-08-27 18:53:02 +0200741 .init = b43_nphy_op_init,
Michael Bueschef1a6282008-08-27 18:53:02 +0200742 .phy_read = b43_nphy_op_read,
743 .phy_write = b43_nphy_op_write,
744 .radio_read = b43_nphy_op_radio_read,
745 .radio_write = b43_nphy_op_radio_write,
746 .software_rfkill = b43_nphy_op_software_rfkill,
Michael Bueschcb24f572008-09-03 12:12:20 +0200747 .switch_analog = b43_nphy_op_switch_analog,
Michael Bueschef1a6282008-08-27 18:53:02 +0200748 .switch_channel = b43_nphy_op_switch_channel,
749 .get_default_chan = b43_nphy_op_get_default_chan,
Michael Buesch18c8ade2008-08-28 19:33:40 +0200750 .recalc_txpower = b43_nphy_op_recalc_txpower,
751 .adjust_txpower = b43_nphy_op_adjust_txpower,
Michael Bueschef1a6282008-08-27 18:53:02 +0200752};