blob: 2c01fda5b7237f02cdb53dd63b7ec386efe7b84f [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Sujith394cf0a2009-02-09 13:26:54 +053017#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070018
19#define BITS_PER_BYTE 8
20#define OFDM_PLCP_BITS 22
21#define HT_RC_2_MCS(_rc) ((_rc) & 0x0f)
22#define HT_RC_2_STREAMS(_rc) ((((_rc) & 0x78) >> 3) + 1)
23#define L_STF 8
24#define L_LTF 8
25#define L_SIG 4
26#define HT_SIG 8
27#define HT_STF 4
28#define HT_LTF(_ns) (4 * (_ns))
29#define SYMBOL_TIME(_ns) ((_ns) << 2) /* ns * 4 us */
30#define SYMBOL_TIME_HALFGI(_ns) (((_ns) * 18 + 4) / 5) /* ns * 3.6 us */
31#define NUM_SYMBOLS_PER_USEC(_usec) (_usec >> 2)
32#define NUM_SYMBOLS_PER_USEC_HALFGI(_usec) (((_usec*5)-4)/18)
33
34#define OFDM_SIFS_TIME 16
35
36static u32 bits_per_symbol[][2] = {
37 /* 20MHz 40MHz */
38 { 26, 54 }, /* 0: BPSK */
39 { 52, 108 }, /* 1: QPSK 1/2 */
40 { 78, 162 }, /* 2: QPSK 3/4 */
41 { 104, 216 }, /* 3: 16-QAM 1/2 */
42 { 156, 324 }, /* 4: 16-QAM 3/4 */
43 { 208, 432 }, /* 5: 64-QAM 2/3 */
44 { 234, 486 }, /* 6: 64-QAM 3/4 */
45 { 260, 540 }, /* 7: 64-QAM 5/6 */
46 { 52, 108 }, /* 8: BPSK */
47 { 104, 216 }, /* 9: QPSK 1/2 */
48 { 156, 324 }, /* 10: QPSK 3/4 */
49 { 208, 432 }, /* 11: 16-QAM 1/2 */
50 { 312, 648 }, /* 12: 16-QAM 3/4 */
51 { 416, 864 }, /* 13: 64-QAM 2/3 */
52 { 468, 972 }, /* 14: 64-QAM 3/4 */
53 { 520, 1080 }, /* 15: 64-QAM 5/6 */
54};
55
56#define IS_HT_RATE(_rate) ((_rate) & 0x80)
57
Sujithc37452b2009-03-09 09:31:57 +053058static void ath_tx_send_ht_normal(struct ath_softc *sc, struct ath_txq *txq,
59 struct ath_atx_tid *tid,
60 struct list_head *bf_head);
Sujithe8324352009-01-16 21:38:42 +053061static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
62 struct list_head *bf_q,
63 int txok, int sendbar);
64static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
65 struct list_head *head);
66static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf);
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +053067static int ath_tx_num_badfrms(struct ath_softc *sc, struct ath_buf *bf,
68 int txok);
69static void ath_tx_rc_status(struct ath_buf *bf, struct ath_desc *ds,
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +053070 int nbad, int txok, bool update_rc);
Sujithe8324352009-01-16 21:38:42 +053071
72/*********************/
73/* Aggregation logic */
74/*********************/
75
Sujithe8324352009-01-16 21:38:42 +053076static void ath_tx_queue_tid(struct ath_txq *txq, struct ath_atx_tid *tid)
77{
78 struct ath_atx_ac *ac = tid->ac;
79
80 if (tid->paused)
81 return;
82
83 if (tid->sched)
84 return;
85
86 tid->sched = true;
87 list_add_tail(&tid->list, &ac->tid_q);
88
89 if (ac->sched)
90 return;
91
92 ac->sched = true;
93 list_add_tail(&ac->list, &txq->axq_acq);
94}
95
96static void ath_tx_pause_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
97{
98 struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
99
100 spin_lock_bh(&txq->axq_lock);
101 tid->paused++;
102 spin_unlock_bh(&txq->axq_lock);
103}
104
105static void ath_tx_resume_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
106{
107 struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
108
109 ASSERT(tid->paused > 0);
110 spin_lock_bh(&txq->axq_lock);
111
112 tid->paused--;
113
114 if (tid->paused > 0)
115 goto unlock;
116
117 if (list_empty(&tid->buf_q))
118 goto unlock;
119
120 ath_tx_queue_tid(txq, tid);
121 ath_txq_schedule(sc, txq);
122unlock:
123 spin_unlock_bh(&txq->axq_lock);
124}
125
126static void ath_tx_flush_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
127{
128 struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
129 struct ath_buf *bf;
130 struct list_head bf_head;
131 INIT_LIST_HEAD(&bf_head);
132
133 ASSERT(tid->paused > 0);
134 spin_lock_bh(&txq->axq_lock);
135
136 tid->paused--;
137
138 if (tid->paused > 0) {
139 spin_unlock_bh(&txq->axq_lock);
140 return;
141 }
142
143 while (!list_empty(&tid->buf_q)) {
144 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
145 ASSERT(!bf_isretried(bf));
Sujithd43f30152009-01-16 21:38:53 +0530146 list_move_tail(&bf->list, &bf_head);
Sujithc37452b2009-03-09 09:31:57 +0530147 ath_tx_send_ht_normal(sc, txq, tid, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530148 }
149
150 spin_unlock_bh(&txq->axq_lock);
151}
152
153static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
154 int seqno)
155{
156 int index, cindex;
157
158 index = ATH_BA_INDEX(tid->seq_start, seqno);
159 cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
160
161 tid->tx_buf[cindex] = NULL;
162
163 while (tid->baw_head != tid->baw_tail && !tid->tx_buf[tid->baw_head]) {
164 INCR(tid->seq_start, IEEE80211_SEQ_MAX);
165 INCR(tid->baw_head, ATH_TID_MAX_BUFS);
166 }
167}
168
169static void ath_tx_addto_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
170 struct ath_buf *bf)
171{
172 int index, cindex;
173
174 if (bf_isretried(bf))
175 return;
176
177 index = ATH_BA_INDEX(tid->seq_start, bf->bf_seqno);
178 cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
179
180 ASSERT(tid->tx_buf[cindex] == NULL);
181 tid->tx_buf[cindex] = bf;
182
183 if (index >= ((tid->baw_tail - tid->baw_head) &
184 (ATH_TID_MAX_BUFS - 1))) {
185 tid->baw_tail = cindex;
186 INCR(tid->baw_tail, ATH_TID_MAX_BUFS);
187 }
188}
189
190/*
191 * TODO: For frame(s) that are in the retry state, we will reuse the
192 * sequence number(s) without setting the retry bit. The
193 * alternative is to give up on these and BAR the receiver's window
194 * forward.
195 */
196static void ath_tid_drain(struct ath_softc *sc, struct ath_txq *txq,
197 struct ath_atx_tid *tid)
198
199{
200 struct ath_buf *bf;
201 struct list_head bf_head;
202 INIT_LIST_HEAD(&bf_head);
203
204 for (;;) {
205 if (list_empty(&tid->buf_q))
206 break;
Sujithe8324352009-01-16 21:38:42 +0530207
Sujithd43f30152009-01-16 21:38:53 +0530208 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
209 list_move_tail(&bf->list, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530210
211 if (bf_isretried(bf))
212 ath_tx_update_baw(sc, tid, bf->bf_seqno);
213
214 spin_unlock(&txq->axq_lock);
215 ath_tx_complete_buf(sc, bf, &bf_head, 0, 0);
216 spin_lock(&txq->axq_lock);
217 }
218
219 tid->seq_next = tid->seq_start;
220 tid->baw_tail = tid->baw_head;
221}
222
223static void ath_tx_set_retry(struct ath_softc *sc, struct ath_buf *bf)
224{
225 struct sk_buff *skb;
226 struct ieee80211_hdr *hdr;
227
228 bf->bf_state.bf_type |= BUF_RETRY;
229 bf->bf_retries++;
230
231 skb = bf->bf_mpdu;
232 hdr = (struct ieee80211_hdr *)skb->data;
233 hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_RETRY);
234}
235
Sujithd43f30152009-01-16 21:38:53 +0530236static struct ath_buf* ath_clone_txbuf(struct ath_softc *sc, struct ath_buf *bf)
237{
238 struct ath_buf *tbf;
239
240 spin_lock_bh(&sc->tx.txbuflock);
Vasanthakumar Thiagarajan8a460972009-06-10 17:50:09 +0530241 if (WARN_ON(list_empty(&sc->tx.txbuf))) {
242 spin_unlock_bh(&sc->tx.txbuflock);
243 return NULL;
244 }
Sujithd43f30152009-01-16 21:38:53 +0530245 tbf = list_first_entry(&sc->tx.txbuf, struct ath_buf, list);
246 list_del(&tbf->list);
247 spin_unlock_bh(&sc->tx.txbuflock);
248
249 ATH_TXBUF_RESET(tbf);
250
251 tbf->bf_mpdu = bf->bf_mpdu;
252 tbf->bf_buf_addr = bf->bf_buf_addr;
253 *(tbf->bf_desc) = *(bf->bf_desc);
254 tbf->bf_state = bf->bf_state;
255 tbf->bf_dmacontext = bf->bf_dmacontext;
256
257 return tbf;
258}
259
260static void ath_tx_complete_aggr(struct ath_softc *sc, struct ath_txq *txq,
261 struct ath_buf *bf, struct list_head *bf_q,
262 int txok)
Sujithe8324352009-01-16 21:38:42 +0530263{
264 struct ath_node *an = NULL;
265 struct sk_buff *skb;
Sujith1286ec62009-01-27 13:30:37 +0530266 struct ieee80211_sta *sta;
267 struct ieee80211_hdr *hdr;
Sujithe8324352009-01-16 21:38:42 +0530268 struct ath_atx_tid *tid = NULL;
Sujithd43f30152009-01-16 21:38:53 +0530269 struct ath_buf *bf_next, *bf_last = bf->bf_lastbf;
Sujithe8324352009-01-16 21:38:42 +0530270 struct ath_desc *ds = bf_last->bf_desc;
Sujithe8324352009-01-16 21:38:42 +0530271 struct list_head bf_head, bf_pending;
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530272 u16 seq_st = 0, acked_cnt = 0, txfail_cnt = 0;
Sujithe8324352009-01-16 21:38:42 +0530273 u32 ba[WME_BA_BMP_SIZE >> 5];
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530274 int isaggr, txfail, txpending, sendbar = 0, needreset = 0, nbad = 0;
275 bool rc_update = true;
Sujithe8324352009-01-16 21:38:42 +0530276
Sujitha22be222009-03-30 15:28:36 +0530277 skb = bf->bf_mpdu;
Sujith1286ec62009-01-27 13:30:37 +0530278 hdr = (struct ieee80211_hdr *)skb->data;
Sujithe8324352009-01-16 21:38:42 +0530279
Sujith1286ec62009-01-27 13:30:37 +0530280 rcu_read_lock();
281
282 sta = ieee80211_find_sta(sc->hw, hdr->addr1);
283 if (!sta) {
284 rcu_read_unlock();
285 return;
Sujithe8324352009-01-16 21:38:42 +0530286 }
287
Sujith1286ec62009-01-27 13:30:37 +0530288 an = (struct ath_node *)sta->drv_priv;
289 tid = ATH_AN_2_TID(an, bf->bf_tidno);
290
Sujithe8324352009-01-16 21:38:42 +0530291 isaggr = bf_isaggr(bf);
Sujithd43f30152009-01-16 21:38:53 +0530292 memset(ba, 0, WME_BA_BMP_SIZE >> 3);
Sujithe8324352009-01-16 21:38:42 +0530293
Sujithd43f30152009-01-16 21:38:53 +0530294 if (isaggr && txok) {
295 if (ATH_DS_TX_BA(ds)) {
296 seq_st = ATH_DS_BA_SEQ(ds);
297 memcpy(ba, ATH_DS_BA_BITMAP(ds),
298 WME_BA_BMP_SIZE >> 3);
Sujithe8324352009-01-16 21:38:42 +0530299 } else {
Sujithd43f30152009-01-16 21:38:53 +0530300 /*
301 * AR5416 can become deaf/mute when BA
302 * issue happens. Chip needs to be reset.
303 * But AP code may have sychronization issues
304 * when perform internal reset in this routine.
305 * Only enable reset in STA mode for now.
306 */
Sujith2660b812009-02-09 13:27:26 +0530307 if (sc->sc_ah->opmode == NL80211_IFTYPE_STATION)
Sujithd43f30152009-01-16 21:38:53 +0530308 needreset = 1;
Sujithe8324352009-01-16 21:38:42 +0530309 }
310 }
311
312 INIT_LIST_HEAD(&bf_pending);
313 INIT_LIST_HEAD(&bf_head);
314
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530315 nbad = ath_tx_num_badfrms(sc, bf, txok);
Sujithe8324352009-01-16 21:38:42 +0530316 while (bf) {
317 txfail = txpending = 0;
318 bf_next = bf->bf_next;
319
320 if (ATH_BA_ISSET(ba, ATH_BA_INDEX(seq_st, bf->bf_seqno))) {
321 /* transmit completion, subframe is
322 * acked by block ack */
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530323 acked_cnt++;
Sujithe8324352009-01-16 21:38:42 +0530324 } else if (!isaggr && txok) {
325 /* transmit completion */
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530326 acked_cnt++;
Sujithe8324352009-01-16 21:38:42 +0530327 } else {
Sujithe8324352009-01-16 21:38:42 +0530328 if (!(tid->state & AGGR_CLEANUP) &&
329 ds->ds_txstat.ts_flags != ATH9K_TX_SW_ABORTED) {
330 if (bf->bf_retries < ATH_MAX_SW_RETRIES) {
331 ath_tx_set_retry(sc, bf);
332 txpending = 1;
333 } else {
334 bf->bf_state.bf_type |= BUF_XRETRY;
335 txfail = 1;
336 sendbar = 1;
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530337 txfail_cnt++;
Sujithe8324352009-01-16 21:38:42 +0530338 }
339 } else {
340 /*
341 * cleanup in progress, just fail
342 * the un-acked sub-frames
343 */
344 txfail = 1;
345 }
346 }
347
348 if (bf_next == NULL) {
Vasanthakumar Thiagarajancbfe89c2009-06-24 18:58:47 +0530349 /*
350 * Make sure the last desc is reclaimed if it
351 * not a holding desc.
352 */
353 if (!bf_last->bf_stale)
354 list_move_tail(&bf->list, &bf_head);
355 else
356 INIT_LIST_HEAD(&bf_head);
Sujithe8324352009-01-16 21:38:42 +0530357 } else {
358 ASSERT(!list_empty(bf_q));
Sujithd43f30152009-01-16 21:38:53 +0530359 list_move_tail(&bf->list, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530360 }
361
362 if (!txpending) {
363 /*
364 * complete the acked-ones/xretried ones; update
365 * block-ack window
366 */
367 spin_lock_bh(&txq->axq_lock);
368 ath_tx_update_baw(sc, tid, bf->bf_seqno);
369 spin_unlock_bh(&txq->axq_lock);
370
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +0530371 if (rc_update && (acked_cnt == 1 || txfail_cnt == 1)) {
372 ath_tx_rc_status(bf, ds, nbad, txok, true);
373 rc_update = false;
374 } else {
375 ath_tx_rc_status(bf, ds, nbad, txok, false);
376 }
377
Sujithe8324352009-01-16 21:38:42 +0530378 ath_tx_complete_buf(sc, bf, &bf_head, !txfail, sendbar);
379 } else {
Sujithd43f30152009-01-16 21:38:53 +0530380 /* retry the un-acked ones */
Sujitha119cc42009-03-30 15:28:38 +0530381 if (bf->bf_next == NULL && bf_last->bf_stale) {
Sujithe8324352009-01-16 21:38:42 +0530382 struct ath_buf *tbf;
383
Sujithd43f30152009-01-16 21:38:53 +0530384 tbf = ath_clone_txbuf(sc, bf_last);
Vasanthakumar Thiagarajanc41d92d2009-07-14 20:17:11 -0400385 /*
386 * Update tx baw and complete the frame with
387 * failed status if we run out of tx buf
388 */
389 if (!tbf) {
390 spin_lock_bh(&txq->axq_lock);
391 ath_tx_update_baw(sc, tid,
392 bf->bf_seqno);
393 spin_unlock_bh(&txq->axq_lock);
394
395 bf->bf_state.bf_type |= BUF_XRETRY;
396 ath_tx_rc_status(bf, ds, nbad,
397 0, false);
398 ath_tx_complete_buf(sc, bf, &bf_head,
399 0, 0);
Vasanthakumar Thiagarajan8a460972009-06-10 17:50:09 +0530400 break;
Vasanthakumar Thiagarajanc41d92d2009-07-14 20:17:11 -0400401 }
402
Sujithd43f30152009-01-16 21:38:53 +0530403 ath9k_hw_cleartxdesc(sc->sc_ah, tbf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530404 list_add_tail(&tbf->list, &bf_head);
405 } else {
406 /*
407 * Clear descriptor status words for
408 * software retry
409 */
Sujithd43f30152009-01-16 21:38:53 +0530410 ath9k_hw_cleartxdesc(sc->sc_ah, bf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530411 }
412
413 /*
414 * Put this buffer to the temporary pending
415 * queue to retain ordering
416 */
417 list_splice_tail_init(&bf_head, &bf_pending);
418 }
419
420 bf = bf_next;
421 }
422
423 if (tid->state & AGGR_CLEANUP) {
Sujithe8324352009-01-16 21:38:42 +0530424 if (tid->baw_head == tid->baw_tail) {
425 tid->state &= ~AGGR_ADDBA_COMPLETE;
Sujithe8324352009-01-16 21:38:42 +0530426 tid->state &= ~AGGR_CLEANUP;
427
428 /* send buffered frames as singles */
429 ath_tx_flush_tid(sc, tid);
Sujithd43f30152009-01-16 21:38:53 +0530430 }
Sujith1286ec62009-01-27 13:30:37 +0530431 rcu_read_unlock();
Sujithe8324352009-01-16 21:38:42 +0530432 return;
433 }
434
Sujithd43f30152009-01-16 21:38:53 +0530435 /* prepend un-acked frames to the beginning of the pending frame queue */
Sujithe8324352009-01-16 21:38:42 +0530436 if (!list_empty(&bf_pending)) {
437 spin_lock_bh(&txq->axq_lock);
438 list_splice(&bf_pending, &tid->buf_q);
439 ath_tx_queue_tid(txq, tid);
440 spin_unlock_bh(&txq->axq_lock);
441 }
442
Sujith1286ec62009-01-27 13:30:37 +0530443 rcu_read_unlock();
444
Sujithe8324352009-01-16 21:38:42 +0530445 if (needreset)
446 ath_reset(sc, false);
Sujithe8324352009-01-16 21:38:42 +0530447}
448
449static u32 ath_lookup_rate(struct ath_softc *sc, struct ath_buf *bf,
450 struct ath_atx_tid *tid)
451{
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400452 const struct ath_rate_table *rate_table = sc->cur_rate_table;
Sujithe8324352009-01-16 21:38:42 +0530453 struct sk_buff *skb;
454 struct ieee80211_tx_info *tx_info;
455 struct ieee80211_tx_rate *rates;
456 struct ath_tx_info_priv *tx_info_priv;
Sujithd43f30152009-01-16 21:38:53 +0530457 u32 max_4ms_framelen, frmlen;
Sujithe8324352009-01-16 21:38:42 +0530458 u16 aggr_limit, legacy = 0, maxampdu;
459 int i;
460
Sujitha22be222009-03-30 15:28:36 +0530461 skb = bf->bf_mpdu;
Sujithe8324352009-01-16 21:38:42 +0530462 tx_info = IEEE80211_SKB_CB(skb);
463 rates = tx_info->control.rates;
Sujithd43f30152009-01-16 21:38:53 +0530464 tx_info_priv = (struct ath_tx_info_priv *)tx_info->rate_driver_data[0];
Sujithe8324352009-01-16 21:38:42 +0530465
466 /*
467 * Find the lowest frame length among the rate series that will have a
468 * 4ms transmit duration.
469 * TODO - TXOP limit needs to be considered.
470 */
471 max_4ms_framelen = ATH_AMPDU_LIMIT_MAX;
472
473 for (i = 0; i < 4; i++) {
474 if (rates[i].count) {
475 if (!WLAN_RC_PHY_HT(rate_table->info[rates[i].idx].phy)) {
476 legacy = 1;
477 break;
478 }
479
Sujithd43f30152009-01-16 21:38:53 +0530480 frmlen = rate_table->info[rates[i].idx].max_4ms_framelen;
481 max_4ms_framelen = min(max_4ms_framelen, frmlen);
Sujithe8324352009-01-16 21:38:42 +0530482 }
483 }
484
485 /*
486 * limit aggregate size by the minimum rate if rate selected is
487 * not a probe rate, if rate selected is a probe rate then
488 * avoid aggregation of this packet.
489 */
490 if (tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE || legacy)
491 return 0;
492
Sujithd43f30152009-01-16 21:38:53 +0530493 aggr_limit = min(max_4ms_framelen, (u32)ATH_AMPDU_LIMIT_DEFAULT);
Sujithe8324352009-01-16 21:38:42 +0530494
495 /*
496 * h/w can accept aggregates upto 16 bit lengths (65535).
497 * The IE, however can hold upto 65536, which shows up here
498 * as zero. Ignore 65536 since we are constrained by hw.
499 */
500 maxampdu = tid->an->maxampdu;
501 if (maxampdu)
502 aggr_limit = min(aggr_limit, maxampdu);
503
504 return aggr_limit;
505}
506
507/*
Sujithd43f30152009-01-16 21:38:53 +0530508 * Returns the number of delimiters to be added to
Sujithe8324352009-01-16 21:38:42 +0530509 * meet the minimum required mpdudensity.
Sujithd43f30152009-01-16 21:38:53 +0530510 * caller should make sure that the rate is HT rate .
Sujithe8324352009-01-16 21:38:42 +0530511 */
512static int ath_compute_num_delims(struct ath_softc *sc, struct ath_atx_tid *tid,
513 struct ath_buf *bf, u16 frmlen)
514{
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400515 const struct ath_rate_table *rt = sc->cur_rate_table;
Sujithe8324352009-01-16 21:38:42 +0530516 struct sk_buff *skb = bf->bf_mpdu;
517 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
518 u32 nsymbits, nsymbols, mpdudensity;
519 u16 minlen;
520 u8 rc, flags, rix;
521 int width, half_gi, ndelim, mindelim;
522
523 /* Select standard number of delimiters based on frame length alone */
524 ndelim = ATH_AGGR_GET_NDELIM(frmlen);
525
526 /*
527 * If encryption enabled, hardware requires some more padding between
528 * subframes.
529 * TODO - this could be improved to be dependent on the rate.
530 * The hardware can keep up at lower rates, but not higher rates
531 */
532 if (bf->bf_keytype != ATH9K_KEY_TYPE_CLEAR)
533 ndelim += ATH_AGGR_ENCRYPTDELIM;
534
535 /*
536 * Convert desired mpdu density from microeconds to bytes based
537 * on highest rate in rate series (i.e. first rate) to determine
538 * required minimum length for subframe. Take into account
539 * whether high rate is 20 or 40Mhz and half or full GI.
540 */
541 mpdudensity = tid->an->mpdudensity;
542
543 /*
544 * If there is no mpdu density restriction, no further calculation
545 * is needed.
546 */
547 if (mpdudensity == 0)
548 return ndelim;
549
550 rix = tx_info->control.rates[0].idx;
551 flags = tx_info->control.rates[0].flags;
552 rc = rt->info[rix].ratecode;
553 width = (flags & IEEE80211_TX_RC_40_MHZ_WIDTH) ? 1 : 0;
554 half_gi = (flags & IEEE80211_TX_RC_SHORT_GI) ? 1 : 0;
555
556 if (half_gi)
557 nsymbols = NUM_SYMBOLS_PER_USEC_HALFGI(mpdudensity);
558 else
559 nsymbols = NUM_SYMBOLS_PER_USEC(mpdudensity);
560
561 if (nsymbols == 0)
562 nsymbols = 1;
563
564 nsymbits = bits_per_symbol[HT_RC_2_MCS(rc)][width];
565 minlen = (nsymbols * nsymbits) / BITS_PER_BYTE;
566
Sujithe8324352009-01-16 21:38:42 +0530567 if (frmlen < minlen) {
Sujithe8324352009-01-16 21:38:42 +0530568 mindelim = (minlen - frmlen) / ATH_AGGR_DELIM_SZ;
569 ndelim = max(mindelim, ndelim);
570 }
571
572 return ndelim;
573}
574
575static enum ATH_AGGR_STATUS ath_tx_form_aggr(struct ath_softc *sc,
Sujithd43f30152009-01-16 21:38:53 +0530576 struct ath_atx_tid *tid,
577 struct list_head *bf_q)
Sujithe8324352009-01-16 21:38:42 +0530578{
579#define PADBYTES(_len) ((4 - ((_len) % 4)) % 4)
Sujithd43f30152009-01-16 21:38:53 +0530580 struct ath_buf *bf, *bf_first, *bf_prev = NULL;
581 int rl = 0, nframes = 0, ndelim, prev_al = 0;
Sujithe8324352009-01-16 21:38:42 +0530582 u16 aggr_limit = 0, al = 0, bpad = 0,
583 al_delta, h_baw = tid->baw_size / 2;
584 enum ATH_AGGR_STATUS status = ATH_AGGR_DONE;
Sujithe8324352009-01-16 21:38:42 +0530585
586 bf_first = list_first_entry(&tid->buf_q, struct ath_buf, list);
587
588 do {
589 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
590
Sujithd43f30152009-01-16 21:38:53 +0530591 /* do not step over block-ack window */
Sujithe8324352009-01-16 21:38:42 +0530592 if (!BAW_WITHIN(tid->seq_start, tid->baw_size, bf->bf_seqno)) {
593 status = ATH_AGGR_BAW_CLOSED;
594 break;
595 }
596
597 if (!rl) {
598 aggr_limit = ath_lookup_rate(sc, bf, tid);
599 rl = 1;
600 }
601
Sujithd43f30152009-01-16 21:38:53 +0530602 /* do not exceed aggregation limit */
Sujithe8324352009-01-16 21:38:42 +0530603 al_delta = ATH_AGGR_DELIM_SZ + bf->bf_frmlen;
604
Sujithd43f30152009-01-16 21:38:53 +0530605 if (nframes &&
606 (aggr_limit < (al + bpad + al_delta + prev_al))) {
Sujithe8324352009-01-16 21:38:42 +0530607 status = ATH_AGGR_LIMITED;
608 break;
609 }
610
Sujithd43f30152009-01-16 21:38:53 +0530611 /* do not exceed subframe limit */
612 if (nframes >= min((int)h_baw, ATH_AMPDU_SUBFRAME_DEFAULT)) {
Sujithe8324352009-01-16 21:38:42 +0530613 status = ATH_AGGR_LIMITED;
614 break;
615 }
Sujithd43f30152009-01-16 21:38:53 +0530616 nframes++;
Sujithe8324352009-01-16 21:38:42 +0530617
Sujithd43f30152009-01-16 21:38:53 +0530618 /* add padding for previous frame to aggregation length */
Sujithe8324352009-01-16 21:38:42 +0530619 al += bpad + al_delta;
620
621 /*
622 * Get the delimiters needed to meet the MPDU
623 * density for this node.
624 */
625 ndelim = ath_compute_num_delims(sc, tid, bf_first, bf->bf_frmlen);
Sujithe8324352009-01-16 21:38:42 +0530626 bpad = PADBYTES(al_delta) + (ndelim << 2);
627
628 bf->bf_next = NULL;
Sujithd43f30152009-01-16 21:38:53 +0530629 bf->bf_desc->ds_link = 0;
Sujithe8324352009-01-16 21:38:42 +0530630
Sujithd43f30152009-01-16 21:38:53 +0530631 /* link buffers of this frame to the aggregate */
Sujithe8324352009-01-16 21:38:42 +0530632 ath_tx_addto_baw(sc, tid, bf);
Sujithd43f30152009-01-16 21:38:53 +0530633 ath9k_hw_set11n_aggr_middle(sc->sc_ah, bf->bf_desc, ndelim);
634 list_move_tail(&bf->list, bf_q);
Sujithe8324352009-01-16 21:38:42 +0530635 if (bf_prev) {
636 bf_prev->bf_next = bf;
Sujithd43f30152009-01-16 21:38:53 +0530637 bf_prev->bf_desc->ds_link = bf->bf_daddr;
Sujithe8324352009-01-16 21:38:42 +0530638 }
639 bf_prev = bf;
Sujithe8324352009-01-16 21:38:42 +0530640 } while (!list_empty(&tid->buf_q));
641
642 bf_first->bf_al = al;
643 bf_first->bf_nframes = nframes;
Sujithd43f30152009-01-16 21:38:53 +0530644
Sujithe8324352009-01-16 21:38:42 +0530645 return status;
646#undef PADBYTES
647}
648
649static void ath_tx_sched_aggr(struct ath_softc *sc, struct ath_txq *txq,
650 struct ath_atx_tid *tid)
651{
Sujithd43f30152009-01-16 21:38:53 +0530652 struct ath_buf *bf;
Sujithe8324352009-01-16 21:38:42 +0530653 enum ATH_AGGR_STATUS status;
654 struct list_head bf_q;
Sujithe8324352009-01-16 21:38:42 +0530655
656 do {
657 if (list_empty(&tid->buf_q))
658 return;
659
660 INIT_LIST_HEAD(&bf_q);
661
Sujithd43f30152009-01-16 21:38:53 +0530662 status = ath_tx_form_aggr(sc, tid, &bf_q);
Sujithe8324352009-01-16 21:38:42 +0530663
664 /*
Sujithd43f30152009-01-16 21:38:53 +0530665 * no frames picked up to be aggregated;
666 * block-ack window is not open.
Sujithe8324352009-01-16 21:38:42 +0530667 */
668 if (list_empty(&bf_q))
669 break;
670
671 bf = list_first_entry(&bf_q, struct ath_buf, list);
Sujithd43f30152009-01-16 21:38:53 +0530672 bf->bf_lastbf = list_entry(bf_q.prev, struct ath_buf, list);
Sujithe8324352009-01-16 21:38:42 +0530673
Sujithd43f30152009-01-16 21:38:53 +0530674 /* if only one frame, send as non-aggregate */
Sujithe8324352009-01-16 21:38:42 +0530675 if (bf->bf_nframes == 1) {
Sujithe8324352009-01-16 21:38:42 +0530676 bf->bf_state.bf_type &= ~BUF_AGGR;
Sujithd43f30152009-01-16 21:38:53 +0530677 ath9k_hw_clr11n_aggr(sc->sc_ah, bf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530678 ath_buf_set_rate(sc, bf);
679 ath_tx_txqaddbuf(sc, txq, &bf_q);
680 continue;
681 }
682
Sujithd43f30152009-01-16 21:38:53 +0530683 /* setup first desc of aggregate */
Sujithe8324352009-01-16 21:38:42 +0530684 bf->bf_state.bf_type |= BUF_AGGR;
685 ath_buf_set_rate(sc, bf);
686 ath9k_hw_set11n_aggr_first(sc->sc_ah, bf->bf_desc, bf->bf_al);
687
Sujithd43f30152009-01-16 21:38:53 +0530688 /* anchor last desc of aggregate */
689 ath9k_hw_set11n_aggr_last(sc->sc_ah, bf->bf_lastbf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530690
691 txq->axq_aggr_depth++;
Sujithe8324352009-01-16 21:38:42 +0530692 ath_tx_txqaddbuf(sc, txq, &bf_q);
693
694 } while (txq->axq_depth < ATH_AGGR_MIN_QDEPTH &&
695 status != ATH_AGGR_BAW_CLOSED);
696}
697
Sujithf83da962009-07-23 15:32:37 +0530698void ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
699 u16 tid, u16 *ssn)
Sujithe8324352009-01-16 21:38:42 +0530700{
701 struct ath_atx_tid *txtid;
702 struct ath_node *an;
703
704 an = (struct ath_node *)sta->drv_priv;
Sujithf83da962009-07-23 15:32:37 +0530705 txtid = ATH_AN_2_TID(an, tid);
706 txtid->state |= AGGR_ADDBA_PROGRESS;
707 ath_tx_pause_tid(sc, txtid);
708 *ssn = txtid->seq_start;
Sujithe8324352009-01-16 21:38:42 +0530709}
710
Sujithf83da962009-07-23 15:32:37 +0530711void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
Sujithe8324352009-01-16 21:38:42 +0530712{
713 struct ath_node *an = (struct ath_node *)sta->drv_priv;
714 struct ath_atx_tid *txtid = ATH_AN_2_TID(an, tid);
715 struct ath_txq *txq = &sc->tx.txq[txtid->ac->qnum];
716 struct ath_buf *bf;
717 struct list_head bf_head;
718 INIT_LIST_HEAD(&bf_head);
719
720 if (txtid->state & AGGR_CLEANUP)
Sujithf83da962009-07-23 15:32:37 +0530721 return;
Sujithe8324352009-01-16 21:38:42 +0530722
723 if (!(txtid->state & AGGR_ADDBA_COMPLETE)) {
Vasanthakumar Thiagarajan5eae6592009-06-09 15:28:21 +0530724 txtid->state &= ~AGGR_ADDBA_PROGRESS;
Sujithf83da962009-07-23 15:32:37 +0530725 return;
Sujithe8324352009-01-16 21:38:42 +0530726 }
727
728 ath_tx_pause_tid(sc, txtid);
729
730 /* drop all software retried frames and mark this TID */
731 spin_lock_bh(&txq->axq_lock);
732 while (!list_empty(&txtid->buf_q)) {
733 bf = list_first_entry(&txtid->buf_q, struct ath_buf, list);
734 if (!bf_isretried(bf)) {
735 /*
736 * NB: it's based on the assumption that
737 * software retried frame will always stay
738 * at the head of software queue.
739 */
740 break;
741 }
Sujithd43f30152009-01-16 21:38:53 +0530742 list_move_tail(&bf->list, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530743 ath_tx_update_baw(sc, txtid, bf->bf_seqno);
744 ath_tx_complete_buf(sc, bf, &bf_head, 0, 0);
745 }
Sujithd43f30152009-01-16 21:38:53 +0530746 spin_unlock_bh(&txq->axq_lock);
Sujithe8324352009-01-16 21:38:42 +0530747
748 if (txtid->baw_head != txtid->baw_tail) {
Sujithe8324352009-01-16 21:38:42 +0530749 txtid->state |= AGGR_CLEANUP;
750 } else {
751 txtid->state &= ~AGGR_ADDBA_COMPLETE;
Sujithe8324352009-01-16 21:38:42 +0530752 ath_tx_flush_tid(sc, txtid);
753 }
Sujithe8324352009-01-16 21:38:42 +0530754}
755
756void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
757{
758 struct ath_atx_tid *txtid;
759 struct ath_node *an;
760
761 an = (struct ath_node *)sta->drv_priv;
762
763 if (sc->sc_flags & SC_OP_TXAGGR) {
764 txtid = ATH_AN_2_TID(an, tid);
765 txtid->baw_size =
766 IEEE80211_MIN_AMPDU_BUF << sta->ht_cap.ampdu_factor;
767 txtid->state |= AGGR_ADDBA_COMPLETE;
768 txtid->state &= ~AGGR_ADDBA_PROGRESS;
769 ath_tx_resume_tid(sc, txtid);
770 }
771}
772
773bool ath_tx_aggr_check(struct ath_softc *sc, struct ath_node *an, u8 tidno)
774{
775 struct ath_atx_tid *txtid;
776
777 if (!(sc->sc_flags & SC_OP_TXAGGR))
778 return false;
779
780 txtid = ATH_AN_2_TID(an, tidno);
781
Vasanthakumar Thiagarajanc3d8f022009-06-10 17:50:08 +0530782 if (!(txtid->state & (AGGR_ADDBA_COMPLETE | AGGR_ADDBA_PROGRESS)))
Sujithe8324352009-01-16 21:38:42 +0530783 return true;
Sujithe8324352009-01-16 21:38:42 +0530784 return false;
785}
786
787/********************/
788/* Queue Management */
789/********************/
790
Sujithe8324352009-01-16 21:38:42 +0530791static void ath_txq_drain_pending_buffers(struct ath_softc *sc,
792 struct ath_txq *txq)
793{
794 struct ath_atx_ac *ac, *ac_tmp;
795 struct ath_atx_tid *tid, *tid_tmp;
796
797 list_for_each_entry_safe(ac, ac_tmp, &txq->axq_acq, list) {
798 list_del(&ac->list);
799 ac->sched = false;
800 list_for_each_entry_safe(tid, tid_tmp, &ac->tid_q, list) {
801 list_del(&tid->list);
802 tid->sched = false;
803 ath_tid_drain(sc, txq, tid);
804 }
805 }
806}
807
808struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype)
809{
Sujithcbe61d82009-02-09 13:27:12 +0530810 struct ath_hw *ah = sc->sc_ah;
Sujithe8324352009-01-16 21:38:42 +0530811 struct ath9k_tx_queue_info qi;
812 int qnum;
813
814 memset(&qi, 0, sizeof(qi));
815 qi.tqi_subtype = subtype;
816 qi.tqi_aifs = ATH9K_TXQ_USEDEFAULT;
817 qi.tqi_cwmin = ATH9K_TXQ_USEDEFAULT;
818 qi.tqi_cwmax = ATH9K_TXQ_USEDEFAULT;
819 qi.tqi_physCompBuf = 0;
820
821 /*
822 * Enable interrupts only for EOL and DESC conditions.
823 * We mark tx descriptors to receive a DESC interrupt
824 * when a tx queue gets deep; otherwise waiting for the
825 * EOL to reap descriptors. Note that this is done to
826 * reduce interrupt load and this only defers reaping
827 * descriptors, never transmitting frames. Aside from
828 * reducing interrupts this also permits more concurrency.
829 * The only potential downside is if the tx queue backs
830 * up in which case the top half of the kernel may backup
831 * due to a lack of tx descriptors.
832 *
833 * The UAPSD queue is an exception, since we take a desc-
834 * based intr on the EOSP frames.
835 */
836 if (qtype == ATH9K_TX_QUEUE_UAPSD)
837 qi.tqi_qflags = TXQ_FLAG_TXDESCINT_ENABLE;
838 else
839 qi.tqi_qflags = TXQ_FLAG_TXEOLINT_ENABLE |
840 TXQ_FLAG_TXDESCINT_ENABLE;
841 qnum = ath9k_hw_setuptxqueue(ah, qtype, &qi);
842 if (qnum == -1) {
843 /*
844 * NB: don't print a message, this happens
845 * normally on parts with too few tx queues
846 */
847 return NULL;
848 }
849 if (qnum >= ARRAY_SIZE(sc->tx.txq)) {
850 DPRINTF(sc, ATH_DBG_FATAL,
851 "qnum %u out of range, max %u!\n",
852 qnum, (unsigned int)ARRAY_SIZE(sc->tx.txq));
853 ath9k_hw_releasetxqueue(ah, qnum);
854 return NULL;
855 }
856 if (!ATH_TXQ_SETUP(sc, qnum)) {
857 struct ath_txq *txq = &sc->tx.txq[qnum];
858
859 txq->axq_qnum = qnum;
860 txq->axq_link = NULL;
861 INIT_LIST_HEAD(&txq->axq_q);
862 INIT_LIST_HEAD(&txq->axq_acq);
863 spin_lock_init(&txq->axq_lock);
864 txq->axq_depth = 0;
865 txq->axq_aggr_depth = 0;
866 txq->axq_totalqueued = 0;
867 txq->axq_linkbuf = NULL;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400868 txq->axq_tx_inprogress = false;
Sujithe8324352009-01-16 21:38:42 +0530869 sc->tx.txqsetup |= 1<<qnum;
870 }
871 return &sc->tx.txq[qnum];
872}
873
874static int ath_tx_get_qnum(struct ath_softc *sc, int qtype, int haltype)
875{
876 int qnum;
877
878 switch (qtype) {
879 case ATH9K_TX_QUEUE_DATA:
880 if (haltype >= ARRAY_SIZE(sc->tx.hwq_map)) {
881 DPRINTF(sc, ATH_DBG_FATAL,
882 "HAL AC %u out of range, max %zu!\n",
883 haltype, ARRAY_SIZE(sc->tx.hwq_map));
884 return -1;
885 }
886 qnum = sc->tx.hwq_map[haltype];
887 break;
888 case ATH9K_TX_QUEUE_BEACON:
889 qnum = sc->beacon.beaconq;
890 break;
891 case ATH9K_TX_QUEUE_CAB:
892 qnum = sc->beacon.cabq->axq_qnum;
893 break;
894 default:
895 qnum = -1;
896 }
897 return qnum;
898}
899
900struct ath_txq *ath_test_get_txq(struct ath_softc *sc, struct sk_buff *skb)
901{
902 struct ath_txq *txq = NULL;
903 int qnum;
904
905 qnum = ath_get_hal_qnum(skb_get_queue_mapping(skb), sc);
906 txq = &sc->tx.txq[qnum];
907
908 spin_lock_bh(&txq->axq_lock);
909
910 if (txq->axq_depth >= (ATH_TXBUF - 20)) {
Luis R. Rodriguezc117fa02009-03-09 22:09:41 -0400911 DPRINTF(sc, ATH_DBG_XMIT,
Sujithe8324352009-01-16 21:38:42 +0530912 "TX queue: %d is full, depth: %d\n",
913 qnum, txq->axq_depth);
914 ieee80211_stop_queue(sc->hw, skb_get_queue_mapping(skb));
915 txq->stopped = 1;
916 spin_unlock_bh(&txq->axq_lock);
917 return NULL;
918 }
919
920 spin_unlock_bh(&txq->axq_lock);
921
922 return txq;
923}
924
925int ath_txq_update(struct ath_softc *sc, int qnum,
926 struct ath9k_tx_queue_info *qinfo)
927{
Sujithcbe61d82009-02-09 13:27:12 +0530928 struct ath_hw *ah = sc->sc_ah;
Sujithe8324352009-01-16 21:38:42 +0530929 int error = 0;
930 struct ath9k_tx_queue_info qi;
931
932 if (qnum == sc->beacon.beaconq) {
933 /*
934 * XXX: for beacon queue, we just save the parameter.
935 * It will be picked up by ath_beaconq_config when
936 * it's necessary.
937 */
938 sc->beacon.beacon_qi = *qinfo;
939 return 0;
940 }
941
942 ASSERT(sc->tx.txq[qnum].axq_qnum == qnum);
943
944 ath9k_hw_get_txq_props(ah, qnum, &qi);
945 qi.tqi_aifs = qinfo->tqi_aifs;
946 qi.tqi_cwmin = qinfo->tqi_cwmin;
947 qi.tqi_cwmax = qinfo->tqi_cwmax;
948 qi.tqi_burstTime = qinfo->tqi_burstTime;
949 qi.tqi_readyTime = qinfo->tqi_readyTime;
950
951 if (!ath9k_hw_set_txq_props(ah, qnum, &qi)) {
952 DPRINTF(sc, ATH_DBG_FATAL,
953 "Unable to update hardware queue %u!\n", qnum);
954 error = -EIO;
955 } else {
956 ath9k_hw_resettxqueue(ah, qnum);
957 }
958
959 return error;
960}
961
962int ath_cabq_update(struct ath_softc *sc)
963{
964 struct ath9k_tx_queue_info qi;
965 int qnum = sc->beacon.cabq->axq_qnum;
Sujithe8324352009-01-16 21:38:42 +0530966
967 ath9k_hw_get_txq_props(sc->sc_ah, qnum, &qi);
968 /*
969 * Ensure the readytime % is within the bounds.
970 */
Sujith17d79042009-02-09 13:27:03 +0530971 if (sc->config.cabqReadytime < ATH9K_READY_TIME_LO_BOUND)
972 sc->config.cabqReadytime = ATH9K_READY_TIME_LO_BOUND;
973 else if (sc->config.cabqReadytime > ATH9K_READY_TIME_HI_BOUND)
974 sc->config.cabqReadytime = ATH9K_READY_TIME_HI_BOUND;
Sujithe8324352009-01-16 21:38:42 +0530975
Johannes Berg57c4d7b2009-04-23 16:10:04 +0200976 qi.tqi_readyTime = (sc->beacon_interval *
Sujithfdbf7332009-02-17 15:36:35 +0530977 sc->config.cabqReadytime) / 100;
Sujithe8324352009-01-16 21:38:42 +0530978 ath_txq_update(sc, qnum, &qi);
979
980 return 0;
981}
982
Sujith043a0402009-01-16 21:38:47 +0530983/*
984 * Drain a given TX queue (could be Beacon or Data)
985 *
986 * This assumes output has been stopped and
987 * we do not need to block ath_tx_tasklet.
988 */
989void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq, bool retry_tx)
Sujithe8324352009-01-16 21:38:42 +0530990{
991 struct ath_buf *bf, *lastbf;
992 struct list_head bf_head;
993
994 INIT_LIST_HEAD(&bf_head);
995
Sujithe8324352009-01-16 21:38:42 +0530996 for (;;) {
997 spin_lock_bh(&txq->axq_lock);
998
999 if (list_empty(&txq->axq_q)) {
1000 txq->axq_link = NULL;
1001 txq->axq_linkbuf = NULL;
1002 spin_unlock_bh(&txq->axq_lock);
1003 break;
1004 }
1005
1006 bf = list_first_entry(&txq->axq_q, struct ath_buf, list);
1007
Sujitha119cc42009-03-30 15:28:38 +05301008 if (bf->bf_stale) {
Sujithe8324352009-01-16 21:38:42 +05301009 list_del(&bf->list);
1010 spin_unlock_bh(&txq->axq_lock);
1011
1012 spin_lock_bh(&sc->tx.txbuflock);
1013 list_add_tail(&bf->list, &sc->tx.txbuf);
1014 spin_unlock_bh(&sc->tx.txbuflock);
1015 continue;
1016 }
1017
1018 lastbf = bf->bf_lastbf;
1019 if (!retry_tx)
1020 lastbf->bf_desc->ds_txstat.ts_flags =
1021 ATH9K_TX_SW_ABORTED;
1022
1023 /* remove ath_buf's of the same mpdu from txq */
1024 list_cut_position(&bf_head, &txq->axq_q, &lastbf->list);
1025 txq->axq_depth--;
1026
1027 spin_unlock_bh(&txq->axq_lock);
1028
1029 if (bf_isampdu(bf))
Sujithd43f30152009-01-16 21:38:53 +05301030 ath_tx_complete_aggr(sc, txq, bf, &bf_head, 0);
Sujithe8324352009-01-16 21:38:42 +05301031 else
1032 ath_tx_complete_buf(sc, bf, &bf_head, 0, 0);
1033 }
1034
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04001035 spin_lock_bh(&txq->axq_lock);
1036 txq->axq_tx_inprogress = false;
1037 spin_unlock_bh(&txq->axq_lock);
1038
Sujithe8324352009-01-16 21:38:42 +05301039 /* flush any pending frames if aggregation is enabled */
1040 if (sc->sc_flags & SC_OP_TXAGGR) {
1041 if (!retry_tx) {
1042 spin_lock_bh(&txq->axq_lock);
1043 ath_txq_drain_pending_buffers(sc, txq);
1044 spin_unlock_bh(&txq->axq_lock);
1045 }
1046 }
1047}
1048
Sujith043a0402009-01-16 21:38:47 +05301049void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx)
1050{
Sujithcbe61d82009-02-09 13:27:12 +05301051 struct ath_hw *ah = sc->sc_ah;
Sujith043a0402009-01-16 21:38:47 +05301052 struct ath_txq *txq;
1053 int i, npend = 0;
1054
1055 if (sc->sc_flags & SC_OP_INVALID)
1056 return;
1057
1058 /* Stop beacon queue */
1059 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
1060
1061 /* Stop data queues */
1062 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1063 if (ATH_TXQ_SETUP(sc, i)) {
1064 txq = &sc->tx.txq[i];
1065 ath9k_hw_stoptxdma(ah, txq->axq_qnum);
1066 npend += ath9k_hw_numtxpending(ah, txq->axq_qnum);
1067 }
1068 }
1069
1070 if (npend) {
1071 int r;
1072
1073 DPRINTF(sc, ATH_DBG_XMIT, "Unable to stop TxDMA. Reset HAL!\n");
1074
1075 spin_lock_bh(&sc->sc_resetlock);
Sujith2660b812009-02-09 13:27:26 +05301076 r = ath9k_hw_reset(ah, sc->sc_ah->curchan, true);
Sujith043a0402009-01-16 21:38:47 +05301077 if (r)
1078 DPRINTF(sc, ATH_DBG_FATAL,
Vasanthakumar Thiagarajan6b457842009-05-15 18:59:20 +05301079 "Unable to reset hardware; reset status %d\n",
Sujith043a0402009-01-16 21:38:47 +05301080 r);
1081 spin_unlock_bh(&sc->sc_resetlock);
1082 }
1083
1084 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1085 if (ATH_TXQ_SETUP(sc, i))
1086 ath_draintxq(sc, &sc->tx.txq[i], retry_tx);
1087 }
1088}
1089
Sujithe8324352009-01-16 21:38:42 +05301090void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq)
1091{
1092 ath9k_hw_releasetxqueue(sc->sc_ah, txq->axq_qnum);
1093 sc->tx.txqsetup &= ~(1<<txq->axq_qnum);
1094}
1095
Sujithe8324352009-01-16 21:38:42 +05301096void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq)
1097{
1098 struct ath_atx_ac *ac;
1099 struct ath_atx_tid *tid;
1100
1101 if (list_empty(&txq->axq_acq))
1102 return;
1103
1104 ac = list_first_entry(&txq->axq_acq, struct ath_atx_ac, list);
1105 list_del(&ac->list);
1106 ac->sched = false;
1107
1108 do {
1109 if (list_empty(&ac->tid_q))
1110 return;
1111
1112 tid = list_first_entry(&ac->tid_q, struct ath_atx_tid, list);
1113 list_del(&tid->list);
1114 tid->sched = false;
1115
1116 if (tid->paused)
1117 continue;
1118
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04001119 ath_tx_sched_aggr(sc, txq, tid);
Sujithe8324352009-01-16 21:38:42 +05301120
1121 /*
1122 * add tid to round-robin queue if more frames
1123 * are pending for the tid
1124 */
1125 if (!list_empty(&tid->buf_q))
1126 ath_tx_queue_tid(txq, tid);
1127
1128 break;
1129 } while (!list_empty(&ac->tid_q));
1130
1131 if (!list_empty(&ac->tid_q)) {
1132 if (!ac->sched) {
1133 ac->sched = true;
1134 list_add_tail(&ac->list, &txq->axq_acq);
1135 }
1136 }
1137}
1138
1139int ath_tx_setup(struct ath_softc *sc, int haltype)
1140{
1141 struct ath_txq *txq;
1142
1143 if (haltype >= ARRAY_SIZE(sc->tx.hwq_map)) {
1144 DPRINTF(sc, ATH_DBG_FATAL,
1145 "HAL AC %u out of range, max %zu!\n",
1146 haltype, ARRAY_SIZE(sc->tx.hwq_map));
1147 return 0;
1148 }
1149 txq = ath_txq_setup(sc, ATH9K_TX_QUEUE_DATA, haltype);
1150 if (txq != NULL) {
1151 sc->tx.hwq_map[haltype] = txq->axq_qnum;
1152 return 1;
1153 } else
1154 return 0;
1155}
1156
1157/***********/
1158/* TX, DMA */
1159/***********/
1160
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001161/*
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001162 * Insert a chain of ath_buf (descriptors) on a txq and
1163 * assume the descriptors are already chained together by caller.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001164 */
Sujith102e0572008-10-29 10:15:16 +05301165static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
1166 struct list_head *head)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001167{
Sujithcbe61d82009-02-09 13:27:12 +05301168 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001169 struct ath_buf *bf;
Sujith102e0572008-10-29 10:15:16 +05301170
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001171 /*
1172 * Insert the frame on the outbound list and
1173 * pass it on to the hardware.
1174 */
1175
1176 if (list_empty(head))
1177 return;
1178
1179 bf = list_first_entry(head, struct ath_buf, list);
1180
1181 list_splice_tail_init(head, &txq->axq_q);
1182 txq->axq_depth++;
1183 txq->axq_totalqueued++;
1184 txq->axq_linkbuf = list_entry(txq->axq_q.prev, struct ath_buf, list);
1185
1186 DPRINTF(sc, ATH_DBG_QUEUE,
Sujith04bd46382008-11-28 22:18:05 +05301187 "qnum: %d, txq depth: %d\n", txq->axq_qnum, txq->axq_depth);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001188
1189 if (txq->axq_link == NULL) {
1190 ath9k_hw_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
1191 DPRINTF(sc, ATH_DBG_XMIT,
Sujith04bd46382008-11-28 22:18:05 +05301192 "TXDP[%u] = %llx (%p)\n",
1193 txq->axq_qnum, ito64(bf->bf_daddr), bf->bf_desc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001194 } else {
1195 *txq->axq_link = bf->bf_daddr;
Sujith04bd46382008-11-28 22:18:05 +05301196 DPRINTF(sc, ATH_DBG_XMIT, "link[%u] (%p)=%llx (%p)\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001197 txq->axq_qnum, txq->axq_link,
1198 ito64(bf->bf_daddr), bf->bf_desc);
1199 }
1200 txq->axq_link = &(bf->bf_lastbf->bf_desc->ds_link);
1201 ath9k_hw_txstart(ah, txq->axq_qnum);
1202}
1203
Sujithe8324352009-01-16 21:38:42 +05301204static struct ath_buf *ath_tx_get_buffer(struct ath_softc *sc)
Sujithc4288392008-11-18 09:09:30 +05301205{
Sujithe8324352009-01-16 21:38:42 +05301206 struct ath_buf *bf = NULL;
Sujithc4288392008-11-18 09:09:30 +05301207
Sujithe8324352009-01-16 21:38:42 +05301208 spin_lock_bh(&sc->tx.txbuflock);
Sujithc4288392008-11-18 09:09:30 +05301209
Sujithe8324352009-01-16 21:38:42 +05301210 if (unlikely(list_empty(&sc->tx.txbuf))) {
1211 spin_unlock_bh(&sc->tx.txbuflock);
1212 return NULL;
Sujithc4288392008-11-18 09:09:30 +05301213 }
1214
Sujithe8324352009-01-16 21:38:42 +05301215 bf = list_first_entry(&sc->tx.txbuf, struct ath_buf, list);
1216 list_del(&bf->list);
Sujithc4288392008-11-18 09:09:30 +05301217
Sujithe8324352009-01-16 21:38:42 +05301218 spin_unlock_bh(&sc->tx.txbuflock);
Sujithc4288392008-11-18 09:09:30 +05301219
Sujithe8324352009-01-16 21:38:42 +05301220 return bf;
1221}
Sujithc4288392008-11-18 09:09:30 +05301222
Sujithe8324352009-01-16 21:38:42 +05301223static void ath_tx_send_ampdu(struct ath_softc *sc, struct ath_atx_tid *tid,
1224 struct list_head *bf_head,
1225 struct ath_tx_control *txctl)
1226{
1227 struct ath_buf *bf;
1228
Sujithe8324352009-01-16 21:38:42 +05301229 bf = list_first_entry(bf_head, struct ath_buf, list);
1230 bf->bf_state.bf_type |= BUF_AMPDU;
1231
1232 /*
1233 * Do not queue to h/w when any of the following conditions is true:
1234 * - there are pending frames in software queue
1235 * - the TID is currently paused for ADDBA/BAR request
1236 * - seqno is not within block-ack window
1237 * - h/w queue depth exceeds low water mark
1238 */
1239 if (!list_empty(&tid->buf_q) || tid->paused ||
1240 !BAW_WITHIN(tid->seq_start, tid->baw_size, bf->bf_seqno) ||
1241 txctl->txq->axq_depth >= ATH_AGGR_MIN_QDEPTH) {
Jouni Malinenf7a276a2008-12-15 16:02:04 +02001242 /*
Sujithe8324352009-01-16 21:38:42 +05301243 * Add this frame to software queue for scheduling later
1244 * for aggregation.
Jouni Malinenf7a276a2008-12-15 16:02:04 +02001245 */
Sujithd43f30152009-01-16 21:38:53 +05301246 list_move_tail(&bf->list, &tid->buf_q);
Sujithe8324352009-01-16 21:38:42 +05301247 ath_tx_queue_tid(txctl->txq, tid);
1248 return;
Jouni Malinenf7a276a2008-12-15 16:02:04 +02001249 }
1250
Sujithe8324352009-01-16 21:38:42 +05301251 /* Add sub-frame to BAW */
1252 ath_tx_addto_baw(sc, tid, bf);
1253
1254 /* Queue to h/w without aggregation */
1255 bf->bf_nframes = 1;
Sujithd43f30152009-01-16 21:38:53 +05301256 bf->bf_lastbf = bf;
Sujithe8324352009-01-16 21:38:42 +05301257 ath_buf_set_rate(sc, bf);
1258 ath_tx_txqaddbuf(sc, txctl->txq, bf_head);
Sujithc4288392008-11-18 09:09:30 +05301259}
1260
Sujithc37452b2009-03-09 09:31:57 +05301261static void ath_tx_send_ht_normal(struct ath_softc *sc, struct ath_txq *txq,
1262 struct ath_atx_tid *tid,
1263 struct list_head *bf_head)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001264{
Sujithe8324352009-01-16 21:38:42 +05301265 struct ath_buf *bf;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001266
Sujithe8324352009-01-16 21:38:42 +05301267 bf = list_first_entry(bf_head, struct ath_buf, list);
1268 bf->bf_state.bf_type &= ~BUF_AMPDU;
1269
1270 /* update starting sequence number for subsequent ADDBA request */
1271 INCR(tid->seq_start, IEEE80211_SEQ_MAX);
1272
1273 bf->bf_nframes = 1;
Sujithd43f30152009-01-16 21:38:53 +05301274 bf->bf_lastbf = bf;
Sujithe8324352009-01-16 21:38:42 +05301275 ath_buf_set_rate(sc, bf);
1276 ath_tx_txqaddbuf(sc, txq, bf_head);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001277}
1278
Sujithc37452b2009-03-09 09:31:57 +05301279static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
1280 struct list_head *bf_head)
1281{
1282 struct ath_buf *bf;
1283
1284 bf = list_first_entry(bf_head, struct ath_buf, list);
1285
1286 bf->bf_lastbf = bf;
1287 bf->bf_nframes = 1;
1288 ath_buf_set_rate(sc, bf);
1289 ath_tx_txqaddbuf(sc, txq, bf_head);
1290}
1291
Sujith528f0c62008-10-29 10:14:26 +05301292static enum ath9k_pkt_type get_hw_packet_type(struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001293{
Sujith528f0c62008-10-29 10:14:26 +05301294 struct ieee80211_hdr *hdr;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001295 enum ath9k_pkt_type htype;
1296 __le16 fc;
1297
Sujith528f0c62008-10-29 10:14:26 +05301298 hdr = (struct ieee80211_hdr *)skb->data;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001299 fc = hdr->frame_control;
1300
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001301 if (ieee80211_is_beacon(fc))
1302 htype = ATH9K_PKT_TYPE_BEACON;
1303 else if (ieee80211_is_probe_resp(fc))
1304 htype = ATH9K_PKT_TYPE_PROBE_RESP;
1305 else if (ieee80211_is_atim(fc))
1306 htype = ATH9K_PKT_TYPE_ATIM;
1307 else if (ieee80211_is_pspoll(fc))
1308 htype = ATH9K_PKT_TYPE_PSPOLL;
1309 else
1310 htype = ATH9K_PKT_TYPE_NORMAL;
1311
1312 return htype;
1313}
1314
Sujitha8efee42008-11-18 09:07:30 +05301315static bool is_pae(struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001316{
1317 struct ieee80211_hdr *hdr;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001318 __le16 fc;
1319
1320 hdr = (struct ieee80211_hdr *)skb->data;
1321 fc = hdr->frame_control;
Johannes Berge6a98542008-10-21 12:40:02 +02001322
Sujitha8efee42008-11-18 09:07:30 +05301323 if (ieee80211_is_data(fc)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001324 if (ieee80211_is_nullfunc(fc) ||
Sujith528f0c62008-10-29 10:14:26 +05301325 /* Port Access Entity (IEEE 802.1X) */
1326 (skb->protocol == cpu_to_be16(ETH_P_PAE))) {
Sujitha8efee42008-11-18 09:07:30 +05301327 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001328 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001329 }
1330
Sujitha8efee42008-11-18 09:07:30 +05301331 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001332}
1333
Sujith528f0c62008-10-29 10:14:26 +05301334static int get_hw_crypto_keytype(struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001335{
Sujith528f0c62008-10-29 10:14:26 +05301336 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1337
1338 if (tx_info->control.hw_key) {
1339 if (tx_info->control.hw_key->alg == ALG_WEP)
1340 return ATH9K_KEY_TYPE_WEP;
1341 else if (tx_info->control.hw_key->alg == ALG_TKIP)
1342 return ATH9K_KEY_TYPE_TKIP;
1343 else if (tx_info->control.hw_key->alg == ALG_CCMP)
1344 return ATH9K_KEY_TYPE_AES;
1345 }
1346
1347 return ATH9K_KEY_TYPE_CLEAR;
1348}
1349
Sujith528f0c62008-10-29 10:14:26 +05301350static void assign_aggr_tid_seqno(struct sk_buff *skb,
1351 struct ath_buf *bf)
1352{
1353 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1354 struct ieee80211_hdr *hdr;
1355 struct ath_node *an;
1356 struct ath_atx_tid *tid;
1357 __le16 fc;
1358 u8 *qc;
1359
1360 if (!tx_info->control.sta)
1361 return;
1362
1363 an = (struct ath_node *)tx_info->control.sta->drv_priv;
1364 hdr = (struct ieee80211_hdr *)skb->data;
1365 fc = hdr->frame_control;
1366
Sujith528f0c62008-10-29 10:14:26 +05301367 if (ieee80211_is_data_qos(fc)) {
1368 qc = ieee80211_get_qos_ctl(hdr);
1369 bf->bf_tidno = qc[0] & 0xf;
Sujith98deeea2008-08-11 14:05:46 +05301370 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001371
Sujithe8324352009-01-16 21:38:42 +05301372 /*
1373 * For HT capable stations, we save tidno for later use.
Senthil Balasubramaniand3a1db12008-12-22 16:31:58 +05301374 * We also override seqno set by upper layer with the one
1375 * in tx aggregation state.
1376 *
1377 * If fragmentation is on, the sequence number is
1378 * not overridden, since it has been
1379 * incremented by the fragmentation routine.
1380 *
1381 * FIXME: check if the fragmentation threshold exceeds
1382 * IEEE80211 max.
1383 */
1384 tid = ATH_AN_2_TID(an, bf->bf_tidno);
1385 hdr->seq_ctrl = cpu_to_le16(tid->seq_next <<
1386 IEEE80211_SEQ_SEQ_SHIFT);
1387 bf->bf_seqno = tid->seq_next;
1388 INCR(tid->seq_next, IEEE80211_SEQ_MAX);
Sujith528f0c62008-10-29 10:14:26 +05301389}
1390
1391static int setup_tx_flags(struct ath_softc *sc, struct sk_buff *skb,
1392 struct ath_txq *txq)
1393{
1394 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1395 int flags = 0;
1396
1397 flags |= ATH9K_TXDESC_CLRDMASK; /* needed for crypto errors */
1398 flags |= ATH9K_TXDESC_INTREQ;
1399
1400 if (tx_info->flags & IEEE80211_TX_CTL_NO_ACK)
1401 flags |= ATH9K_TXDESC_NOACK;
Sujith528f0c62008-10-29 10:14:26 +05301402
1403 return flags;
1404}
1405
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001406/*
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001407 * rix - rate index
1408 * pktlen - total bytes (delims + data + fcs + pads + pad delims)
1409 * width - 0 for 20 MHz, 1 for 40 MHz
1410 * half_gi - to use 4us v/s 3.6 us for symbol time
1411 */
Sujith102e0572008-10-29 10:15:16 +05301412static u32 ath_pkt_duration(struct ath_softc *sc, u8 rix, struct ath_buf *bf,
1413 int width, int half_gi, bool shortPreamble)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001414{
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -04001415 const struct ath_rate_table *rate_table = sc->cur_rate_table;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001416 u32 nbits, nsymbits, duration, nsymbols;
1417 u8 rc;
1418 int streams, pktlen;
1419
Sujithcd3d39a2008-08-11 14:03:34 +05301420 pktlen = bf_isaggr(bf) ? bf->bf_al : bf->bf_frmlen;
Sujithe63835b2008-11-18 09:07:53 +05301421 rc = rate_table->info[rix].ratecode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001422
Sujithe63835b2008-11-18 09:07:53 +05301423 /* for legacy rates, use old function to compute packet duration */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001424 if (!IS_HT_RATE(rc))
Sujithe63835b2008-11-18 09:07:53 +05301425 return ath9k_hw_computetxtime(sc->sc_ah, rate_table, pktlen,
1426 rix, shortPreamble);
1427
1428 /* find number of symbols: PLCP + data */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001429 nbits = (pktlen << 3) + OFDM_PLCP_BITS;
1430 nsymbits = bits_per_symbol[HT_RC_2_MCS(rc)][width];
1431 nsymbols = (nbits + nsymbits - 1) / nsymbits;
1432
1433 if (!half_gi)
1434 duration = SYMBOL_TIME(nsymbols);
1435 else
1436 duration = SYMBOL_TIME_HALFGI(nsymbols);
1437
Sujithe63835b2008-11-18 09:07:53 +05301438 /* addup duration for legacy/ht training and signal fields */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001439 streams = HT_RC_2_STREAMS(rc);
1440 duration += L_STF + L_LTF + L_SIG + HT_SIG + HT_STF + HT_LTF(streams);
Sujith102e0572008-10-29 10:15:16 +05301441
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001442 return duration;
1443}
1444
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001445static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf)
1446{
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -04001447 const struct ath_rate_table *rt = sc->cur_rate_table;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001448 struct ath9k_11n_rate_series series[4];
Sujith528f0c62008-10-29 10:14:26 +05301449 struct sk_buff *skb;
1450 struct ieee80211_tx_info *tx_info;
Sujitha8efee42008-11-18 09:07:30 +05301451 struct ieee80211_tx_rate *rates;
Sujith254ad0f2009-02-04 08:10:19 +05301452 struct ieee80211_hdr *hdr;
Sujithc89424d2009-01-30 14:29:28 +05301453 int i, flags = 0;
1454 u8 rix = 0, ctsrate = 0;
Sujith254ad0f2009-02-04 08:10:19 +05301455 bool is_pspoll;
Sujithe63835b2008-11-18 09:07:53 +05301456
1457 memset(series, 0, sizeof(struct ath9k_11n_rate_series) * 4);
Sujith528f0c62008-10-29 10:14:26 +05301458
Sujitha22be222009-03-30 15:28:36 +05301459 skb = bf->bf_mpdu;
Sujith528f0c62008-10-29 10:14:26 +05301460 tx_info = IEEE80211_SKB_CB(skb);
Sujithe63835b2008-11-18 09:07:53 +05301461 rates = tx_info->control.rates;
Sujith254ad0f2009-02-04 08:10:19 +05301462 hdr = (struct ieee80211_hdr *)skb->data;
1463 is_pspoll = ieee80211_is_pspoll(hdr->frame_control);
Sujith528f0c62008-10-29 10:14:26 +05301464
Sujithc89424d2009-01-30 14:29:28 +05301465 /*
1466 * We check if Short Preamble is needed for the CTS rate by
1467 * checking the BSS's global flag.
1468 * But for the rate series, IEEE80211_TX_RC_USE_SHORT_PREAMBLE is used.
1469 */
1470 if (sc->sc_flags & SC_OP_PREAMBLE_SHORT)
1471 ctsrate = rt->info[tx_info->control.rts_cts_rate_idx].ratecode |
1472 rt->info[tx_info->control.rts_cts_rate_idx].short_preamble;
1473 else
1474 ctsrate = rt->info[tx_info->control.rts_cts_rate_idx].ratecode;
Luis R. Rodriguez96742252008-12-23 15:58:38 -08001475
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001476 /*
Sujithc89424d2009-01-30 14:29:28 +05301477 * ATH9K_TXDESC_RTSENA and ATH9K_TXDESC_CTSENA are mutually exclusive.
1478 * Check the first rate in the series to decide whether RTS/CTS
1479 * or CTS-to-self has to be used.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001480 */
Sujithc89424d2009-01-30 14:29:28 +05301481 if (rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT)
1482 flags = ATH9K_TXDESC_CTSENA;
1483 else if (rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS)
1484 flags = ATH9K_TXDESC_RTSENA;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001485
Sujithc89424d2009-01-30 14:29:28 +05301486 /* FIXME: Handle aggregation protection */
Sujith17d79042009-02-09 13:27:03 +05301487 if (sc->config.ath_aggr_prot &&
Sujithcd3d39a2008-08-11 14:03:34 +05301488 (!bf_isaggr(bf) || (bf_isaggr(bf) && bf->bf_al < 8192))) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001489 flags = ATH9K_TXDESC_RTSENA;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001490 }
1491
Sujithe63835b2008-11-18 09:07:53 +05301492 /* For AR5416 - RTS cannot be followed by a frame larger than 8K */
Sujith2660b812009-02-09 13:27:26 +05301493 if (bf_isaggr(bf) && (bf->bf_al > sc->sc_ah->caps.rts_aggr_limit))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001494 flags &= ~(ATH9K_TXDESC_RTSENA);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001495
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001496 for (i = 0; i < 4; i++) {
Sujithe63835b2008-11-18 09:07:53 +05301497 if (!rates[i].count || (rates[i].idx < 0))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001498 continue;
1499
Sujitha8efee42008-11-18 09:07:30 +05301500 rix = rates[i].idx;
Sujitha8efee42008-11-18 09:07:30 +05301501 series[i].Tries = rates[i].count;
Sujith17d79042009-02-09 13:27:03 +05301502 series[i].ChSel = sc->tx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001503
Sujithc89424d2009-01-30 14:29:28 +05301504 if (rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE)
1505 series[i].Rate = rt->info[rix].ratecode |
1506 rt->info[rix].short_preamble;
1507 else
1508 series[i].Rate = rt->info[rix].ratecode;
1509
1510 if (rates[i].flags & IEEE80211_TX_RC_USE_RTS_CTS)
1511 series[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
1512 if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
1513 series[i].RateFlags |= ATH9K_RATESERIES_2040;
1514 if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
1515 series[i].RateFlags |= ATH9K_RATESERIES_HALFGI;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001516
Sujith102e0572008-10-29 10:15:16 +05301517 series[i].PktDuration = ath_pkt_duration(sc, rix, bf,
Sujitha8efee42008-11-18 09:07:30 +05301518 (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH) != 0,
1519 (rates[i].flags & IEEE80211_TX_RC_SHORT_GI),
Sujithc89424d2009-01-30 14:29:28 +05301520 (rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001521 }
1522
Sujithe63835b2008-11-18 09:07:53 +05301523 /* set dur_update_en for l-sig computation except for PS-Poll frames */
Sujithc89424d2009-01-30 14:29:28 +05301524 ath9k_hw_set11n_ratescenario(sc->sc_ah, bf->bf_desc,
1525 bf->bf_lastbf->bf_desc,
Sujith254ad0f2009-02-04 08:10:19 +05301526 !is_pspoll, ctsrate,
Sujithc89424d2009-01-30 14:29:28 +05301527 0, series, 4, flags);
Sujith102e0572008-10-29 10:15:16 +05301528
Sujith17d79042009-02-09 13:27:03 +05301529 if (sc->config.ath_aggr_prot && flags)
Sujithc89424d2009-01-30 14:29:28 +05301530 ath9k_hw_set11n_burstduration(sc->sc_ah, bf->bf_desc, 8192);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001531}
1532
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001533static int ath_tx_setup_buffer(struct ieee80211_hw *hw, struct ath_buf *bf,
Sujithe8324352009-01-16 21:38:42 +05301534 struct sk_buff *skb,
1535 struct ath_tx_control *txctl)
1536{
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001537 struct ath_wiphy *aphy = hw->priv;
1538 struct ath_softc *sc = aphy->sc;
Sujithe8324352009-01-16 21:38:42 +05301539 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1540 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1541 struct ath_tx_info_priv *tx_info_priv;
1542 int hdrlen;
1543 __le16 fc;
1544
1545 tx_info_priv = kzalloc(sizeof(*tx_info_priv), GFP_ATOMIC);
1546 if (unlikely(!tx_info_priv))
1547 return -ENOMEM;
1548 tx_info->rate_driver_data[0] = tx_info_priv;
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001549 tx_info_priv->aphy = aphy;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +02001550 tx_info_priv->frame_type = txctl->frame_type;
Sujithe8324352009-01-16 21:38:42 +05301551 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
1552 fc = hdr->frame_control;
1553
1554 ATH_TXBUF_RESET(bf);
1555
1556 bf->bf_frmlen = skb->len + FCS_LEN - (hdrlen & 3);
1557
Sujithc37452b2009-03-09 09:31:57 +05301558 if (conf_is_ht(&sc->hw->conf) && !is_pae(skb))
Sujithc656bbb2009-01-16 21:38:56 +05301559 bf->bf_state.bf_type |= BUF_HT;
Sujithe8324352009-01-16 21:38:42 +05301560
1561 bf->bf_flags = setup_tx_flags(sc, skb, txctl->txq);
1562
1563 bf->bf_keytype = get_hw_crypto_keytype(skb);
Sujithe8324352009-01-16 21:38:42 +05301564 if (bf->bf_keytype != ATH9K_KEY_TYPE_CLEAR) {
1565 bf->bf_frmlen += tx_info->control.hw_key->icv_len;
1566 bf->bf_keyix = tx_info->control.hw_key->hw_key_idx;
1567 } else {
1568 bf->bf_keyix = ATH9K_TXKEYIX_INVALID;
1569 }
1570
1571 if (ieee80211_is_data_qos(fc) && (sc->sc_flags & SC_OP_TXAGGR))
1572 assign_aggr_tid_seqno(skb, bf);
1573
1574 bf->bf_mpdu = skb;
1575
1576 bf->bf_dmacontext = dma_map_single(sc->dev, skb->data,
1577 skb->len, DMA_TO_DEVICE);
1578 if (unlikely(dma_mapping_error(sc->dev, bf->bf_dmacontext))) {
1579 bf->bf_mpdu = NULL;
Sujith675902e2009-04-13 21:56:34 +05301580 kfree(tx_info_priv);
1581 tx_info->rate_driver_data[0] = NULL;
1582 DPRINTF(sc, ATH_DBG_FATAL, "dma_mapping_error() on TX\n");
Sujithe8324352009-01-16 21:38:42 +05301583 return -ENOMEM;
1584 }
1585
1586 bf->bf_buf_addr = bf->bf_dmacontext;
1587 return 0;
1588}
1589
1590/* FIXME: tx power */
1591static void ath_tx_start_dma(struct ath_softc *sc, struct ath_buf *bf,
1592 struct ath_tx_control *txctl)
1593{
Sujitha22be222009-03-30 15:28:36 +05301594 struct sk_buff *skb = bf->bf_mpdu;
Sujithe8324352009-01-16 21:38:42 +05301595 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
Sujithc37452b2009-03-09 09:31:57 +05301596 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Sujithe8324352009-01-16 21:38:42 +05301597 struct ath_node *an = NULL;
1598 struct list_head bf_head;
1599 struct ath_desc *ds;
1600 struct ath_atx_tid *tid;
Sujithcbe61d82009-02-09 13:27:12 +05301601 struct ath_hw *ah = sc->sc_ah;
Sujithe8324352009-01-16 21:38:42 +05301602 int frm_type;
Sujithc37452b2009-03-09 09:31:57 +05301603 __le16 fc;
Sujithe8324352009-01-16 21:38:42 +05301604
1605 frm_type = get_hw_packet_type(skb);
Sujithc37452b2009-03-09 09:31:57 +05301606 fc = hdr->frame_control;
Sujithe8324352009-01-16 21:38:42 +05301607
1608 INIT_LIST_HEAD(&bf_head);
1609 list_add_tail(&bf->list, &bf_head);
1610
1611 ds = bf->bf_desc;
1612 ds->ds_link = 0;
1613 ds->ds_data = bf->bf_buf_addr;
1614
1615 ath9k_hw_set11n_txdesc(ah, ds, bf->bf_frmlen, frm_type, MAX_RATE_POWER,
1616 bf->bf_keyix, bf->bf_keytype, bf->bf_flags);
1617
1618 ath9k_hw_filltxdesc(ah, ds,
1619 skb->len, /* segment length */
1620 true, /* first segment */
1621 true, /* last segment */
1622 ds); /* first descriptor */
1623
Sujithe8324352009-01-16 21:38:42 +05301624 spin_lock_bh(&txctl->txq->axq_lock);
1625
1626 if (bf_isht(bf) && (sc->sc_flags & SC_OP_TXAGGR) &&
1627 tx_info->control.sta) {
1628 an = (struct ath_node *)tx_info->control.sta->drv_priv;
1629 tid = ATH_AN_2_TID(an, bf->bf_tidno);
1630
Sujithc37452b2009-03-09 09:31:57 +05301631 if (!ieee80211_is_data_qos(fc)) {
1632 ath_tx_send_normal(sc, txctl->txq, &bf_head);
1633 goto tx_done;
1634 }
1635
Vasanthakumar Thiagarajan089e6982009-06-10 17:50:07 +05301636 if (tx_info->flags & IEEE80211_TX_CTL_AMPDU) {
Sujithe8324352009-01-16 21:38:42 +05301637 /*
1638 * Try aggregation if it's a unicast data frame
1639 * and the destination is HT capable.
1640 */
1641 ath_tx_send_ampdu(sc, tid, &bf_head, txctl);
1642 } else {
1643 /*
1644 * Send this frame as regular when ADDBA
1645 * exchange is neither complete nor pending.
1646 */
Sujithc37452b2009-03-09 09:31:57 +05301647 ath_tx_send_ht_normal(sc, txctl->txq,
1648 tid, &bf_head);
Sujithe8324352009-01-16 21:38:42 +05301649 }
1650 } else {
Sujithc37452b2009-03-09 09:31:57 +05301651 ath_tx_send_normal(sc, txctl->txq, &bf_head);
Sujithe8324352009-01-16 21:38:42 +05301652 }
1653
Sujithc37452b2009-03-09 09:31:57 +05301654tx_done:
Sujithe8324352009-01-16 21:38:42 +05301655 spin_unlock_bh(&txctl->txq->axq_lock);
1656}
1657
1658/* Upon failure caller should free skb */
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001659int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujithe8324352009-01-16 21:38:42 +05301660 struct ath_tx_control *txctl)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001661{
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001662 struct ath_wiphy *aphy = hw->priv;
1663 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001664 struct ath_buf *bf;
Sujithe8324352009-01-16 21:38:42 +05301665 int r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001666
Sujithe8324352009-01-16 21:38:42 +05301667 bf = ath_tx_get_buffer(sc);
1668 if (!bf) {
1669 DPRINTF(sc, ATH_DBG_XMIT, "TX buffers are full\n");
1670 return -1;
1671 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001672
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001673 r = ath_tx_setup_buffer(hw, bf, skb, txctl);
Sujithe8324352009-01-16 21:38:42 +05301674 if (unlikely(r)) {
1675 struct ath_txq *txq = txctl->txq;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001676
Sujithe8324352009-01-16 21:38:42 +05301677 DPRINTF(sc, ATH_DBG_FATAL, "TX mem alloc failure\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001678
Sujithe8324352009-01-16 21:38:42 +05301679 /* upon ath_tx_processq() this TX queue will be resumed, we
1680 * guarantee this will happen by knowing beforehand that
1681 * we will at least have to run TX completionon one buffer
1682 * on the queue */
1683 spin_lock_bh(&txq->axq_lock);
Sujithf7a99e42009-02-17 15:36:33 +05301684 if (sc->tx.txq[txq->axq_qnum].axq_depth > 1) {
Sujithe8324352009-01-16 21:38:42 +05301685 ieee80211_stop_queue(sc->hw,
1686 skb_get_queue_mapping(skb));
1687 txq->stopped = 1;
1688 }
1689 spin_unlock_bh(&txq->axq_lock);
1690
1691 spin_lock_bh(&sc->tx.txbuflock);
1692 list_add_tail(&bf->list, &sc->tx.txbuf);
1693 spin_unlock_bh(&sc->tx.txbuflock);
1694
1695 return r;
1696 }
1697
1698 ath_tx_start_dma(sc, bf, txctl);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001699
1700 return 0;
1701}
1702
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001703void ath_tx_cabq(struct ieee80211_hw *hw, struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001704{
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001705 struct ath_wiphy *aphy = hw->priv;
1706 struct ath_softc *sc = aphy->sc;
Sujithe8324352009-01-16 21:38:42 +05301707 int hdrlen, padsize;
1708 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1709 struct ath_tx_control txctl;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001710
Sujithe8324352009-01-16 21:38:42 +05301711 memset(&txctl, 0, sizeof(struct ath_tx_control));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001712
Sujithe8324352009-01-16 21:38:42 +05301713 /*
1714 * As a temporary workaround, assign seq# here; this will likely need
1715 * to be cleaned up to work better with Beacon transmission and virtual
1716 * BSSes.
1717 */
1718 if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
1719 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
1720 if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
1721 sc->tx.seq_no += 0x10;
1722 hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
1723 hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001724 }
1725
Sujithe8324352009-01-16 21:38:42 +05301726 /* Add the padding after the header if this is not already done */
1727 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
1728 if (hdrlen & 3) {
1729 padsize = hdrlen % 4;
1730 if (skb_headroom(skb) < padsize) {
1731 DPRINTF(sc, ATH_DBG_XMIT, "TX CABQ padding failed\n");
1732 dev_kfree_skb_any(skb);
1733 return;
1734 }
1735 skb_push(skb, padsize);
1736 memmove(skb->data, skb->data + padsize, hdrlen);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001737 }
1738
Sujithe8324352009-01-16 21:38:42 +05301739 txctl.txq = sc->beacon.cabq;
1740
1741 DPRINTF(sc, ATH_DBG_XMIT, "transmitting CABQ packet, skb: %p\n", skb);
1742
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001743 if (ath_tx_start(hw, skb, &txctl) != 0) {
Sujithe8324352009-01-16 21:38:42 +05301744 DPRINTF(sc, ATH_DBG_XMIT, "CABQ TX failed\n");
1745 goto exit;
1746 }
1747
1748 return;
1749exit:
1750 dev_kfree_skb_any(skb);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001751}
1752
Sujithe8324352009-01-16 21:38:42 +05301753/*****************/
1754/* TX Completion */
1755/*****************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001756
Sujithe8324352009-01-16 21:38:42 +05301757static void ath_tx_complete(struct ath_softc *sc, struct sk_buff *skb,
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301758 int tx_flags)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001759{
Sujithe8324352009-01-16 21:38:42 +05301760 struct ieee80211_hw *hw = sc->hw;
1761 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1762 struct ath_tx_info_priv *tx_info_priv = ATH_TX_INFO_PRIV(tx_info);
1763 int hdrlen, padsize;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +02001764 int frame_type = ATH9K_NOT_INTERNAL;
Sujithe8324352009-01-16 21:38:42 +05301765
1766 DPRINTF(sc, ATH_DBG_XMIT, "TX complete: skb: %p\n", skb);
1767
Jouni Malinenf0ed85c2009-03-03 19:23:31 +02001768 if (tx_info_priv) {
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001769 hw = tx_info_priv->aphy->hw;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +02001770 frame_type = tx_info_priv->frame_type;
1771 }
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001772
Sujithe8324352009-01-16 21:38:42 +05301773 if (tx_info->flags & IEEE80211_TX_CTL_NO_ACK ||
1774 tx_info->flags & IEEE80211_TX_STAT_TX_FILTERED) {
1775 kfree(tx_info_priv);
1776 tx_info->rate_driver_data[0] = NULL;
1777 }
1778
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301779 if (tx_flags & ATH_TX_BAR)
Sujithe8324352009-01-16 21:38:42 +05301780 tx_info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
Sujithe8324352009-01-16 21:38:42 +05301781
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301782 if (!(tx_flags & (ATH_TX_ERROR | ATH_TX_XRETRY))) {
Sujithe8324352009-01-16 21:38:42 +05301783 /* Frame was ACKed */
1784 tx_info->flags |= IEEE80211_TX_STAT_ACK;
1785 }
1786
Sujithe8324352009-01-16 21:38:42 +05301787 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
1788 padsize = hdrlen & 3;
1789 if (padsize && hdrlen >= 24) {
1790 /*
1791 * Remove MAC header padding before giving the frame back to
1792 * mac80211.
1793 */
1794 memmove(skb->data + padsize, skb->data, hdrlen);
1795 skb_pull(skb, padsize);
1796 }
1797
Jouni Malinen9a23f9c2009-05-19 17:01:38 +03001798 if (sc->sc_flags & SC_OP_WAIT_FOR_TX_ACK) {
1799 sc->sc_flags &= ~SC_OP_WAIT_FOR_TX_ACK;
1800 DPRINTF(sc, ATH_DBG_PS, "Going back to sleep after having "
1801 "received TX status (0x%x)\n",
1802 sc->sc_flags & (SC_OP_WAIT_FOR_BEACON |
1803 SC_OP_WAIT_FOR_CAB |
1804 SC_OP_WAIT_FOR_PSPOLL_DATA |
1805 SC_OP_WAIT_FOR_TX_ACK));
1806 }
1807
Jouni Malinenf0ed85c2009-03-03 19:23:31 +02001808 if (frame_type == ATH9K_NOT_INTERNAL)
1809 ieee80211_tx_status(hw, skb);
1810 else
1811 ath9k_tx_status(hw, skb);
Sujithe8324352009-01-16 21:38:42 +05301812}
1813
1814static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
1815 struct list_head *bf_q,
1816 int txok, int sendbar)
1817{
1818 struct sk_buff *skb = bf->bf_mpdu;
Sujithe8324352009-01-16 21:38:42 +05301819 unsigned long flags;
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301820 int tx_flags = 0;
Sujithe8324352009-01-16 21:38:42 +05301821
Sujithe8324352009-01-16 21:38:42 +05301822
1823 if (sendbar)
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301824 tx_flags = ATH_TX_BAR;
Sujithe8324352009-01-16 21:38:42 +05301825
1826 if (!txok) {
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301827 tx_flags |= ATH_TX_ERROR;
Sujithe8324352009-01-16 21:38:42 +05301828
1829 if (bf_isxretried(bf))
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301830 tx_flags |= ATH_TX_XRETRY;
Sujithe8324352009-01-16 21:38:42 +05301831 }
1832
1833 dma_unmap_single(sc->dev, bf->bf_dmacontext, skb->len, DMA_TO_DEVICE);
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301834 ath_tx_complete(sc, skb, tx_flags);
Sujithe8324352009-01-16 21:38:42 +05301835
1836 /*
1837 * Return the list of ath_buf of this mpdu to free queue
1838 */
1839 spin_lock_irqsave(&sc->tx.txbuflock, flags);
1840 list_splice_tail_init(bf_q, &sc->tx.txbuf);
1841 spin_unlock_irqrestore(&sc->tx.txbuflock, flags);
1842}
1843
1844static int ath_tx_num_badfrms(struct ath_softc *sc, struct ath_buf *bf,
1845 int txok)
1846{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001847 struct ath_buf *bf_last = bf->bf_lastbf;
1848 struct ath_desc *ds = bf_last->bf_desc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001849 u16 seq_st = 0;
1850 u32 ba[WME_BA_BMP_SIZE >> 5];
Sujithe8324352009-01-16 21:38:42 +05301851 int ba_index;
1852 int nbad = 0;
1853 int isaggr = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001854
Sujithe8324352009-01-16 21:38:42 +05301855 if (ds->ds_txstat.ts_flags == ATH9K_TX_SW_ABORTED)
1856 return 0;
Sujith528f0c62008-10-29 10:14:26 +05301857
Sujithcd3d39a2008-08-11 14:03:34 +05301858 isaggr = bf_isaggr(bf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001859 if (isaggr) {
Sujithe8324352009-01-16 21:38:42 +05301860 seq_st = ATH_DS_BA_SEQ(ds);
1861 memcpy(ba, ATH_DS_BA_BITMAP(ds), WME_BA_BMP_SIZE >> 3);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001862 }
1863
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001864 while (bf) {
Sujithe8324352009-01-16 21:38:42 +05301865 ba_index = ATH_BA_INDEX(seq_st, bf->bf_seqno);
1866 if (!txok || (isaggr && !ATH_BA_ISSET(ba, ba_index)))
1867 nbad++;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001868
Sujithe8324352009-01-16 21:38:42 +05301869 bf = bf->bf_next;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001870 }
1871
Sujithe8324352009-01-16 21:38:42 +05301872 return nbad;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001873}
1874
Sujith95e4acb2009-03-13 08:56:09 +05301875static void ath_tx_rc_status(struct ath_buf *bf, struct ath_desc *ds,
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301876 int nbad, int txok, bool update_rc)
Sujithc4288392008-11-18 09:09:30 +05301877{
Sujitha22be222009-03-30 15:28:36 +05301878 struct sk_buff *skb = bf->bf_mpdu;
Sujith254ad0f2009-02-04 08:10:19 +05301879 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Sujithc4288392008-11-18 09:09:30 +05301880 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1881 struct ath_tx_info_priv *tx_info_priv = ATH_TX_INFO_PRIV(tx_info);
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301882 struct ieee80211_hw *hw = tx_info_priv->aphy->hw;
1883 u8 i, tx_rateindex;
Sujithc4288392008-11-18 09:09:30 +05301884
Sujith95e4acb2009-03-13 08:56:09 +05301885 if (txok)
1886 tx_info->status.ack_signal = ds->ds_txstat.ts_rssi;
1887
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301888 tx_rateindex = ds->ds_txstat.ts_rateindex;
1889 WARN_ON(tx_rateindex >= hw->max_rates);
1890
1891 tx_info_priv->update_rc = update_rc;
Sujithc4288392008-11-18 09:09:30 +05301892 if (ds->ds_txstat.ts_status & ATH9K_TXERR_FILT)
1893 tx_info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
1894
1895 if ((ds->ds_txstat.ts_status & ATH9K_TXERR_FILT) == 0 &&
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301896 (bf->bf_flags & ATH9K_TXDESC_NOACK) == 0 && update_rc) {
Sujith254ad0f2009-02-04 08:10:19 +05301897 if (ieee80211_is_data(hdr->frame_control)) {
Sujithc4288392008-11-18 09:09:30 +05301898 memcpy(&tx_info_priv->tx, &ds->ds_txstat,
1899 sizeof(tx_info_priv->tx));
1900 tx_info_priv->n_frames = bf->bf_nframes;
1901 tx_info_priv->n_bad_frames = nbad;
1902 }
1903 }
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301904
1905 for (i = tx_rateindex + 1; i < hw->max_rates; i++)
1906 tx_info->status.rates[i].count = 0;
1907
1908 tx_info->status.rates[tx_rateindex].count = bf->bf_retries + 1;
Sujithc4288392008-11-18 09:09:30 +05301909}
1910
Sujith059d8062009-01-16 21:38:49 +05301911static void ath_wake_mac80211_queue(struct ath_softc *sc, struct ath_txq *txq)
1912{
1913 int qnum;
1914
1915 spin_lock_bh(&txq->axq_lock);
1916 if (txq->stopped &&
Sujithf7a99e42009-02-17 15:36:33 +05301917 sc->tx.txq[txq->axq_qnum].axq_depth <= (ATH_TXBUF - 20)) {
Sujith059d8062009-01-16 21:38:49 +05301918 qnum = ath_get_mac80211_qnum(txq->axq_qnum, sc);
1919 if (qnum != -1) {
1920 ieee80211_wake_queue(sc->hw, qnum);
1921 txq->stopped = 0;
1922 }
1923 }
1924 spin_unlock_bh(&txq->axq_lock);
1925}
1926
Sujithc4288392008-11-18 09:09:30 +05301927static void ath_tx_processq(struct ath_softc *sc, struct ath_txq *txq)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001928{
Sujithcbe61d82009-02-09 13:27:12 +05301929 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001930 struct ath_buf *bf, *lastbf, *bf_held = NULL;
1931 struct list_head bf_head;
Sujithc4288392008-11-18 09:09:30 +05301932 struct ath_desc *ds;
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +05301933 int txok;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001934 int status;
1935
Sujith04bd46382008-11-28 22:18:05 +05301936 DPRINTF(sc, ATH_DBG_QUEUE, "tx queue %d (%x), link %p\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001937 txq->axq_qnum, ath9k_hw_gettxbuf(sc->sc_ah, txq->axq_qnum),
1938 txq->axq_link);
1939
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001940 for (;;) {
1941 spin_lock_bh(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001942 if (list_empty(&txq->axq_q)) {
1943 txq->axq_link = NULL;
1944 txq->axq_linkbuf = NULL;
1945 spin_unlock_bh(&txq->axq_lock);
1946 break;
1947 }
1948 bf = list_first_entry(&txq->axq_q, struct ath_buf, list);
1949
1950 /*
1951 * There is a race condition that a BH gets scheduled
1952 * after sw writes TxE and before hw re-load the last
1953 * descriptor to get the newly chained one.
1954 * Software must keep the last DONE descriptor as a
1955 * holding descriptor - software does so by marking
1956 * it with the STALE flag.
1957 */
1958 bf_held = NULL;
Sujitha119cc42009-03-30 15:28:38 +05301959 if (bf->bf_stale) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001960 bf_held = bf;
1961 if (list_is_last(&bf_held->list, &txq->axq_q)) {
Sujith6ef9b132009-01-16 21:38:51 +05301962 spin_unlock_bh(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001963 break;
1964 } else {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001965 bf = list_entry(bf_held->list.next,
Sujith6ef9b132009-01-16 21:38:51 +05301966 struct ath_buf, list);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001967 }
1968 }
1969
1970 lastbf = bf->bf_lastbf;
Sujithe8324352009-01-16 21:38:42 +05301971 ds = lastbf->bf_desc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001972
1973 status = ath9k_hw_txprocdesc(ah, ds);
1974 if (status == -EINPROGRESS) {
1975 spin_unlock_bh(&txq->axq_lock);
1976 break;
1977 }
1978 if (bf->bf_desc == txq->axq_lastdsWithCTS)
1979 txq->axq_lastdsWithCTS = NULL;
1980 if (ds == txq->axq_gatingds)
1981 txq->axq_gatingds = NULL;
1982
1983 /*
1984 * Remove ath_buf's of the same transmit unit from txq,
1985 * however leave the last descriptor back as the holding
1986 * descriptor for hw.
1987 */
Sujitha119cc42009-03-30 15:28:38 +05301988 lastbf->bf_stale = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001989 INIT_LIST_HEAD(&bf_head);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001990 if (!list_is_singular(&lastbf->list))
1991 list_cut_position(&bf_head,
1992 &txq->axq_q, lastbf->list.prev);
1993
1994 txq->axq_depth--;
Sujithcd3d39a2008-08-11 14:03:34 +05301995 if (bf_isaggr(bf))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001996 txq->axq_aggr_depth--;
1997
1998 txok = (ds->ds_txstat.ts_status == 0);
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04001999 txq->axq_tx_inprogress = false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002000 spin_unlock_bh(&txq->axq_lock);
2001
2002 if (bf_held) {
Sujithb77f4832008-12-07 21:44:03 +05302003 spin_lock_bh(&sc->tx.txbuflock);
Sujith6ef9b132009-01-16 21:38:51 +05302004 list_move_tail(&bf_held->list, &sc->tx.txbuf);
Sujithb77f4832008-12-07 21:44:03 +05302005 spin_unlock_bh(&sc->tx.txbuflock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002006 }
2007
Sujithcd3d39a2008-08-11 14:03:34 +05302008 if (!bf_isampdu(bf)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002009 /*
2010 * This frame is sent out as a single frame.
2011 * Use hardware retry status for this frame.
2012 */
2013 bf->bf_retries = ds->ds_txstat.ts_longretry;
2014 if (ds->ds_txstat.ts_status & ATH9K_TXERR_XRETRY)
Sujithcd3d39a2008-08-11 14:03:34 +05302015 bf->bf_state.bf_type |= BUF_XRETRY;
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05302016 ath_tx_rc_status(bf, ds, 0, txok, true);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002017 }
Johannes Berge6a98542008-10-21 12:40:02 +02002018
Sujithcd3d39a2008-08-11 14:03:34 +05302019 if (bf_isampdu(bf))
Sujithd43f30152009-01-16 21:38:53 +05302020 ath_tx_complete_aggr(sc, txq, bf, &bf_head, txok);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002021 else
2022 ath_tx_complete_buf(sc, bf, &bf_head, txok, 0);
2023
Sujith059d8062009-01-16 21:38:49 +05302024 ath_wake_mac80211_queue(sc, txq);
2025
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002026 spin_lock_bh(&txq->axq_lock);
Sujith672840a2008-08-11 14:05:08 +05302027 if (sc->sc_flags & SC_OP_TXAGGR)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002028 ath_txq_schedule(sc, txq);
2029 spin_unlock_bh(&txq->axq_lock);
2030 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002031}
2032
Sujith305fe472009-07-23 15:32:29 +05302033static void ath_tx_complete_poll_work(struct work_struct *work)
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002034{
2035 struct ath_softc *sc = container_of(work, struct ath_softc,
2036 tx_complete_work.work);
2037 struct ath_txq *txq;
2038 int i;
2039 bool needreset = false;
2040
2041 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
2042 if (ATH_TXQ_SETUP(sc, i)) {
2043 txq = &sc->tx.txq[i];
2044 spin_lock_bh(&txq->axq_lock);
2045 if (txq->axq_depth) {
2046 if (txq->axq_tx_inprogress) {
2047 needreset = true;
2048 spin_unlock_bh(&txq->axq_lock);
2049 break;
2050 } else {
2051 txq->axq_tx_inprogress = true;
2052 }
2053 }
2054 spin_unlock_bh(&txq->axq_lock);
2055 }
2056
2057 if (needreset) {
2058 DPRINTF(sc, ATH_DBG_RESET, "tx hung, resetting the chip\n");
2059 ath_reset(sc, false);
2060 }
2061
2062 queue_delayed_work(sc->hw->workqueue, &sc->tx_complete_work,
2063 msecs_to_jiffies(ATH_TX_COMPLETE_POLL_INT));
2064}
2065
2066
Sujithe8324352009-01-16 21:38:42 +05302067
2068void ath_tx_tasklet(struct ath_softc *sc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002069{
Sujithe8324352009-01-16 21:38:42 +05302070 int i;
2071 u32 qcumask = ((1 << ATH9K_NUM_TX_QUEUES) - 1);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002072
Sujithe8324352009-01-16 21:38:42 +05302073 ath9k_hw_gettxintrtxqs(sc->sc_ah, &qcumask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002074
2075 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
Sujithe8324352009-01-16 21:38:42 +05302076 if (ATH_TXQ_SETUP(sc, i) && (qcumask & (1 << i)))
2077 ath_tx_processq(sc, &sc->tx.txq[i]);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002078 }
2079}
2080
Sujithe8324352009-01-16 21:38:42 +05302081/*****************/
2082/* Init, Cleanup */
2083/*****************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002084
2085int ath_tx_init(struct ath_softc *sc, int nbufs)
2086{
2087 int error = 0;
2088
Sujith797fe5cb2009-03-30 15:28:45 +05302089 spin_lock_init(&sc->tx.txbuflock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002090
Sujith797fe5cb2009-03-30 15:28:45 +05302091 error = ath_descdma_setup(sc, &sc->tx.txdma, &sc->tx.txbuf,
2092 "tx", nbufs, 1);
2093 if (error != 0) {
2094 DPRINTF(sc, ATH_DBG_FATAL,
2095 "Failed to allocate tx descriptors: %d\n", error);
2096 goto err;
2097 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002098
Sujith797fe5cb2009-03-30 15:28:45 +05302099 error = ath_descdma_setup(sc, &sc->beacon.bdma, &sc->beacon.bbuf,
2100 "beacon", ATH_BCBUF, 1);
2101 if (error != 0) {
2102 DPRINTF(sc, ATH_DBG_FATAL,
2103 "Failed to allocate beacon descriptors: %d\n", error);
2104 goto err;
2105 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002106
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002107 INIT_DELAYED_WORK(&sc->tx_complete_work, ath_tx_complete_poll_work);
2108
Sujith797fe5cb2009-03-30 15:28:45 +05302109err:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002110 if (error != 0)
2111 ath_tx_cleanup(sc);
2112
2113 return error;
2114}
2115
Sujith797fe5cb2009-03-30 15:28:45 +05302116void ath_tx_cleanup(struct ath_softc *sc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002117{
Sujithb77f4832008-12-07 21:44:03 +05302118 if (sc->beacon.bdma.dd_desc_len != 0)
2119 ath_descdma_cleanup(sc, &sc->beacon.bdma, &sc->beacon.bbuf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002120
Sujithb77f4832008-12-07 21:44:03 +05302121 if (sc->tx.txdma.dd_desc_len != 0)
2122 ath_descdma_cleanup(sc, &sc->tx.txdma, &sc->tx.txbuf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002123}
2124
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002125void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an)
2126{
Sujithc5170162008-10-29 10:13:59 +05302127 struct ath_atx_tid *tid;
2128 struct ath_atx_ac *ac;
2129 int tidno, acno;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002130
Sujith8ee5afb2008-12-07 21:43:36 +05302131 for (tidno = 0, tid = &an->tid[tidno];
Sujithc5170162008-10-29 10:13:59 +05302132 tidno < WME_NUM_TID;
2133 tidno++, tid++) {
2134 tid->an = an;
2135 tid->tidno = tidno;
2136 tid->seq_start = tid->seq_next = 0;
2137 tid->baw_size = WME_MAX_BA;
2138 tid->baw_head = tid->baw_tail = 0;
2139 tid->sched = false;
Sujithe8324352009-01-16 21:38:42 +05302140 tid->paused = false;
Sujitha37c2c72008-10-29 10:15:40 +05302141 tid->state &= ~AGGR_CLEANUP;
Sujithc5170162008-10-29 10:13:59 +05302142 INIT_LIST_HEAD(&tid->buf_q);
Sujithc5170162008-10-29 10:13:59 +05302143 acno = TID_TO_WME_AC(tidno);
Sujith8ee5afb2008-12-07 21:43:36 +05302144 tid->ac = &an->ac[acno];
Sujitha37c2c72008-10-29 10:15:40 +05302145 tid->state &= ~AGGR_ADDBA_COMPLETE;
2146 tid->state &= ~AGGR_ADDBA_PROGRESS;
Sujithc5170162008-10-29 10:13:59 +05302147 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002148
Sujith8ee5afb2008-12-07 21:43:36 +05302149 for (acno = 0, ac = &an->ac[acno];
Sujithc5170162008-10-29 10:13:59 +05302150 acno < WME_NUM_AC; acno++, ac++) {
2151 ac->sched = false;
2152 INIT_LIST_HEAD(&ac->tid_q);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002153
Sujithc5170162008-10-29 10:13:59 +05302154 switch (acno) {
2155 case WME_AC_BE:
2156 ac->qnum = ath_tx_get_qnum(sc,
2157 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_BE);
2158 break;
2159 case WME_AC_BK:
2160 ac->qnum = ath_tx_get_qnum(sc,
2161 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_BK);
2162 break;
2163 case WME_AC_VI:
2164 ac->qnum = ath_tx_get_qnum(sc,
2165 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_VI);
2166 break;
2167 case WME_AC_VO:
2168 ac->qnum = ath_tx_get_qnum(sc,
2169 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_VO);
2170 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002171 }
2172 }
2173}
2174
Sujithb5aa9bf2008-10-29 10:13:31 +05302175void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002176{
2177 int i;
2178 struct ath_atx_ac *ac, *ac_tmp;
2179 struct ath_atx_tid *tid, *tid_tmp;
2180 struct ath_txq *txq;
Sujithe8324352009-01-16 21:38:42 +05302181
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002182 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
2183 if (ATH_TXQ_SETUP(sc, i)) {
Sujithb77f4832008-12-07 21:44:03 +05302184 txq = &sc->tx.txq[i];
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002185
Sujithb5aa9bf2008-10-29 10:13:31 +05302186 spin_lock(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002187
2188 list_for_each_entry_safe(ac,
2189 ac_tmp, &txq->axq_acq, list) {
2190 tid = list_first_entry(&ac->tid_q,
2191 struct ath_atx_tid, list);
2192 if (tid && tid->an != an)
2193 continue;
2194 list_del(&ac->list);
2195 ac->sched = false;
2196
2197 list_for_each_entry_safe(tid,
2198 tid_tmp, &ac->tid_q, list) {
2199 list_del(&tid->list);
2200 tid->sched = false;
Sujithb5aa9bf2008-10-29 10:13:31 +05302201 ath_tid_drain(sc, txq, tid);
Sujitha37c2c72008-10-29 10:15:40 +05302202 tid->state &= ~AGGR_ADDBA_COMPLETE;
Sujitha37c2c72008-10-29 10:15:40 +05302203 tid->state &= ~AGGR_CLEANUP;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002204 }
2205 }
2206
Sujithb5aa9bf2008-10-29 10:13:31 +05302207 spin_unlock(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002208 }
2209 }
2210}